pcie-mediatek.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * MediaTek PCIe host controller driver.
  4. *
  5. * Copyright (c) 2017 MediaTek Inc.
  6. * Author: Ryder Lee <ryder.lee@mediatek.com>
  7. * Honghui Zhang <honghui.zhang@mediatek.com>
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/delay.h>
  11. #include <linux/iopoll.h>
  12. #include <linux/irq.h>
  13. #include <linux/irqchip/chained_irq.h>
  14. #include <linux/irqdomain.h>
  15. #include <linux/kernel.h>
  16. #include <linux/msi.h>
  17. #include <linux/of_address.h>
  18. #include <linux/of_pci.h>
  19. #include <linux/of_platform.h>
  20. #include <linux/pci.h>
  21. #include <linux/phy/phy.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/reset.h>
  25. #include "../pci.h"
  26. /* PCIe shared registers */
  27. #define PCIE_SYS_CFG 0x00
  28. #define PCIE_INT_ENABLE 0x0c
  29. #define PCIE_CFG_ADDR 0x20
  30. #define PCIE_CFG_DATA 0x24
  31. /* PCIe per port registers */
  32. #define PCIE_BAR0_SETUP 0x10
  33. #define PCIE_CLASS 0x34
  34. #define PCIE_LINK_STATUS 0x50
  35. #define PCIE_PORT_INT_EN(x) BIT(20 + (x))
  36. #define PCIE_PORT_PERST(x) BIT(1 + (x))
  37. #define PCIE_PORT_LINKUP BIT(0)
  38. #define PCIE_BAR_MAP_MAX GENMASK(31, 16)
  39. #define PCIE_BAR_ENABLE BIT(0)
  40. #define PCIE_REVISION_ID BIT(0)
  41. #define PCIE_CLASS_CODE (0x60400 << 8)
  42. #define PCIE_CONF_REG(regn) (((regn) & GENMASK(7, 2)) | \
  43. ((((regn) >> 8) & GENMASK(3, 0)) << 24))
  44. #define PCIE_CONF_FUN(fun) (((fun) << 8) & GENMASK(10, 8))
  45. #define PCIE_CONF_DEV(dev) (((dev) << 11) & GENMASK(15, 11))
  46. #define PCIE_CONF_BUS(bus) (((bus) << 16) & GENMASK(23, 16))
  47. #define PCIE_CONF_ADDR(regn, fun, dev, bus) \
  48. (PCIE_CONF_REG(regn) | PCIE_CONF_FUN(fun) | \
  49. PCIE_CONF_DEV(dev) | PCIE_CONF_BUS(bus))
  50. /* MediaTek specific configuration registers */
  51. #define PCIE_FTS_NUM 0x70c
  52. #define PCIE_FTS_NUM_MASK GENMASK(15, 8)
  53. #define PCIE_FTS_NUM_L0(x) ((x) & 0xff << 8)
  54. #define PCIE_FC_CREDIT 0x73c
  55. #define PCIE_FC_CREDIT_MASK (GENMASK(31, 31) | GENMASK(28, 16))
  56. #define PCIE_FC_CREDIT_VAL(x) ((x) << 16)
  57. /* PCIe V2 share registers */
  58. #define PCIE_SYS_CFG_V2 0x0
  59. #define PCIE_CSR_LTSSM_EN(x) BIT(0 + (x) * 8)
  60. #define PCIE_CSR_ASPM_L1_EN(x) BIT(1 + (x) * 8)
  61. /* PCIe V2 per-port registers */
  62. #define PCIE_MSI_VECTOR 0x0c0
  63. #define PCIE_CONF_VEND_ID 0x100
  64. #define PCIE_CONF_CLASS_ID 0x106
  65. #define PCIE_INT_MASK 0x420
  66. #define INTX_MASK GENMASK(19, 16)
  67. #define INTX_SHIFT 16
  68. #define PCIE_INT_STATUS 0x424
  69. #define MSI_STATUS BIT(23)
  70. #define PCIE_IMSI_STATUS 0x42c
  71. #define PCIE_IMSI_ADDR 0x430
  72. #define MSI_MASK BIT(23)
  73. #define MTK_MSI_IRQS_NUM 32
  74. #define PCIE_AHB_TRANS_BASE0_L 0x438
  75. #define PCIE_AHB_TRANS_BASE0_H 0x43c
  76. #define AHB2PCIE_SIZE(x) ((x) & GENMASK(4, 0))
  77. #define PCIE_AXI_WINDOW0 0x448
  78. #define WIN_ENABLE BIT(7)
  79. /* PCIe V2 configuration transaction header */
  80. #define PCIE_CFG_HEADER0 0x460
  81. #define PCIE_CFG_HEADER1 0x464
  82. #define PCIE_CFG_HEADER2 0x468
  83. #define PCIE_CFG_WDATA 0x470
  84. #define PCIE_APP_TLP_REQ 0x488
  85. #define PCIE_CFG_RDATA 0x48c
  86. #define APP_CFG_REQ BIT(0)
  87. #define APP_CPL_STATUS GENMASK(7, 5)
  88. #define CFG_WRRD_TYPE_0 4
  89. #define CFG_WR_FMT 2
  90. #define CFG_RD_FMT 0
  91. #define CFG_DW0_LENGTH(length) ((length) & GENMASK(9, 0))
  92. #define CFG_DW0_TYPE(type) (((type) << 24) & GENMASK(28, 24))
  93. #define CFG_DW0_FMT(fmt) (((fmt) << 29) & GENMASK(31, 29))
  94. #define CFG_DW2_REGN(regn) ((regn) & GENMASK(11, 2))
  95. #define CFG_DW2_FUN(fun) (((fun) << 16) & GENMASK(18, 16))
  96. #define CFG_DW2_DEV(dev) (((dev) << 19) & GENMASK(23, 19))
  97. #define CFG_DW2_BUS(bus) (((bus) << 24) & GENMASK(31, 24))
  98. #define CFG_HEADER_DW0(type, fmt) \
  99. (CFG_DW0_LENGTH(1) | CFG_DW0_TYPE(type) | CFG_DW0_FMT(fmt))
  100. #define CFG_HEADER_DW1(where, size) \
  101. (GENMASK(((size) - 1), 0) << ((where) & 0x3))
  102. #define CFG_HEADER_DW2(regn, fun, dev, bus) \
  103. (CFG_DW2_REGN(regn) | CFG_DW2_FUN(fun) | \
  104. CFG_DW2_DEV(dev) | CFG_DW2_BUS(bus))
  105. #define PCIE_RST_CTRL 0x510
  106. #define PCIE_PHY_RSTB BIT(0)
  107. #define PCIE_PIPE_SRSTB BIT(1)
  108. #define PCIE_MAC_SRSTB BIT(2)
  109. #define PCIE_CRSTB BIT(3)
  110. #define PCIE_PERSTB BIT(8)
  111. #define PCIE_LINKDOWN_RST_EN GENMASK(15, 13)
  112. #define PCIE_LINK_STATUS_V2 0x804
  113. #define PCIE_PORT_LINKUP_V2 BIT(10)
  114. struct mtk_pcie_port;
  115. /**
  116. * struct mtk_pcie_soc - differentiate between host generations
  117. * @need_fix_class_id: whether this host's class ID needed to be fixed or not
  118. * @ops: pointer to configuration access functions
  119. * @startup: pointer to controller setting functions
  120. * @setup_irq: pointer to initialize IRQ functions
  121. */
  122. struct mtk_pcie_soc {
  123. bool need_fix_class_id;
  124. struct pci_ops *ops;
  125. int (*startup)(struct mtk_pcie_port *port);
  126. int (*setup_irq)(struct mtk_pcie_port *port, struct device_node *node);
  127. };
  128. /**
  129. * struct mtk_pcie_port - PCIe port information
  130. * @base: IO mapped register base
  131. * @list: port list
  132. * @pcie: pointer to PCIe host info
  133. * @reset: pointer to port reset control
  134. * @sys_ck: pointer to transaction/data link layer clock
  135. * @ahb_ck: pointer to AHB slave interface operating clock for CSR access
  136. * and RC initiated MMIO access
  137. * @axi_ck: pointer to application layer MMIO channel operating clock
  138. * @aux_ck: pointer to pe2_mac_bridge and pe2_mac_core operating clock
  139. * when pcie_mac_ck/pcie_pipe_ck is turned off
  140. * @obff_ck: pointer to OBFF functional block operating clock
  141. * @pipe_ck: pointer to LTSSM and PHY/MAC layer operating clock
  142. * @phy: pointer to PHY control block
  143. * @lane: lane count
  144. * @slot: port slot
  145. * @irq_domain: legacy INTx IRQ domain
  146. * @inner_domain: inner IRQ domain
  147. * @msi_domain: MSI IRQ domain
  148. * @lock: protect the msi_irq_in_use bitmap
  149. * @msi_irq_in_use: bit map for assigned MSI IRQ
  150. */
  151. struct mtk_pcie_port {
  152. void __iomem *base;
  153. struct list_head list;
  154. struct mtk_pcie *pcie;
  155. struct reset_control *reset;
  156. struct clk *sys_ck;
  157. struct clk *ahb_ck;
  158. struct clk *axi_ck;
  159. struct clk *aux_ck;
  160. struct clk *obff_ck;
  161. struct clk *pipe_ck;
  162. struct phy *phy;
  163. u32 lane;
  164. u32 slot;
  165. struct irq_domain *irq_domain;
  166. struct irq_domain *inner_domain;
  167. struct irq_domain *msi_domain;
  168. struct mutex lock;
  169. DECLARE_BITMAP(msi_irq_in_use, MTK_MSI_IRQS_NUM);
  170. };
  171. /**
  172. * struct mtk_pcie - PCIe host information
  173. * @dev: pointer to PCIe device
  174. * @base: IO mapped register base
  175. * @free_ck: free-run reference clock
  176. * @io: IO resource
  177. * @pio: PIO resource
  178. * @mem: non-prefetchable memory resource
  179. * @busn: bus range
  180. * @offset: IO / Memory offset
  181. * @ports: pointer to PCIe port information
  182. * @soc: pointer to SoC-dependent operations
  183. */
  184. struct mtk_pcie {
  185. struct device *dev;
  186. void __iomem *base;
  187. struct clk *free_ck;
  188. struct resource io;
  189. struct resource pio;
  190. struct resource mem;
  191. struct resource busn;
  192. struct {
  193. resource_size_t mem;
  194. resource_size_t io;
  195. } offset;
  196. struct list_head ports;
  197. const struct mtk_pcie_soc *soc;
  198. };
  199. static void mtk_pcie_subsys_powerdown(struct mtk_pcie *pcie)
  200. {
  201. struct device *dev = pcie->dev;
  202. clk_disable_unprepare(pcie->free_ck);
  203. if (dev->pm_domain) {
  204. pm_runtime_put_sync(dev);
  205. pm_runtime_disable(dev);
  206. }
  207. }
  208. static void mtk_pcie_port_free(struct mtk_pcie_port *port)
  209. {
  210. struct mtk_pcie *pcie = port->pcie;
  211. struct device *dev = pcie->dev;
  212. devm_iounmap(dev, port->base);
  213. list_del(&port->list);
  214. devm_kfree(dev, port);
  215. }
  216. static void mtk_pcie_put_resources(struct mtk_pcie *pcie)
  217. {
  218. struct mtk_pcie_port *port, *tmp;
  219. list_for_each_entry_safe(port, tmp, &pcie->ports, list) {
  220. phy_power_off(port->phy);
  221. phy_exit(port->phy);
  222. clk_disable_unprepare(port->pipe_ck);
  223. clk_disable_unprepare(port->obff_ck);
  224. clk_disable_unprepare(port->axi_ck);
  225. clk_disable_unprepare(port->aux_ck);
  226. clk_disable_unprepare(port->ahb_ck);
  227. clk_disable_unprepare(port->sys_ck);
  228. mtk_pcie_port_free(port);
  229. }
  230. mtk_pcie_subsys_powerdown(pcie);
  231. }
  232. static int mtk_pcie_check_cfg_cpld(struct mtk_pcie_port *port)
  233. {
  234. u32 val;
  235. int err;
  236. err = readl_poll_timeout_atomic(port->base + PCIE_APP_TLP_REQ, val,
  237. !(val & APP_CFG_REQ), 10,
  238. 100 * USEC_PER_MSEC);
  239. if (err)
  240. return PCIBIOS_SET_FAILED;
  241. if (readl(port->base + PCIE_APP_TLP_REQ) & APP_CPL_STATUS)
  242. return PCIBIOS_SET_FAILED;
  243. return PCIBIOS_SUCCESSFUL;
  244. }
  245. static int mtk_pcie_hw_rd_cfg(struct mtk_pcie_port *port, u32 bus, u32 devfn,
  246. int where, int size, u32 *val)
  247. {
  248. u32 tmp;
  249. /* Write PCIe configuration transaction header for Cfgrd */
  250. writel(CFG_HEADER_DW0(CFG_WRRD_TYPE_0, CFG_RD_FMT),
  251. port->base + PCIE_CFG_HEADER0);
  252. writel(CFG_HEADER_DW1(where, size), port->base + PCIE_CFG_HEADER1);
  253. writel(CFG_HEADER_DW2(where, PCI_FUNC(devfn), PCI_SLOT(devfn), bus),
  254. port->base + PCIE_CFG_HEADER2);
  255. /* Trigger h/w to transmit Cfgrd TLP */
  256. tmp = readl(port->base + PCIE_APP_TLP_REQ);
  257. tmp |= APP_CFG_REQ;
  258. writel(tmp, port->base + PCIE_APP_TLP_REQ);
  259. /* Check completion status */
  260. if (mtk_pcie_check_cfg_cpld(port))
  261. return PCIBIOS_SET_FAILED;
  262. /* Read cpld payload of Cfgrd */
  263. *val = readl(port->base + PCIE_CFG_RDATA);
  264. if (size == 1)
  265. *val = (*val >> (8 * (where & 3))) & 0xff;
  266. else if (size == 2)
  267. *val = (*val >> (8 * (where & 3))) & 0xffff;
  268. return PCIBIOS_SUCCESSFUL;
  269. }
  270. static int mtk_pcie_hw_wr_cfg(struct mtk_pcie_port *port, u32 bus, u32 devfn,
  271. int where, int size, u32 val)
  272. {
  273. /* Write PCIe configuration transaction header for Cfgwr */
  274. writel(CFG_HEADER_DW0(CFG_WRRD_TYPE_0, CFG_WR_FMT),
  275. port->base + PCIE_CFG_HEADER0);
  276. writel(CFG_HEADER_DW1(where, size), port->base + PCIE_CFG_HEADER1);
  277. writel(CFG_HEADER_DW2(where, PCI_FUNC(devfn), PCI_SLOT(devfn), bus),
  278. port->base + PCIE_CFG_HEADER2);
  279. /* Write Cfgwr data */
  280. val = val << 8 * (where & 3);
  281. writel(val, port->base + PCIE_CFG_WDATA);
  282. /* Trigger h/w to transmit Cfgwr TLP */
  283. val = readl(port->base + PCIE_APP_TLP_REQ);
  284. val |= APP_CFG_REQ;
  285. writel(val, port->base + PCIE_APP_TLP_REQ);
  286. /* Check completion status */
  287. return mtk_pcie_check_cfg_cpld(port);
  288. }
  289. static struct mtk_pcie_port *mtk_pcie_find_port(struct pci_bus *bus,
  290. unsigned int devfn)
  291. {
  292. struct mtk_pcie *pcie = bus->sysdata;
  293. struct mtk_pcie_port *port;
  294. struct pci_dev *dev = NULL;
  295. /*
  296. * Walk the bus hierarchy to get the devfn value
  297. * of the port in the root bus.
  298. */
  299. while (bus && bus->number) {
  300. dev = bus->self;
  301. bus = dev->bus;
  302. devfn = dev->devfn;
  303. }
  304. list_for_each_entry(port, &pcie->ports, list)
  305. if (port->slot == PCI_SLOT(devfn))
  306. return port;
  307. return NULL;
  308. }
  309. static int mtk_pcie_config_read(struct pci_bus *bus, unsigned int devfn,
  310. int where, int size, u32 *val)
  311. {
  312. struct mtk_pcie_port *port;
  313. u32 bn = bus->number;
  314. int ret;
  315. port = mtk_pcie_find_port(bus, devfn);
  316. if (!port) {
  317. *val = ~0;
  318. return PCIBIOS_DEVICE_NOT_FOUND;
  319. }
  320. ret = mtk_pcie_hw_rd_cfg(port, bn, devfn, where, size, val);
  321. if (ret)
  322. *val = ~0;
  323. return ret;
  324. }
  325. static int mtk_pcie_config_write(struct pci_bus *bus, unsigned int devfn,
  326. int where, int size, u32 val)
  327. {
  328. struct mtk_pcie_port *port;
  329. u32 bn = bus->number;
  330. port = mtk_pcie_find_port(bus, devfn);
  331. if (!port)
  332. return PCIBIOS_DEVICE_NOT_FOUND;
  333. return mtk_pcie_hw_wr_cfg(port, bn, devfn, where, size, val);
  334. }
  335. static struct pci_ops mtk_pcie_ops_v2 = {
  336. .read = mtk_pcie_config_read,
  337. .write = mtk_pcie_config_write,
  338. };
  339. static int mtk_pcie_startup_port_v2(struct mtk_pcie_port *port)
  340. {
  341. struct mtk_pcie *pcie = port->pcie;
  342. struct resource *mem = &pcie->mem;
  343. const struct mtk_pcie_soc *soc = port->pcie->soc;
  344. u32 val;
  345. size_t size;
  346. int err;
  347. /* MT7622 platforms need to enable LTSSM and ASPM from PCIe subsys */
  348. if (pcie->base) {
  349. val = readl(pcie->base + PCIE_SYS_CFG_V2);
  350. val |= PCIE_CSR_LTSSM_EN(port->slot) |
  351. PCIE_CSR_ASPM_L1_EN(port->slot);
  352. writel(val, pcie->base + PCIE_SYS_CFG_V2);
  353. }
  354. /* Assert all reset signals */
  355. writel(0, port->base + PCIE_RST_CTRL);
  356. /*
  357. * Enable PCIe link down reset, if link status changed from link up to
  358. * link down, this will reset MAC control registers and configuration
  359. * space.
  360. */
  361. writel(PCIE_LINKDOWN_RST_EN, port->base + PCIE_RST_CTRL);
  362. /* De-assert PHY, PE, PIPE, MAC and configuration reset */
  363. val = readl(port->base + PCIE_RST_CTRL);
  364. val |= PCIE_PHY_RSTB | PCIE_PERSTB | PCIE_PIPE_SRSTB |
  365. PCIE_MAC_SRSTB | PCIE_CRSTB;
  366. writel(val, port->base + PCIE_RST_CTRL);
  367. /* Set up vendor ID and class code */
  368. if (soc->need_fix_class_id) {
  369. val = PCI_VENDOR_ID_MEDIATEK;
  370. writew(val, port->base + PCIE_CONF_VEND_ID);
  371. val = PCI_CLASS_BRIDGE_HOST;
  372. writew(val, port->base + PCIE_CONF_CLASS_ID);
  373. }
  374. /* 100ms timeout value should be enough for Gen1/2 training */
  375. err = readl_poll_timeout(port->base + PCIE_LINK_STATUS_V2, val,
  376. !!(val & PCIE_PORT_LINKUP_V2), 20,
  377. 100 * USEC_PER_MSEC);
  378. if (err)
  379. return -ETIMEDOUT;
  380. /* Set INTx mask */
  381. val = readl(port->base + PCIE_INT_MASK);
  382. val &= ~INTX_MASK;
  383. writel(val, port->base + PCIE_INT_MASK);
  384. /* Set AHB to PCIe translation windows */
  385. size = mem->end - mem->start;
  386. val = lower_32_bits(mem->start) | AHB2PCIE_SIZE(fls(size));
  387. writel(val, port->base + PCIE_AHB_TRANS_BASE0_L);
  388. val = upper_32_bits(mem->start);
  389. writel(val, port->base + PCIE_AHB_TRANS_BASE0_H);
  390. /* Set PCIe to AXI translation memory space.*/
  391. val = fls(0xffffffff) | WIN_ENABLE;
  392. writel(val, port->base + PCIE_AXI_WINDOW0);
  393. return 0;
  394. }
  395. static void mtk_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
  396. {
  397. struct mtk_pcie_port *port = irq_data_get_irq_chip_data(data);
  398. phys_addr_t addr;
  399. /* MT2712/MT7622 only support 32-bit MSI addresses */
  400. addr = virt_to_phys(port->base + PCIE_MSI_VECTOR);
  401. msg->address_hi = 0;
  402. msg->address_lo = lower_32_bits(addr);
  403. msg->data = data->hwirq;
  404. dev_dbg(port->pcie->dev, "msi#%d address_hi %#x address_lo %#x\n",
  405. (int)data->hwirq, msg->address_hi, msg->address_lo);
  406. }
  407. static int mtk_msi_set_affinity(struct irq_data *irq_data,
  408. const struct cpumask *mask, bool force)
  409. {
  410. return -EINVAL;
  411. }
  412. static void mtk_msi_ack_irq(struct irq_data *data)
  413. {
  414. struct mtk_pcie_port *port = irq_data_get_irq_chip_data(data);
  415. u32 hwirq = data->hwirq;
  416. writel(1 << hwirq, port->base + PCIE_IMSI_STATUS);
  417. }
  418. static struct irq_chip mtk_msi_bottom_irq_chip = {
  419. .name = "MTK MSI",
  420. .irq_compose_msi_msg = mtk_compose_msi_msg,
  421. .irq_set_affinity = mtk_msi_set_affinity,
  422. .irq_ack = mtk_msi_ack_irq,
  423. };
  424. static int mtk_pcie_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
  425. unsigned int nr_irqs, void *args)
  426. {
  427. struct mtk_pcie_port *port = domain->host_data;
  428. unsigned long bit;
  429. WARN_ON(nr_irqs != 1);
  430. mutex_lock(&port->lock);
  431. bit = find_first_zero_bit(port->msi_irq_in_use, MTK_MSI_IRQS_NUM);
  432. if (bit >= MTK_MSI_IRQS_NUM) {
  433. mutex_unlock(&port->lock);
  434. return -ENOSPC;
  435. }
  436. __set_bit(bit, port->msi_irq_in_use);
  437. mutex_unlock(&port->lock);
  438. irq_domain_set_info(domain, virq, bit, &mtk_msi_bottom_irq_chip,
  439. domain->host_data, handle_edge_irq,
  440. NULL, NULL);
  441. return 0;
  442. }
  443. static void mtk_pcie_irq_domain_free(struct irq_domain *domain,
  444. unsigned int virq, unsigned int nr_irqs)
  445. {
  446. struct irq_data *d = irq_domain_get_irq_data(domain, virq);
  447. struct mtk_pcie_port *port = irq_data_get_irq_chip_data(d);
  448. mutex_lock(&port->lock);
  449. if (!test_bit(d->hwirq, port->msi_irq_in_use))
  450. dev_err(port->pcie->dev, "trying to free unused MSI#%lu\n",
  451. d->hwirq);
  452. else
  453. __clear_bit(d->hwirq, port->msi_irq_in_use);
  454. mutex_unlock(&port->lock);
  455. irq_domain_free_irqs_parent(domain, virq, nr_irqs);
  456. }
  457. static const struct irq_domain_ops msi_domain_ops = {
  458. .alloc = mtk_pcie_irq_domain_alloc,
  459. .free = mtk_pcie_irq_domain_free,
  460. };
  461. static struct irq_chip mtk_msi_irq_chip = {
  462. .name = "MTK PCIe MSI",
  463. .irq_ack = irq_chip_ack_parent,
  464. .irq_mask = pci_msi_mask_irq,
  465. .irq_unmask = pci_msi_unmask_irq,
  466. };
  467. static struct msi_domain_info mtk_msi_domain_info = {
  468. .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
  469. MSI_FLAG_PCI_MSIX),
  470. .chip = &mtk_msi_irq_chip,
  471. };
  472. static int mtk_pcie_allocate_msi_domains(struct mtk_pcie_port *port)
  473. {
  474. struct fwnode_handle *fwnode = of_node_to_fwnode(port->pcie->dev->of_node);
  475. mutex_init(&port->lock);
  476. port->inner_domain = irq_domain_create_linear(fwnode, MTK_MSI_IRQS_NUM,
  477. &msi_domain_ops, port);
  478. if (!port->inner_domain) {
  479. dev_err(port->pcie->dev, "failed to create IRQ domain\n");
  480. return -ENOMEM;
  481. }
  482. port->msi_domain = pci_msi_create_irq_domain(fwnode, &mtk_msi_domain_info,
  483. port->inner_domain);
  484. if (!port->msi_domain) {
  485. dev_err(port->pcie->dev, "failed to create MSI domain\n");
  486. irq_domain_remove(port->inner_domain);
  487. return -ENOMEM;
  488. }
  489. return 0;
  490. }
  491. static void mtk_pcie_enable_msi(struct mtk_pcie_port *port)
  492. {
  493. u32 val;
  494. phys_addr_t msg_addr;
  495. msg_addr = virt_to_phys(port->base + PCIE_MSI_VECTOR);
  496. val = lower_32_bits(msg_addr);
  497. writel(val, port->base + PCIE_IMSI_ADDR);
  498. val = readl(port->base + PCIE_INT_MASK);
  499. val &= ~MSI_MASK;
  500. writel(val, port->base + PCIE_INT_MASK);
  501. }
  502. static int mtk_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
  503. irq_hw_number_t hwirq)
  504. {
  505. irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
  506. irq_set_chip_data(irq, domain->host_data);
  507. return 0;
  508. }
  509. static const struct irq_domain_ops intx_domain_ops = {
  510. .map = mtk_pcie_intx_map,
  511. };
  512. static int mtk_pcie_init_irq_domain(struct mtk_pcie_port *port,
  513. struct device_node *node)
  514. {
  515. struct device *dev = port->pcie->dev;
  516. struct device_node *pcie_intc_node;
  517. int ret;
  518. /* Setup INTx */
  519. pcie_intc_node = of_get_next_child(node, NULL);
  520. if (!pcie_intc_node) {
  521. dev_err(dev, "no PCIe Intc node found\n");
  522. return -ENODEV;
  523. }
  524. port->irq_domain = irq_domain_add_linear(pcie_intc_node, PCI_NUM_INTX,
  525. &intx_domain_ops, port);
  526. if (!port->irq_domain) {
  527. dev_err(dev, "failed to get INTx IRQ domain\n");
  528. return -ENODEV;
  529. }
  530. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  531. ret = mtk_pcie_allocate_msi_domains(port);
  532. if (ret)
  533. return ret;
  534. mtk_pcie_enable_msi(port);
  535. }
  536. return 0;
  537. }
  538. static void mtk_pcie_intr_handler(struct irq_desc *desc)
  539. {
  540. struct mtk_pcie_port *port = irq_desc_get_handler_data(desc);
  541. struct irq_chip *irqchip = irq_desc_get_chip(desc);
  542. unsigned long status;
  543. u32 virq;
  544. u32 bit = INTX_SHIFT;
  545. chained_irq_enter(irqchip, desc);
  546. status = readl(port->base + PCIE_INT_STATUS);
  547. if (status & INTX_MASK) {
  548. for_each_set_bit_from(bit, &status, PCI_NUM_INTX + INTX_SHIFT) {
  549. /* Clear the INTx */
  550. writel(1 << bit, port->base + PCIE_INT_STATUS);
  551. virq = irq_find_mapping(port->irq_domain,
  552. bit - INTX_SHIFT);
  553. generic_handle_irq(virq);
  554. }
  555. }
  556. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  557. if (status & MSI_STATUS){
  558. unsigned long imsi_status;
  559. while ((imsi_status = readl(port->base + PCIE_IMSI_STATUS))) {
  560. for_each_set_bit(bit, &imsi_status, MTK_MSI_IRQS_NUM) {
  561. virq = irq_find_mapping(port->inner_domain, bit);
  562. generic_handle_irq(virq);
  563. }
  564. }
  565. /* Clear MSI interrupt status */
  566. writel(MSI_STATUS, port->base + PCIE_INT_STATUS);
  567. }
  568. }
  569. chained_irq_exit(irqchip, desc);
  570. return;
  571. }
  572. static int mtk_pcie_setup_irq(struct mtk_pcie_port *port,
  573. struct device_node *node)
  574. {
  575. struct mtk_pcie *pcie = port->pcie;
  576. struct device *dev = pcie->dev;
  577. struct platform_device *pdev = to_platform_device(dev);
  578. int err, irq;
  579. err = mtk_pcie_init_irq_domain(port, node);
  580. if (err) {
  581. dev_err(dev, "failed to init PCIe IRQ domain\n");
  582. return err;
  583. }
  584. irq = platform_get_irq(pdev, port->slot);
  585. irq_set_chained_handler_and_data(irq, mtk_pcie_intr_handler, port);
  586. return 0;
  587. }
  588. static void __iomem *mtk_pcie_map_bus(struct pci_bus *bus,
  589. unsigned int devfn, int where)
  590. {
  591. struct mtk_pcie *pcie = bus->sysdata;
  592. writel(PCIE_CONF_ADDR(where, PCI_FUNC(devfn), PCI_SLOT(devfn),
  593. bus->number), pcie->base + PCIE_CFG_ADDR);
  594. return pcie->base + PCIE_CFG_DATA + (where & 3);
  595. }
  596. static struct pci_ops mtk_pcie_ops = {
  597. .map_bus = mtk_pcie_map_bus,
  598. .read = pci_generic_config_read,
  599. .write = pci_generic_config_write,
  600. };
  601. static int mtk_pcie_startup_port(struct mtk_pcie_port *port)
  602. {
  603. struct mtk_pcie *pcie = port->pcie;
  604. u32 func = PCI_FUNC(port->slot << 3);
  605. u32 slot = PCI_SLOT(port->slot << 3);
  606. u32 val;
  607. int err;
  608. /* assert port PERST_N */
  609. val = readl(pcie->base + PCIE_SYS_CFG);
  610. val |= PCIE_PORT_PERST(port->slot);
  611. writel(val, pcie->base + PCIE_SYS_CFG);
  612. /* de-assert port PERST_N */
  613. val = readl(pcie->base + PCIE_SYS_CFG);
  614. val &= ~PCIE_PORT_PERST(port->slot);
  615. writel(val, pcie->base + PCIE_SYS_CFG);
  616. /* 100ms timeout value should be enough for Gen1/2 training */
  617. err = readl_poll_timeout(port->base + PCIE_LINK_STATUS, val,
  618. !!(val & PCIE_PORT_LINKUP), 20,
  619. 100 * USEC_PER_MSEC);
  620. if (err)
  621. return -ETIMEDOUT;
  622. /* enable interrupt */
  623. val = readl(pcie->base + PCIE_INT_ENABLE);
  624. val |= PCIE_PORT_INT_EN(port->slot);
  625. writel(val, pcie->base + PCIE_INT_ENABLE);
  626. /* map to all DDR region. We need to set it before cfg operation. */
  627. writel(PCIE_BAR_MAP_MAX | PCIE_BAR_ENABLE,
  628. port->base + PCIE_BAR0_SETUP);
  629. /* configure class code and revision ID */
  630. writel(PCIE_CLASS_CODE | PCIE_REVISION_ID, port->base + PCIE_CLASS);
  631. /* configure FC credit */
  632. writel(PCIE_CONF_ADDR(PCIE_FC_CREDIT, func, slot, 0),
  633. pcie->base + PCIE_CFG_ADDR);
  634. val = readl(pcie->base + PCIE_CFG_DATA);
  635. val &= ~PCIE_FC_CREDIT_MASK;
  636. val |= PCIE_FC_CREDIT_VAL(0x806c);
  637. writel(PCIE_CONF_ADDR(PCIE_FC_CREDIT, func, slot, 0),
  638. pcie->base + PCIE_CFG_ADDR);
  639. writel(val, pcie->base + PCIE_CFG_DATA);
  640. /* configure RC FTS number to 250 when it leaves L0s */
  641. writel(PCIE_CONF_ADDR(PCIE_FTS_NUM, func, slot, 0),
  642. pcie->base + PCIE_CFG_ADDR);
  643. val = readl(pcie->base + PCIE_CFG_DATA);
  644. val &= ~PCIE_FTS_NUM_MASK;
  645. val |= PCIE_FTS_NUM_L0(0x50);
  646. writel(PCIE_CONF_ADDR(PCIE_FTS_NUM, func, slot, 0),
  647. pcie->base + PCIE_CFG_ADDR);
  648. writel(val, pcie->base + PCIE_CFG_DATA);
  649. return 0;
  650. }
  651. static void mtk_pcie_enable_port(struct mtk_pcie_port *port)
  652. {
  653. struct mtk_pcie *pcie = port->pcie;
  654. struct device *dev = pcie->dev;
  655. int err;
  656. err = clk_prepare_enable(port->sys_ck);
  657. if (err) {
  658. dev_err(dev, "failed to enable sys_ck%d clock\n", port->slot);
  659. goto err_sys_clk;
  660. }
  661. err = clk_prepare_enable(port->ahb_ck);
  662. if (err) {
  663. dev_err(dev, "failed to enable ahb_ck%d\n", port->slot);
  664. goto err_ahb_clk;
  665. }
  666. err = clk_prepare_enable(port->aux_ck);
  667. if (err) {
  668. dev_err(dev, "failed to enable aux_ck%d\n", port->slot);
  669. goto err_aux_clk;
  670. }
  671. err = clk_prepare_enable(port->axi_ck);
  672. if (err) {
  673. dev_err(dev, "failed to enable axi_ck%d\n", port->slot);
  674. goto err_axi_clk;
  675. }
  676. err = clk_prepare_enable(port->obff_ck);
  677. if (err) {
  678. dev_err(dev, "failed to enable obff_ck%d\n", port->slot);
  679. goto err_obff_clk;
  680. }
  681. err = clk_prepare_enable(port->pipe_ck);
  682. if (err) {
  683. dev_err(dev, "failed to enable pipe_ck%d\n", port->slot);
  684. goto err_pipe_clk;
  685. }
  686. reset_control_assert(port->reset);
  687. reset_control_deassert(port->reset);
  688. err = phy_init(port->phy);
  689. if (err) {
  690. dev_err(dev, "failed to initialize port%d phy\n", port->slot);
  691. goto err_phy_init;
  692. }
  693. err = phy_power_on(port->phy);
  694. if (err) {
  695. dev_err(dev, "failed to power on port%d phy\n", port->slot);
  696. goto err_phy_on;
  697. }
  698. if (!pcie->soc->startup(port))
  699. return;
  700. dev_info(dev, "Port%d link down\n", port->slot);
  701. phy_power_off(port->phy);
  702. err_phy_on:
  703. phy_exit(port->phy);
  704. err_phy_init:
  705. clk_disable_unprepare(port->pipe_ck);
  706. err_pipe_clk:
  707. clk_disable_unprepare(port->obff_ck);
  708. err_obff_clk:
  709. clk_disable_unprepare(port->axi_ck);
  710. err_axi_clk:
  711. clk_disable_unprepare(port->aux_ck);
  712. err_aux_clk:
  713. clk_disable_unprepare(port->ahb_ck);
  714. err_ahb_clk:
  715. clk_disable_unprepare(port->sys_ck);
  716. err_sys_clk:
  717. mtk_pcie_port_free(port);
  718. }
  719. static int mtk_pcie_parse_port(struct mtk_pcie *pcie,
  720. struct device_node *node,
  721. int slot)
  722. {
  723. struct mtk_pcie_port *port;
  724. struct resource *regs;
  725. struct device *dev = pcie->dev;
  726. struct platform_device *pdev = to_platform_device(dev);
  727. char name[10];
  728. int err;
  729. port = devm_kzalloc(dev, sizeof(*port), GFP_KERNEL);
  730. if (!port)
  731. return -ENOMEM;
  732. err = of_property_read_u32(node, "num-lanes", &port->lane);
  733. if (err) {
  734. dev_err(dev, "missing num-lanes property\n");
  735. return err;
  736. }
  737. snprintf(name, sizeof(name), "port%d", slot);
  738. regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
  739. port->base = devm_ioremap_resource(dev, regs);
  740. if (IS_ERR(port->base)) {
  741. dev_err(dev, "failed to map port%d base\n", slot);
  742. return PTR_ERR(port->base);
  743. }
  744. snprintf(name, sizeof(name), "sys_ck%d", slot);
  745. port->sys_ck = devm_clk_get(dev, name);
  746. if (IS_ERR(port->sys_ck)) {
  747. dev_err(dev, "failed to get sys_ck%d clock\n", slot);
  748. return PTR_ERR(port->sys_ck);
  749. }
  750. /* sys_ck might be divided into the following parts in some chips */
  751. snprintf(name, sizeof(name), "ahb_ck%d", slot);
  752. port->ahb_ck = devm_clk_get(dev, name);
  753. if (IS_ERR(port->ahb_ck)) {
  754. if (PTR_ERR(port->ahb_ck) == -EPROBE_DEFER)
  755. return -EPROBE_DEFER;
  756. port->ahb_ck = NULL;
  757. }
  758. snprintf(name, sizeof(name), "axi_ck%d", slot);
  759. port->axi_ck = devm_clk_get(dev, name);
  760. if (IS_ERR(port->axi_ck)) {
  761. if (PTR_ERR(port->axi_ck) == -EPROBE_DEFER)
  762. return -EPROBE_DEFER;
  763. port->axi_ck = NULL;
  764. }
  765. snprintf(name, sizeof(name), "aux_ck%d", slot);
  766. port->aux_ck = devm_clk_get(dev, name);
  767. if (IS_ERR(port->aux_ck)) {
  768. if (PTR_ERR(port->aux_ck) == -EPROBE_DEFER)
  769. return -EPROBE_DEFER;
  770. port->aux_ck = NULL;
  771. }
  772. snprintf(name, sizeof(name), "obff_ck%d", slot);
  773. port->obff_ck = devm_clk_get(dev, name);
  774. if (IS_ERR(port->obff_ck)) {
  775. if (PTR_ERR(port->obff_ck) == -EPROBE_DEFER)
  776. return -EPROBE_DEFER;
  777. port->obff_ck = NULL;
  778. }
  779. snprintf(name, sizeof(name), "pipe_ck%d", slot);
  780. port->pipe_ck = devm_clk_get(dev, name);
  781. if (IS_ERR(port->pipe_ck)) {
  782. if (PTR_ERR(port->pipe_ck) == -EPROBE_DEFER)
  783. return -EPROBE_DEFER;
  784. port->pipe_ck = NULL;
  785. }
  786. snprintf(name, sizeof(name), "pcie-rst%d", slot);
  787. port->reset = devm_reset_control_get_optional_exclusive(dev, name);
  788. if (PTR_ERR(port->reset) == -EPROBE_DEFER)
  789. return PTR_ERR(port->reset);
  790. /* some platforms may use default PHY setting */
  791. snprintf(name, sizeof(name), "pcie-phy%d", slot);
  792. port->phy = devm_phy_optional_get(dev, name);
  793. if (IS_ERR(port->phy))
  794. return PTR_ERR(port->phy);
  795. port->slot = slot;
  796. port->pcie = pcie;
  797. if (pcie->soc->setup_irq) {
  798. err = pcie->soc->setup_irq(port, node);
  799. if (err)
  800. return err;
  801. }
  802. INIT_LIST_HEAD(&port->list);
  803. list_add_tail(&port->list, &pcie->ports);
  804. return 0;
  805. }
  806. static int mtk_pcie_subsys_powerup(struct mtk_pcie *pcie)
  807. {
  808. struct device *dev = pcie->dev;
  809. struct platform_device *pdev = to_platform_device(dev);
  810. struct resource *regs;
  811. int err;
  812. /* get shared registers, which are optional */
  813. regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, "subsys");
  814. if (regs) {
  815. pcie->base = devm_ioremap_resource(dev, regs);
  816. if (IS_ERR(pcie->base)) {
  817. dev_err(dev, "failed to map shared register\n");
  818. return PTR_ERR(pcie->base);
  819. }
  820. }
  821. pcie->free_ck = devm_clk_get(dev, "free_ck");
  822. if (IS_ERR(pcie->free_ck)) {
  823. if (PTR_ERR(pcie->free_ck) == -EPROBE_DEFER)
  824. return -EPROBE_DEFER;
  825. pcie->free_ck = NULL;
  826. }
  827. if (dev->pm_domain) {
  828. pm_runtime_enable(dev);
  829. pm_runtime_get_sync(dev);
  830. }
  831. /* enable top level clock */
  832. err = clk_prepare_enable(pcie->free_ck);
  833. if (err) {
  834. dev_err(dev, "failed to enable free_ck\n");
  835. goto err_free_ck;
  836. }
  837. return 0;
  838. err_free_ck:
  839. if (dev->pm_domain) {
  840. pm_runtime_put_sync(dev);
  841. pm_runtime_disable(dev);
  842. }
  843. return err;
  844. }
  845. static int mtk_pcie_setup(struct mtk_pcie *pcie)
  846. {
  847. struct device *dev = pcie->dev;
  848. struct device_node *node = dev->of_node, *child;
  849. struct of_pci_range_parser parser;
  850. struct of_pci_range range;
  851. struct resource res;
  852. struct mtk_pcie_port *port, *tmp;
  853. int err;
  854. if (of_pci_range_parser_init(&parser, node)) {
  855. dev_err(dev, "missing \"ranges\" property\n");
  856. return -EINVAL;
  857. }
  858. for_each_of_pci_range(&parser, &range) {
  859. err = of_pci_range_to_resource(&range, node, &res);
  860. if (err < 0)
  861. return err;
  862. switch (res.flags & IORESOURCE_TYPE_BITS) {
  863. case IORESOURCE_IO:
  864. pcie->offset.io = res.start - range.pci_addr;
  865. memcpy(&pcie->pio, &res, sizeof(res));
  866. pcie->pio.name = node->full_name;
  867. pcie->io.start = range.cpu_addr;
  868. pcie->io.end = range.cpu_addr + range.size - 1;
  869. pcie->io.flags = IORESOURCE_MEM;
  870. pcie->io.name = "I/O";
  871. memcpy(&res, &pcie->io, sizeof(res));
  872. break;
  873. case IORESOURCE_MEM:
  874. pcie->offset.mem = res.start - range.pci_addr;
  875. memcpy(&pcie->mem, &res, sizeof(res));
  876. pcie->mem.name = "non-prefetchable";
  877. break;
  878. }
  879. }
  880. err = of_pci_parse_bus_range(node, &pcie->busn);
  881. if (err < 0) {
  882. dev_err(dev, "failed to parse bus ranges property: %d\n", err);
  883. pcie->busn.name = node->name;
  884. pcie->busn.start = 0;
  885. pcie->busn.end = 0xff;
  886. pcie->busn.flags = IORESOURCE_BUS;
  887. }
  888. for_each_available_child_of_node(node, child) {
  889. int slot;
  890. err = of_pci_get_devfn(child);
  891. if (err < 0) {
  892. dev_err(dev, "failed to parse devfn: %d\n", err);
  893. return err;
  894. }
  895. slot = PCI_SLOT(err);
  896. err = mtk_pcie_parse_port(pcie, child, slot);
  897. if (err)
  898. return err;
  899. }
  900. err = mtk_pcie_subsys_powerup(pcie);
  901. if (err)
  902. return err;
  903. /* enable each port, and then check link status */
  904. list_for_each_entry_safe(port, tmp, &pcie->ports, list)
  905. mtk_pcie_enable_port(port);
  906. /* power down PCIe subsys if slots are all empty (link down) */
  907. if (list_empty(&pcie->ports))
  908. mtk_pcie_subsys_powerdown(pcie);
  909. return 0;
  910. }
  911. static int mtk_pcie_request_resources(struct mtk_pcie *pcie)
  912. {
  913. struct pci_host_bridge *host = pci_host_bridge_from_priv(pcie);
  914. struct list_head *windows = &host->windows;
  915. struct device *dev = pcie->dev;
  916. int err;
  917. pci_add_resource_offset(windows, &pcie->pio, pcie->offset.io);
  918. pci_add_resource_offset(windows, &pcie->mem, pcie->offset.mem);
  919. pci_add_resource(windows, &pcie->busn);
  920. err = devm_request_pci_bus_resources(dev, windows);
  921. if (err < 0)
  922. return err;
  923. devm_pci_remap_iospace(dev, &pcie->pio, pcie->io.start);
  924. return 0;
  925. }
  926. static int mtk_pcie_register_host(struct pci_host_bridge *host)
  927. {
  928. struct mtk_pcie *pcie = pci_host_bridge_priv(host);
  929. struct pci_bus *child;
  930. int err;
  931. host->busnr = pcie->busn.start;
  932. host->dev.parent = pcie->dev;
  933. host->ops = pcie->soc->ops;
  934. host->map_irq = of_irq_parse_and_map_pci;
  935. host->swizzle_irq = pci_common_swizzle;
  936. host->sysdata = pcie;
  937. err = pci_scan_root_bus_bridge(host);
  938. if (err < 0)
  939. return err;
  940. pci_bus_size_bridges(host->bus);
  941. pci_bus_assign_resources(host->bus);
  942. list_for_each_entry(child, &host->bus->children, node)
  943. pcie_bus_configure_settings(child);
  944. pci_bus_add_devices(host->bus);
  945. return 0;
  946. }
  947. static int mtk_pcie_probe(struct platform_device *pdev)
  948. {
  949. struct device *dev = &pdev->dev;
  950. struct mtk_pcie *pcie;
  951. struct pci_host_bridge *host;
  952. int err;
  953. host = devm_pci_alloc_host_bridge(dev, sizeof(*pcie));
  954. if (!host)
  955. return -ENOMEM;
  956. pcie = pci_host_bridge_priv(host);
  957. pcie->dev = dev;
  958. pcie->soc = of_device_get_match_data(dev);
  959. platform_set_drvdata(pdev, pcie);
  960. INIT_LIST_HEAD(&pcie->ports);
  961. err = mtk_pcie_setup(pcie);
  962. if (err)
  963. return err;
  964. err = mtk_pcie_request_resources(pcie);
  965. if (err)
  966. goto put_resources;
  967. err = mtk_pcie_register_host(host);
  968. if (err)
  969. goto put_resources;
  970. return 0;
  971. put_resources:
  972. if (!list_empty(&pcie->ports))
  973. mtk_pcie_put_resources(pcie);
  974. return err;
  975. }
  976. static const struct mtk_pcie_soc mtk_pcie_soc_v1 = {
  977. .ops = &mtk_pcie_ops,
  978. .startup = mtk_pcie_startup_port,
  979. };
  980. static const struct mtk_pcie_soc mtk_pcie_soc_mt2712 = {
  981. .ops = &mtk_pcie_ops_v2,
  982. .startup = mtk_pcie_startup_port_v2,
  983. .setup_irq = mtk_pcie_setup_irq,
  984. };
  985. static const struct mtk_pcie_soc mtk_pcie_soc_mt7622 = {
  986. .need_fix_class_id = true,
  987. .ops = &mtk_pcie_ops_v2,
  988. .startup = mtk_pcie_startup_port_v2,
  989. .setup_irq = mtk_pcie_setup_irq,
  990. };
  991. static const struct of_device_id mtk_pcie_ids[] = {
  992. { .compatible = "mediatek,mt2701-pcie", .data = &mtk_pcie_soc_v1 },
  993. { .compatible = "mediatek,mt7623-pcie", .data = &mtk_pcie_soc_v1 },
  994. { .compatible = "mediatek,mt2712-pcie", .data = &mtk_pcie_soc_mt2712 },
  995. { .compatible = "mediatek,mt7622-pcie", .data = &mtk_pcie_soc_mt7622 },
  996. {},
  997. };
  998. static struct platform_driver mtk_pcie_driver = {
  999. .probe = mtk_pcie_probe,
  1000. .driver = {
  1001. .name = "mtk-pcie",
  1002. .of_match_table = mtk_pcie_ids,
  1003. .suppress_bind_attrs = true,
  1004. },
  1005. };
  1006. builtin_platform_driver(mtk_pcie_driver);