arm_vgic.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. /*
  2. * Copyright (C) 2012 ARM Ltd.
  3. * Author: Marc Zyngier <marc.zyngier@arm.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. */
  18. #ifndef __ASM_ARM_KVM_VGIC_H
  19. #define __ASM_ARM_KVM_VGIC_H
  20. #include <linux/kernel.h>
  21. #include <linux/kvm.h>
  22. #include <linux/irqreturn.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/types.h>
  25. #include <kvm/iodev.h>
  26. #include <linux/irqchip/arm-gic-common.h>
  27. #define VGIC_NR_IRQS_LEGACY 256
  28. #define VGIC_NR_SGIS 16
  29. #define VGIC_NR_PPIS 16
  30. #define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
  31. #define VGIC_V2_MAX_LRS (1 << 6)
  32. #define VGIC_V3_MAX_LRS 16
  33. #define VGIC_MAX_IRQS 1024
  34. #define VGIC_V2_MAX_CPUS 8
  35. #define VGIC_V3_MAX_CPUS 255
  36. #if (VGIC_NR_IRQS_LEGACY & 31)
  37. #error "VGIC_NR_IRQS must be a multiple of 32"
  38. #endif
  39. #if (VGIC_NR_IRQS_LEGACY > VGIC_MAX_IRQS)
  40. #error "VGIC_NR_IRQS must be <= 1024"
  41. #endif
  42. /*
  43. * The GIC distributor registers describing interrupts have two parts:
  44. * - 32 per-CPU interrupts (SGI + PPI)
  45. * - a bunch of shared interrupts (SPI)
  46. */
  47. struct vgic_bitmap {
  48. /*
  49. * - One UL per VCPU for private interrupts (assumes UL is at
  50. * least 32 bits)
  51. * - As many UL as necessary for shared interrupts.
  52. *
  53. * The private interrupts are accessed via the "private"
  54. * field, one UL per vcpu (the state for vcpu n is in
  55. * private[n]). The shared interrupts are accessed via the
  56. * "shared" pointer (IRQn state is at bit n-32 in the bitmap).
  57. */
  58. unsigned long *private;
  59. unsigned long *shared;
  60. };
  61. struct vgic_bytemap {
  62. /*
  63. * - 8 u32 per VCPU for private interrupts
  64. * - As many u32 as necessary for shared interrupts.
  65. *
  66. * The private interrupts are accessed via the "private"
  67. * field, (the state for vcpu n is in private[n*8] to
  68. * private[n*8 + 7]). The shared interrupts are accessed via
  69. * the "shared" pointer (IRQn state is at byte (n-32)%4 of the
  70. * shared[(n-32)/4] word).
  71. */
  72. u32 *private;
  73. u32 *shared;
  74. };
  75. struct kvm_vcpu;
  76. enum vgic_type {
  77. VGIC_V2, /* Good ol' GICv2 */
  78. VGIC_V3, /* New fancy GICv3 */
  79. };
  80. #define LR_STATE_PENDING (1 << 0)
  81. #define LR_STATE_ACTIVE (1 << 1)
  82. #define LR_STATE_MASK (3 << 0)
  83. #define LR_EOI_INT (1 << 2)
  84. #define LR_HW (1 << 3)
  85. struct vgic_lr {
  86. unsigned irq:10;
  87. union {
  88. unsigned hwirq:10;
  89. unsigned source:3;
  90. };
  91. unsigned state:4;
  92. };
  93. struct vgic_vmcr {
  94. u32 ctlr;
  95. u32 abpr;
  96. u32 bpr;
  97. u32 pmr;
  98. };
  99. struct vgic_ops {
  100. struct vgic_lr (*get_lr)(const struct kvm_vcpu *, int);
  101. void (*set_lr)(struct kvm_vcpu *, int, struct vgic_lr);
  102. u64 (*get_elrsr)(const struct kvm_vcpu *vcpu);
  103. u64 (*get_eisr)(const struct kvm_vcpu *vcpu);
  104. void (*clear_eisr)(struct kvm_vcpu *vcpu);
  105. u32 (*get_interrupt_status)(const struct kvm_vcpu *vcpu);
  106. void (*enable_underflow)(struct kvm_vcpu *vcpu);
  107. void (*disable_underflow)(struct kvm_vcpu *vcpu);
  108. void (*get_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  109. void (*set_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  110. void (*enable)(struct kvm_vcpu *vcpu);
  111. };
  112. struct vgic_params {
  113. /* vgic type */
  114. enum vgic_type type;
  115. /* Physical address of vgic virtual cpu interface */
  116. phys_addr_t vcpu_base;
  117. /* Number of list registers */
  118. u32 nr_lr;
  119. /* Interrupt number */
  120. unsigned int maint_irq;
  121. /* Virtual control interface base address */
  122. void __iomem *vctrl_base;
  123. int max_gic_vcpus;
  124. /* Only needed for the legacy KVM_CREATE_IRQCHIP */
  125. bool can_emulate_gicv2;
  126. };
  127. struct vgic_vm_ops {
  128. bool (*queue_sgi)(struct kvm_vcpu *, int irq);
  129. void (*add_sgi_source)(struct kvm_vcpu *, int irq, int source);
  130. int (*init_model)(struct kvm *);
  131. int (*map_resources)(struct kvm *, const struct vgic_params *);
  132. };
  133. struct vgic_io_device {
  134. gpa_t addr;
  135. int len;
  136. const struct vgic_io_range *reg_ranges;
  137. struct kvm_vcpu *redist_vcpu;
  138. struct kvm_io_device dev;
  139. };
  140. struct irq_phys_map {
  141. u32 virt_irq;
  142. u32 phys_irq;
  143. u32 irq;
  144. };
  145. struct irq_phys_map_entry {
  146. struct list_head entry;
  147. struct rcu_head rcu;
  148. struct irq_phys_map map;
  149. };
  150. struct vgic_dist {
  151. spinlock_t lock;
  152. bool in_kernel;
  153. bool ready;
  154. /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
  155. u32 vgic_model;
  156. int nr_cpus;
  157. int nr_irqs;
  158. /* Virtual control interface mapping */
  159. void __iomem *vctrl_base;
  160. /* Distributor and vcpu interface mapping in the guest */
  161. phys_addr_t vgic_dist_base;
  162. /* GICv2 and GICv3 use different mapped register blocks */
  163. union {
  164. phys_addr_t vgic_cpu_base;
  165. phys_addr_t vgic_redist_base;
  166. };
  167. /* Distributor enabled */
  168. u32 enabled;
  169. /* Interrupt enabled (one bit per IRQ) */
  170. struct vgic_bitmap irq_enabled;
  171. /* Level-triggered interrupt external input is asserted */
  172. struct vgic_bitmap irq_level;
  173. /*
  174. * Interrupt state is pending on the distributor
  175. */
  176. struct vgic_bitmap irq_pending;
  177. /*
  178. * Tracks writes to GICD_ISPENDRn and GICD_ICPENDRn for level-triggered
  179. * interrupts. Essentially holds the state of the flip-flop in
  180. * Figure 4-10 on page 4-101 in ARM IHI 0048B.b.
  181. * Once set, it is only cleared for level-triggered interrupts on
  182. * guest ACKs (when we queue it) or writes to GICD_ICPENDRn.
  183. */
  184. struct vgic_bitmap irq_soft_pend;
  185. /* Level-triggered interrupt queued on VCPU interface */
  186. struct vgic_bitmap irq_queued;
  187. /* Interrupt was active when unqueue from VCPU interface */
  188. struct vgic_bitmap irq_active;
  189. /* Interrupt priority. Not used yet. */
  190. struct vgic_bytemap irq_priority;
  191. /* Level/edge triggered */
  192. struct vgic_bitmap irq_cfg;
  193. /*
  194. * Source CPU per SGI and target CPU:
  195. *
  196. * Each byte represent a SGI observable on a VCPU, each bit of
  197. * this byte indicating if the corresponding VCPU has
  198. * generated this interrupt. This is a GICv2 feature only.
  199. *
  200. * For VCPUn (n < 8), irq_sgi_sources[n*16] to [n*16 + 15] are
  201. * the SGIs observable on VCPUn.
  202. */
  203. u8 *irq_sgi_sources;
  204. /*
  205. * Target CPU for each SPI:
  206. *
  207. * Array of available SPI, each byte indicating the target
  208. * VCPU for SPI. IRQn (n >=32) is at irq_spi_cpu[n-32].
  209. */
  210. u8 *irq_spi_cpu;
  211. /*
  212. * Reverse lookup of irq_spi_cpu for faster compute pending:
  213. *
  214. * Array of bitmaps, one per VCPU, describing if IRQn is
  215. * routed to a particular VCPU.
  216. */
  217. struct vgic_bitmap *irq_spi_target;
  218. /* Target MPIDR for each IRQ (needed for GICv3 IROUTERn) only */
  219. u32 *irq_spi_mpidr;
  220. /* Bitmap indicating which CPU has something pending */
  221. unsigned long *irq_pending_on_cpu;
  222. /* Bitmap indicating which CPU has active IRQs */
  223. unsigned long *irq_active_on_cpu;
  224. struct vgic_vm_ops vm_ops;
  225. struct vgic_io_device dist_iodev;
  226. struct vgic_io_device *redist_iodevs;
  227. /* Virtual irq to hwirq mapping */
  228. spinlock_t irq_phys_map_lock;
  229. struct list_head irq_phys_map_list;
  230. };
  231. struct vgic_v2_cpu_if {
  232. u32 vgic_hcr;
  233. u32 vgic_vmcr;
  234. u32 vgic_misr; /* Saved only */
  235. u64 vgic_eisr; /* Saved only */
  236. u64 vgic_elrsr; /* Saved only */
  237. u32 vgic_apr;
  238. u32 vgic_lr[VGIC_V2_MAX_LRS];
  239. };
  240. struct vgic_v3_cpu_if {
  241. #ifdef CONFIG_KVM_ARM_VGIC_V3
  242. u32 vgic_hcr;
  243. u32 vgic_vmcr;
  244. u32 vgic_sre; /* Restored only, change ignored */
  245. u32 vgic_misr; /* Saved only */
  246. u32 vgic_eisr; /* Saved only */
  247. u32 vgic_elrsr; /* Saved only */
  248. u32 vgic_ap0r[4];
  249. u32 vgic_ap1r[4];
  250. u64 vgic_lr[VGIC_V3_MAX_LRS];
  251. #endif
  252. };
  253. struct vgic_cpu {
  254. /* Pending/active/both interrupts on this VCPU */
  255. DECLARE_BITMAP(pending_percpu, VGIC_NR_PRIVATE_IRQS);
  256. DECLARE_BITMAP(active_percpu, VGIC_NR_PRIVATE_IRQS);
  257. DECLARE_BITMAP(pend_act_percpu, VGIC_NR_PRIVATE_IRQS);
  258. /* Pending/active/both shared interrupts, dynamically sized */
  259. unsigned long *pending_shared;
  260. unsigned long *active_shared;
  261. unsigned long *pend_act_shared;
  262. /* Number of list registers on this CPU */
  263. int nr_lr;
  264. /* CPU vif control registers for world switch */
  265. union {
  266. struct vgic_v2_cpu_if vgic_v2;
  267. struct vgic_v3_cpu_if vgic_v3;
  268. };
  269. /* Protected by the distributor's irq_phys_map_lock */
  270. struct list_head irq_phys_map_list;
  271. u64 live_lrs;
  272. };
  273. #define LR_EMPTY 0xff
  274. #define INT_STATUS_EOI (1 << 0)
  275. #define INT_STATUS_UNDERFLOW (1 << 1)
  276. struct kvm;
  277. struct kvm_vcpu;
  278. int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
  279. int kvm_vgic_hyp_init(void);
  280. int kvm_vgic_map_resources(struct kvm *kvm);
  281. int kvm_vgic_get_max_vcpus(void);
  282. void kvm_vgic_early_init(struct kvm *kvm);
  283. int kvm_vgic_create(struct kvm *kvm, u32 type);
  284. void kvm_vgic_destroy(struct kvm *kvm);
  285. void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
  286. void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
  287. void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
  288. void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
  289. int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int irq_num,
  290. bool level);
  291. int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid,
  292. struct irq_phys_map *map, bool level);
  293. void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
  294. int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
  295. struct irq_phys_map *kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu,
  296. int virt_irq, int irq);
  297. int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, struct irq_phys_map *map);
  298. bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, struct irq_phys_map *map);
  299. #define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
  300. #define vgic_initialized(k) (!!((k)->arch.vgic.nr_cpus))
  301. #define vgic_ready(k) ((k)->arch.vgic.ready)
  302. int vgic_v2_probe(const struct gic_kvm_info *gic_kvm_info,
  303. const struct vgic_ops **ops,
  304. const struct vgic_params **params);
  305. #ifdef CONFIG_KVM_ARM_VGIC_V3
  306. int vgic_v3_probe(const struct gic_kvm_info *gic_kvm_info,
  307. const struct vgic_ops **ops,
  308. const struct vgic_params **params);
  309. #else
  310. static inline int vgic_v3_probe(const struct gic_kvm_info *gic_kvm_info,
  311. const struct vgic_ops **ops,
  312. const struct vgic_params **params)
  313. {
  314. return -ENODEV;
  315. }
  316. #endif
  317. #endif