amdgpu_powerplay.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "atom.h"
  26. #include "amdgpu.h"
  27. #include "amd_shared.h"
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include "amdgpu_pm.h"
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu_powerplay.h"
  33. #include "cik_dpm.h"
  34. #include "vi_dpm.h"
  35. static int amdgpu_powerplay_init(struct amdgpu_device *adev)
  36. {
  37. int ret = 0;
  38. struct amd_powerplay *amd_pp;
  39. amd_pp = &(adev->powerplay);
  40. if (adev->pp_enabled) {
  41. #ifdef CONFIG_DRM_AMD_POWERPLAY
  42. struct amd_pp_init *pp_init;
  43. pp_init = kzalloc(sizeof(struct amd_pp_init), GFP_KERNEL);
  44. if (pp_init == NULL)
  45. return -ENOMEM;
  46. pp_init->chip_family = adev->family;
  47. pp_init->chip_id = adev->asic_type;
  48. pp_init->device = amdgpu_cgs_create_device(adev);
  49. ret = amd_powerplay_init(pp_init, amd_pp);
  50. kfree(pp_init);
  51. #endif
  52. } else {
  53. amd_pp->pp_handle = (void *)adev;
  54. switch (adev->asic_type) {
  55. #ifdef CONFIG_DRM_AMDGPU_CIK
  56. case CHIP_BONAIRE:
  57. case CHIP_HAWAII:
  58. amd_pp->ip_funcs = &ci_dpm_ip_funcs;
  59. break;
  60. case CHIP_KABINI:
  61. case CHIP_MULLINS:
  62. case CHIP_KAVERI:
  63. amd_pp->ip_funcs = &kv_dpm_ip_funcs;
  64. break;
  65. #endif
  66. case CHIP_TOPAZ:
  67. amd_pp->ip_funcs = &iceland_dpm_ip_funcs;
  68. break;
  69. case CHIP_TONGA:
  70. amd_pp->ip_funcs = &tonga_dpm_ip_funcs;
  71. break;
  72. case CHIP_FIJI:
  73. amd_pp->ip_funcs = &fiji_dpm_ip_funcs;
  74. break;
  75. case CHIP_CARRIZO:
  76. case CHIP_STONEY:
  77. amd_pp->ip_funcs = &cz_dpm_ip_funcs;
  78. break;
  79. default:
  80. ret = -EINVAL;
  81. break;
  82. }
  83. }
  84. return ret;
  85. }
  86. static int amdgpu_pp_early_init(void *handle)
  87. {
  88. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  89. int ret = 0;
  90. #ifdef CONFIG_DRM_AMD_POWERPLAY
  91. switch (adev->asic_type) {
  92. case CHIP_TONGA:
  93. case CHIP_FIJI:
  94. adev->pp_enabled = (amdgpu_powerplay == 0) ? false : true;
  95. break;
  96. default:
  97. adev->pp_enabled = (amdgpu_powerplay > 0) ? true : false;
  98. break;
  99. }
  100. #else
  101. adev->pp_enabled = false;
  102. #endif
  103. ret = amdgpu_powerplay_init(adev);
  104. if (ret)
  105. return ret;
  106. if (adev->powerplay.ip_funcs->early_init)
  107. ret = adev->powerplay.ip_funcs->early_init(
  108. adev->powerplay.pp_handle);
  109. return ret;
  110. }
  111. static int amdgpu_pp_late_init(void *handle)
  112. {
  113. int ret = 0;
  114. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  115. if (adev->powerplay.ip_funcs->late_init)
  116. ret = adev->powerplay.ip_funcs->late_init(
  117. adev->powerplay.pp_handle);
  118. return ret;
  119. }
  120. static int amdgpu_pp_sw_init(void *handle)
  121. {
  122. int ret = 0;
  123. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  124. if (adev->powerplay.ip_funcs->sw_init)
  125. ret = adev->powerplay.ip_funcs->sw_init(
  126. adev->powerplay.pp_handle);
  127. #ifdef CONFIG_DRM_AMD_POWERPLAY
  128. if (adev->pp_enabled) {
  129. adev->pm.dpm_enabled = true;
  130. amdgpu_pm_sysfs_init(adev);
  131. }
  132. #endif
  133. return ret;
  134. }
  135. static int amdgpu_pp_sw_fini(void *handle)
  136. {
  137. int ret = 0;
  138. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  139. if (adev->powerplay.ip_funcs->sw_fini)
  140. ret = adev->powerplay.ip_funcs->sw_fini(
  141. adev->powerplay.pp_handle);
  142. if (ret)
  143. return ret;
  144. #ifdef CONFIG_DRM_AMD_POWERPLAY
  145. if (adev->pp_enabled) {
  146. amdgpu_pm_sysfs_fini(adev);
  147. amd_powerplay_fini(adev->powerplay.pp_handle);
  148. }
  149. #endif
  150. return ret;
  151. }
  152. static int amdgpu_pp_hw_init(void *handle)
  153. {
  154. int ret = 0;
  155. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  156. if (adev->pp_enabled && adev->firmware.smu_load)
  157. amdgpu_ucode_init_bo(adev);
  158. if (adev->powerplay.ip_funcs->hw_init)
  159. ret = adev->powerplay.ip_funcs->hw_init(
  160. adev->powerplay.pp_handle);
  161. return ret;
  162. }
  163. static int amdgpu_pp_hw_fini(void *handle)
  164. {
  165. int ret = 0;
  166. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  167. if (adev->powerplay.ip_funcs->hw_fini)
  168. ret = adev->powerplay.ip_funcs->hw_fini(
  169. adev->powerplay.pp_handle);
  170. if (adev->pp_enabled && adev->firmware.smu_load)
  171. amdgpu_ucode_fini_bo(adev);
  172. return ret;
  173. }
  174. static int amdgpu_pp_suspend(void *handle)
  175. {
  176. int ret = 0;
  177. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  178. if (adev->powerplay.ip_funcs->suspend)
  179. ret = adev->powerplay.ip_funcs->suspend(
  180. adev->powerplay.pp_handle);
  181. return ret;
  182. }
  183. static int amdgpu_pp_resume(void *handle)
  184. {
  185. int ret = 0;
  186. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  187. if (adev->powerplay.ip_funcs->resume)
  188. ret = adev->powerplay.ip_funcs->resume(
  189. adev->powerplay.pp_handle);
  190. return ret;
  191. }
  192. static int amdgpu_pp_set_clockgating_state(void *handle,
  193. enum amd_clockgating_state state)
  194. {
  195. int ret = 0;
  196. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  197. if (adev->powerplay.ip_funcs->set_clockgating_state)
  198. ret = adev->powerplay.ip_funcs->set_clockgating_state(
  199. adev->powerplay.pp_handle, state);
  200. return ret;
  201. }
  202. static int amdgpu_pp_set_powergating_state(void *handle,
  203. enum amd_powergating_state state)
  204. {
  205. int ret = 0;
  206. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  207. if (adev->powerplay.ip_funcs->set_powergating_state)
  208. ret = adev->powerplay.ip_funcs->set_powergating_state(
  209. adev->powerplay.pp_handle, state);
  210. return ret;
  211. }
  212. static bool amdgpu_pp_is_idle(void *handle)
  213. {
  214. bool ret = true;
  215. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  216. if (adev->powerplay.ip_funcs->is_idle)
  217. ret = adev->powerplay.ip_funcs->is_idle(
  218. adev->powerplay.pp_handle);
  219. return ret;
  220. }
  221. static int amdgpu_pp_wait_for_idle(void *handle)
  222. {
  223. int ret = 0;
  224. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  225. if (adev->powerplay.ip_funcs->wait_for_idle)
  226. ret = adev->powerplay.ip_funcs->wait_for_idle(
  227. adev->powerplay.pp_handle);
  228. return ret;
  229. }
  230. static int amdgpu_pp_soft_reset(void *handle)
  231. {
  232. int ret = 0;
  233. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  234. if (adev->powerplay.ip_funcs->soft_reset)
  235. ret = adev->powerplay.ip_funcs->soft_reset(
  236. adev->powerplay.pp_handle);
  237. return ret;
  238. }
  239. static void amdgpu_pp_print_status(void *handle)
  240. {
  241. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  242. if (adev->powerplay.ip_funcs->print_status)
  243. adev->powerplay.ip_funcs->print_status(
  244. adev->powerplay.pp_handle);
  245. }
  246. const struct amd_ip_funcs amdgpu_pp_ip_funcs = {
  247. .early_init = amdgpu_pp_early_init,
  248. .late_init = amdgpu_pp_late_init,
  249. .sw_init = amdgpu_pp_sw_init,
  250. .sw_fini = amdgpu_pp_sw_fini,
  251. .hw_init = amdgpu_pp_hw_init,
  252. .hw_fini = amdgpu_pp_hw_fini,
  253. .suspend = amdgpu_pp_suspend,
  254. .resume = amdgpu_pp_resume,
  255. .is_idle = amdgpu_pp_is_idle,
  256. .wait_for_idle = amdgpu_pp_wait_for_idle,
  257. .soft_reset = amdgpu_pp_soft_reset,
  258. .print_status = amdgpu_pp_print_status,
  259. .set_clockgating_state = amdgpu_pp_set_clockgating_state,
  260. .set_powergating_state = amdgpu_pp_set_powergating_state,
  261. };