main.c 144 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  9. SDIO support
  10. Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
  11. Some parts of the code in this file are derived from the ipw2200
  12. driver Copyright(c) 2003 - 2004 Intel Corporation.
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; see the file COPYING. If not, write to
  23. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  24. Boston, MA 02110-1301, USA.
  25. */
  26. #include <linux/delay.h>
  27. #include <linux/init.h>
  28. #include <linux/module.h>
  29. #include <linux/if_arp.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/firmware.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/io.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/slab.h>
  37. #include <asm/unaligned.h>
  38. #include "b43.h"
  39. #include "main.h"
  40. #include "debugfs.h"
  41. #include "phy_common.h"
  42. #include "phy_g.h"
  43. #include "phy_n.h"
  44. #include "dma.h"
  45. #include "pio.h"
  46. #include "sysfs.h"
  47. #include "xmit.h"
  48. #include "lo.h"
  49. #include "pcmcia.h"
  50. #include "sdio.h"
  51. #include <linux/mmc/sdio_func.h>
  52. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  53. MODULE_AUTHOR("Martin Langer");
  54. MODULE_AUTHOR("Stefano Brivio");
  55. MODULE_AUTHOR("Michael Buesch");
  56. MODULE_AUTHOR("Gábor Stefanik");
  57. MODULE_AUTHOR("Rafał Miłecki");
  58. MODULE_LICENSE("GPL");
  59. MODULE_FIRMWARE("b43/ucode11.fw");
  60. MODULE_FIRMWARE("b43/ucode13.fw");
  61. MODULE_FIRMWARE("b43/ucode14.fw");
  62. MODULE_FIRMWARE("b43/ucode15.fw");
  63. MODULE_FIRMWARE("b43/ucode16_mimo.fw");
  64. MODULE_FIRMWARE("b43/ucode5.fw");
  65. MODULE_FIRMWARE("b43/ucode9.fw");
  66. static int modparam_bad_frames_preempt;
  67. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  68. MODULE_PARM_DESC(bad_frames_preempt,
  69. "enable(1) / disable(0) Bad Frames Preemption");
  70. static char modparam_fwpostfix[16];
  71. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  72. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  73. static int modparam_hwpctl;
  74. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  75. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  76. static int modparam_nohwcrypt;
  77. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  78. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  79. static int modparam_hwtkip;
  80. module_param_named(hwtkip, modparam_hwtkip, int, 0444);
  81. MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
  82. static int modparam_qos = 1;
  83. module_param_named(qos, modparam_qos, int, 0444);
  84. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  85. static int modparam_btcoex = 1;
  86. module_param_named(btcoex, modparam_btcoex, int, 0444);
  87. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
  88. int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
  89. module_param_named(verbose, b43_modparam_verbose, int, 0644);
  90. MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
  91. static int b43_modparam_pio = 0;
  92. module_param_named(pio, b43_modparam_pio, int, 0644);
  93. MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
  94. static int modparam_allhwsupport = !IS_ENABLED(CONFIG_BRCMSMAC);
  95. module_param_named(allhwsupport, modparam_allhwsupport, int, 0444);
  96. MODULE_PARM_DESC(allhwsupport, "Enable support for all hardware (even it if overlaps with the brcmsmac driver)");
  97. #ifdef CONFIG_B43_BCMA
  98. static const struct bcma_device_id b43_bcma_tbl[] = {
  99. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
  100. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
  101. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
  102. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
  103. BCMA_CORETABLE_END
  104. };
  105. MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
  106. #endif
  107. #ifdef CONFIG_B43_SSB
  108. static const struct ssb_device_id b43_ssb_tbl[] = {
  109. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  110. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  111. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  112. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  113. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  114. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  115. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
  116. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  117. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  118. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  119. SSB_DEVTABLE_END
  120. };
  121. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  122. #endif
  123. /* Channel and ratetables are shared for all devices.
  124. * They can't be const, because ieee80211 puts some precalculated
  125. * data in there. This data is the same for all devices, so we don't
  126. * get concurrency issues */
  127. #define RATETAB_ENT(_rateid, _flags) \
  128. { \
  129. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  130. .hw_value = (_rateid), \
  131. .flags = (_flags), \
  132. }
  133. /*
  134. * NOTE: When changing this, sync with xmit.c's
  135. * b43_plcp_get_bitrate_idx_* functions!
  136. */
  137. static struct ieee80211_rate __b43_ratetable[] = {
  138. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  139. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  140. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  141. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  142. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  143. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  144. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  145. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  146. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  147. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  148. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  149. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  150. };
  151. #define b43_a_ratetable (__b43_ratetable + 4)
  152. #define b43_a_ratetable_size 8
  153. #define b43_b_ratetable (__b43_ratetable + 0)
  154. #define b43_b_ratetable_size 4
  155. #define b43_g_ratetable (__b43_ratetable + 0)
  156. #define b43_g_ratetable_size 12
  157. #define CHAN4G(_channel, _freq, _flags) { \
  158. .band = IEEE80211_BAND_2GHZ, \
  159. .center_freq = (_freq), \
  160. .hw_value = (_channel), \
  161. .flags = (_flags), \
  162. .max_antenna_gain = 0, \
  163. .max_power = 30, \
  164. }
  165. static struct ieee80211_channel b43_2ghz_chantable[] = {
  166. CHAN4G(1, 2412, 0),
  167. CHAN4G(2, 2417, 0),
  168. CHAN4G(3, 2422, 0),
  169. CHAN4G(4, 2427, 0),
  170. CHAN4G(5, 2432, 0),
  171. CHAN4G(6, 2437, 0),
  172. CHAN4G(7, 2442, 0),
  173. CHAN4G(8, 2447, 0),
  174. CHAN4G(9, 2452, 0),
  175. CHAN4G(10, 2457, 0),
  176. CHAN4G(11, 2462, 0),
  177. CHAN4G(12, 2467, 0),
  178. CHAN4G(13, 2472, 0),
  179. CHAN4G(14, 2484, 0),
  180. };
  181. #undef CHAN4G
  182. #define CHAN5G(_channel, _flags) { \
  183. .band = IEEE80211_BAND_5GHZ, \
  184. .center_freq = 5000 + (5 * (_channel)), \
  185. .hw_value = (_channel), \
  186. .flags = (_flags), \
  187. .max_antenna_gain = 0, \
  188. .max_power = 30, \
  189. }
  190. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  191. CHAN5G(32, 0), CHAN5G(34, 0),
  192. CHAN5G(36, 0), CHAN5G(38, 0),
  193. CHAN5G(40, 0), CHAN5G(42, 0),
  194. CHAN5G(44, 0), CHAN5G(46, 0),
  195. CHAN5G(48, 0), CHAN5G(50, 0),
  196. CHAN5G(52, 0), CHAN5G(54, 0),
  197. CHAN5G(56, 0), CHAN5G(58, 0),
  198. CHAN5G(60, 0), CHAN5G(62, 0),
  199. CHAN5G(64, 0), CHAN5G(66, 0),
  200. CHAN5G(68, 0), CHAN5G(70, 0),
  201. CHAN5G(72, 0), CHAN5G(74, 0),
  202. CHAN5G(76, 0), CHAN5G(78, 0),
  203. CHAN5G(80, 0), CHAN5G(82, 0),
  204. CHAN5G(84, 0), CHAN5G(86, 0),
  205. CHAN5G(88, 0), CHAN5G(90, 0),
  206. CHAN5G(92, 0), CHAN5G(94, 0),
  207. CHAN5G(96, 0), CHAN5G(98, 0),
  208. CHAN5G(100, 0), CHAN5G(102, 0),
  209. CHAN5G(104, 0), CHAN5G(106, 0),
  210. CHAN5G(108, 0), CHAN5G(110, 0),
  211. CHAN5G(112, 0), CHAN5G(114, 0),
  212. CHAN5G(116, 0), CHAN5G(118, 0),
  213. CHAN5G(120, 0), CHAN5G(122, 0),
  214. CHAN5G(124, 0), CHAN5G(126, 0),
  215. CHAN5G(128, 0), CHAN5G(130, 0),
  216. CHAN5G(132, 0), CHAN5G(134, 0),
  217. CHAN5G(136, 0), CHAN5G(138, 0),
  218. CHAN5G(140, 0), CHAN5G(142, 0),
  219. CHAN5G(144, 0), CHAN5G(145, 0),
  220. CHAN5G(146, 0), CHAN5G(147, 0),
  221. CHAN5G(148, 0), CHAN5G(149, 0),
  222. CHAN5G(150, 0), CHAN5G(151, 0),
  223. CHAN5G(152, 0), CHAN5G(153, 0),
  224. CHAN5G(154, 0), CHAN5G(155, 0),
  225. CHAN5G(156, 0), CHAN5G(157, 0),
  226. CHAN5G(158, 0), CHAN5G(159, 0),
  227. CHAN5G(160, 0), CHAN5G(161, 0),
  228. CHAN5G(162, 0), CHAN5G(163, 0),
  229. CHAN5G(164, 0), CHAN5G(165, 0),
  230. CHAN5G(166, 0), CHAN5G(168, 0),
  231. CHAN5G(170, 0), CHAN5G(172, 0),
  232. CHAN5G(174, 0), CHAN5G(176, 0),
  233. CHAN5G(178, 0), CHAN5G(180, 0),
  234. CHAN5G(182, 0), CHAN5G(184, 0),
  235. CHAN5G(186, 0), CHAN5G(188, 0),
  236. CHAN5G(190, 0), CHAN5G(192, 0),
  237. CHAN5G(194, 0), CHAN5G(196, 0),
  238. CHAN5G(198, 0), CHAN5G(200, 0),
  239. CHAN5G(202, 0), CHAN5G(204, 0),
  240. CHAN5G(206, 0), CHAN5G(208, 0),
  241. CHAN5G(210, 0), CHAN5G(212, 0),
  242. CHAN5G(214, 0), CHAN5G(216, 0),
  243. CHAN5G(218, 0), CHAN5G(220, 0),
  244. CHAN5G(222, 0), CHAN5G(224, 0),
  245. CHAN5G(226, 0), CHAN5G(228, 0),
  246. };
  247. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  248. CHAN5G(34, 0), CHAN5G(36, 0),
  249. CHAN5G(38, 0), CHAN5G(40, 0),
  250. CHAN5G(42, 0), CHAN5G(44, 0),
  251. CHAN5G(46, 0), CHAN5G(48, 0),
  252. CHAN5G(52, 0), CHAN5G(56, 0),
  253. CHAN5G(60, 0), CHAN5G(64, 0),
  254. CHAN5G(100, 0), CHAN5G(104, 0),
  255. CHAN5G(108, 0), CHAN5G(112, 0),
  256. CHAN5G(116, 0), CHAN5G(120, 0),
  257. CHAN5G(124, 0), CHAN5G(128, 0),
  258. CHAN5G(132, 0), CHAN5G(136, 0),
  259. CHAN5G(140, 0), CHAN5G(149, 0),
  260. CHAN5G(153, 0), CHAN5G(157, 0),
  261. CHAN5G(161, 0), CHAN5G(165, 0),
  262. CHAN5G(184, 0), CHAN5G(188, 0),
  263. CHAN5G(192, 0), CHAN5G(196, 0),
  264. CHAN5G(200, 0), CHAN5G(204, 0),
  265. CHAN5G(208, 0), CHAN5G(212, 0),
  266. CHAN5G(216, 0),
  267. };
  268. #undef CHAN5G
  269. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  270. .band = IEEE80211_BAND_5GHZ,
  271. .channels = b43_5ghz_nphy_chantable,
  272. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  273. .bitrates = b43_a_ratetable,
  274. .n_bitrates = b43_a_ratetable_size,
  275. };
  276. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  277. .band = IEEE80211_BAND_5GHZ,
  278. .channels = b43_5ghz_aphy_chantable,
  279. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  280. .bitrates = b43_a_ratetable,
  281. .n_bitrates = b43_a_ratetable_size,
  282. };
  283. static struct ieee80211_supported_band b43_band_2GHz = {
  284. .band = IEEE80211_BAND_2GHZ,
  285. .channels = b43_2ghz_chantable,
  286. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  287. .bitrates = b43_g_ratetable,
  288. .n_bitrates = b43_g_ratetable_size,
  289. };
  290. static void b43_wireless_core_exit(struct b43_wldev *dev);
  291. static int b43_wireless_core_init(struct b43_wldev *dev);
  292. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
  293. static int b43_wireless_core_start(struct b43_wldev *dev);
  294. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  295. struct ieee80211_vif *vif,
  296. struct ieee80211_bss_conf *conf,
  297. u32 changed);
  298. static int b43_ratelimit(struct b43_wl *wl)
  299. {
  300. if (!wl || !wl->current_dev)
  301. return 1;
  302. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  303. return 1;
  304. /* We are up and running.
  305. * Ratelimit the messages to avoid DoS over the net. */
  306. return net_ratelimit();
  307. }
  308. void b43info(struct b43_wl *wl, const char *fmt, ...)
  309. {
  310. struct va_format vaf;
  311. va_list args;
  312. if (b43_modparam_verbose < B43_VERBOSITY_INFO)
  313. return;
  314. if (!b43_ratelimit(wl))
  315. return;
  316. va_start(args, fmt);
  317. vaf.fmt = fmt;
  318. vaf.va = &args;
  319. printk(KERN_INFO "b43-%s: %pV",
  320. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  321. va_end(args);
  322. }
  323. void b43err(struct b43_wl *wl, const char *fmt, ...)
  324. {
  325. struct va_format vaf;
  326. va_list args;
  327. if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
  328. return;
  329. if (!b43_ratelimit(wl))
  330. return;
  331. va_start(args, fmt);
  332. vaf.fmt = fmt;
  333. vaf.va = &args;
  334. printk(KERN_ERR "b43-%s ERROR: %pV",
  335. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  336. va_end(args);
  337. }
  338. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  339. {
  340. struct va_format vaf;
  341. va_list args;
  342. if (b43_modparam_verbose < B43_VERBOSITY_WARN)
  343. return;
  344. if (!b43_ratelimit(wl))
  345. return;
  346. va_start(args, fmt);
  347. vaf.fmt = fmt;
  348. vaf.va = &args;
  349. printk(KERN_WARNING "b43-%s warning: %pV",
  350. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  351. va_end(args);
  352. }
  353. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  354. {
  355. struct va_format vaf;
  356. va_list args;
  357. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  358. return;
  359. va_start(args, fmt);
  360. vaf.fmt = fmt;
  361. vaf.va = &args;
  362. printk(KERN_DEBUG "b43-%s debug: %pV",
  363. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  364. va_end(args);
  365. }
  366. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  367. {
  368. u32 macctl;
  369. B43_WARN_ON(offset % 4 != 0);
  370. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  371. if (macctl & B43_MACCTL_BE)
  372. val = swab32(val);
  373. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  374. mmiowb();
  375. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  376. }
  377. static inline void b43_shm_control_word(struct b43_wldev *dev,
  378. u16 routing, u16 offset)
  379. {
  380. u32 control;
  381. /* "offset" is the WORD offset. */
  382. control = routing;
  383. control <<= 16;
  384. control |= offset;
  385. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  386. }
  387. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  388. {
  389. u32 ret;
  390. if (routing == B43_SHM_SHARED) {
  391. B43_WARN_ON(offset & 0x0001);
  392. if (offset & 0x0003) {
  393. /* Unaligned access */
  394. b43_shm_control_word(dev, routing, offset >> 2);
  395. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  396. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  397. ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
  398. goto out;
  399. }
  400. offset >>= 2;
  401. }
  402. b43_shm_control_word(dev, routing, offset);
  403. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  404. out:
  405. return ret;
  406. }
  407. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  408. {
  409. u16 ret;
  410. if (routing == B43_SHM_SHARED) {
  411. B43_WARN_ON(offset & 0x0001);
  412. if (offset & 0x0003) {
  413. /* Unaligned access */
  414. b43_shm_control_word(dev, routing, offset >> 2);
  415. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  416. goto out;
  417. }
  418. offset >>= 2;
  419. }
  420. b43_shm_control_word(dev, routing, offset);
  421. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  422. out:
  423. return ret;
  424. }
  425. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  426. {
  427. if (routing == B43_SHM_SHARED) {
  428. B43_WARN_ON(offset & 0x0001);
  429. if (offset & 0x0003) {
  430. /* Unaligned access */
  431. b43_shm_control_word(dev, routing, offset >> 2);
  432. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  433. value & 0xFFFF);
  434. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  435. b43_write16(dev, B43_MMIO_SHM_DATA,
  436. (value >> 16) & 0xFFFF);
  437. return;
  438. }
  439. offset >>= 2;
  440. }
  441. b43_shm_control_word(dev, routing, offset);
  442. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  443. }
  444. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  445. {
  446. if (routing == B43_SHM_SHARED) {
  447. B43_WARN_ON(offset & 0x0001);
  448. if (offset & 0x0003) {
  449. /* Unaligned access */
  450. b43_shm_control_word(dev, routing, offset >> 2);
  451. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  452. return;
  453. }
  454. offset >>= 2;
  455. }
  456. b43_shm_control_word(dev, routing, offset);
  457. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  458. }
  459. /* Read HostFlags */
  460. u64 b43_hf_read(struct b43_wldev *dev)
  461. {
  462. u64 ret;
  463. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3);
  464. ret <<= 16;
  465. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2);
  466. ret <<= 16;
  467. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1);
  468. return ret;
  469. }
  470. /* Write HostFlags */
  471. void b43_hf_write(struct b43_wldev *dev, u64 value)
  472. {
  473. u16 lo, mi, hi;
  474. lo = (value & 0x00000000FFFFULL);
  475. mi = (value & 0x0000FFFF0000ULL) >> 16;
  476. hi = (value & 0xFFFF00000000ULL) >> 32;
  477. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1, lo);
  478. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2, mi);
  479. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3, hi);
  480. }
  481. /* Read the firmware capabilities bitmask (Opensource firmware only) */
  482. static u16 b43_fwcapa_read(struct b43_wldev *dev)
  483. {
  484. B43_WARN_ON(!dev->fw.opensource);
  485. return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
  486. }
  487. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  488. {
  489. u32 low, high;
  490. B43_WARN_ON(dev->dev->core_rev < 3);
  491. /* The hardware guarantees us an atomic read, if we
  492. * read the low register first. */
  493. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  494. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  495. *tsf = high;
  496. *tsf <<= 32;
  497. *tsf |= low;
  498. }
  499. static void b43_time_lock(struct b43_wldev *dev)
  500. {
  501. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_TBTTHOLD);
  502. /* Commit the write */
  503. b43_read32(dev, B43_MMIO_MACCTL);
  504. }
  505. static void b43_time_unlock(struct b43_wldev *dev)
  506. {
  507. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_TBTTHOLD, 0);
  508. /* Commit the write */
  509. b43_read32(dev, B43_MMIO_MACCTL);
  510. }
  511. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  512. {
  513. u32 low, high;
  514. B43_WARN_ON(dev->dev->core_rev < 3);
  515. low = tsf;
  516. high = (tsf >> 32);
  517. /* The hardware guarantees us an atomic write, if we
  518. * write the low register first. */
  519. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  520. mmiowb();
  521. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  522. mmiowb();
  523. }
  524. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  525. {
  526. b43_time_lock(dev);
  527. b43_tsf_write_locked(dev, tsf);
  528. b43_time_unlock(dev);
  529. }
  530. static
  531. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
  532. {
  533. static const u8 zero_addr[ETH_ALEN] = { 0 };
  534. u16 data;
  535. if (!mac)
  536. mac = zero_addr;
  537. offset |= 0x0020;
  538. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  539. data = mac[0];
  540. data |= mac[1] << 8;
  541. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  542. data = mac[2];
  543. data |= mac[3] << 8;
  544. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  545. data = mac[4];
  546. data |= mac[5] << 8;
  547. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  548. }
  549. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  550. {
  551. const u8 *mac;
  552. const u8 *bssid;
  553. u8 mac_bssid[ETH_ALEN * 2];
  554. int i;
  555. u32 tmp;
  556. bssid = dev->wl->bssid;
  557. mac = dev->wl->mac_addr;
  558. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  559. memcpy(mac_bssid, mac, ETH_ALEN);
  560. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  561. /* Write our MAC address and BSSID to template ram */
  562. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  563. tmp = (u32) (mac_bssid[i + 0]);
  564. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  565. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  566. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  567. b43_ram_write(dev, 0x20 + i, tmp);
  568. }
  569. }
  570. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  571. {
  572. b43_write_mac_bssid_templates(dev);
  573. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  574. }
  575. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  576. {
  577. /* slot_time is in usec. */
  578. /* This test used to exit for all but a G PHY. */
  579. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  580. return;
  581. b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
  582. /* Shared memory location 0x0010 is the slot time and should be
  583. * set to slot_time; however, this register is initially 0 and changing
  584. * the value adversely affects the transmit rate for BCM4311
  585. * devices. Until this behavior is unterstood, delete this step
  586. *
  587. * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  588. */
  589. }
  590. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  591. {
  592. b43_set_slot_time(dev, 9);
  593. }
  594. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  595. {
  596. b43_set_slot_time(dev, 20);
  597. }
  598. /* DummyTransmission function, as documented on
  599. * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
  600. */
  601. void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
  602. {
  603. struct b43_phy *phy = &dev->phy;
  604. unsigned int i, max_loop;
  605. u16 value;
  606. u32 buffer[5] = {
  607. 0x00000000,
  608. 0x00D40000,
  609. 0x00000000,
  610. 0x01000000,
  611. 0x00000000,
  612. };
  613. if (ofdm) {
  614. max_loop = 0x1E;
  615. buffer[0] = 0x000201CC;
  616. } else {
  617. max_loop = 0xFA;
  618. buffer[0] = 0x000B846E;
  619. }
  620. for (i = 0; i < 5; i++)
  621. b43_ram_write(dev, i * 4, buffer[i]);
  622. b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
  623. if (dev->dev->core_rev < 11)
  624. b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
  625. else
  626. b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
  627. value = (ofdm ? 0x41 : 0x40);
  628. b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
  629. if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
  630. phy->type == B43_PHYTYPE_LCN)
  631. b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
  632. b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
  633. b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
  634. b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
  635. b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
  636. b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
  637. b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
  638. if (!pa_on && phy->type == B43_PHYTYPE_N)
  639. ; /*b43_nphy_pa_override(dev, false) */
  640. switch (phy->type) {
  641. case B43_PHYTYPE_N:
  642. case B43_PHYTYPE_LCN:
  643. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
  644. break;
  645. case B43_PHYTYPE_LP:
  646. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
  647. break;
  648. default:
  649. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
  650. }
  651. b43_read16(dev, B43_MMIO_TXE0_AUX);
  652. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  653. b43_radio_write16(dev, 0x0051, 0x0017);
  654. for (i = 0x00; i < max_loop; i++) {
  655. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  656. if (value & 0x0080)
  657. break;
  658. udelay(10);
  659. }
  660. for (i = 0x00; i < 0x0A; i++) {
  661. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  662. if (value & 0x0400)
  663. break;
  664. udelay(10);
  665. }
  666. for (i = 0x00; i < 0x19; i++) {
  667. value = b43_read16(dev, B43_MMIO_IFSSTAT);
  668. if (!(value & 0x0100))
  669. break;
  670. udelay(10);
  671. }
  672. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  673. b43_radio_write16(dev, 0x0051, 0x0037);
  674. }
  675. static void key_write(struct b43_wldev *dev,
  676. u8 index, u8 algorithm, const u8 *key)
  677. {
  678. unsigned int i;
  679. u32 offset;
  680. u16 value;
  681. u16 kidx;
  682. /* Key index/algo block */
  683. kidx = b43_kidx_to_fw(dev, index);
  684. value = ((kidx << 4) | algorithm);
  685. b43_shm_write16(dev, B43_SHM_SHARED,
  686. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  687. /* Write the key to the Key Table Pointer offset */
  688. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  689. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  690. value = key[i];
  691. value |= (u16) (key[i + 1]) << 8;
  692. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  693. }
  694. }
  695. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
  696. {
  697. u32 addrtmp[2] = { 0, 0, };
  698. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  699. if (b43_new_kidx_api(dev))
  700. pairwise_keys_start = B43_NR_GROUP_KEYS;
  701. B43_WARN_ON(index < pairwise_keys_start);
  702. /* We have four default TX keys and possibly four default RX keys.
  703. * Physical mac 0 is mapped to physical key 4 or 8, depending
  704. * on the firmware version.
  705. * So we must adjust the index here.
  706. */
  707. index -= pairwise_keys_start;
  708. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  709. if (addr) {
  710. addrtmp[0] = addr[0];
  711. addrtmp[0] |= ((u32) (addr[1]) << 8);
  712. addrtmp[0] |= ((u32) (addr[2]) << 16);
  713. addrtmp[0] |= ((u32) (addr[3]) << 24);
  714. addrtmp[1] = addr[4];
  715. addrtmp[1] |= ((u32) (addr[5]) << 8);
  716. }
  717. /* Receive match transmitter address (RCMTA) mechanism */
  718. b43_shm_write32(dev, B43_SHM_RCMTA,
  719. (index * 2) + 0, addrtmp[0]);
  720. b43_shm_write16(dev, B43_SHM_RCMTA,
  721. (index * 2) + 1, addrtmp[1]);
  722. }
  723. /* The ucode will use phase1 key with TEK key to decrypt rx packets.
  724. * When a packet is received, the iv32 is checked.
  725. * - if it doesn't the packet is returned without modification (and software
  726. * decryption can be done). That's what happen when iv16 wrap.
  727. * - if it does, the rc4 key is computed, and decryption is tried.
  728. * Either it will success and B43_RX_MAC_DEC is returned,
  729. * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
  730. * and the packet is not usable (it got modified by the ucode).
  731. * So in order to never have B43_RX_MAC_DECERR, we should provide
  732. * a iv32 and phase1key that match. Because we drop packets in case of
  733. * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
  734. * packets will be lost without higher layer knowing (ie no resync possible
  735. * until next wrap).
  736. *
  737. * NOTE : this should support 50 key like RCMTA because
  738. * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
  739. */
  740. static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
  741. u16 *phase1key)
  742. {
  743. unsigned int i;
  744. u32 offset;
  745. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  746. if (!modparam_hwtkip)
  747. return;
  748. if (b43_new_kidx_api(dev))
  749. pairwise_keys_start = B43_NR_GROUP_KEYS;
  750. B43_WARN_ON(index < pairwise_keys_start);
  751. /* We have four default TX keys and possibly four default RX keys.
  752. * Physical mac 0 is mapped to physical key 4 or 8, depending
  753. * on the firmware version.
  754. * So we must adjust the index here.
  755. */
  756. index -= pairwise_keys_start;
  757. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  758. if (b43_debug(dev, B43_DBG_KEYS)) {
  759. b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
  760. index, iv32);
  761. }
  762. /* Write the key to the RX tkip shared mem */
  763. offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
  764. for (i = 0; i < 10; i += 2) {
  765. b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
  766. phase1key ? phase1key[i / 2] : 0);
  767. }
  768. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
  769. b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
  770. }
  771. static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
  772. struct ieee80211_vif *vif,
  773. struct ieee80211_key_conf *keyconf,
  774. struct ieee80211_sta *sta,
  775. u32 iv32, u16 *phase1key)
  776. {
  777. struct b43_wl *wl = hw_to_b43_wl(hw);
  778. struct b43_wldev *dev;
  779. int index = keyconf->hw_key_idx;
  780. if (B43_WARN_ON(!modparam_hwtkip))
  781. return;
  782. /* This is only called from the RX path through mac80211, where
  783. * our mutex is already locked. */
  784. B43_WARN_ON(!mutex_is_locked(&wl->mutex));
  785. dev = wl->current_dev;
  786. B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
  787. keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
  788. rx_tkip_phase1_write(dev, index, iv32, phase1key);
  789. /* only pairwise TKIP keys are supported right now */
  790. if (WARN_ON(!sta))
  791. return;
  792. keymac_write(dev, index, sta->addr);
  793. }
  794. static void do_key_write(struct b43_wldev *dev,
  795. u8 index, u8 algorithm,
  796. const u8 *key, size_t key_len, const u8 *mac_addr)
  797. {
  798. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  799. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  800. if (b43_new_kidx_api(dev))
  801. pairwise_keys_start = B43_NR_GROUP_KEYS;
  802. B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
  803. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  804. if (index >= pairwise_keys_start)
  805. keymac_write(dev, index, NULL); /* First zero out mac. */
  806. if (algorithm == B43_SEC_ALGO_TKIP) {
  807. /*
  808. * We should provide an initial iv32, phase1key pair.
  809. * We could start with iv32=0 and compute the corresponding
  810. * phase1key, but this means calling ieee80211_get_tkip_key
  811. * with a fake skb (or export other tkip function).
  812. * Because we are lazy we hope iv32 won't start with
  813. * 0xffffffff and let's b43_op_update_tkip_key provide a
  814. * correct pair.
  815. */
  816. rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
  817. } else if (index >= pairwise_keys_start) /* clear it */
  818. rx_tkip_phase1_write(dev, index, 0, NULL);
  819. if (key)
  820. memcpy(buf, key, key_len);
  821. key_write(dev, index, algorithm, buf);
  822. if (index >= pairwise_keys_start)
  823. keymac_write(dev, index, mac_addr);
  824. dev->key[index].algorithm = algorithm;
  825. }
  826. static int b43_key_write(struct b43_wldev *dev,
  827. int index, u8 algorithm,
  828. const u8 *key, size_t key_len,
  829. const u8 *mac_addr,
  830. struct ieee80211_key_conf *keyconf)
  831. {
  832. int i;
  833. int pairwise_keys_start;
  834. /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
  835. * - Temporal Encryption Key (128 bits)
  836. * - Temporal Authenticator Tx MIC Key (64 bits)
  837. * - Temporal Authenticator Rx MIC Key (64 bits)
  838. *
  839. * Hardware only store TEK
  840. */
  841. if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
  842. key_len = 16;
  843. if (key_len > B43_SEC_KEYSIZE)
  844. return -EINVAL;
  845. for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
  846. /* Check that we don't already have this key. */
  847. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  848. }
  849. if (index < 0) {
  850. /* Pairwise key. Get an empty slot for the key. */
  851. if (b43_new_kidx_api(dev))
  852. pairwise_keys_start = B43_NR_GROUP_KEYS;
  853. else
  854. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  855. for (i = pairwise_keys_start;
  856. i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
  857. i++) {
  858. B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
  859. if (!dev->key[i].keyconf) {
  860. /* found empty */
  861. index = i;
  862. break;
  863. }
  864. }
  865. if (index < 0) {
  866. b43warn(dev->wl, "Out of hardware key memory\n");
  867. return -ENOSPC;
  868. }
  869. } else
  870. B43_WARN_ON(index > 3);
  871. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  872. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  873. /* Default RX key */
  874. B43_WARN_ON(mac_addr);
  875. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  876. }
  877. keyconf->hw_key_idx = index;
  878. dev->key[index].keyconf = keyconf;
  879. return 0;
  880. }
  881. static int b43_key_clear(struct b43_wldev *dev, int index)
  882. {
  883. if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
  884. return -EINVAL;
  885. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  886. NULL, B43_SEC_KEYSIZE, NULL);
  887. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  888. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  889. NULL, B43_SEC_KEYSIZE, NULL);
  890. }
  891. dev->key[index].keyconf = NULL;
  892. return 0;
  893. }
  894. static void b43_clear_keys(struct b43_wldev *dev)
  895. {
  896. int i, count;
  897. if (b43_new_kidx_api(dev))
  898. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  899. else
  900. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  901. for (i = 0; i < count; i++)
  902. b43_key_clear(dev, i);
  903. }
  904. static void b43_dump_keymemory(struct b43_wldev *dev)
  905. {
  906. unsigned int i, index, count, offset, pairwise_keys_start;
  907. u8 mac[ETH_ALEN];
  908. u16 algo;
  909. u32 rcmta0;
  910. u16 rcmta1;
  911. u64 hf;
  912. struct b43_key *key;
  913. if (!b43_debug(dev, B43_DBG_KEYS))
  914. return;
  915. hf = b43_hf_read(dev);
  916. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  917. !!(hf & B43_HF_USEDEFKEYS));
  918. if (b43_new_kidx_api(dev)) {
  919. pairwise_keys_start = B43_NR_GROUP_KEYS;
  920. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  921. } else {
  922. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  923. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  924. }
  925. for (index = 0; index < count; index++) {
  926. key = &(dev->key[index]);
  927. printk(KERN_DEBUG "Key slot %02u: %s",
  928. index, (key->keyconf == NULL) ? " " : "*");
  929. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  930. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  931. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  932. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  933. }
  934. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  935. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  936. printk(" Algo: %04X/%02X", algo, key->algorithm);
  937. if (index >= pairwise_keys_start) {
  938. if (key->algorithm == B43_SEC_ALGO_TKIP) {
  939. printk(" TKIP: ");
  940. offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
  941. for (i = 0; i < 14; i += 2) {
  942. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  943. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  944. }
  945. }
  946. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  947. ((index - pairwise_keys_start) * 2) + 0);
  948. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  949. ((index - pairwise_keys_start) * 2) + 1);
  950. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  951. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  952. printk(" MAC: %pM", mac);
  953. } else
  954. printk(" DEFAULT KEY");
  955. printk("\n");
  956. }
  957. }
  958. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  959. {
  960. u32 macctl;
  961. u16 ucstat;
  962. bool hwps;
  963. bool awake;
  964. int i;
  965. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  966. (ps_flags & B43_PS_DISABLED));
  967. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  968. if (ps_flags & B43_PS_ENABLED) {
  969. hwps = true;
  970. } else if (ps_flags & B43_PS_DISABLED) {
  971. hwps = false;
  972. } else {
  973. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  974. // and thus is not an AP and we are associated, set bit 25
  975. }
  976. if (ps_flags & B43_PS_AWAKE) {
  977. awake = true;
  978. } else if (ps_flags & B43_PS_ASLEEP) {
  979. awake = false;
  980. } else {
  981. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  982. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  983. // successful, set bit26
  984. }
  985. /* FIXME: For now we force awake-on and hwps-off */
  986. hwps = false;
  987. awake = true;
  988. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  989. if (hwps)
  990. macctl |= B43_MACCTL_HWPS;
  991. else
  992. macctl &= ~B43_MACCTL_HWPS;
  993. if (awake)
  994. macctl |= B43_MACCTL_AWAKE;
  995. else
  996. macctl &= ~B43_MACCTL_AWAKE;
  997. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  998. /* Commit write */
  999. b43_read32(dev, B43_MMIO_MACCTL);
  1000. if (awake && dev->dev->core_rev >= 5) {
  1001. /* Wait for the microcode to wake up. */
  1002. for (i = 0; i < 100; i++) {
  1003. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  1004. B43_SHM_SH_UCODESTAT);
  1005. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  1006. break;
  1007. udelay(10);
  1008. }
  1009. }
  1010. }
  1011. #ifdef CONFIG_B43_BCMA
  1012. static void b43_bcma_phy_reset(struct b43_wldev *dev)
  1013. {
  1014. u32 flags;
  1015. /* Put PHY into reset */
  1016. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1017. flags |= B43_BCMA_IOCTL_PHY_RESET;
  1018. flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
  1019. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1020. udelay(2);
  1021. b43_phy_take_out_of_reset(dev);
  1022. }
  1023. static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1024. {
  1025. u32 req = B43_BCMA_CLKCTLST_80211_PLL_REQ |
  1026. B43_BCMA_CLKCTLST_PHY_PLL_REQ;
  1027. u32 status = B43_BCMA_CLKCTLST_80211_PLL_ST |
  1028. B43_BCMA_CLKCTLST_PHY_PLL_ST;
  1029. u32 flags;
  1030. flags = B43_BCMA_IOCTL_PHY_CLKEN;
  1031. if (gmode)
  1032. flags |= B43_BCMA_IOCTL_GMODE;
  1033. b43_device_enable(dev, flags);
  1034. bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
  1035. b43_bcma_phy_reset(dev);
  1036. bcma_core_pll_ctl(dev->dev->bdev, req, status, true);
  1037. }
  1038. #endif
  1039. #ifdef CONFIG_B43_SSB
  1040. static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1041. {
  1042. u32 flags = 0;
  1043. if (gmode)
  1044. flags |= B43_TMSLOW_GMODE;
  1045. flags |= B43_TMSLOW_PHYCLKEN;
  1046. flags |= B43_TMSLOW_PHYRESET;
  1047. if (dev->phy.type == B43_PHYTYPE_N)
  1048. flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
  1049. b43_device_enable(dev, flags);
  1050. msleep(2); /* Wait for the PLL to turn on. */
  1051. b43_phy_take_out_of_reset(dev);
  1052. }
  1053. #endif
  1054. void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1055. {
  1056. u32 macctl;
  1057. switch (dev->dev->bus_type) {
  1058. #ifdef CONFIG_B43_BCMA
  1059. case B43_BUS_BCMA:
  1060. b43_bcma_wireless_core_reset(dev, gmode);
  1061. break;
  1062. #endif
  1063. #ifdef CONFIG_B43_SSB
  1064. case B43_BUS_SSB:
  1065. b43_ssb_wireless_core_reset(dev, gmode);
  1066. break;
  1067. #endif
  1068. }
  1069. /* Turn Analog ON, but only if we already know the PHY-type.
  1070. * This protects against very early setup where we don't know the
  1071. * PHY-type, yet. wireless_core_reset will be called once again later,
  1072. * when we know the PHY-type. */
  1073. if (dev->phy.ops)
  1074. dev->phy.ops->switch_analog(dev, 1);
  1075. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1076. macctl &= ~B43_MACCTL_GMODE;
  1077. if (gmode)
  1078. macctl |= B43_MACCTL_GMODE;
  1079. macctl |= B43_MACCTL_IHR_ENABLED;
  1080. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1081. }
  1082. static void handle_irq_transmit_status(struct b43_wldev *dev)
  1083. {
  1084. u32 v0, v1;
  1085. u16 tmp;
  1086. struct b43_txstatus stat;
  1087. while (1) {
  1088. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1089. if (!(v0 & 0x00000001))
  1090. break;
  1091. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1092. stat.cookie = (v0 >> 16);
  1093. stat.seq = (v1 & 0x0000FFFF);
  1094. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  1095. tmp = (v0 & 0x0000FFFF);
  1096. stat.frame_count = ((tmp & 0xF000) >> 12);
  1097. stat.rts_count = ((tmp & 0x0F00) >> 8);
  1098. stat.supp_reason = ((tmp & 0x001C) >> 2);
  1099. stat.pm_indicated = !!(tmp & 0x0080);
  1100. stat.intermediate = !!(tmp & 0x0040);
  1101. stat.for_ampdu = !!(tmp & 0x0020);
  1102. stat.acked = !!(tmp & 0x0002);
  1103. b43_handle_txstatus(dev, &stat);
  1104. }
  1105. }
  1106. static void drain_txstatus_queue(struct b43_wldev *dev)
  1107. {
  1108. u32 dummy;
  1109. if (dev->dev->core_rev < 5)
  1110. return;
  1111. /* Read all entries from the microcode TXstatus FIFO
  1112. * and throw them away.
  1113. */
  1114. while (1) {
  1115. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1116. if (!(dummy & 0x00000001))
  1117. break;
  1118. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1119. }
  1120. }
  1121. static u32 b43_jssi_read(struct b43_wldev *dev)
  1122. {
  1123. u32 val = 0;
  1124. val = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1);
  1125. val <<= 16;
  1126. val |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0);
  1127. return val;
  1128. }
  1129. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1130. {
  1131. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0,
  1132. (jssi & 0x0000FFFF));
  1133. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1,
  1134. (jssi & 0xFFFF0000) >> 16);
  1135. }
  1136. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1137. {
  1138. b43_jssi_write(dev, 0x7F7F7F7F);
  1139. b43_write32(dev, B43_MMIO_MACCMD,
  1140. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1141. }
  1142. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1143. {
  1144. /* Top half of Link Quality calculation. */
  1145. if (dev->phy.type != B43_PHYTYPE_G)
  1146. return;
  1147. if (dev->noisecalc.calculation_running)
  1148. return;
  1149. dev->noisecalc.calculation_running = true;
  1150. dev->noisecalc.nr_samples = 0;
  1151. b43_generate_noise_sample(dev);
  1152. }
  1153. static void handle_irq_noise(struct b43_wldev *dev)
  1154. {
  1155. struct b43_phy_g *phy = dev->phy.g;
  1156. u16 tmp;
  1157. u8 noise[4];
  1158. u8 i, j;
  1159. s32 average;
  1160. /* Bottom half of Link Quality calculation. */
  1161. if (dev->phy.type != B43_PHYTYPE_G)
  1162. return;
  1163. /* Possible race condition: It might be possible that the user
  1164. * changed to a different channel in the meantime since we
  1165. * started the calculation. We ignore that fact, since it's
  1166. * not really that much of a problem. The background noise is
  1167. * an estimation only anyway. Slightly wrong results will get damped
  1168. * by the averaging of the 8 sample rounds. Additionally the
  1169. * value is shortlived. So it will be replaced by the next noise
  1170. * calculation round soon. */
  1171. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1172. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1173. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1174. noise[2] == 0x7F || noise[3] == 0x7F)
  1175. goto generate_new;
  1176. /* Get the noise samples. */
  1177. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1178. i = dev->noisecalc.nr_samples;
  1179. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1180. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1181. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1182. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1183. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1184. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1185. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1186. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1187. dev->noisecalc.nr_samples++;
  1188. if (dev->noisecalc.nr_samples == 8) {
  1189. /* Calculate the Link Quality by the noise samples. */
  1190. average = 0;
  1191. for (i = 0; i < 8; i++) {
  1192. for (j = 0; j < 4; j++)
  1193. average += dev->noisecalc.samples[i][j];
  1194. }
  1195. average /= (8 * 4);
  1196. average *= 125;
  1197. average += 64;
  1198. average /= 128;
  1199. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1200. tmp = (tmp / 128) & 0x1F;
  1201. if (tmp >= 8)
  1202. average += 2;
  1203. else
  1204. average -= 25;
  1205. if (tmp == 8)
  1206. average -= 72;
  1207. else
  1208. average -= 48;
  1209. dev->stats.link_noise = average;
  1210. dev->noisecalc.calculation_running = false;
  1211. return;
  1212. }
  1213. generate_new:
  1214. b43_generate_noise_sample(dev);
  1215. }
  1216. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1217. {
  1218. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1219. ///TODO: PS TBTT
  1220. } else {
  1221. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1222. b43_power_saving_ctl_bits(dev, 0);
  1223. }
  1224. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1225. dev->dfq_valid = true;
  1226. }
  1227. static void handle_irq_atim_end(struct b43_wldev *dev)
  1228. {
  1229. if (dev->dfq_valid) {
  1230. b43_write32(dev, B43_MMIO_MACCMD,
  1231. b43_read32(dev, B43_MMIO_MACCMD)
  1232. | B43_MACCMD_DFQ_VALID);
  1233. dev->dfq_valid = false;
  1234. }
  1235. }
  1236. static void handle_irq_pmq(struct b43_wldev *dev)
  1237. {
  1238. u32 tmp;
  1239. //TODO: AP mode.
  1240. while (1) {
  1241. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1242. if (!(tmp & 0x00000008))
  1243. break;
  1244. }
  1245. /* 16bit write is odd, but correct. */
  1246. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1247. }
  1248. static void b43_write_template_common(struct b43_wldev *dev,
  1249. const u8 *data, u16 size,
  1250. u16 ram_offset,
  1251. u16 shm_size_offset, u8 rate)
  1252. {
  1253. u32 i, tmp;
  1254. struct b43_plcp_hdr4 plcp;
  1255. plcp.data = 0;
  1256. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1257. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1258. ram_offset += sizeof(u32);
  1259. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1260. * So leave the first two bytes of the next write blank.
  1261. */
  1262. tmp = (u32) (data[0]) << 16;
  1263. tmp |= (u32) (data[1]) << 24;
  1264. b43_ram_write(dev, ram_offset, tmp);
  1265. ram_offset += sizeof(u32);
  1266. for (i = 2; i < size; i += sizeof(u32)) {
  1267. tmp = (u32) (data[i + 0]);
  1268. if (i + 1 < size)
  1269. tmp |= (u32) (data[i + 1]) << 8;
  1270. if (i + 2 < size)
  1271. tmp |= (u32) (data[i + 2]) << 16;
  1272. if (i + 3 < size)
  1273. tmp |= (u32) (data[i + 3]) << 24;
  1274. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1275. }
  1276. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1277. size + sizeof(struct b43_plcp_hdr6));
  1278. }
  1279. /* Check if the use of the antenna that ieee80211 told us to
  1280. * use is possible. This will fall back to DEFAULT.
  1281. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1282. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1283. u8 antenna_nr)
  1284. {
  1285. u8 antenna_mask;
  1286. if (antenna_nr == 0) {
  1287. /* Zero means "use default antenna". That's always OK. */
  1288. return 0;
  1289. }
  1290. /* Get the mask of available antennas. */
  1291. if (dev->phy.gmode)
  1292. antenna_mask = dev->dev->bus_sprom->ant_available_bg;
  1293. else
  1294. antenna_mask = dev->dev->bus_sprom->ant_available_a;
  1295. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1296. /* This antenna is not available. Fall back to default. */
  1297. return 0;
  1298. }
  1299. return antenna_nr;
  1300. }
  1301. /* Convert a b43 antenna number value to the PHY TX control value. */
  1302. static u16 b43_antenna_to_phyctl(int antenna)
  1303. {
  1304. switch (antenna) {
  1305. case B43_ANTENNA0:
  1306. return B43_TXH_PHY_ANT0;
  1307. case B43_ANTENNA1:
  1308. return B43_TXH_PHY_ANT1;
  1309. case B43_ANTENNA2:
  1310. return B43_TXH_PHY_ANT2;
  1311. case B43_ANTENNA3:
  1312. return B43_TXH_PHY_ANT3;
  1313. case B43_ANTENNA_AUTO0:
  1314. case B43_ANTENNA_AUTO1:
  1315. return B43_TXH_PHY_ANT01AUTO;
  1316. }
  1317. B43_WARN_ON(1);
  1318. return 0;
  1319. }
  1320. static void b43_write_beacon_template(struct b43_wldev *dev,
  1321. u16 ram_offset,
  1322. u16 shm_size_offset)
  1323. {
  1324. unsigned int i, len, variable_len;
  1325. const struct ieee80211_mgmt *bcn;
  1326. const u8 *ie;
  1327. bool tim_found = false;
  1328. unsigned int rate;
  1329. u16 ctl;
  1330. int antenna;
  1331. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1332. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1333. len = min_t(size_t, dev->wl->current_beacon->len,
  1334. 0x200 - sizeof(struct b43_plcp_hdr6));
  1335. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1336. b43_write_template_common(dev, (const u8 *)bcn,
  1337. len, ram_offset, shm_size_offset, rate);
  1338. /* Write the PHY TX control parameters. */
  1339. antenna = B43_ANTENNA_DEFAULT;
  1340. antenna = b43_antenna_to_phyctl(antenna);
  1341. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1342. /* We can't send beacons with short preamble. Would get PHY errors. */
  1343. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1344. ctl &= ~B43_TXH_PHY_ANT;
  1345. ctl &= ~B43_TXH_PHY_ENC;
  1346. ctl |= antenna;
  1347. if (b43_is_cck_rate(rate))
  1348. ctl |= B43_TXH_PHY_ENC_CCK;
  1349. else
  1350. ctl |= B43_TXH_PHY_ENC_OFDM;
  1351. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1352. /* Find the position of the TIM and the DTIM_period value
  1353. * and write them to SHM. */
  1354. ie = bcn->u.beacon.variable;
  1355. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1356. for (i = 0; i < variable_len - 2; ) {
  1357. uint8_t ie_id, ie_len;
  1358. ie_id = ie[i];
  1359. ie_len = ie[i + 1];
  1360. if (ie_id == 5) {
  1361. u16 tim_position;
  1362. u16 dtim_period;
  1363. /* This is the TIM Information Element */
  1364. /* Check whether the ie_len is in the beacon data range. */
  1365. if (variable_len < ie_len + 2 + i)
  1366. break;
  1367. /* A valid TIM is at least 4 bytes long. */
  1368. if (ie_len < 4)
  1369. break;
  1370. tim_found = true;
  1371. tim_position = sizeof(struct b43_plcp_hdr6);
  1372. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1373. tim_position += i;
  1374. dtim_period = ie[i + 3];
  1375. b43_shm_write16(dev, B43_SHM_SHARED,
  1376. B43_SHM_SH_TIMBPOS, tim_position);
  1377. b43_shm_write16(dev, B43_SHM_SHARED,
  1378. B43_SHM_SH_DTIMPER, dtim_period);
  1379. break;
  1380. }
  1381. i += ie_len + 2;
  1382. }
  1383. if (!tim_found) {
  1384. /*
  1385. * If ucode wants to modify TIM do it behind the beacon, this
  1386. * will happen, for example, when doing mesh networking.
  1387. */
  1388. b43_shm_write16(dev, B43_SHM_SHARED,
  1389. B43_SHM_SH_TIMBPOS,
  1390. len + sizeof(struct b43_plcp_hdr6));
  1391. b43_shm_write16(dev, B43_SHM_SHARED,
  1392. B43_SHM_SH_DTIMPER, 0);
  1393. }
  1394. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1395. }
  1396. static void b43_upload_beacon0(struct b43_wldev *dev)
  1397. {
  1398. struct b43_wl *wl = dev->wl;
  1399. if (wl->beacon0_uploaded)
  1400. return;
  1401. b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE0, B43_SHM_SH_BTL0);
  1402. wl->beacon0_uploaded = true;
  1403. }
  1404. static void b43_upload_beacon1(struct b43_wldev *dev)
  1405. {
  1406. struct b43_wl *wl = dev->wl;
  1407. if (wl->beacon1_uploaded)
  1408. return;
  1409. b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE1, B43_SHM_SH_BTL1);
  1410. wl->beacon1_uploaded = true;
  1411. }
  1412. static void handle_irq_beacon(struct b43_wldev *dev)
  1413. {
  1414. struct b43_wl *wl = dev->wl;
  1415. u32 cmd, beacon0_valid, beacon1_valid;
  1416. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1417. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
  1418. !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  1419. return;
  1420. /* This is the bottom half of the asynchronous beacon update. */
  1421. /* Ignore interrupt in the future. */
  1422. dev->irq_mask &= ~B43_IRQ_BEACON;
  1423. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1424. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1425. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1426. /* Schedule interrupt manually, if busy. */
  1427. if (beacon0_valid && beacon1_valid) {
  1428. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1429. dev->irq_mask |= B43_IRQ_BEACON;
  1430. return;
  1431. }
  1432. if (unlikely(wl->beacon_templates_virgin)) {
  1433. /* We never uploaded a beacon before.
  1434. * Upload both templates now, but only mark one valid. */
  1435. wl->beacon_templates_virgin = false;
  1436. b43_upload_beacon0(dev);
  1437. b43_upload_beacon1(dev);
  1438. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1439. cmd |= B43_MACCMD_BEACON0_VALID;
  1440. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1441. } else {
  1442. if (!beacon0_valid) {
  1443. b43_upload_beacon0(dev);
  1444. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1445. cmd |= B43_MACCMD_BEACON0_VALID;
  1446. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1447. } else if (!beacon1_valid) {
  1448. b43_upload_beacon1(dev);
  1449. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1450. cmd |= B43_MACCMD_BEACON1_VALID;
  1451. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1452. }
  1453. }
  1454. }
  1455. static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
  1456. {
  1457. u32 old_irq_mask = dev->irq_mask;
  1458. /* update beacon right away or defer to irq */
  1459. handle_irq_beacon(dev);
  1460. if (old_irq_mask != dev->irq_mask) {
  1461. /* The handler updated the IRQ mask. */
  1462. B43_WARN_ON(!dev->irq_mask);
  1463. if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
  1464. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1465. } else {
  1466. /* Device interrupts are currently disabled. That means
  1467. * we just ran the hardirq handler and scheduled the
  1468. * IRQ thread. The thread will write the IRQ mask when
  1469. * it finished, so there's nothing to do here. Writing
  1470. * the mask _here_ would incorrectly re-enable IRQs. */
  1471. }
  1472. }
  1473. }
  1474. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1475. {
  1476. struct b43_wl *wl = container_of(work, struct b43_wl,
  1477. beacon_update_trigger);
  1478. struct b43_wldev *dev;
  1479. mutex_lock(&wl->mutex);
  1480. dev = wl->current_dev;
  1481. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1482. if (b43_bus_host_is_sdio(dev->dev)) {
  1483. /* wl->mutex is enough. */
  1484. b43_do_beacon_update_trigger_work(dev);
  1485. mmiowb();
  1486. } else {
  1487. spin_lock_irq(&wl->hardirq_lock);
  1488. b43_do_beacon_update_trigger_work(dev);
  1489. mmiowb();
  1490. spin_unlock_irq(&wl->hardirq_lock);
  1491. }
  1492. }
  1493. mutex_unlock(&wl->mutex);
  1494. }
  1495. /* Asynchronously update the packet templates in template RAM.
  1496. * Locking: Requires wl->mutex to be locked. */
  1497. static void b43_update_templates(struct b43_wl *wl)
  1498. {
  1499. struct sk_buff *beacon;
  1500. /* This is the top half of the ansynchronous beacon update.
  1501. * The bottom half is the beacon IRQ.
  1502. * Beacon update must be asynchronous to avoid sending an
  1503. * invalid beacon. This can happen for example, if the firmware
  1504. * transmits a beacon while we are updating it. */
  1505. /* We could modify the existing beacon and set the aid bit in
  1506. * the TIM field, but that would probably require resizing and
  1507. * moving of data within the beacon template.
  1508. * Simply request a new beacon and let mac80211 do the hard work. */
  1509. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1510. if (unlikely(!beacon))
  1511. return;
  1512. if (wl->current_beacon)
  1513. dev_kfree_skb_any(wl->current_beacon);
  1514. wl->current_beacon = beacon;
  1515. wl->beacon0_uploaded = false;
  1516. wl->beacon1_uploaded = false;
  1517. ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
  1518. }
  1519. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1520. {
  1521. b43_time_lock(dev);
  1522. if (dev->dev->core_rev >= 3) {
  1523. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1524. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1525. } else {
  1526. b43_write16(dev, 0x606, (beacon_int >> 6));
  1527. b43_write16(dev, 0x610, beacon_int);
  1528. }
  1529. b43_time_unlock(dev);
  1530. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1531. }
  1532. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1533. {
  1534. u16 reason;
  1535. /* Read the register that contains the reason code for the panic. */
  1536. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1537. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1538. switch (reason) {
  1539. default:
  1540. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1541. /* fallthrough */
  1542. case B43_FWPANIC_DIE:
  1543. /* Do not restart the controller or firmware.
  1544. * The device is nonfunctional from now on.
  1545. * Restarting would result in this panic to trigger again,
  1546. * so we avoid that recursion. */
  1547. break;
  1548. case B43_FWPANIC_RESTART:
  1549. b43_controller_restart(dev, "Microcode panic");
  1550. break;
  1551. }
  1552. }
  1553. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1554. {
  1555. unsigned int i, cnt;
  1556. u16 reason, marker_id, marker_line;
  1557. __le16 *buf;
  1558. /* The proprietary firmware doesn't have this IRQ. */
  1559. if (!dev->fw.opensource)
  1560. return;
  1561. /* Read the register that contains the reason code for this IRQ. */
  1562. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1563. switch (reason) {
  1564. case B43_DEBUGIRQ_PANIC:
  1565. b43_handle_firmware_panic(dev);
  1566. break;
  1567. case B43_DEBUGIRQ_DUMP_SHM:
  1568. if (!B43_DEBUG)
  1569. break; /* Only with driver debugging enabled. */
  1570. buf = kmalloc(4096, GFP_ATOMIC);
  1571. if (!buf) {
  1572. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1573. goto out;
  1574. }
  1575. for (i = 0; i < 4096; i += 2) {
  1576. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1577. buf[i / 2] = cpu_to_le16(tmp);
  1578. }
  1579. b43info(dev->wl, "Shared memory dump:\n");
  1580. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1581. 16, 2, buf, 4096, 1);
  1582. kfree(buf);
  1583. break;
  1584. case B43_DEBUGIRQ_DUMP_REGS:
  1585. if (!B43_DEBUG)
  1586. break; /* Only with driver debugging enabled. */
  1587. b43info(dev->wl, "Microcode register dump:\n");
  1588. for (i = 0, cnt = 0; i < 64; i++) {
  1589. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1590. if (cnt == 0)
  1591. printk(KERN_INFO);
  1592. printk("r%02u: 0x%04X ", i, tmp);
  1593. cnt++;
  1594. if (cnt == 6) {
  1595. printk("\n");
  1596. cnt = 0;
  1597. }
  1598. }
  1599. printk("\n");
  1600. break;
  1601. case B43_DEBUGIRQ_MARKER:
  1602. if (!B43_DEBUG)
  1603. break; /* Only with driver debugging enabled. */
  1604. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1605. B43_MARKER_ID_REG);
  1606. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1607. B43_MARKER_LINE_REG);
  1608. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1609. "at line number %u\n",
  1610. marker_id, marker_line);
  1611. break;
  1612. default:
  1613. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1614. reason);
  1615. }
  1616. out:
  1617. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1618. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1619. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1620. }
  1621. static void b43_do_interrupt_thread(struct b43_wldev *dev)
  1622. {
  1623. u32 reason;
  1624. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1625. u32 merged_dma_reason = 0;
  1626. int i;
  1627. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  1628. return;
  1629. reason = dev->irq_reason;
  1630. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1631. dma_reason[i] = dev->dma_reason[i];
  1632. merged_dma_reason |= dma_reason[i];
  1633. }
  1634. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1635. b43err(dev->wl, "MAC transmission error\n");
  1636. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1637. b43err(dev->wl, "PHY transmission error\n");
  1638. rmb();
  1639. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1640. atomic_set(&dev->phy.txerr_cnt,
  1641. B43_PHY_TX_BADNESS_LIMIT);
  1642. b43err(dev->wl, "Too many PHY TX errors, "
  1643. "restarting the controller\n");
  1644. b43_controller_restart(dev, "PHY TX errors");
  1645. }
  1646. }
  1647. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK))) {
  1648. b43err(dev->wl,
  1649. "Fatal DMA error: 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
  1650. dma_reason[0], dma_reason[1],
  1651. dma_reason[2], dma_reason[3],
  1652. dma_reason[4], dma_reason[5]);
  1653. b43err(dev->wl, "This device does not support DMA "
  1654. "on your system. It will now be switched to PIO.\n");
  1655. /* Fall back to PIO transfers if we get fatal DMA errors! */
  1656. dev->use_pio = true;
  1657. b43_controller_restart(dev, "DMA error");
  1658. return;
  1659. }
  1660. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1661. handle_irq_ucode_debug(dev);
  1662. if (reason & B43_IRQ_TBTT_INDI)
  1663. handle_irq_tbtt_indication(dev);
  1664. if (reason & B43_IRQ_ATIM_END)
  1665. handle_irq_atim_end(dev);
  1666. if (reason & B43_IRQ_BEACON)
  1667. handle_irq_beacon(dev);
  1668. if (reason & B43_IRQ_PMQ)
  1669. handle_irq_pmq(dev);
  1670. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1671. ;/* TODO */
  1672. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1673. handle_irq_noise(dev);
  1674. /* Check the DMA reason registers for received data. */
  1675. if (dma_reason[0] & B43_DMAIRQ_RDESC_UFLOW) {
  1676. if (B43_DEBUG)
  1677. b43warn(dev->wl, "RX descriptor underrun\n");
  1678. b43_dma_handle_rx_overflow(dev->dma.rx_ring);
  1679. }
  1680. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1681. if (b43_using_pio_transfers(dev))
  1682. b43_pio_rx(dev->pio.rx_queue);
  1683. else
  1684. b43_dma_rx(dev->dma.rx_ring);
  1685. }
  1686. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1687. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1688. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1689. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1690. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1691. if (reason & B43_IRQ_TX_OK)
  1692. handle_irq_transmit_status(dev);
  1693. /* Re-enable interrupts on the device by restoring the current interrupt mask. */
  1694. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1695. #if B43_DEBUG
  1696. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  1697. dev->irq_count++;
  1698. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  1699. if (reason & (1 << i))
  1700. dev->irq_bit_count[i]++;
  1701. }
  1702. }
  1703. #endif
  1704. }
  1705. /* Interrupt thread handler. Handles device interrupts in thread context. */
  1706. static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
  1707. {
  1708. struct b43_wldev *dev = dev_id;
  1709. mutex_lock(&dev->wl->mutex);
  1710. b43_do_interrupt_thread(dev);
  1711. mmiowb();
  1712. mutex_unlock(&dev->wl->mutex);
  1713. return IRQ_HANDLED;
  1714. }
  1715. static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
  1716. {
  1717. u32 reason;
  1718. /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
  1719. * On SDIO, this runs under wl->mutex. */
  1720. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1721. if (reason == 0xffffffff) /* shared IRQ */
  1722. return IRQ_NONE;
  1723. reason &= dev->irq_mask;
  1724. if (!reason)
  1725. return IRQ_NONE;
  1726. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1727. & 0x0001FC00;
  1728. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1729. & 0x0000DC00;
  1730. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1731. & 0x0000DC00;
  1732. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1733. & 0x0001DC00;
  1734. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1735. & 0x0000DC00;
  1736. /* Unused ring
  1737. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1738. & 0x0000DC00;
  1739. */
  1740. /* ACK the interrupt. */
  1741. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1742. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1743. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1744. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1745. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1746. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1747. /* Unused ring
  1748. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1749. */
  1750. /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
  1751. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  1752. /* Save the reason bitmasks for the IRQ thread handler. */
  1753. dev->irq_reason = reason;
  1754. return IRQ_WAKE_THREAD;
  1755. }
  1756. /* Interrupt handler top-half. This runs with interrupts disabled. */
  1757. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1758. {
  1759. struct b43_wldev *dev = dev_id;
  1760. irqreturn_t ret;
  1761. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  1762. return IRQ_NONE;
  1763. spin_lock(&dev->wl->hardirq_lock);
  1764. ret = b43_do_interrupt(dev);
  1765. mmiowb();
  1766. spin_unlock(&dev->wl->hardirq_lock);
  1767. return ret;
  1768. }
  1769. /* SDIO interrupt handler. This runs in process context. */
  1770. static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
  1771. {
  1772. struct b43_wl *wl = dev->wl;
  1773. irqreturn_t ret;
  1774. mutex_lock(&wl->mutex);
  1775. ret = b43_do_interrupt(dev);
  1776. if (ret == IRQ_WAKE_THREAD)
  1777. b43_do_interrupt_thread(dev);
  1778. mutex_unlock(&wl->mutex);
  1779. }
  1780. void b43_do_release_fw(struct b43_firmware_file *fw)
  1781. {
  1782. release_firmware(fw->data);
  1783. fw->data = NULL;
  1784. fw->filename = NULL;
  1785. }
  1786. static void b43_release_firmware(struct b43_wldev *dev)
  1787. {
  1788. complete(&dev->fw_load_complete);
  1789. b43_do_release_fw(&dev->fw.ucode);
  1790. b43_do_release_fw(&dev->fw.pcm);
  1791. b43_do_release_fw(&dev->fw.initvals);
  1792. b43_do_release_fw(&dev->fw.initvals_band);
  1793. }
  1794. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1795. {
  1796. const char text[] =
  1797. "You must go to " \
  1798. "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
  1799. "and download the correct firmware for this driver version. " \
  1800. "Please carefully read all instructions on this website.\n";
  1801. if (error)
  1802. b43err(wl, text);
  1803. else
  1804. b43warn(wl, text);
  1805. }
  1806. static void b43_fw_cb(const struct firmware *firmware, void *context)
  1807. {
  1808. struct b43_request_fw_context *ctx = context;
  1809. ctx->blob = firmware;
  1810. complete(&ctx->dev->fw_load_complete);
  1811. }
  1812. int b43_do_request_fw(struct b43_request_fw_context *ctx,
  1813. const char *name,
  1814. struct b43_firmware_file *fw, bool async)
  1815. {
  1816. struct b43_fw_header *hdr;
  1817. u32 size;
  1818. int err;
  1819. if (!name) {
  1820. /* Don't fetch anything. Free possibly cached firmware. */
  1821. /* FIXME: We should probably keep it anyway, to save some headache
  1822. * on suspend/resume with multiband devices. */
  1823. b43_do_release_fw(fw);
  1824. return 0;
  1825. }
  1826. if (fw->filename) {
  1827. if ((fw->type == ctx->req_type) &&
  1828. (strcmp(fw->filename, name) == 0))
  1829. return 0; /* Already have this fw. */
  1830. /* Free the cached firmware first. */
  1831. /* FIXME: We should probably do this later after we successfully
  1832. * got the new fw. This could reduce headache with multiband devices.
  1833. * We could also redesign this to cache the firmware for all possible
  1834. * bands all the time. */
  1835. b43_do_release_fw(fw);
  1836. }
  1837. switch (ctx->req_type) {
  1838. case B43_FWTYPE_PROPRIETARY:
  1839. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1840. "b43%s/%s.fw",
  1841. modparam_fwpostfix, name);
  1842. break;
  1843. case B43_FWTYPE_OPENSOURCE:
  1844. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1845. "b43-open%s/%s.fw",
  1846. modparam_fwpostfix, name);
  1847. break;
  1848. default:
  1849. B43_WARN_ON(1);
  1850. return -ENOSYS;
  1851. }
  1852. if (async) {
  1853. /* do this part asynchronously */
  1854. init_completion(&ctx->dev->fw_load_complete);
  1855. err = request_firmware_nowait(THIS_MODULE, 1, ctx->fwname,
  1856. ctx->dev->dev->dev, GFP_KERNEL,
  1857. ctx, b43_fw_cb);
  1858. if (err < 0) {
  1859. pr_err("Unable to load firmware\n");
  1860. return err;
  1861. }
  1862. wait_for_completion(&ctx->dev->fw_load_complete);
  1863. if (ctx->blob)
  1864. goto fw_ready;
  1865. /* On some ARM systems, the async request will fail, but the next sync
  1866. * request works. For this reason, we fall through here
  1867. */
  1868. }
  1869. err = request_firmware(&ctx->blob, ctx->fwname,
  1870. ctx->dev->dev->dev);
  1871. if (err == -ENOENT) {
  1872. snprintf(ctx->errors[ctx->req_type],
  1873. sizeof(ctx->errors[ctx->req_type]),
  1874. "Firmware file \"%s\" not found\n",
  1875. ctx->fwname);
  1876. return err;
  1877. } else if (err) {
  1878. snprintf(ctx->errors[ctx->req_type],
  1879. sizeof(ctx->errors[ctx->req_type]),
  1880. "Firmware file \"%s\" request failed (err=%d)\n",
  1881. ctx->fwname, err);
  1882. return err;
  1883. }
  1884. fw_ready:
  1885. if (ctx->blob->size < sizeof(struct b43_fw_header))
  1886. goto err_format;
  1887. hdr = (struct b43_fw_header *)(ctx->blob->data);
  1888. switch (hdr->type) {
  1889. case B43_FW_TYPE_UCODE:
  1890. case B43_FW_TYPE_PCM:
  1891. size = be32_to_cpu(hdr->size);
  1892. if (size != ctx->blob->size - sizeof(struct b43_fw_header))
  1893. goto err_format;
  1894. /* fallthrough */
  1895. case B43_FW_TYPE_IV:
  1896. if (hdr->ver != 1)
  1897. goto err_format;
  1898. break;
  1899. default:
  1900. goto err_format;
  1901. }
  1902. fw->data = ctx->blob;
  1903. fw->filename = name;
  1904. fw->type = ctx->req_type;
  1905. return 0;
  1906. err_format:
  1907. snprintf(ctx->errors[ctx->req_type],
  1908. sizeof(ctx->errors[ctx->req_type]),
  1909. "Firmware file \"%s\" format error.\n", ctx->fwname);
  1910. release_firmware(ctx->blob);
  1911. return -EPROTO;
  1912. }
  1913. static int b43_try_request_fw(struct b43_request_fw_context *ctx)
  1914. {
  1915. struct b43_wldev *dev = ctx->dev;
  1916. struct b43_firmware *fw = &ctx->dev->fw;
  1917. const u8 rev = ctx->dev->dev->core_rev;
  1918. const char *filename;
  1919. u32 tmshigh;
  1920. int err;
  1921. /* Files for HT and LCN were found by trying one by one */
  1922. /* Get microcode */
  1923. if ((rev >= 5) && (rev <= 10)) {
  1924. filename = "ucode5";
  1925. } else if ((rev >= 11) && (rev <= 12)) {
  1926. filename = "ucode11";
  1927. } else if (rev == 13) {
  1928. filename = "ucode13";
  1929. } else if (rev == 14) {
  1930. filename = "ucode14";
  1931. } else if (rev == 15) {
  1932. filename = "ucode15";
  1933. } else {
  1934. switch (dev->phy.type) {
  1935. case B43_PHYTYPE_N:
  1936. if (rev >= 16)
  1937. filename = "ucode16_mimo";
  1938. else
  1939. goto err_no_ucode;
  1940. break;
  1941. case B43_PHYTYPE_HT:
  1942. if (rev == 29)
  1943. filename = "ucode29_mimo";
  1944. else
  1945. goto err_no_ucode;
  1946. break;
  1947. case B43_PHYTYPE_LCN:
  1948. if (rev == 24)
  1949. filename = "ucode24_mimo";
  1950. else
  1951. goto err_no_ucode;
  1952. break;
  1953. default:
  1954. goto err_no_ucode;
  1955. }
  1956. }
  1957. err = b43_do_request_fw(ctx, filename, &fw->ucode, true);
  1958. if (err)
  1959. goto err_load;
  1960. /* Get PCM code */
  1961. if ((rev >= 5) && (rev <= 10))
  1962. filename = "pcm5";
  1963. else if (rev >= 11)
  1964. filename = NULL;
  1965. else
  1966. goto err_no_pcm;
  1967. fw->pcm_request_failed = false;
  1968. err = b43_do_request_fw(ctx, filename, &fw->pcm, false);
  1969. if (err == -ENOENT) {
  1970. /* We did not find a PCM file? Not fatal, but
  1971. * core rev <= 10 must do without hwcrypto then. */
  1972. fw->pcm_request_failed = true;
  1973. } else if (err)
  1974. goto err_load;
  1975. /* Get initvals */
  1976. switch (dev->phy.type) {
  1977. case B43_PHYTYPE_A:
  1978. if ((rev >= 5) && (rev <= 10)) {
  1979. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  1980. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1981. filename = "a0g1initvals5";
  1982. else
  1983. filename = "a0g0initvals5";
  1984. } else
  1985. goto err_no_initvals;
  1986. break;
  1987. case B43_PHYTYPE_G:
  1988. if ((rev >= 5) && (rev <= 10))
  1989. filename = "b0g0initvals5";
  1990. else if (rev >= 13)
  1991. filename = "b0g0initvals13";
  1992. else
  1993. goto err_no_initvals;
  1994. break;
  1995. case B43_PHYTYPE_N:
  1996. if (rev >= 16)
  1997. filename = "n0initvals16";
  1998. else if ((rev >= 11) && (rev <= 12))
  1999. filename = "n0initvals11";
  2000. else
  2001. goto err_no_initvals;
  2002. break;
  2003. case B43_PHYTYPE_LP:
  2004. if (rev == 13)
  2005. filename = "lp0initvals13";
  2006. else if (rev == 14)
  2007. filename = "lp0initvals14";
  2008. else if (rev >= 15)
  2009. filename = "lp0initvals15";
  2010. else
  2011. goto err_no_initvals;
  2012. break;
  2013. case B43_PHYTYPE_HT:
  2014. if (rev == 29)
  2015. filename = "ht0initvals29";
  2016. else
  2017. goto err_no_initvals;
  2018. break;
  2019. case B43_PHYTYPE_LCN:
  2020. if (rev == 24)
  2021. filename = "lcn0initvals24";
  2022. else
  2023. goto err_no_initvals;
  2024. break;
  2025. default:
  2026. goto err_no_initvals;
  2027. }
  2028. err = b43_do_request_fw(ctx, filename, &fw->initvals, false);
  2029. if (err)
  2030. goto err_load;
  2031. /* Get bandswitch initvals */
  2032. switch (dev->phy.type) {
  2033. case B43_PHYTYPE_A:
  2034. if ((rev >= 5) && (rev <= 10)) {
  2035. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  2036. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  2037. filename = "a0g1bsinitvals5";
  2038. else
  2039. filename = "a0g0bsinitvals5";
  2040. } else if (rev >= 11)
  2041. filename = NULL;
  2042. else
  2043. goto err_no_initvals;
  2044. break;
  2045. case B43_PHYTYPE_G:
  2046. if ((rev >= 5) && (rev <= 10))
  2047. filename = "b0g0bsinitvals5";
  2048. else if (rev >= 11)
  2049. filename = NULL;
  2050. else
  2051. goto err_no_initvals;
  2052. break;
  2053. case B43_PHYTYPE_N:
  2054. if (rev >= 16)
  2055. filename = "n0bsinitvals16";
  2056. else if ((rev >= 11) && (rev <= 12))
  2057. filename = "n0bsinitvals11";
  2058. else
  2059. goto err_no_initvals;
  2060. break;
  2061. case B43_PHYTYPE_LP:
  2062. if (rev == 13)
  2063. filename = "lp0bsinitvals13";
  2064. else if (rev == 14)
  2065. filename = "lp0bsinitvals14";
  2066. else if (rev >= 15)
  2067. filename = "lp0bsinitvals15";
  2068. else
  2069. goto err_no_initvals;
  2070. break;
  2071. case B43_PHYTYPE_HT:
  2072. if (rev == 29)
  2073. filename = "ht0bsinitvals29";
  2074. else
  2075. goto err_no_initvals;
  2076. break;
  2077. case B43_PHYTYPE_LCN:
  2078. if (rev == 24)
  2079. filename = "lcn0bsinitvals24";
  2080. else
  2081. goto err_no_initvals;
  2082. break;
  2083. default:
  2084. goto err_no_initvals;
  2085. }
  2086. err = b43_do_request_fw(ctx, filename, &fw->initvals_band, false);
  2087. if (err)
  2088. goto err_load;
  2089. fw->opensource = (ctx->req_type == B43_FWTYPE_OPENSOURCE);
  2090. return 0;
  2091. err_no_ucode:
  2092. err = ctx->fatal_failure = -EOPNOTSUPP;
  2093. b43err(dev->wl, "The driver does not know which firmware (ucode) "
  2094. "is required for your device (wl-core rev %u)\n", rev);
  2095. goto error;
  2096. err_no_pcm:
  2097. err = ctx->fatal_failure = -EOPNOTSUPP;
  2098. b43err(dev->wl, "The driver does not know which firmware (PCM) "
  2099. "is required for your device (wl-core rev %u)\n", rev);
  2100. goto error;
  2101. err_no_initvals:
  2102. err = ctx->fatal_failure = -EOPNOTSUPP;
  2103. b43err(dev->wl, "The driver does not know which firmware (initvals) "
  2104. "is required for your device (wl-core rev %u)\n", rev);
  2105. goto error;
  2106. err_load:
  2107. /* We failed to load this firmware image. The error message
  2108. * already is in ctx->errors. Return and let our caller decide
  2109. * what to do. */
  2110. goto error;
  2111. error:
  2112. b43_release_firmware(dev);
  2113. return err;
  2114. }
  2115. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl);
  2116. static void b43_one_core_detach(struct b43_bus_dev *dev);
  2117. static int b43_rng_init(struct b43_wl *wl);
  2118. static void b43_request_firmware(struct work_struct *work)
  2119. {
  2120. struct b43_wl *wl = container_of(work,
  2121. struct b43_wl, firmware_load);
  2122. struct b43_wldev *dev = wl->current_dev;
  2123. struct b43_request_fw_context *ctx;
  2124. unsigned int i;
  2125. int err;
  2126. const char *errmsg;
  2127. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  2128. if (!ctx)
  2129. return;
  2130. ctx->dev = dev;
  2131. ctx->req_type = B43_FWTYPE_PROPRIETARY;
  2132. err = b43_try_request_fw(ctx);
  2133. if (!err)
  2134. goto start_ieee80211; /* Successfully loaded it. */
  2135. /* Was fw version known? */
  2136. if (ctx->fatal_failure)
  2137. goto out;
  2138. /* proprietary fw not found, try open source */
  2139. ctx->req_type = B43_FWTYPE_OPENSOURCE;
  2140. err = b43_try_request_fw(ctx);
  2141. if (!err)
  2142. goto start_ieee80211; /* Successfully loaded it. */
  2143. if(ctx->fatal_failure)
  2144. goto out;
  2145. /* Could not find a usable firmware. Print the errors. */
  2146. for (i = 0; i < B43_NR_FWTYPES; i++) {
  2147. errmsg = ctx->errors[i];
  2148. if (strlen(errmsg))
  2149. b43err(dev->wl, "%s", errmsg);
  2150. }
  2151. b43_print_fw_helptext(dev->wl, 1);
  2152. goto out;
  2153. start_ieee80211:
  2154. wl->hw->queues = B43_QOS_QUEUE_NUM;
  2155. if (!modparam_qos || dev->fw.opensource)
  2156. wl->hw->queues = 1;
  2157. err = ieee80211_register_hw(wl->hw);
  2158. if (err)
  2159. goto err_one_core_detach;
  2160. wl->hw_registred = true;
  2161. b43_leds_register(wl->current_dev);
  2162. /* Register HW RNG driver */
  2163. b43_rng_init(wl);
  2164. goto out;
  2165. err_one_core_detach:
  2166. b43_one_core_detach(dev->dev);
  2167. out:
  2168. kfree(ctx);
  2169. }
  2170. static int b43_upload_microcode(struct b43_wldev *dev)
  2171. {
  2172. struct wiphy *wiphy = dev->wl->hw->wiphy;
  2173. const size_t hdr_len = sizeof(struct b43_fw_header);
  2174. const __be32 *data;
  2175. unsigned int i, len;
  2176. u16 fwrev, fwpatch, fwdate, fwtime;
  2177. u32 tmp, macctl;
  2178. int err = 0;
  2179. /* Jump the microcode PSM to offset 0 */
  2180. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2181. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  2182. macctl |= B43_MACCTL_PSM_JMP0;
  2183. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2184. /* Zero out all microcode PSM registers and shared memory. */
  2185. for (i = 0; i < 64; i++)
  2186. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  2187. for (i = 0; i < 4096; i += 2)
  2188. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  2189. /* Upload Microcode. */
  2190. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  2191. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  2192. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  2193. for (i = 0; i < len; i++) {
  2194. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2195. udelay(10);
  2196. }
  2197. if (dev->fw.pcm.data) {
  2198. /* Upload PCM data. */
  2199. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  2200. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  2201. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  2202. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  2203. /* No need for autoinc bit in SHM_HW */
  2204. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  2205. for (i = 0; i < len; i++) {
  2206. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2207. udelay(10);
  2208. }
  2209. }
  2210. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  2211. /* Start the microcode PSM */
  2212. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_JMP0,
  2213. B43_MACCTL_PSM_RUN);
  2214. /* Wait for the microcode to load and respond */
  2215. i = 0;
  2216. while (1) {
  2217. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2218. if (tmp == B43_IRQ_MAC_SUSPENDED)
  2219. break;
  2220. i++;
  2221. if (i >= 20) {
  2222. b43err(dev->wl, "Microcode not responding\n");
  2223. b43_print_fw_helptext(dev->wl, 1);
  2224. err = -ENODEV;
  2225. goto error;
  2226. }
  2227. msleep(50);
  2228. }
  2229. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2230. /* Get and check the revisions. */
  2231. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2232. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2233. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2234. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2235. if (fwrev <= 0x128) {
  2236. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2237. "binary drivers older than version 4.x is unsupported. "
  2238. "You must upgrade your firmware files.\n");
  2239. b43_print_fw_helptext(dev->wl, 1);
  2240. err = -EOPNOTSUPP;
  2241. goto error;
  2242. }
  2243. dev->fw.rev = fwrev;
  2244. dev->fw.patch = fwpatch;
  2245. if (dev->fw.rev >= 598)
  2246. dev->fw.hdr_format = B43_FW_HDR_598;
  2247. else if (dev->fw.rev >= 410)
  2248. dev->fw.hdr_format = B43_FW_HDR_410;
  2249. else
  2250. dev->fw.hdr_format = B43_FW_HDR_351;
  2251. WARN_ON(dev->fw.opensource != (fwdate == 0xFFFF));
  2252. dev->qos_enabled = dev->wl->hw->queues > 1;
  2253. /* Default to firmware/hardware crypto acceleration. */
  2254. dev->hwcrypto_enabled = true;
  2255. if (dev->fw.opensource) {
  2256. u16 fwcapa;
  2257. /* Patchlevel info is encoded in the "time" field. */
  2258. dev->fw.patch = fwtime;
  2259. b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
  2260. dev->fw.rev, dev->fw.patch);
  2261. fwcapa = b43_fwcapa_read(dev);
  2262. if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
  2263. b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
  2264. /* Disable hardware crypto and fall back to software crypto. */
  2265. dev->hwcrypto_enabled = false;
  2266. }
  2267. /* adding QoS support should use an offline discovery mechanism */
  2268. WARN(fwcapa & B43_FWCAPA_QOS, "QoS in OpenFW not supported\n");
  2269. } else {
  2270. b43info(dev->wl, "Loading firmware version %u.%u "
  2271. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2272. fwrev, fwpatch,
  2273. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2274. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2275. if (dev->fw.pcm_request_failed) {
  2276. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2277. "Hardware accelerated cryptography is disabled.\n");
  2278. b43_print_fw_helptext(dev->wl, 0);
  2279. }
  2280. }
  2281. snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
  2282. dev->fw.rev, dev->fw.patch);
  2283. wiphy->hw_version = dev->dev->core_id;
  2284. if (dev->fw.hdr_format == B43_FW_HDR_351) {
  2285. /* We're over the deadline, but we keep support for old fw
  2286. * until it turns out to be in major conflict with something new. */
  2287. b43warn(dev->wl, "You are using an old firmware image. "
  2288. "Support for old firmware will be removed soon "
  2289. "(official deadline was July 2008).\n");
  2290. b43_print_fw_helptext(dev->wl, 0);
  2291. }
  2292. return 0;
  2293. error:
  2294. /* Stop the microcode PSM. */
  2295. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  2296. B43_MACCTL_PSM_JMP0);
  2297. return err;
  2298. }
  2299. static int b43_write_initvals(struct b43_wldev *dev,
  2300. const struct b43_iv *ivals,
  2301. size_t count,
  2302. size_t array_size)
  2303. {
  2304. const struct b43_iv *iv;
  2305. u16 offset;
  2306. size_t i;
  2307. bool bit32;
  2308. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2309. iv = ivals;
  2310. for (i = 0; i < count; i++) {
  2311. if (array_size < sizeof(iv->offset_size))
  2312. goto err_format;
  2313. array_size -= sizeof(iv->offset_size);
  2314. offset = be16_to_cpu(iv->offset_size);
  2315. bit32 = !!(offset & B43_IV_32BIT);
  2316. offset &= B43_IV_OFFSET_MASK;
  2317. if (offset >= 0x1000)
  2318. goto err_format;
  2319. if (bit32) {
  2320. u32 value;
  2321. if (array_size < sizeof(iv->data.d32))
  2322. goto err_format;
  2323. array_size -= sizeof(iv->data.d32);
  2324. value = get_unaligned_be32(&iv->data.d32);
  2325. b43_write32(dev, offset, value);
  2326. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2327. sizeof(__be16) +
  2328. sizeof(__be32));
  2329. } else {
  2330. u16 value;
  2331. if (array_size < sizeof(iv->data.d16))
  2332. goto err_format;
  2333. array_size -= sizeof(iv->data.d16);
  2334. value = be16_to_cpu(iv->data.d16);
  2335. b43_write16(dev, offset, value);
  2336. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2337. sizeof(__be16) +
  2338. sizeof(__be16));
  2339. }
  2340. }
  2341. if (array_size)
  2342. goto err_format;
  2343. return 0;
  2344. err_format:
  2345. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2346. b43_print_fw_helptext(dev->wl, 1);
  2347. return -EPROTO;
  2348. }
  2349. static int b43_upload_initvals(struct b43_wldev *dev)
  2350. {
  2351. const size_t hdr_len = sizeof(struct b43_fw_header);
  2352. const struct b43_fw_header *hdr;
  2353. struct b43_firmware *fw = &dev->fw;
  2354. const struct b43_iv *ivals;
  2355. size_t count;
  2356. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2357. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2358. count = be32_to_cpu(hdr->size);
  2359. return b43_write_initvals(dev, ivals, count,
  2360. fw->initvals.data->size - hdr_len);
  2361. }
  2362. static int b43_upload_initvals_band(struct b43_wldev *dev)
  2363. {
  2364. const size_t hdr_len = sizeof(struct b43_fw_header);
  2365. const struct b43_fw_header *hdr;
  2366. struct b43_firmware *fw = &dev->fw;
  2367. const struct b43_iv *ivals;
  2368. size_t count;
  2369. if (!fw->initvals_band.data)
  2370. return 0;
  2371. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2372. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2373. count = be32_to_cpu(hdr->size);
  2374. return b43_write_initvals(dev, ivals, count,
  2375. fw->initvals_band.data->size - hdr_len);
  2376. }
  2377. /* Initialize the GPIOs
  2378. * http://bcm-specs.sipsolutions.net/GPIO
  2379. */
  2380. #ifdef CONFIG_B43_SSB
  2381. static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
  2382. {
  2383. struct ssb_bus *bus = dev->dev->sdev->bus;
  2384. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2385. return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
  2386. #else
  2387. return bus->chipco.dev;
  2388. #endif
  2389. }
  2390. #endif
  2391. static int b43_gpio_init(struct b43_wldev *dev)
  2392. {
  2393. #ifdef CONFIG_B43_SSB
  2394. struct ssb_device *gpiodev;
  2395. #endif
  2396. u32 mask, set;
  2397. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
  2398. b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xF);
  2399. mask = 0x0000001F;
  2400. set = 0x0000000F;
  2401. if (dev->dev->chip_id == 0x4301) {
  2402. mask |= 0x0060;
  2403. set |= 0x0060;
  2404. } else if (dev->dev->chip_id == 0x5354) {
  2405. /* Don't allow overtaking buttons GPIOs */
  2406. set &= 0x2; /* 0x2 is LED GPIO on BCM5354 */
  2407. }
  2408. if (0 /* FIXME: conditional unknown */ ) {
  2409. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2410. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2411. | 0x0100);
  2412. /* BT Coexistance Input */
  2413. mask |= 0x0080;
  2414. set |= 0x0080;
  2415. /* BT Coexistance Out */
  2416. mask |= 0x0100;
  2417. set |= 0x0100;
  2418. }
  2419. if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
  2420. /* PA is controlled by gpio 9, let ucode handle it */
  2421. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2422. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2423. | 0x0200);
  2424. mask |= 0x0200;
  2425. set |= 0x0200;
  2426. }
  2427. switch (dev->dev->bus_type) {
  2428. #ifdef CONFIG_B43_BCMA
  2429. case B43_BUS_BCMA:
  2430. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, mask, set);
  2431. break;
  2432. #endif
  2433. #ifdef CONFIG_B43_SSB
  2434. case B43_BUS_SSB:
  2435. gpiodev = b43_ssb_gpio_dev(dev);
  2436. if (gpiodev)
  2437. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2438. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2439. & ~mask) | set);
  2440. break;
  2441. #endif
  2442. }
  2443. return 0;
  2444. }
  2445. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2446. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2447. {
  2448. #ifdef CONFIG_B43_SSB
  2449. struct ssb_device *gpiodev;
  2450. #endif
  2451. switch (dev->dev->bus_type) {
  2452. #ifdef CONFIG_B43_BCMA
  2453. case B43_BUS_BCMA:
  2454. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, ~0, 0);
  2455. break;
  2456. #endif
  2457. #ifdef CONFIG_B43_SSB
  2458. case B43_BUS_SSB:
  2459. gpiodev = b43_ssb_gpio_dev(dev);
  2460. if (gpiodev)
  2461. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2462. break;
  2463. #endif
  2464. }
  2465. }
  2466. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2467. void b43_mac_enable(struct b43_wldev *dev)
  2468. {
  2469. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2470. u16 fwstate;
  2471. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2472. B43_SHM_SH_UCODESTAT);
  2473. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2474. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2475. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2476. "should be suspended, but current state is %u\n",
  2477. fwstate);
  2478. }
  2479. }
  2480. dev->mac_suspended--;
  2481. B43_WARN_ON(dev->mac_suspended < 0);
  2482. if (dev->mac_suspended == 0) {
  2483. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_ENABLED);
  2484. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2485. B43_IRQ_MAC_SUSPENDED);
  2486. /* Commit writes */
  2487. b43_read32(dev, B43_MMIO_MACCTL);
  2488. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2489. b43_power_saving_ctl_bits(dev, 0);
  2490. }
  2491. }
  2492. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2493. void b43_mac_suspend(struct b43_wldev *dev)
  2494. {
  2495. int i;
  2496. u32 tmp;
  2497. might_sleep();
  2498. B43_WARN_ON(dev->mac_suspended < 0);
  2499. if (dev->mac_suspended == 0) {
  2500. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2501. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_ENABLED, 0);
  2502. /* force pci to flush the write */
  2503. b43_read32(dev, B43_MMIO_MACCTL);
  2504. for (i = 35; i; i--) {
  2505. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2506. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2507. goto out;
  2508. udelay(10);
  2509. }
  2510. /* Hm, it seems this will take some time. Use msleep(). */
  2511. for (i = 40; i; i--) {
  2512. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2513. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2514. goto out;
  2515. msleep(1);
  2516. }
  2517. b43err(dev->wl, "MAC suspend failed\n");
  2518. }
  2519. out:
  2520. dev->mac_suspended++;
  2521. }
  2522. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2523. void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2524. {
  2525. u32 tmp;
  2526. switch (dev->dev->bus_type) {
  2527. #ifdef CONFIG_B43_BCMA
  2528. case B43_BUS_BCMA:
  2529. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  2530. if (on)
  2531. tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
  2532. else
  2533. tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
  2534. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  2535. break;
  2536. #endif
  2537. #ifdef CONFIG_B43_SSB
  2538. case B43_BUS_SSB:
  2539. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  2540. if (on)
  2541. tmp |= B43_TMSLOW_MACPHYCLKEN;
  2542. else
  2543. tmp &= ~B43_TMSLOW_MACPHYCLKEN;
  2544. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  2545. break;
  2546. #endif
  2547. }
  2548. }
  2549. static void b43_adjust_opmode(struct b43_wldev *dev)
  2550. {
  2551. struct b43_wl *wl = dev->wl;
  2552. u32 ctl;
  2553. u16 cfp_pretbtt;
  2554. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2555. /* Reset status to STA infrastructure mode. */
  2556. ctl &= ~B43_MACCTL_AP;
  2557. ctl &= ~B43_MACCTL_KEEP_CTL;
  2558. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2559. ctl &= ~B43_MACCTL_KEEP_BAD;
  2560. ctl &= ~B43_MACCTL_PROMISC;
  2561. ctl &= ~B43_MACCTL_BEACPROMISC;
  2562. ctl |= B43_MACCTL_INFRA;
  2563. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2564. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2565. ctl |= B43_MACCTL_AP;
  2566. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2567. ctl &= ~B43_MACCTL_INFRA;
  2568. if (wl->filter_flags & FIF_CONTROL)
  2569. ctl |= B43_MACCTL_KEEP_CTL;
  2570. if (wl->filter_flags & FIF_FCSFAIL)
  2571. ctl |= B43_MACCTL_KEEP_BAD;
  2572. if (wl->filter_flags & FIF_PLCPFAIL)
  2573. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2574. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2575. ctl |= B43_MACCTL_PROMISC;
  2576. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2577. ctl |= B43_MACCTL_BEACPROMISC;
  2578. /* Workaround: On old hardware the HW-MAC-address-filter
  2579. * doesn't work properly, so always run promisc in filter
  2580. * it in software. */
  2581. if (dev->dev->core_rev <= 4)
  2582. ctl |= B43_MACCTL_PROMISC;
  2583. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2584. cfp_pretbtt = 2;
  2585. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2586. if (dev->dev->chip_id == 0x4306 &&
  2587. dev->dev->chip_rev == 3)
  2588. cfp_pretbtt = 100;
  2589. else
  2590. cfp_pretbtt = 50;
  2591. }
  2592. b43_write16(dev, 0x612, cfp_pretbtt);
  2593. /* FIXME: We don't currently implement the PMQ mechanism,
  2594. * so always disable it. If we want to implement PMQ,
  2595. * we need to enable it here (clear DISCPMQ) in AP mode.
  2596. */
  2597. if (0 /* ctl & B43_MACCTL_AP */)
  2598. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_DISCPMQ, 0);
  2599. else
  2600. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_DISCPMQ);
  2601. }
  2602. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2603. {
  2604. u16 offset;
  2605. if (is_ofdm) {
  2606. offset = 0x480;
  2607. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2608. } else {
  2609. offset = 0x4C0;
  2610. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2611. }
  2612. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2613. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2614. }
  2615. static void b43_rate_memory_init(struct b43_wldev *dev)
  2616. {
  2617. switch (dev->phy.type) {
  2618. case B43_PHYTYPE_A:
  2619. case B43_PHYTYPE_G:
  2620. case B43_PHYTYPE_N:
  2621. case B43_PHYTYPE_LP:
  2622. case B43_PHYTYPE_HT:
  2623. case B43_PHYTYPE_LCN:
  2624. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2625. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2626. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2627. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2628. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2629. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2630. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2631. if (dev->phy.type == B43_PHYTYPE_A)
  2632. break;
  2633. /* fallthrough */
  2634. case B43_PHYTYPE_B:
  2635. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2636. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2637. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2638. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2639. break;
  2640. default:
  2641. B43_WARN_ON(1);
  2642. }
  2643. }
  2644. /* Set the default values for the PHY TX Control Words. */
  2645. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2646. {
  2647. u16 ctl = 0;
  2648. ctl |= B43_TXH_PHY_ENC_CCK;
  2649. ctl |= B43_TXH_PHY_ANT01AUTO;
  2650. ctl |= B43_TXH_PHY_TXPWR;
  2651. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2652. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2653. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2654. }
  2655. /* Set the TX-Antenna for management frames sent by firmware. */
  2656. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2657. {
  2658. u16 ant;
  2659. u16 tmp;
  2660. ant = b43_antenna_to_phyctl(antenna);
  2661. /* For ACK/CTS */
  2662. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2663. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2664. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2665. /* For Probe Resposes */
  2666. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2667. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2668. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2669. }
  2670. /* This is the opposite of b43_chip_init() */
  2671. static void b43_chip_exit(struct b43_wldev *dev)
  2672. {
  2673. b43_phy_exit(dev);
  2674. b43_gpio_cleanup(dev);
  2675. /* firmware is released later */
  2676. }
  2677. /* Initialize the chip
  2678. * http://bcm-specs.sipsolutions.net/ChipInit
  2679. */
  2680. static int b43_chip_init(struct b43_wldev *dev)
  2681. {
  2682. struct b43_phy *phy = &dev->phy;
  2683. int err;
  2684. u32 macctl;
  2685. u16 value16;
  2686. /* Initialize the MAC control */
  2687. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2688. if (dev->phy.gmode)
  2689. macctl |= B43_MACCTL_GMODE;
  2690. macctl |= B43_MACCTL_INFRA;
  2691. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2692. err = b43_upload_microcode(dev);
  2693. if (err)
  2694. goto out; /* firmware is released later */
  2695. err = b43_gpio_init(dev);
  2696. if (err)
  2697. goto out; /* firmware is released later */
  2698. err = b43_upload_initvals(dev);
  2699. if (err)
  2700. goto err_gpio_clean;
  2701. err = b43_upload_initvals_band(dev);
  2702. if (err)
  2703. goto err_gpio_clean;
  2704. /* Turn the Analog on and initialize the PHY. */
  2705. phy->ops->switch_analog(dev, 1);
  2706. err = b43_phy_init(dev);
  2707. if (err)
  2708. goto err_gpio_clean;
  2709. /* Disable Interference Mitigation. */
  2710. if (phy->ops->interf_mitigation)
  2711. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2712. /* Select the antennae */
  2713. if (phy->ops->set_rx_antenna)
  2714. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2715. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2716. if (phy->type == B43_PHYTYPE_B) {
  2717. value16 = b43_read16(dev, 0x005E);
  2718. value16 |= 0x0004;
  2719. b43_write16(dev, 0x005E, value16);
  2720. }
  2721. b43_write32(dev, 0x0100, 0x01000000);
  2722. if (dev->dev->core_rev < 5)
  2723. b43_write32(dev, 0x010C, 0x01000000);
  2724. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_INFRA, 0);
  2725. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_INFRA);
  2726. /* Probe Response Timeout value */
  2727. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2728. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 0);
  2729. /* Initially set the wireless operation mode. */
  2730. b43_adjust_opmode(dev);
  2731. if (dev->dev->core_rev < 3) {
  2732. b43_write16(dev, 0x060E, 0x0000);
  2733. b43_write16(dev, 0x0610, 0x8000);
  2734. b43_write16(dev, 0x0604, 0x0000);
  2735. b43_write16(dev, 0x0606, 0x0200);
  2736. } else {
  2737. b43_write32(dev, 0x0188, 0x80000000);
  2738. b43_write32(dev, 0x018C, 0x02000000);
  2739. }
  2740. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2741. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001FC00);
  2742. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2743. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2744. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2745. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2746. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2747. b43_mac_phy_clock_set(dev, true);
  2748. switch (dev->dev->bus_type) {
  2749. #ifdef CONFIG_B43_BCMA
  2750. case B43_BUS_BCMA:
  2751. /* FIXME: 0xE74 is quite common, but should be read from CC */
  2752. b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
  2753. break;
  2754. #endif
  2755. #ifdef CONFIG_B43_SSB
  2756. case B43_BUS_SSB:
  2757. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2758. dev->dev->sdev->bus->chipco.fast_pwrup_delay);
  2759. break;
  2760. #endif
  2761. }
  2762. err = 0;
  2763. b43dbg(dev->wl, "Chip initialized\n");
  2764. out:
  2765. return err;
  2766. err_gpio_clean:
  2767. b43_gpio_cleanup(dev);
  2768. return err;
  2769. }
  2770. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2771. {
  2772. const struct b43_phy_operations *ops = dev->phy.ops;
  2773. if (ops->pwork_60sec)
  2774. ops->pwork_60sec(dev);
  2775. /* Force check the TX power emission now. */
  2776. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2777. }
  2778. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2779. {
  2780. /* Update device statistics. */
  2781. b43_calculate_link_quality(dev);
  2782. }
  2783. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2784. {
  2785. struct b43_phy *phy = &dev->phy;
  2786. u16 wdr;
  2787. if (dev->fw.opensource) {
  2788. /* Check if the firmware is still alive.
  2789. * It will reset the watchdog counter to 0 in its idle loop. */
  2790. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2791. if (unlikely(wdr)) {
  2792. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2793. b43_controller_restart(dev, "Firmware watchdog");
  2794. return;
  2795. } else {
  2796. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2797. B43_WATCHDOG_REG, 1);
  2798. }
  2799. }
  2800. if (phy->ops->pwork_15sec)
  2801. phy->ops->pwork_15sec(dev);
  2802. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2803. wmb();
  2804. #if B43_DEBUG
  2805. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  2806. unsigned int i;
  2807. b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
  2808. dev->irq_count / 15,
  2809. dev->tx_count / 15,
  2810. dev->rx_count / 15);
  2811. dev->irq_count = 0;
  2812. dev->tx_count = 0;
  2813. dev->rx_count = 0;
  2814. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  2815. if (dev->irq_bit_count[i]) {
  2816. b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
  2817. dev->irq_bit_count[i] / 15, i, (1 << i));
  2818. dev->irq_bit_count[i] = 0;
  2819. }
  2820. }
  2821. }
  2822. #endif
  2823. }
  2824. static void do_periodic_work(struct b43_wldev *dev)
  2825. {
  2826. unsigned int state;
  2827. state = dev->periodic_state;
  2828. if (state % 4 == 0)
  2829. b43_periodic_every60sec(dev);
  2830. if (state % 2 == 0)
  2831. b43_periodic_every30sec(dev);
  2832. b43_periodic_every15sec(dev);
  2833. }
  2834. /* Periodic work locking policy:
  2835. * The whole periodic work handler is protected by
  2836. * wl->mutex. If another lock is needed somewhere in the
  2837. * pwork callchain, it's acquired in-place, where it's needed.
  2838. */
  2839. static void b43_periodic_work_handler(struct work_struct *work)
  2840. {
  2841. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2842. periodic_work.work);
  2843. struct b43_wl *wl = dev->wl;
  2844. unsigned long delay;
  2845. mutex_lock(&wl->mutex);
  2846. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2847. goto out;
  2848. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2849. goto out_requeue;
  2850. do_periodic_work(dev);
  2851. dev->periodic_state++;
  2852. out_requeue:
  2853. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2854. delay = msecs_to_jiffies(50);
  2855. else
  2856. delay = round_jiffies_relative(HZ * 15);
  2857. ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
  2858. out:
  2859. mutex_unlock(&wl->mutex);
  2860. }
  2861. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2862. {
  2863. struct delayed_work *work = &dev->periodic_work;
  2864. dev->periodic_state = 0;
  2865. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2866. ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
  2867. }
  2868. /* Check if communication with the device works correctly. */
  2869. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2870. {
  2871. u32 v, backup0, backup4;
  2872. backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2873. backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
  2874. /* Check for read/write and endianness problems. */
  2875. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2876. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2877. goto error;
  2878. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2879. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2880. goto error;
  2881. /* Check if unaligned 32bit SHM_SHARED access works properly.
  2882. * However, don't bail out on failure, because it's noncritical. */
  2883. b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
  2884. b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
  2885. b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
  2886. b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
  2887. if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
  2888. b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
  2889. b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
  2890. if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
  2891. b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
  2892. b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
  2893. b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
  2894. b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
  2895. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
  2896. b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
  2897. if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
  2898. /* The 32bit register shadows the two 16bit registers
  2899. * with update sideeffects. Validate this. */
  2900. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2901. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2902. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2903. goto error;
  2904. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2905. goto error;
  2906. }
  2907. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2908. v = b43_read32(dev, B43_MMIO_MACCTL);
  2909. v |= B43_MACCTL_GMODE;
  2910. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2911. goto error;
  2912. return 0;
  2913. error:
  2914. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2915. return -ENODEV;
  2916. }
  2917. static void b43_security_init(struct b43_wldev *dev)
  2918. {
  2919. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2920. /* KTP is a word address, but we address SHM bytewise.
  2921. * So multiply by two.
  2922. */
  2923. dev->ktp *= 2;
  2924. /* Number of RCMTA address slots */
  2925. b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
  2926. /* Clear the key memory. */
  2927. b43_clear_keys(dev);
  2928. }
  2929. #ifdef CONFIG_B43_HWRNG
  2930. static int b43_rng_read(struct hwrng *rng, u32 *data)
  2931. {
  2932. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2933. struct b43_wldev *dev;
  2934. int count = -ENODEV;
  2935. mutex_lock(&wl->mutex);
  2936. dev = wl->current_dev;
  2937. if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
  2938. *data = b43_read16(dev, B43_MMIO_RNG);
  2939. count = sizeof(u16);
  2940. }
  2941. mutex_unlock(&wl->mutex);
  2942. return count;
  2943. }
  2944. #endif /* CONFIG_B43_HWRNG */
  2945. static void b43_rng_exit(struct b43_wl *wl)
  2946. {
  2947. #ifdef CONFIG_B43_HWRNG
  2948. if (wl->rng_initialized)
  2949. hwrng_unregister(&wl->rng);
  2950. #endif /* CONFIG_B43_HWRNG */
  2951. }
  2952. static int b43_rng_init(struct b43_wl *wl)
  2953. {
  2954. int err = 0;
  2955. #ifdef CONFIG_B43_HWRNG
  2956. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2957. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2958. wl->rng.name = wl->rng_name;
  2959. wl->rng.data_read = b43_rng_read;
  2960. wl->rng.priv = (unsigned long)wl;
  2961. wl->rng_initialized = true;
  2962. err = hwrng_register(&wl->rng);
  2963. if (err) {
  2964. wl->rng_initialized = false;
  2965. b43err(wl, "Failed to register the random "
  2966. "number generator (%d)\n", err);
  2967. }
  2968. #endif /* CONFIG_B43_HWRNG */
  2969. return err;
  2970. }
  2971. static void b43_tx_work(struct work_struct *work)
  2972. {
  2973. struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
  2974. struct b43_wldev *dev;
  2975. struct sk_buff *skb;
  2976. int queue_num;
  2977. int err = 0;
  2978. mutex_lock(&wl->mutex);
  2979. dev = wl->current_dev;
  2980. if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
  2981. mutex_unlock(&wl->mutex);
  2982. return;
  2983. }
  2984. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  2985. while (skb_queue_len(&wl->tx_queue[queue_num])) {
  2986. skb = skb_dequeue(&wl->tx_queue[queue_num]);
  2987. if (b43_using_pio_transfers(dev))
  2988. err = b43_pio_tx(dev, skb);
  2989. else
  2990. err = b43_dma_tx(dev, skb);
  2991. if (err == -ENOSPC) {
  2992. wl->tx_queue_stopped[queue_num] = 1;
  2993. ieee80211_stop_queue(wl->hw, queue_num);
  2994. skb_queue_head(&wl->tx_queue[queue_num], skb);
  2995. break;
  2996. }
  2997. if (unlikely(err))
  2998. ieee80211_free_txskb(wl->hw, skb);
  2999. err = 0;
  3000. }
  3001. if (!err)
  3002. wl->tx_queue_stopped[queue_num] = 0;
  3003. }
  3004. #if B43_DEBUG
  3005. dev->tx_count++;
  3006. #endif
  3007. mutex_unlock(&wl->mutex);
  3008. }
  3009. static void b43_op_tx(struct ieee80211_hw *hw,
  3010. struct ieee80211_tx_control *control,
  3011. struct sk_buff *skb)
  3012. {
  3013. struct b43_wl *wl = hw_to_b43_wl(hw);
  3014. if (unlikely(skb->len < 2 + 2 + 6)) {
  3015. /* Too short, this can't be a valid frame. */
  3016. ieee80211_free_txskb(hw, skb);
  3017. return;
  3018. }
  3019. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  3020. skb_queue_tail(&wl->tx_queue[skb->queue_mapping], skb);
  3021. if (!wl->tx_queue_stopped[skb->queue_mapping]) {
  3022. ieee80211_queue_work(wl->hw, &wl->tx_work);
  3023. } else {
  3024. ieee80211_stop_queue(wl->hw, skb->queue_mapping);
  3025. }
  3026. }
  3027. static void b43_qos_params_upload(struct b43_wldev *dev,
  3028. const struct ieee80211_tx_queue_params *p,
  3029. u16 shm_offset)
  3030. {
  3031. u16 params[B43_NR_QOSPARAMS];
  3032. int bslots, tmp;
  3033. unsigned int i;
  3034. if (!dev->qos_enabled)
  3035. return;
  3036. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  3037. memset(&params, 0, sizeof(params));
  3038. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  3039. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  3040. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  3041. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  3042. params[B43_QOSPARAM_AIFS] = p->aifs;
  3043. params[B43_QOSPARAM_BSLOTS] = bslots;
  3044. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  3045. for (i = 0; i < ARRAY_SIZE(params); i++) {
  3046. if (i == B43_QOSPARAM_STATUS) {
  3047. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  3048. shm_offset + (i * 2));
  3049. /* Mark the parameters as updated. */
  3050. tmp |= 0x100;
  3051. b43_shm_write16(dev, B43_SHM_SHARED,
  3052. shm_offset + (i * 2),
  3053. tmp);
  3054. } else {
  3055. b43_shm_write16(dev, B43_SHM_SHARED,
  3056. shm_offset + (i * 2),
  3057. params[i]);
  3058. }
  3059. }
  3060. }
  3061. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  3062. static const u16 b43_qos_shm_offsets[] = {
  3063. /* [mac80211-queue-nr] = SHM_OFFSET, */
  3064. [0] = B43_QOS_VOICE,
  3065. [1] = B43_QOS_VIDEO,
  3066. [2] = B43_QOS_BESTEFFORT,
  3067. [3] = B43_QOS_BACKGROUND,
  3068. };
  3069. /* Update all QOS parameters in hardware. */
  3070. static void b43_qos_upload_all(struct b43_wldev *dev)
  3071. {
  3072. struct b43_wl *wl = dev->wl;
  3073. struct b43_qos_params *params;
  3074. unsigned int i;
  3075. if (!dev->qos_enabled)
  3076. return;
  3077. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3078. ARRAY_SIZE(wl->qos_params));
  3079. b43_mac_suspend(dev);
  3080. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3081. params = &(wl->qos_params[i]);
  3082. b43_qos_params_upload(dev, &(params->p),
  3083. b43_qos_shm_offsets[i]);
  3084. }
  3085. b43_mac_enable(dev);
  3086. }
  3087. static void b43_qos_clear(struct b43_wl *wl)
  3088. {
  3089. struct b43_qos_params *params;
  3090. unsigned int i;
  3091. /* Initialize QoS parameters to sane defaults. */
  3092. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3093. ARRAY_SIZE(wl->qos_params));
  3094. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3095. params = &(wl->qos_params[i]);
  3096. switch (b43_qos_shm_offsets[i]) {
  3097. case B43_QOS_VOICE:
  3098. params->p.txop = 0;
  3099. params->p.aifs = 2;
  3100. params->p.cw_min = 0x0001;
  3101. params->p.cw_max = 0x0001;
  3102. break;
  3103. case B43_QOS_VIDEO:
  3104. params->p.txop = 0;
  3105. params->p.aifs = 2;
  3106. params->p.cw_min = 0x0001;
  3107. params->p.cw_max = 0x0001;
  3108. break;
  3109. case B43_QOS_BESTEFFORT:
  3110. params->p.txop = 0;
  3111. params->p.aifs = 3;
  3112. params->p.cw_min = 0x0001;
  3113. params->p.cw_max = 0x03FF;
  3114. break;
  3115. case B43_QOS_BACKGROUND:
  3116. params->p.txop = 0;
  3117. params->p.aifs = 7;
  3118. params->p.cw_min = 0x0001;
  3119. params->p.cw_max = 0x03FF;
  3120. break;
  3121. default:
  3122. B43_WARN_ON(1);
  3123. }
  3124. }
  3125. }
  3126. /* Initialize the core's QOS capabilities */
  3127. static void b43_qos_init(struct b43_wldev *dev)
  3128. {
  3129. if (!dev->qos_enabled) {
  3130. /* Disable QOS support. */
  3131. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
  3132. b43_write16(dev, B43_MMIO_IFSCTL,
  3133. b43_read16(dev, B43_MMIO_IFSCTL)
  3134. & ~B43_MMIO_IFSCTL_USE_EDCF);
  3135. b43dbg(dev->wl, "QoS disabled\n");
  3136. return;
  3137. }
  3138. /* Upload the current QOS parameters. */
  3139. b43_qos_upload_all(dev);
  3140. /* Enable QOS support. */
  3141. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  3142. b43_write16(dev, B43_MMIO_IFSCTL,
  3143. b43_read16(dev, B43_MMIO_IFSCTL)
  3144. | B43_MMIO_IFSCTL_USE_EDCF);
  3145. b43dbg(dev->wl, "QoS enabled\n");
  3146. }
  3147. static int b43_op_conf_tx(struct ieee80211_hw *hw,
  3148. struct ieee80211_vif *vif, u16 _queue,
  3149. const struct ieee80211_tx_queue_params *params)
  3150. {
  3151. struct b43_wl *wl = hw_to_b43_wl(hw);
  3152. struct b43_wldev *dev;
  3153. unsigned int queue = (unsigned int)_queue;
  3154. int err = -ENODEV;
  3155. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  3156. /* Queue not available or don't support setting
  3157. * params on this queue. Return success to not
  3158. * confuse mac80211. */
  3159. return 0;
  3160. }
  3161. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3162. ARRAY_SIZE(wl->qos_params));
  3163. mutex_lock(&wl->mutex);
  3164. dev = wl->current_dev;
  3165. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  3166. goto out_unlock;
  3167. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  3168. b43_mac_suspend(dev);
  3169. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  3170. b43_qos_shm_offsets[queue]);
  3171. b43_mac_enable(dev);
  3172. err = 0;
  3173. out_unlock:
  3174. mutex_unlock(&wl->mutex);
  3175. return err;
  3176. }
  3177. static int b43_op_get_stats(struct ieee80211_hw *hw,
  3178. struct ieee80211_low_level_stats *stats)
  3179. {
  3180. struct b43_wl *wl = hw_to_b43_wl(hw);
  3181. mutex_lock(&wl->mutex);
  3182. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  3183. mutex_unlock(&wl->mutex);
  3184. return 0;
  3185. }
  3186. static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  3187. {
  3188. struct b43_wl *wl = hw_to_b43_wl(hw);
  3189. struct b43_wldev *dev;
  3190. u64 tsf;
  3191. mutex_lock(&wl->mutex);
  3192. dev = wl->current_dev;
  3193. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3194. b43_tsf_read(dev, &tsf);
  3195. else
  3196. tsf = 0;
  3197. mutex_unlock(&wl->mutex);
  3198. return tsf;
  3199. }
  3200. static void b43_op_set_tsf(struct ieee80211_hw *hw,
  3201. struct ieee80211_vif *vif, u64 tsf)
  3202. {
  3203. struct b43_wl *wl = hw_to_b43_wl(hw);
  3204. struct b43_wldev *dev;
  3205. mutex_lock(&wl->mutex);
  3206. dev = wl->current_dev;
  3207. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3208. b43_tsf_write(dev, tsf);
  3209. mutex_unlock(&wl->mutex);
  3210. }
  3211. static const char *band_to_string(enum ieee80211_band band)
  3212. {
  3213. switch (band) {
  3214. case IEEE80211_BAND_5GHZ:
  3215. return "5";
  3216. case IEEE80211_BAND_2GHZ:
  3217. return "2.4";
  3218. default:
  3219. break;
  3220. }
  3221. B43_WARN_ON(1);
  3222. return "";
  3223. }
  3224. /* Expects wl->mutex locked */
  3225. static int b43_switch_band(struct b43_wldev *dev,
  3226. struct ieee80211_channel *chan)
  3227. {
  3228. struct b43_phy *phy = &dev->phy;
  3229. bool gmode;
  3230. u32 tmp;
  3231. switch (chan->band) {
  3232. case IEEE80211_BAND_5GHZ:
  3233. gmode = false;
  3234. break;
  3235. case IEEE80211_BAND_2GHZ:
  3236. gmode = true;
  3237. break;
  3238. default:
  3239. B43_WARN_ON(1);
  3240. return -EINVAL;
  3241. }
  3242. if (!((gmode && phy->supports_2ghz) ||
  3243. (!gmode && phy->supports_5ghz))) {
  3244. b43err(dev->wl, "This device doesn't support %s-GHz band\n",
  3245. band_to_string(chan->band));
  3246. return -ENODEV;
  3247. }
  3248. if (!!phy->gmode == !!gmode) {
  3249. /* This device is already running. */
  3250. return 0;
  3251. }
  3252. b43dbg(dev->wl, "Switching to %s GHz band\n",
  3253. band_to_string(chan->band));
  3254. b43_software_rfkill(dev, true);
  3255. phy->gmode = gmode;
  3256. b43_phy_put_into_reset(dev);
  3257. switch (dev->dev->bus_type) {
  3258. #ifdef CONFIG_B43_BCMA
  3259. case B43_BUS_BCMA:
  3260. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  3261. if (gmode)
  3262. tmp |= B43_BCMA_IOCTL_GMODE;
  3263. else
  3264. tmp &= ~B43_BCMA_IOCTL_GMODE;
  3265. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  3266. break;
  3267. #endif
  3268. #ifdef CONFIG_B43_SSB
  3269. case B43_BUS_SSB:
  3270. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3271. if (gmode)
  3272. tmp |= B43_TMSLOW_GMODE;
  3273. else
  3274. tmp &= ~B43_TMSLOW_GMODE;
  3275. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3276. break;
  3277. #endif
  3278. }
  3279. b43_phy_take_out_of_reset(dev);
  3280. b43_upload_initvals_band(dev);
  3281. b43_phy_init(dev);
  3282. return 0;
  3283. }
  3284. /* Write the short and long frame retry limit values. */
  3285. static void b43_set_retry_limits(struct b43_wldev *dev,
  3286. unsigned int short_retry,
  3287. unsigned int long_retry)
  3288. {
  3289. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3290. * the chip-internal counter. */
  3291. short_retry = min(short_retry, (unsigned int)0xF);
  3292. long_retry = min(long_retry, (unsigned int)0xF);
  3293. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3294. short_retry);
  3295. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3296. long_retry);
  3297. }
  3298. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  3299. {
  3300. struct b43_wl *wl = hw_to_b43_wl(hw);
  3301. struct b43_wldev *dev;
  3302. struct b43_phy *phy;
  3303. struct ieee80211_conf *conf = &hw->conf;
  3304. int antenna;
  3305. int err = 0;
  3306. bool reload_bss = false;
  3307. mutex_lock(&wl->mutex);
  3308. dev = wl->current_dev;
  3309. b43_mac_suspend(dev);
  3310. /* Switch the band (if necessary). This might change the active core. */
  3311. err = b43_switch_band(dev, conf->chandef.chan);
  3312. if (err)
  3313. goto out_unlock_mutex;
  3314. /* Need to reload all settings if the core changed */
  3315. if (dev != wl->current_dev) {
  3316. dev = wl->current_dev;
  3317. changed = ~0;
  3318. reload_bss = true;
  3319. }
  3320. phy = &dev->phy;
  3321. if (conf_is_ht(conf))
  3322. phy->is_40mhz =
  3323. (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
  3324. else
  3325. phy->is_40mhz = false;
  3326. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3327. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  3328. conf->long_frame_max_tx_count);
  3329. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  3330. if (!changed)
  3331. goto out_mac_enable;
  3332. /* Switch to the requested channel.
  3333. * The firmware takes care of races with the TX handler. */
  3334. if (conf->chandef.chan->hw_value != phy->channel)
  3335. b43_switch_channel(dev, conf->chandef.chan->hw_value);
  3336. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
  3337. /* Adjust the desired TX power level. */
  3338. if (conf->power_level != 0) {
  3339. if (conf->power_level != phy->desired_txpower) {
  3340. phy->desired_txpower = conf->power_level;
  3341. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  3342. B43_TXPWR_IGNORE_TSSI);
  3343. }
  3344. }
  3345. /* Antennas for RX and management frame TX. */
  3346. antenna = B43_ANTENNA_DEFAULT;
  3347. b43_mgmtframe_txantenna(dev, antenna);
  3348. antenna = B43_ANTENNA_DEFAULT;
  3349. if (phy->ops->set_rx_antenna)
  3350. phy->ops->set_rx_antenna(dev, antenna);
  3351. if (wl->radio_enabled != phy->radio_on) {
  3352. if (wl->radio_enabled) {
  3353. b43_software_rfkill(dev, false);
  3354. b43info(dev->wl, "Radio turned on by software\n");
  3355. if (!dev->radio_hw_enable) {
  3356. b43info(dev->wl, "The hardware RF-kill button "
  3357. "still turns the radio physically off. "
  3358. "Press the button to turn it on.\n");
  3359. }
  3360. } else {
  3361. b43_software_rfkill(dev, true);
  3362. b43info(dev->wl, "Radio turned off by software\n");
  3363. }
  3364. }
  3365. out_mac_enable:
  3366. b43_mac_enable(dev);
  3367. out_unlock_mutex:
  3368. mutex_unlock(&wl->mutex);
  3369. if (wl->vif && reload_bss)
  3370. b43_op_bss_info_changed(hw, wl->vif, &wl->vif->bss_conf, ~0);
  3371. return err;
  3372. }
  3373. static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
  3374. {
  3375. struct ieee80211_supported_band *sband =
  3376. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  3377. struct ieee80211_rate *rate;
  3378. int i;
  3379. u16 basic, direct, offset, basic_offset, rateptr;
  3380. for (i = 0; i < sband->n_bitrates; i++) {
  3381. rate = &sband->bitrates[i];
  3382. if (b43_is_cck_rate(rate->hw_value)) {
  3383. direct = B43_SHM_SH_CCKDIRECT;
  3384. basic = B43_SHM_SH_CCKBASIC;
  3385. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3386. offset &= 0xF;
  3387. } else {
  3388. direct = B43_SHM_SH_OFDMDIRECT;
  3389. basic = B43_SHM_SH_OFDMBASIC;
  3390. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3391. offset &= 0xF;
  3392. }
  3393. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  3394. if (b43_is_cck_rate(rate->hw_value)) {
  3395. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3396. basic_offset &= 0xF;
  3397. } else {
  3398. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3399. basic_offset &= 0xF;
  3400. }
  3401. /*
  3402. * Get the pointer that we need to point to
  3403. * from the direct map
  3404. */
  3405. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  3406. direct + 2 * basic_offset);
  3407. /* and write it to the basic map */
  3408. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  3409. rateptr);
  3410. }
  3411. }
  3412. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3413. struct ieee80211_vif *vif,
  3414. struct ieee80211_bss_conf *conf,
  3415. u32 changed)
  3416. {
  3417. struct b43_wl *wl = hw_to_b43_wl(hw);
  3418. struct b43_wldev *dev;
  3419. mutex_lock(&wl->mutex);
  3420. dev = wl->current_dev;
  3421. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3422. goto out_unlock_mutex;
  3423. B43_WARN_ON(wl->vif != vif);
  3424. if (changed & BSS_CHANGED_BSSID) {
  3425. if (conf->bssid)
  3426. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3427. else
  3428. memset(wl->bssid, 0, ETH_ALEN);
  3429. }
  3430. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3431. if (changed & BSS_CHANGED_BEACON &&
  3432. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3433. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3434. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3435. b43_update_templates(wl);
  3436. if (changed & BSS_CHANGED_BSSID)
  3437. b43_write_mac_bssid_templates(dev);
  3438. }
  3439. b43_mac_suspend(dev);
  3440. /* Update templates for AP/mesh mode. */
  3441. if (changed & BSS_CHANGED_BEACON_INT &&
  3442. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3443. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3444. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
  3445. conf->beacon_int)
  3446. b43_set_beacon_int(dev, conf->beacon_int);
  3447. if (changed & BSS_CHANGED_BASIC_RATES)
  3448. b43_update_basic_rates(dev, conf->basic_rates);
  3449. if (changed & BSS_CHANGED_ERP_SLOT) {
  3450. if (conf->use_short_slot)
  3451. b43_short_slot_timing_enable(dev);
  3452. else
  3453. b43_short_slot_timing_disable(dev);
  3454. }
  3455. b43_mac_enable(dev);
  3456. out_unlock_mutex:
  3457. mutex_unlock(&wl->mutex);
  3458. }
  3459. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3460. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3461. struct ieee80211_key_conf *key)
  3462. {
  3463. struct b43_wl *wl = hw_to_b43_wl(hw);
  3464. struct b43_wldev *dev;
  3465. u8 algorithm;
  3466. u8 index;
  3467. int err;
  3468. static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  3469. if (modparam_nohwcrypt)
  3470. return -ENOSPC; /* User disabled HW-crypto */
  3471. if ((vif->type == NL80211_IFTYPE_ADHOC ||
  3472. vif->type == NL80211_IFTYPE_MESH_POINT) &&
  3473. (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
  3474. key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
  3475. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
  3476. /*
  3477. * For now, disable hw crypto for the RSN IBSS group keys. This
  3478. * could be optimized in the future, but until that gets
  3479. * implemented, use of software crypto for group addressed
  3480. * frames is a acceptable to allow RSN IBSS to be used.
  3481. */
  3482. return -EOPNOTSUPP;
  3483. }
  3484. mutex_lock(&wl->mutex);
  3485. dev = wl->current_dev;
  3486. err = -ENODEV;
  3487. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3488. goto out_unlock;
  3489. if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
  3490. /* We don't have firmware for the crypto engine.
  3491. * Must use software-crypto. */
  3492. err = -EOPNOTSUPP;
  3493. goto out_unlock;
  3494. }
  3495. err = -EINVAL;
  3496. switch (key->cipher) {
  3497. case WLAN_CIPHER_SUITE_WEP40:
  3498. algorithm = B43_SEC_ALGO_WEP40;
  3499. break;
  3500. case WLAN_CIPHER_SUITE_WEP104:
  3501. algorithm = B43_SEC_ALGO_WEP104;
  3502. break;
  3503. case WLAN_CIPHER_SUITE_TKIP:
  3504. algorithm = B43_SEC_ALGO_TKIP;
  3505. break;
  3506. case WLAN_CIPHER_SUITE_CCMP:
  3507. algorithm = B43_SEC_ALGO_AES;
  3508. break;
  3509. default:
  3510. B43_WARN_ON(1);
  3511. goto out_unlock;
  3512. }
  3513. index = (u8) (key->keyidx);
  3514. if (index > 3)
  3515. goto out_unlock;
  3516. switch (cmd) {
  3517. case SET_KEY:
  3518. if (algorithm == B43_SEC_ALGO_TKIP &&
  3519. (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
  3520. !modparam_hwtkip)) {
  3521. /* We support only pairwise key */
  3522. err = -EOPNOTSUPP;
  3523. goto out_unlock;
  3524. }
  3525. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3526. if (WARN_ON(!sta)) {
  3527. err = -EOPNOTSUPP;
  3528. goto out_unlock;
  3529. }
  3530. /* Pairwise key with an assigned MAC address. */
  3531. err = b43_key_write(dev, -1, algorithm,
  3532. key->key, key->keylen,
  3533. sta->addr, key);
  3534. } else {
  3535. /* Group key */
  3536. err = b43_key_write(dev, index, algorithm,
  3537. key->key, key->keylen, NULL, key);
  3538. }
  3539. if (err)
  3540. goto out_unlock;
  3541. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3542. algorithm == B43_SEC_ALGO_WEP104) {
  3543. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3544. } else {
  3545. b43_hf_write(dev,
  3546. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3547. }
  3548. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3549. if (algorithm == B43_SEC_ALGO_TKIP)
  3550. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  3551. break;
  3552. case DISABLE_KEY: {
  3553. err = b43_key_clear(dev, key->hw_key_idx);
  3554. if (err)
  3555. goto out_unlock;
  3556. break;
  3557. }
  3558. default:
  3559. B43_WARN_ON(1);
  3560. }
  3561. out_unlock:
  3562. if (!err) {
  3563. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3564. "mac: %pM\n",
  3565. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3566. sta ? sta->addr : bcast_addr);
  3567. b43_dump_keymemory(dev);
  3568. }
  3569. mutex_unlock(&wl->mutex);
  3570. return err;
  3571. }
  3572. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3573. unsigned int changed, unsigned int *fflags,
  3574. u64 multicast)
  3575. {
  3576. struct b43_wl *wl = hw_to_b43_wl(hw);
  3577. struct b43_wldev *dev;
  3578. mutex_lock(&wl->mutex);
  3579. dev = wl->current_dev;
  3580. if (!dev) {
  3581. *fflags = 0;
  3582. goto out_unlock;
  3583. }
  3584. *fflags &= FIF_PROMISC_IN_BSS |
  3585. FIF_ALLMULTI |
  3586. FIF_FCSFAIL |
  3587. FIF_PLCPFAIL |
  3588. FIF_CONTROL |
  3589. FIF_OTHER_BSS |
  3590. FIF_BCN_PRBRESP_PROMISC;
  3591. changed &= FIF_PROMISC_IN_BSS |
  3592. FIF_ALLMULTI |
  3593. FIF_FCSFAIL |
  3594. FIF_PLCPFAIL |
  3595. FIF_CONTROL |
  3596. FIF_OTHER_BSS |
  3597. FIF_BCN_PRBRESP_PROMISC;
  3598. wl->filter_flags = *fflags;
  3599. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3600. b43_adjust_opmode(dev);
  3601. out_unlock:
  3602. mutex_unlock(&wl->mutex);
  3603. }
  3604. /* Locking: wl->mutex
  3605. * Returns the current dev. This might be different from the passed in dev,
  3606. * because the core might be gone away while we unlocked the mutex. */
  3607. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
  3608. {
  3609. struct b43_wl *wl;
  3610. struct b43_wldev *orig_dev;
  3611. u32 mask;
  3612. int queue_num;
  3613. if (!dev)
  3614. return NULL;
  3615. wl = dev->wl;
  3616. redo:
  3617. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3618. return dev;
  3619. /* Cancel work. Unlock to avoid deadlocks. */
  3620. mutex_unlock(&wl->mutex);
  3621. cancel_delayed_work_sync(&dev->periodic_work);
  3622. cancel_work_sync(&wl->tx_work);
  3623. mutex_lock(&wl->mutex);
  3624. dev = wl->current_dev;
  3625. if (!dev || b43_status(dev) < B43_STAT_STARTED) {
  3626. /* Whoops, aliens ate up the device while we were unlocked. */
  3627. return dev;
  3628. }
  3629. /* Disable interrupts on the device. */
  3630. b43_set_status(dev, B43_STAT_INITIALIZED);
  3631. if (b43_bus_host_is_sdio(dev->dev)) {
  3632. /* wl->mutex is locked. That is enough. */
  3633. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3634. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3635. } else {
  3636. spin_lock_irq(&wl->hardirq_lock);
  3637. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3638. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3639. spin_unlock_irq(&wl->hardirq_lock);
  3640. }
  3641. /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
  3642. orig_dev = dev;
  3643. mutex_unlock(&wl->mutex);
  3644. if (b43_bus_host_is_sdio(dev->dev)) {
  3645. b43_sdio_free_irq(dev);
  3646. } else {
  3647. synchronize_irq(dev->dev->irq);
  3648. free_irq(dev->dev->irq, dev);
  3649. }
  3650. mutex_lock(&wl->mutex);
  3651. dev = wl->current_dev;
  3652. if (!dev)
  3653. return dev;
  3654. if (dev != orig_dev) {
  3655. if (b43_status(dev) >= B43_STAT_STARTED)
  3656. goto redo;
  3657. return dev;
  3658. }
  3659. mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  3660. B43_WARN_ON(mask != 0xFFFFFFFF && mask);
  3661. /* Drain all TX queues. */
  3662. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  3663. while (skb_queue_len(&wl->tx_queue[queue_num])) {
  3664. struct sk_buff *skb;
  3665. skb = skb_dequeue(&wl->tx_queue[queue_num]);
  3666. ieee80211_free_txskb(wl->hw, skb);
  3667. }
  3668. }
  3669. b43_mac_suspend(dev);
  3670. b43_leds_exit(dev);
  3671. b43dbg(wl, "Wireless interface stopped\n");
  3672. return dev;
  3673. }
  3674. /* Locking: wl->mutex */
  3675. static int b43_wireless_core_start(struct b43_wldev *dev)
  3676. {
  3677. int err;
  3678. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3679. drain_txstatus_queue(dev);
  3680. if (b43_bus_host_is_sdio(dev->dev)) {
  3681. err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
  3682. if (err) {
  3683. b43err(dev->wl, "Cannot request SDIO IRQ\n");
  3684. goto out;
  3685. }
  3686. } else {
  3687. err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
  3688. b43_interrupt_thread_handler,
  3689. IRQF_SHARED, KBUILD_MODNAME, dev);
  3690. if (err) {
  3691. b43err(dev->wl, "Cannot request IRQ-%d\n",
  3692. dev->dev->irq);
  3693. goto out;
  3694. }
  3695. }
  3696. /* We are ready to run. */
  3697. ieee80211_wake_queues(dev->wl->hw);
  3698. b43_set_status(dev, B43_STAT_STARTED);
  3699. /* Start data flow (TX/RX). */
  3700. b43_mac_enable(dev);
  3701. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  3702. /* Start maintenance work */
  3703. b43_periodic_tasks_setup(dev);
  3704. b43_leds_init(dev);
  3705. b43dbg(dev->wl, "Wireless interface started\n");
  3706. out:
  3707. return err;
  3708. }
  3709. static char *b43_phy_name(struct b43_wldev *dev, u8 phy_type)
  3710. {
  3711. switch (phy_type) {
  3712. case B43_PHYTYPE_A:
  3713. return "A";
  3714. case B43_PHYTYPE_B:
  3715. return "B";
  3716. case B43_PHYTYPE_G:
  3717. return "G";
  3718. case B43_PHYTYPE_N:
  3719. return "N";
  3720. case B43_PHYTYPE_LP:
  3721. return "LP";
  3722. case B43_PHYTYPE_SSLPN:
  3723. return "SSLPN";
  3724. case B43_PHYTYPE_HT:
  3725. return "HT";
  3726. case B43_PHYTYPE_LCN:
  3727. return "LCN";
  3728. case B43_PHYTYPE_LCNXN:
  3729. return "LCNXN";
  3730. case B43_PHYTYPE_LCN40:
  3731. return "LCN40";
  3732. case B43_PHYTYPE_AC:
  3733. return "AC";
  3734. }
  3735. return "UNKNOWN";
  3736. }
  3737. /* Get PHY and RADIO versioning numbers */
  3738. static int b43_phy_versioning(struct b43_wldev *dev)
  3739. {
  3740. struct b43_phy *phy = &dev->phy;
  3741. u32 tmp;
  3742. u8 analog_type;
  3743. u8 phy_type;
  3744. u8 phy_rev;
  3745. u16 radio_manuf;
  3746. u16 radio_ver;
  3747. u16 radio_rev;
  3748. int unsupported = 0;
  3749. /* Get PHY versioning */
  3750. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3751. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3752. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3753. phy_rev = (tmp & B43_PHYVER_VERSION);
  3754. switch (phy_type) {
  3755. case B43_PHYTYPE_A:
  3756. if (phy_rev >= 4)
  3757. unsupported = 1;
  3758. break;
  3759. case B43_PHYTYPE_B:
  3760. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3761. && phy_rev != 7)
  3762. unsupported = 1;
  3763. break;
  3764. case B43_PHYTYPE_G:
  3765. if (phy_rev > 9)
  3766. unsupported = 1;
  3767. break;
  3768. #ifdef CONFIG_B43_PHY_N
  3769. case B43_PHYTYPE_N:
  3770. if (phy_rev > 9)
  3771. unsupported = 1;
  3772. break;
  3773. #endif
  3774. #ifdef CONFIG_B43_PHY_LP
  3775. case B43_PHYTYPE_LP:
  3776. if (phy_rev > 2)
  3777. unsupported = 1;
  3778. break;
  3779. #endif
  3780. #ifdef CONFIG_B43_PHY_HT
  3781. case B43_PHYTYPE_HT:
  3782. if (phy_rev > 1)
  3783. unsupported = 1;
  3784. break;
  3785. #endif
  3786. #ifdef CONFIG_B43_PHY_LCN
  3787. case B43_PHYTYPE_LCN:
  3788. if (phy_rev > 1)
  3789. unsupported = 1;
  3790. break;
  3791. #endif
  3792. default:
  3793. unsupported = 1;
  3794. }
  3795. if (unsupported) {
  3796. b43err(dev->wl, "FOUND UNSUPPORTED PHY (Analog %u, Type %d (%s), Revision %u)\n",
  3797. analog_type, phy_type, b43_phy_name(dev, phy_type),
  3798. phy_rev);
  3799. return -EOPNOTSUPP;
  3800. }
  3801. b43info(dev->wl, "Found PHY: Analog %u, Type %d (%s), Revision %u\n",
  3802. analog_type, phy_type, b43_phy_name(dev, phy_type), phy_rev);
  3803. /* Get RADIO versioning */
  3804. if (dev->dev->core_rev >= 24) {
  3805. u16 radio24[3];
  3806. for (tmp = 0; tmp < 3; tmp++) {
  3807. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
  3808. radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3809. }
  3810. /* Broadcom uses "id" for our "ver" and has separated "ver" */
  3811. /* radio_ver = (radio24[0] & 0xF0) >> 4; */
  3812. radio_manuf = 0x17F;
  3813. radio_ver = (radio24[2] << 8) | radio24[1];
  3814. radio_rev = (radio24[0] & 0xF);
  3815. } else {
  3816. if (dev->dev->chip_id == 0x4317) {
  3817. if (dev->dev->chip_rev == 0)
  3818. tmp = 0x3205017F;
  3819. else if (dev->dev->chip_rev == 1)
  3820. tmp = 0x4205017F;
  3821. else
  3822. tmp = 0x5205017F;
  3823. } else {
  3824. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3825. B43_RADIOCTL_ID);
  3826. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3827. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3828. B43_RADIOCTL_ID);
  3829. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
  3830. << 16;
  3831. }
  3832. radio_manuf = (tmp & 0x00000FFF);
  3833. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3834. radio_rev = (tmp & 0xF0000000) >> 28;
  3835. }
  3836. if (radio_manuf != 0x17F /* Broadcom */)
  3837. unsupported = 1;
  3838. switch (phy_type) {
  3839. case B43_PHYTYPE_A:
  3840. if (radio_ver != 0x2060)
  3841. unsupported = 1;
  3842. if (radio_rev != 1)
  3843. unsupported = 1;
  3844. if (radio_manuf != 0x17F)
  3845. unsupported = 1;
  3846. break;
  3847. case B43_PHYTYPE_B:
  3848. if ((radio_ver & 0xFFF0) != 0x2050)
  3849. unsupported = 1;
  3850. break;
  3851. case B43_PHYTYPE_G:
  3852. if (radio_ver != 0x2050)
  3853. unsupported = 1;
  3854. break;
  3855. case B43_PHYTYPE_N:
  3856. if (radio_ver != 0x2055 && radio_ver != 0x2056)
  3857. unsupported = 1;
  3858. break;
  3859. case B43_PHYTYPE_LP:
  3860. if (radio_ver != 0x2062 && radio_ver != 0x2063)
  3861. unsupported = 1;
  3862. break;
  3863. case B43_PHYTYPE_HT:
  3864. if (radio_ver != 0x2059)
  3865. unsupported = 1;
  3866. break;
  3867. case B43_PHYTYPE_LCN:
  3868. if (radio_ver != 0x2064)
  3869. unsupported = 1;
  3870. break;
  3871. default:
  3872. B43_WARN_ON(1);
  3873. }
  3874. if (unsupported) {
  3875. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3876. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3877. radio_manuf, radio_ver, radio_rev);
  3878. return -EOPNOTSUPP;
  3879. }
  3880. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3881. radio_manuf, radio_ver, radio_rev);
  3882. phy->radio_manuf = radio_manuf;
  3883. phy->radio_ver = radio_ver;
  3884. phy->radio_rev = radio_rev;
  3885. phy->analog = analog_type;
  3886. phy->type = phy_type;
  3887. phy->rev = phy_rev;
  3888. return 0;
  3889. }
  3890. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3891. struct b43_phy *phy)
  3892. {
  3893. phy->hardware_power_control = !!modparam_hwpctl;
  3894. phy->next_txpwr_check_time = jiffies;
  3895. /* PHY TX errors counter. */
  3896. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3897. #if B43_DEBUG
  3898. phy->phy_locked = false;
  3899. phy->radio_locked = false;
  3900. #endif
  3901. }
  3902. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3903. {
  3904. dev->dfq_valid = false;
  3905. /* Assume the radio is enabled. If it's not enabled, the state will
  3906. * immediately get fixed on the first periodic work run. */
  3907. dev->radio_hw_enable = true;
  3908. /* Stats */
  3909. memset(&dev->stats, 0, sizeof(dev->stats));
  3910. setup_struct_phy_for_init(dev, &dev->phy);
  3911. /* IRQ related flags */
  3912. dev->irq_reason = 0;
  3913. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3914. dev->irq_mask = B43_IRQ_MASKTEMPLATE;
  3915. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  3916. dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
  3917. dev->mac_suspended = 1;
  3918. /* Noise calculation context */
  3919. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3920. }
  3921. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3922. {
  3923. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3924. u64 hf;
  3925. if (!modparam_btcoex)
  3926. return;
  3927. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3928. return;
  3929. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3930. return;
  3931. hf = b43_hf_read(dev);
  3932. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3933. hf |= B43_HF_BTCOEXALT;
  3934. else
  3935. hf |= B43_HF_BTCOEX;
  3936. b43_hf_write(dev, hf);
  3937. }
  3938. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3939. {
  3940. if (!modparam_btcoex)
  3941. return;
  3942. //TODO
  3943. }
  3944. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3945. {
  3946. struct ssb_bus *bus;
  3947. u32 tmp;
  3948. #ifdef CONFIG_B43_SSB
  3949. if (dev->dev->bus_type != B43_BUS_SSB)
  3950. return;
  3951. #else
  3952. return;
  3953. #endif
  3954. bus = dev->dev->sdev->bus;
  3955. if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
  3956. (bus->chip_id == 0x4312)) {
  3957. tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
  3958. tmp &= ~SSB_IMCFGLO_REQTO;
  3959. tmp &= ~SSB_IMCFGLO_SERTO;
  3960. tmp |= 0x3;
  3961. ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
  3962. ssb_commit_settings(bus);
  3963. }
  3964. }
  3965. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3966. {
  3967. u16 pu_delay;
  3968. /* The time value is in microseconds. */
  3969. if (dev->phy.type == B43_PHYTYPE_A)
  3970. pu_delay = 3700;
  3971. else
  3972. pu_delay = 1050;
  3973. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  3974. pu_delay = 500;
  3975. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3976. pu_delay = max(pu_delay, (u16)2400);
  3977. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3978. }
  3979. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3980. static void b43_set_pretbtt(struct b43_wldev *dev)
  3981. {
  3982. u16 pretbtt;
  3983. /* The time value is in microseconds. */
  3984. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  3985. pretbtt = 2;
  3986. } else {
  3987. if (dev->phy.type == B43_PHYTYPE_A)
  3988. pretbtt = 120;
  3989. else
  3990. pretbtt = 250;
  3991. }
  3992. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3993. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3994. }
  3995. /* Shutdown a wireless core */
  3996. /* Locking: wl->mutex */
  3997. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3998. {
  3999. B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
  4000. if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
  4001. return;
  4002. b43_set_status(dev, B43_STAT_UNINIT);
  4003. /* Stop the microcode PSM. */
  4004. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  4005. B43_MACCTL_PSM_JMP0);
  4006. switch (dev->dev->bus_type) {
  4007. #ifdef CONFIG_B43_BCMA
  4008. case B43_BUS_BCMA:
  4009. bcma_core_pci_down(dev->dev->bdev->bus);
  4010. break;
  4011. #endif
  4012. #ifdef CONFIG_B43_SSB
  4013. case B43_BUS_SSB:
  4014. /* TODO */
  4015. break;
  4016. #endif
  4017. }
  4018. b43_dma_free(dev);
  4019. b43_pio_free(dev);
  4020. b43_chip_exit(dev);
  4021. dev->phy.ops->switch_analog(dev, 0);
  4022. if (dev->wl->current_beacon) {
  4023. dev_kfree_skb_any(dev->wl->current_beacon);
  4024. dev->wl->current_beacon = NULL;
  4025. }
  4026. b43_device_disable(dev, 0);
  4027. b43_bus_may_powerdown(dev);
  4028. }
  4029. /* Initialize a wireless core */
  4030. static int b43_wireless_core_init(struct b43_wldev *dev)
  4031. {
  4032. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4033. struct b43_phy *phy = &dev->phy;
  4034. int err;
  4035. u64 hf;
  4036. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4037. err = b43_bus_powerup(dev, 0);
  4038. if (err)
  4039. goto out;
  4040. if (!b43_device_is_enabled(dev))
  4041. b43_wireless_core_reset(dev, phy->gmode);
  4042. /* Reset all data structures. */
  4043. setup_struct_wldev_for_init(dev);
  4044. phy->ops->prepare_structs(dev);
  4045. /* Enable IRQ routing to this device. */
  4046. switch (dev->dev->bus_type) {
  4047. #ifdef CONFIG_B43_BCMA
  4048. case B43_BUS_BCMA:
  4049. bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci[0],
  4050. dev->dev->bdev, true);
  4051. bcma_core_pci_up(dev->dev->bdev->bus);
  4052. break;
  4053. #endif
  4054. #ifdef CONFIG_B43_SSB
  4055. case B43_BUS_SSB:
  4056. ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
  4057. dev->dev->sdev);
  4058. break;
  4059. #endif
  4060. }
  4061. b43_imcfglo_timeouts_workaround(dev);
  4062. b43_bluetooth_coext_disable(dev);
  4063. if (phy->ops->prepare_hardware) {
  4064. err = phy->ops->prepare_hardware(dev);
  4065. if (err)
  4066. goto err_busdown;
  4067. }
  4068. err = b43_chip_init(dev);
  4069. if (err)
  4070. goto err_busdown;
  4071. b43_shm_write16(dev, B43_SHM_SHARED,
  4072. B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
  4073. hf = b43_hf_read(dev);
  4074. if (phy->type == B43_PHYTYPE_G) {
  4075. hf |= B43_HF_SYMW;
  4076. if (phy->rev == 1)
  4077. hf |= B43_HF_GDCW;
  4078. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  4079. hf |= B43_HF_OFDMPABOOST;
  4080. }
  4081. if (phy->radio_ver == 0x2050) {
  4082. if (phy->radio_rev == 6)
  4083. hf |= B43_HF_4318TSSI;
  4084. if (phy->radio_rev < 6)
  4085. hf |= B43_HF_VCORECALC;
  4086. }
  4087. if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
  4088. hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
  4089. #if defined(CONFIG_B43_SSB) && defined(CONFIG_SSB_DRIVER_PCICORE)
  4090. if (dev->dev->bus_type == B43_BUS_SSB &&
  4091. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
  4092. dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
  4093. hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
  4094. #endif
  4095. hf &= ~B43_HF_SKCFPUP;
  4096. b43_hf_write(dev, hf);
  4097. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  4098. B43_DEFAULT_LONG_RETRY_LIMIT);
  4099. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  4100. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  4101. /* Disable sending probe responses from firmware.
  4102. * Setting the MaxTime to one usec will always trigger
  4103. * a timeout, so we never send any probe resp.
  4104. * A timeout of zero is infinite. */
  4105. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  4106. b43_rate_memory_init(dev);
  4107. b43_set_phytxctl_defaults(dev);
  4108. /* Minimum Contention Window */
  4109. if (phy->type == B43_PHYTYPE_B)
  4110. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  4111. else
  4112. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  4113. /* Maximum Contention Window */
  4114. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  4115. if (b43_bus_host_is_pcmcia(dev->dev) ||
  4116. b43_bus_host_is_sdio(dev->dev)) {
  4117. dev->__using_pio_transfers = true;
  4118. err = b43_pio_init(dev);
  4119. } else if (dev->use_pio) {
  4120. b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
  4121. "This should not be needed and will result in lower "
  4122. "performance.\n");
  4123. dev->__using_pio_transfers = true;
  4124. err = b43_pio_init(dev);
  4125. } else {
  4126. dev->__using_pio_transfers = false;
  4127. err = b43_dma_init(dev);
  4128. }
  4129. if (err)
  4130. goto err_chip_exit;
  4131. b43_qos_init(dev);
  4132. b43_set_synth_pu_delay(dev, 1);
  4133. b43_bluetooth_coext_enable(dev);
  4134. b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
  4135. b43_upload_card_macaddress(dev);
  4136. b43_security_init(dev);
  4137. ieee80211_wake_queues(dev->wl->hw);
  4138. b43_set_status(dev, B43_STAT_INITIALIZED);
  4139. out:
  4140. return err;
  4141. err_chip_exit:
  4142. b43_chip_exit(dev);
  4143. err_busdown:
  4144. b43_bus_may_powerdown(dev);
  4145. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4146. return err;
  4147. }
  4148. static int b43_op_add_interface(struct ieee80211_hw *hw,
  4149. struct ieee80211_vif *vif)
  4150. {
  4151. struct b43_wl *wl = hw_to_b43_wl(hw);
  4152. struct b43_wldev *dev;
  4153. int err = -EOPNOTSUPP;
  4154. /* TODO: allow WDS/AP devices to coexist */
  4155. if (vif->type != NL80211_IFTYPE_AP &&
  4156. vif->type != NL80211_IFTYPE_MESH_POINT &&
  4157. vif->type != NL80211_IFTYPE_STATION &&
  4158. vif->type != NL80211_IFTYPE_WDS &&
  4159. vif->type != NL80211_IFTYPE_ADHOC)
  4160. return -EOPNOTSUPP;
  4161. mutex_lock(&wl->mutex);
  4162. if (wl->operating)
  4163. goto out_mutex_unlock;
  4164. b43dbg(wl, "Adding Interface type %d\n", vif->type);
  4165. dev = wl->current_dev;
  4166. wl->operating = true;
  4167. wl->vif = vif;
  4168. wl->if_type = vif->type;
  4169. memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
  4170. b43_adjust_opmode(dev);
  4171. b43_set_pretbtt(dev);
  4172. b43_set_synth_pu_delay(dev, 0);
  4173. b43_upload_card_macaddress(dev);
  4174. err = 0;
  4175. out_mutex_unlock:
  4176. mutex_unlock(&wl->mutex);
  4177. if (err == 0)
  4178. b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
  4179. return err;
  4180. }
  4181. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  4182. struct ieee80211_vif *vif)
  4183. {
  4184. struct b43_wl *wl = hw_to_b43_wl(hw);
  4185. struct b43_wldev *dev = wl->current_dev;
  4186. b43dbg(wl, "Removing Interface type %d\n", vif->type);
  4187. mutex_lock(&wl->mutex);
  4188. B43_WARN_ON(!wl->operating);
  4189. B43_WARN_ON(wl->vif != vif);
  4190. wl->vif = NULL;
  4191. wl->operating = false;
  4192. b43_adjust_opmode(dev);
  4193. memset(wl->mac_addr, 0, ETH_ALEN);
  4194. b43_upload_card_macaddress(dev);
  4195. mutex_unlock(&wl->mutex);
  4196. }
  4197. static int b43_op_start(struct ieee80211_hw *hw)
  4198. {
  4199. struct b43_wl *wl = hw_to_b43_wl(hw);
  4200. struct b43_wldev *dev = wl->current_dev;
  4201. int did_init = 0;
  4202. int err = 0;
  4203. /* Kill all old instance specific information to make sure
  4204. * the card won't use it in the short timeframe between start
  4205. * and mac80211 reconfiguring it. */
  4206. memset(wl->bssid, 0, ETH_ALEN);
  4207. memset(wl->mac_addr, 0, ETH_ALEN);
  4208. wl->filter_flags = 0;
  4209. wl->radiotap_enabled = false;
  4210. b43_qos_clear(wl);
  4211. wl->beacon0_uploaded = false;
  4212. wl->beacon1_uploaded = false;
  4213. wl->beacon_templates_virgin = true;
  4214. wl->radio_enabled = true;
  4215. mutex_lock(&wl->mutex);
  4216. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  4217. err = b43_wireless_core_init(dev);
  4218. if (err)
  4219. goto out_mutex_unlock;
  4220. did_init = 1;
  4221. }
  4222. if (b43_status(dev) < B43_STAT_STARTED) {
  4223. err = b43_wireless_core_start(dev);
  4224. if (err) {
  4225. if (did_init)
  4226. b43_wireless_core_exit(dev);
  4227. goto out_mutex_unlock;
  4228. }
  4229. }
  4230. /* XXX: only do if device doesn't support rfkill irq */
  4231. wiphy_rfkill_start_polling(hw->wiphy);
  4232. out_mutex_unlock:
  4233. mutex_unlock(&wl->mutex);
  4234. /*
  4235. * Configuration may have been overwritten during initialization.
  4236. * Reload the configuration, but only if initialization was
  4237. * successful. Reloading the configuration after a failed init
  4238. * may hang the system.
  4239. */
  4240. if (!err)
  4241. b43_op_config(hw, ~0);
  4242. return err;
  4243. }
  4244. static void b43_op_stop(struct ieee80211_hw *hw)
  4245. {
  4246. struct b43_wl *wl = hw_to_b43_wl(hw);
  4247. struct b43_wldev *dev = wl->current_dev;
  4248. cancel_work_sync(&(wl->beacon_update_trigger));
  4249. if (!dev)
  4250. goto out;
  4251. mutex_lock(&wl->mutex);
  4252. if (b43_status(dev) >= B43_STAT_STARTED) {
  4253. dev = b43_wireless_core_stop(dev);
  4254. if (!dev)
  4255. goto out_unlock;
  4256. }
  4257. b43_wireless_core_exit(dev);
  4258. wl->radio_enabled = false;
  4259. out_unlock:
  4260. mutex_unlock(&wl->mutex);
  4261. out:
  4262. cancel_work_sync(&(wl->txpower_adjust_work));
  4263. }
  4264. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  4265. struct ieee80211_sta *sta, bool set)
  4266. {
  4267. struct b43_wl *wl = hw_to_b43_wl(hw);
  4268. /* FIXME: add locking */
  4269. b43_update_templates(wl);
  4270. return 0;
  4271. }
  4272. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  4273. struct ieee80211_vif *vif,
  4274. enum sta_notify_cmd notify_cmd,
  4275. struct ieee80211_sta *sta)
  4276. {
  4277. struct b43_wl *wl = hw_to_b43_wl(hw);
  4278. B43_WARN_ON(!vif || wl->vif != vif);
  4279. }
  4280. static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
  4281. {
  4282. struct b43_wl *wl = hw_to_b43_wl(hw);
  4283. struct b43_wldev *dev;
  4284. mutex_lock(&wl->mutex);
  4285. dev = wl->current_dev;
  4286. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4287. /* Disable CFP update during scan on other channels. */
  4288. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
  4289. }
  4290. mutex_unlock(&wl->mutex);
  4291. }
  4292. static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
  4293. {
  4294. struct b43_wl *wl = hw_to_b43_wl(hw);
  4295. struct b43_wldev *dev;
  4296. mutex_lock(&wl->mutex);
  4297. dev = wl->current_dev;
  4298. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4299. /* Re-enable CFP update. */
  4300. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
  4301. }
  4302. mutex_unlock(&wl->mutex);
  4303. }
  4304. static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
  4305. struct survey_info *survey)
  4306. {
  4307. struct b43_wl *wl = hw_to_b43_wl(hw);
  4308. struct b43_wldev *dev = wl->current_dev;
  4309. struct ieee80211_conf *conf = &hw->conf;
  4310. if (idx != 0)
  4311. return -ENOENT;
  4312. survey->channel = conf->chandef.chan;
  4313. survey->filled = SURVEY_INFO_NOISE_DBM;
  4314. survey->noise = dev->stats.link_noise;
  4315. return 0;
  4316. }
  4317. static const struct ieee80211_ops b43_hw_ops = {
  4318. .tx = b43_op_tx,
  4319. .conf_tx = b43_op_conf_tx,
  4320. .add_interface = b43_op_add_interface,
  4321. .remove_interface = b43_op_remove_interface,
  4322. .config = b43_op_config,
  4323. .bss_info_changed = b43_op_bss_info_changed,
  4324. .configure_filter = b43_op_configure_filter,
  4325. .set_key = b43_op_set_key,
  4326. .update_tkip_key = b43_op_update_tkip_key,
  4327. .get_stats = b43_op_get_stats,
  4328. .get_tsf = b43_op_get_tsf,
  4329. .set_tsf = b43_op_set_tsf,
  4330. .start = b43_op_start,
  4331. .stop = b43_op_stop,
  4332. .set_tim = b43_op_beacon_set_tim,
  4333. .sta_notify = b43_op_sta_notify,
  4334. .sw_scan_start = b43_op_sw_scan_start_notifier,
  4335. .sw_scan_complete = b43_op_sw_scan_complete_notifier,
  4336. .get_survey = b43_op_get_survey,
  4337. .rfkill_poll = b43_rfkill_poll,
  4338. };
  4339. /* Hard-reset the chip. Do not call this directly.
  4340. * Use b43_controller_restart()
  4341. */
  4342. static void b43_chip_reset(struct work_struct *work)
  4343. {
  4344. struct b43_wldev *dev =
  4345. container_of(work, struct b43_wldev, restart_work);
  4346. struct b43_wl *wl = dev->wl;
  4347. int err = 0;
  4348. int prev_status;
  4349. mutex_lock(&wl->mutex);
  4350. prev_status = b43_status(dev);
  4351. /* Bring the device down... */
  4352. if (prev_status >= B43_STAT_STARTED) {
  4353. dev = b43_wireless_core_stop(dev);
  4354. if (!dev) {
  4355. err = -ENODEV;
  4356. goto out;
  4357. }
  4358. }
  4359. if (prev_status >= B43_STAT_INITIALIZED)
  4360. b43_wireless_core_exit(dev);
  4361. /* ...and up again. */
  4362. if (prev_status >= B43_STAT_INITIALIZED) {
  4363. err = b43_wireless_core_init(dev);
  4364. if (err)
  4365. goto out;
  4366. }
  4367. if (prev_status >= B43_STAT_STARTED) {
  4368. err = b43_wireless_core_start(dev);
  4369. if (err) {
  4370. b43_wireless_core_exit(dev);
  4371. goto out;
  4372. }
  4373. }
  4374. out:
  4375. if (err)
  4376. wl->current_dev = NULL; /* Failed to init the dev. */
  4377. mutex_unlock(&wl->mutex);
  4378. if (err) {
  4379. b43err(wl, "Controller restart FAILED\n");
  4380. return;
  4381. }
  4382. /* reload configuration */
  4383. b43_op_config(wl->hw, ~0);
  4384. if (wl->vif)
  4385. b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
  4386. b43info(wl, "Controller restarted\n");
  4387. }
  4388. static int b43_setup_bands(struct b43_wldev *dev,
  4389. bool have_2ghz_phy, bool have_5ghz_phy)
  4390. {
  4391. struct ieee80211_hw *hw = dev->wl->hw;
  4392. if (have_2ghz_phy)
  4393. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  4394. if (dev->phy.type == B43_PHYTYPE_N) {
  4395. if (have_5ghz_phy)
  4396. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  4397. } else {
  4398. if (have_5ghz_phy)
  4399. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  4400. }
  4401. dev->phy.supports_2ghz = have_2ghz_phy;
  4402. dev->phy.supports_5ghz = have_5ghz_phy;
  4403. return 0;
  4404. }
  4405. static void b43_wireless_core_detach(struct b43_wldev *dev)
  4406. {
  4407. /* We release firmware that late to not be required to re-request
  4408. * is all the time when we reinit the core. */
  4409. b43_release_firmware(dev);
  4410. b43_phy_free(dev);
  4411. }
  4412. static int b43_wireless_core_attach(struct b43_wldev *dev)
  4413. {
  4414. struct b43_wl *wl = dev->wl;
  4415. struct pci_dev *pdev = NULL;
  4416. int err;
  4417. u32 tmp;
  4418. bool have_2ghz_phy = false, have_5ghz_phy = false;
  4419. /* Do NOT do any device initialization here.
  4420. * Do it in wireless_core_init() instead.
  4421. * This function is for gathering basic information about the HW, only.
  4422. * Also some structs may be set up here. But most likely you want to have
  4423. * that in core_init(), too.
  4424. */
  4425. #ifdef CONFIG_B43_SSB
  4426. if (dev->dev->bus_type == B43_BUS_SSB &&
  4427. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
  4428. pdev = dev->dev->sdev->bus->host_pci;
  4429. #endif
  4430. err = b43_bus_powerup(dev, 0);
  4431. if (err) {
  4432. b43err(wl, "Bus powerup failed\n");
  4433. goto out;
  4434. }
  4435. /* Get the PHY type. */
  4436. switch (dev->dev->bus_type) {
  4437. #ifdef CONFIG_B43_BCMA
  4438. case B43_BUS_BCMA:
  4439. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
  4440. have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
  4441. have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
  4442. break;
  4443. #endif
  4444. #ifdef CONFIG_B43_SSB
  4445. case B43_BUS_SSB:
  4446. if (dev->dev->core_rev >= 5) {
  4447. tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  4448. have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
  4449. have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
  4450. } else
  4451. B43_WARN_ON(1);
  4452. break;
  4453. #endif
  4454. }
  4455. dev->phy.gmode = have_2ghz_phy;
  4456. b43_wireless_core_reset(dev, dev->phy.gmode);
  4457. err = b43_phy_versioning(dev);
  4458. if (err)
  4459. goto err_powerdown;
  4460. /* Check if this device supports multiband. */
  4461. if (!pdev ||
  4462. (pdev->device != 0x4312 &&
  4463. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  4464. /* No multiband support. */
  4465. have_2ghz_phy = false;
  4466. have_5ghz_phy = false;
  4467. switch (dev->phy.type) {
  4468. case B43_PHYTYPE_A:
  4469. have_5ghz_phy = true;
  4470. break;
  4471. case B43_PHYTYPE_LP: //FIXME not always!
  4472. #if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
  4473. have_5ghz_phy = 1;
  4474. #endif
  4475. case B43_PHYTYPE_G:
  4476. case B43_PHYTYPE_N:
  4477. case B43_PHYTYPE_HT:
  4478. case B43_PHYTYPE_LCN:
  4479. have_2ghz_phy = true;
  4480. break;
  4481. default:
  4482. B43_WARN_ON(1);
  4483. }
  4484. }
  4485. if (dev->phy.type == B43_PHYTYPE_A) {
  4486. /* FIXME */
  4487. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  4488. err = -EOPNOTSUPP;
  4489. goto err_powerdown;
  4490. }
  4491. if (1 /* disable A-PHY */) {
  4492. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  4493. if (dev->phy.type != B43_PHYTYPE_N &&
  4494. dev->phy.type != B43_PHYTYPE_LP) {
  4495. have_2ghz_phy = true;
  4496. have_5ghz_phy = false;
  4497. }
  4498. }
  4499. err = b43_phy_allocate(dev);
  4500. if (err)
  4501. goto err_powerdown;
  4502. dev->phy.gmode = have_2ghz_phy;
  4503. b43_wireless_core_reset(dev, dev->phy.gmode);
  4504. err = b43_validate_chipaccess(dev);
  4505. if (err)
  4506. goto err_phy_free;
  4507. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  4508. if (err)
  4509. goto err_phy_free;
  4510. /* Now set some default "current_dev" */
  4511. if (!wl->current_dev)
  4512. wl->current_dev = dev;
  4513. INIT_WORK(&dev->restart_work, b43_chip_reset);
  4514. dev->phy.ops->switch_analog(dev, 0);
  4515. b43_device_disable(dev, 0);
  4516. b43_bus_may_powerdown(dev);
  4517. out:
  4518. return err;
  4519. err_phy_free:
  4520. b43_phy_free(dev);
  4521. err_powerdown:
  4522. b43_bus_may_powerdown(dev);
  4523. return err;
  4524. }
  4525. static void b43_one_core_detach(struct b43_bus_dev *dev)
  4526. {
  4527. struct b43_wldev *wldev;
  4528. struct b43_wl *wl;
  4529. /* Do not cancel ieee80211-workqueue based work here.
  4530. * See comment in b43_remove(). */
  4531. wldev = b43_bus_get_wldev(dev);
  4532. wl = wldev->wl;
  4533. b43_debugfs_remove_device(wldev);
  4534. b43_wireless_core_detach(wldev);
  4535. list_del(&wldev->list);
  4536. b43_bus_set_wldev(dev, NULL);
  4537. kfree(wldev);
  4538. }
  4539. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
  4540. {
  4541. struct b43_wldev *wldev;
  4542. int err = -ENOMEM;
  4543. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  4544. if (!wldev)
  4545. goto out;
  4546. wldev->use_pio = b43_modparam_pio;
  4547. wldev->dev = dev;
  4548. wldev->wl = wl;
  4549. b43_set_status(wldev, B43_STAT_UNINIT);
  4550. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  4551. INIT_LIST_HEAD(&wldev->list);
  4552. err = b43_wireless_core_attach(wldev);
  4553. if (err)
  4554. goto err_kfree_wldev;
  4555. b43_bus_set_wldev(dev, wldev);
  4556. b43_debugfs_add_device(wldev);
  4557. out:
  4558. return err;
  4559. err_kfree_wldev:
  4560. kfree(wldev);
  4561. return err;
  4562. }
  4563. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4564. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4565. (pdev->device == _device) && \
  4566. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4567. (pdev->subsystem_device == _subdevice) )
  4568. #ifdef CONFIG_B43_SSB
  4569. static void b43_sprom_fixup(struct ssb_bus *bus)
  4570. {
  4571. struct pci_dev *pdev;
  4572. /* boardflags workarounds */
  4573. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4574. bus->chip_id == 0x4301 && bus->sprom.board_rev == 0x74)
  4575. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4576. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4577. bus->boardinfo.type == 0x4E && bus->sprom.board_rev > 0x40)
  4578. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4579. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4580. pdev = bus->host_pci;
  4581. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4582. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4583. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  4584. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4585. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4586. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  4587. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  4588. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4589. }
  4590. }
  4591. static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
  4592. {
  4593. struct ieee80211_hw *hw = wl->hw;
  4594. ssb_set_devtypedata(dev->sdev, NULL);
  4595. ieee80211_free_hw(hw);
  4596. }
  4597. #endif
  4598. static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
  4599. {
  4600. struct ssb_sprom *sprom = dev->bus_sprom;
  4601. struct ieee80211_hw *hw;
  4602. struct b43_wl *wl;
  4603. char chip_name[6];
  4604. int queue_num;
  4605. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4606. if (!hw) {
  4607. b43err(NULL, "Could not allocate ieee80211 device\n");
  4608. return ERR_PTR(-ENOMEM);
  4609. }
  4610. wl = hw_to_b43_wl(hw);
  4611. /* fill hw info */
  4612. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  4613. IEEE80211_HW_SIGNAL_DBM;
  4614. hw->wiphy->interface_modes =
  4615. BIT(NL80211_IFTYPE_AP) |
  4616. BIT(NL80211_IFTYPE_MESH_POINT) |
  4617. BIT(NL80211_IFTYPE_STATION) |
  4618. BIT(NL80211_IFTYPE_WDS) |
  4619. BIT(NL80211_IFTYPE_ADHOC);
  4620. hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
  4621. wl->hw_registred = false;
  4622. hw->max_rates = 2;
  4623. SET_IEEE80211_DEV(hw, dev->dev);
  4624. if (is_valid_ether_addr(sprom->et1mac))
  4625. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4626. else
  4627. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4628. /* Initialize struct b43_wl */
  4629. wl->hw = hw;
  4630. mutex_init(&wl->mutex);
  4631. spin_lock_init(&wl->hardirq_lock);
  4632. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4633. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4634. INIT_WORK(&wl->tx_work, b43_tx_work);
  4635. /* Initialize queues and flags. */
  4636. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  4637. skb_queue_head_init(&wl->tx_queue[queue_num]);
  4638. wl->tx_queue_stopped[queue_num] = 0;
  4639. }
  4640. snprintf(chip_name, ARRAY_SIZE(chip_name),
  4641. (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
  4642. b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
  4643. dev->core_rev);
  4644. return wl;
  4645. }
  4646. #ifdef CONFIG_B43_BCMA
  4647. static int b43_bcma_probe(struct bcma_device *core)
  4648. {
  4649. struct b43_bus_dev *dev;
  4650. struct b43_wl *wl;
  4651. int err;
  4652. if (!modparam_allhwsupport &&
  4653. (core->id.rev == 0x17 || core->id.rev == 0x18)) {
  4654. pr_err("Support for cores revisions 0x17 and 0x18 disabled by module param allhwsupport=0. Try b43.allhwsupport=1\n");
  4655. return -ENOTSUPP;
  4656. }
  4657. dev = b43_bus_dev_bcma_init(core);
  4658. if (!dev)
  4659. return -ENODEV;
  4660. wl = b43_wireless_init(dev);
  4661. if (IS_ERR(wl)) {
  4662. err = PTR_ERR(wl);
  4663. goto bcma_out;
  4664. }
  4665. err = b43_one_core_attach(dev, wl);
  4666. if (err)
  4667. goto bcma_err_wireless_exit;
  4668. /* setup and start work to load firmware */
  4669. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  4670. schedule_work(&wl->firmware_load);
  4671. bcma_out:
  4672. return err;
  4673. bcma_err_wireless_exit:
  4674. ieee80211_free_hw(wl->hw);
  4675. return err;
  4676. }
  4677. static void b43_bcma_remove(struct bcma_device *core)
  4678. {
  4679. struct b43_wldev *wldev = bcma_get_drvdata(core);
  4680. struct b43_wl *wl = wldev->wl;
  4681. /* We must cancel any work here before unregistering from ieee80211,
  4682. * as the ieee80211 unreg will destroy the workqueue. */
  4683. cancel_work_sync(&wldev->restart_work);
  4684. cancel_work_sync(&wl->firmware_load);
  4685. B43_WARN_ON(!wl);
  4686. if (!wldev->fw.ucode.data)
  4687. return; /* NULL if firmware never loaded */
  4688. if (wl->current_dev == wldev && wl->hw_registred) {
  4689. b43_leds_stop(wldev);
  4690. ieee80211_unregister_hw(wl->hw);
  4691. }
  4692. b43_one_core_detach(wldev->dev);
  4693. /* Unregister HW RNG driver */
  4694. b43_rng_exit(wl);
  4695. b43_leds_unregister(wl);
  4696. ieee80211_free_hw(wl->hw);
  4697. }
  4698. static struct bcma_driver b43_bcma_driver = {
  4699. .name = KBUILD_MODNAME,
  4700. .id_table = b43_bcma_tbl,
  4701. .probe = b43_bcma_probe,
  4702. .remove = b43_bcma_remove,
  4703. };
  4704. #endif
  4705. #ifdef CONFIG_B43_SSB
  4706. static
  4707. int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
  4708. {
  4709. struct b43_bus_dev *dev;
  4710. struct b43_wl *wl;
  4711. int err;
  4712. dev = b43_bus_dev_ssb_init(sdev);
  4713. if (!dev)
  4714. return -ENOMEM;
  4715. wl = ssb_get_devtypedata(sdev);
  4716. if (wl) {
  4717. b43err(NULL, "Dual-core devices are not supported\n");
  4718. err = -ENOTSUPP;
  4719. goto err_ssb_kfree_dev;
  4720. }
  4721. b43_sprom_fixup(sdev->bus);
  4722. wl = b43_wireless_init(dev);
  4723. if (IS_ERR(wl)) {
  4724. err = PTR_ERR(wl);
  4725. goto err_ssb_kfree_dev;
  4726. }
  4727. ssb_set_devtypedata(sdev, wl);
  4728. B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
  4729. err = b43_one_core_attach(dev, wl);
  4730. if (err)
  4731. goto err_ssb_wireless_exit;
  4732. /* setup and start work to load firmware */
  4733. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  4734. schedule_work(&wl->firmware_load);
  4735. return err;
  4736. err_ssb_wireless_exit:
  4737. b43_wireless_exit(dev, wl);
  4738. err_ssb_kfree_dev:
  4739. kfree(dev);
  4740. return err;
  4741. }
  4742. static void b43_ssb_remove(struct ssb_device *sdev)
  4743. {
  4744. struct b43_wl *wl = ssb_get_devtypedata(sdev);
  4745. struct b43_wldev *wldev = ssb_get_drvdata(sdev);
  4746. struct b43_bus_dev *dev = wldev->dev;
  4747. /* We must cancel any work here before unregistering from ieee80211,
  4748. * as the ieee80211 unreg will destroy the workqueue. */
  4749. cancel_work_sync(&wldev->restart_work);
  4750. cancel_work_sync(&wl->firmware_load);
  4751. B43_WARN_ON(!wl);
  4752. if (!wldev->fw.ucode.data)
  4753. return; /* NULL if firmware never loaded */
  4754. if (wl->current_dev == wldev && wl->hw_registred) {
  4755. b43_leds_stop(wldev);
  4756. ieee80211_unregister_hw(wl->hw);
  4757. }
  4758. b43_one_core_detach(dev);
  4759. /* Unregister HW RNG driver */
  4760. b43_rng_exit(wl);
  4761. b43_leds_unregister(wl);
  4762. b43_wireless_exit(dev, wl);
  4763. }
  4764. static struct ssb_driver b43_ssb_driver = {
  4765. .name = KBUILD_MODNAME,
  4766. .id_table = b43_ssb_tbl,
  4767. .probe = b43_ssb_probe,
  4768. .remove = b43_ssb_remove,
  4769. };
  4770. #endif /* CONFIG_B43_SSB */
  4771. /* Perform a hardware reset. This can be called from any context. */
  4772. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4773. {
  4774. /* Must avoid requeueing, if we are in shutdown. */
  4775. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4776. return;
  4777. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4778. ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
  4779. }
  4780. static void b43_print_driverinfo(void)
  4781. {
  4782. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4783. *feat_leds = "", *feat_sdio = "";
  4784. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4785. feat_pci = "P";
  4786. #endif
  4787. #ifdef CONFIG_B43_PCMCIA
  4788. feat_pcmcia = "M";
  4789. #endif
  4790. #ifdef CONFIG_B43_PHY_N
  4791. feat_nphy = "N";
  4792. #endif
  4793. #ifdef CONFIG_B43_LEDS
  4794. feat_leds = "L";
  4795. #endif
  4796. #ifdef CONFIG_B43_SDIO
  4797. feat_sdio = "S";
  4798. #endif
  4799. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4800. "[ Features: %s%s%s%s%s ]\n",
  4801. feat_pci, feat_pcmcia, feat_nphy,
  4802. feat_leds, feat_sdio);
  4803. }
  4804. static int __init b43_init(void)
  4805. {
  4806. int err;
  4807. b43_debugfs_init();
  4808. err = b43_pcmcia_init();
  4809. if (err)
  4810. goto err_dfs_exit;
  4811. err = b43_sdio_init();
  4812. if (err)
  4813. goto err_pcmcia_exit;
  4814. #ifdef CONFIG_B43_BCMA
  4815. err = bcma_driver_register(&b43_bcma_driver);
  4816. if (err)
  4817. goto err_sdio_exit;
  4818. #endif
  4819. #ifdef CONFIG_B43_SSB
  4820. err = ssb_driver_register(&b43_ssb_driver);
  4821. if (err)
  4822. goto err_bcma_driver_exit;
  4823. #endif
  4824. b43_print_driverinfo();
  4825. return err;
  4826. #ifdef CONFIG_B43_SSB
  4827. err_bcma_driver_exit:
  4828. #endif
  4829. #ifdef CONFIG_B43_BCMA
  4830. bcma_driver_unregister(&b43_bcma_driver);
  4831. err_sdio_exit:
  4832. #endif
  4833. b43_sdio_exit();
  4834. err_pcmcia_exit:
  4835. b43_pcmcia_exit();
  4836. err_dfs_exit:
  4837. b43_debugfs_exit();
  4838. return err;
  4839. }
  4840. static void __exit b43_exit(void)
  4841. {
  4842. #ifdef CONFIG_B43_SSB
  4843. ssb_driver_unregister(&b43_ssb_driver);
  4844. #endif
  4845. #ifdef CONFIG_B43_BCMA
  4846. bcma_driver_unregister(&b43_bcma_driver);
  4847. #endif
  4848. b43_sdio_exit();
  4849. b43_pcmcia_exit();
  4850. b43_debugfs_exit();
  4851. }
  4852. module_init(b43_init)
  4853. module_exit(b43_exit)