omap_hwmod_2430_data.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663
  1. /*
  2. * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <linux/platform_data/i2c-omap.h>
  16. #include <linux/platform_data/hsmmc-omap.h>
  17. #include <linux/omap-dma.h>
  18. #include "omap_hwmod.h"
  19. #include "l3_2xxx.h"
  20. #include "soc.h"
  21. #include "omap_hwmod_common_data.h"
  22. #include "prm-regbits-24xx.h"
  23. #include "cm-regbits-24xx.h"
  24. #include "i2c.h"
  25. #include "wd_timer.h"
  26. /*
  27. * OMAP2430 hardware module integration data
  28. *
  29. * All of the data in this section should be autogeneratable from the
  30. * TI hardware database or other technical documentation. Data that
  31. * is driver-specific or driver-kernel integration-specific belongs
  32. * elsewhere.
  33. */
  34. /*
  35. * IP blocks
  36. */
  37. /* IVA2 (IVA2) */
  38. static struct omap_hwmod_rst_info omap2430_iva_resets[] = {
  39. { .name = "logic", .rst_shift = 0 },
  40. { .name = "mmu", .rst_shift = 1 },
  41. };
  42. static struct omap_hwmod omap2430_iva_hwmod = {
  43. .name = "iva",
  44. .class = &iva_hwmod_class,
  45. .clkdm_name = "dsp_clkdm",
  46. .rst_lines = omap2430_iva_resets,
  47. .rst_lines_cnt = ARRAY_SIZE(omap2430_iva_resets),
  48. .main_clk = "dsp_fck",
  49. };
  50. /* I2C common */
  51. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  52. .rev_offs = 0x00,
  53. .sysc_offs = 0x20,
  54. .syss_offs = 0x10,
  55. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  56. SYSS_HAS_RESET_STATUS),
  57. .sysc_fields = &omap_hwmod_sysc_type1,
  58. };
  59. static struct omap_hwmod_class i2c_class = {
  60. .name = "i2c",
  61. .sysc = &i2c_sysc,
  62. .rev = OMAP_I2C_IP_VERSION_1,
  63. .reset = &omap_i2c_reset,
  64. };
  65. /* I2C1 */
  66. static struct omap_hwmod omap2430_i2c1_hwmod = {
  67. .name = "i2c1",
  68. .flags = HWMOD_16BIT_REG,
  69. .main_clk = "i2chs1_fck",
  70. .prcm = {
  71. .omap2 = {
  72. /*
  73. * NOTE: The CM_FCLKEN* and CM_ICLKEN* for
  74. * I2CHS IP's do not follow the usual pattern.
  75. * prcm_reg_id alone cannot be used to program
  76. * the iclk and fclk. Needs to be handled using
  77. * additional flags when clk handling is moved
  78. * to hwmod framework.
  79. */
  80. .module_offs = CORE_MOD,
  81. .idlest_reg_id = 1,
  82. .idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,
  83. },
  84. },
  85. .class = &i2c_class,
  86. };
  87. /* I2C2 */
  88. static struct omap_hwmod omap2430_i2c2_hwmod = {
  89. .name = "i2c2",
  90. .flags = HWMOD_16BIT_REG,
  91. .main_clk = "i2chs2_fck",
  92. .prcm = {
  93. .omap2 = {
  94. .module_offs = CORE_MOD,
  95. .idlest_reg_id = 1,
  96. .idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,
  97. },
  98. },
  99. .class = &i2c_class,
  100. };
  101. /* gpio5 */
  102. static struct omap_hwmod omap2430_gpio5_hwmod = {
  103. .name = "gpio5",
  104. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  105. .main_clk = "gpio5_fck",
  106. .prcm = {
  107. .omap2 = {
  108. .module_offs = CORE_MOD,
  109. .idlest_reg_id = 2,
  110. .idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,
  111. },
  112. },
  113. .class = &omap2xxx_gpio_hwmod_class,
  114. };
  115. /* dma attributes */
  116. static struct omap_dma_dev_attr dma_dev_attr = {
  117. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  118. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  119. .lch_count = 32,
  120. };
  121. static struct omap_hwmod omap2430_dma_system_hwmod = {
  122. .name = "dma",
  123. .class = &omap2xxx_dma_hwmod_class,
  124. .main_clk = "core_l3_ck",
  125. .dev_attr = &dma_dev_attr,
  126. .flags = HWMOD_NO_IDLEST,
  127. };
  128. /* mailbox */
  129. static struct omap_hwmod omap2430_mailbox_hwmod = {
  130. .name = "mailbox",
  131. .class = &omap2xxx_mailbox_hwmod_class,
  132. .main_clk = "mailboxes_ick",
  133. .prcm = {
  134. .omap2 = {
  135. .module_offs = CORE_MOD,
  136. .idlest_reg_id = 1,
  137. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  138. },
  139. },
  140. };
  141. /* mcspi3 */
  142. static struct omap_hwmod omap2430_mcspi3_hwmod = {
  143. .name = "mcspi3",
  144. .main_clk = "mcspi3_fck",
  145. .prcm = {
  146. .omap2 = {
  147. .module_offs = CORE_MOD,
  148. .idlest_reg_id = 2,
  149. .idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,
  150. },
  151. },
  152. .class = &omap2xxx_mcspi_class,
  153. };
  154. /* usbhsotg */
  155. static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {
  156. .rev_offs = 0x0400,
  157. .sysc_offs = 0x0404,
  158. .syss_offs = 0x0408,
  159. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
  160. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  161. SYSC_HAS_AUTOIDLE),
  162. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  163. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  164. .sysc_fields = &omap_hwmod_sysc_type1,
  165. };
  166. static struct omap_hwmod_class usbotg_class = {
  167. .name = "usbotg",
  168. .sysc = &omap2430_usbhsotg_sysc,
  169. };
  170. /* usb_otg_hs */
  171. static struct omap_hwmod omap2430_usbhsotg_hwmod = {
  172. .name = "usb_otg_hs",
  173. .main_clk = "usbhs_ick",
  174. .prcm = {
  175. .omap2 = {
  176. .module_offs = CORE_MOD,
  177. .idlest_reg_id = 1,
  178. .idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,
  179. },
  180. },
  181. .class = &usbotg_class,
  182. /*
  183. * Erratum ID: i479 idle_req / idle_ack mechanism potentially
  184. * broken when autoidle is enabled
  185. * workaround is to disable the autoidle bit at module level.
  186. */
  187. .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
  188. | HWMOD_SWSUP_MSTANDBY,
  189. };
  190. /*
  191. * 'mcbsp' class
  192. * multi channel buffered serial port controller
  193. */
  194. static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {
  195. .rev_offs = 0x007C,
  196. .sysc_offs = 0x008C,
  197. .sysc_flags = (SYSC_HAS_SOFTRESET),
  198. .sysc_fields = &omap_hwmod_sysc_type1,
  199. };
  200. static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {
  201. .name = "mcbsp",
  202. .sysc = &omap2430_mcbsp_sysc,
  203. };
  204. static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
  205. { .role = "pad_fck", .clk = "mcbsp_clks" },
  206. { .role = "prcm_fck", .clk = "func_96m_ck" },
  207. };
  208. /* mcbsp1 */
  209. static struct omap_hwmod omap2430_mcbsp1_hwmod = {
  210. .name = "mcbsp1",
  211. .class = &omap2430_mcbsp_hwmod_class,
  212. .main_clk = "mcbsp1_fck",
  213. .prcm = {
  214. .omap2 = {
  215. .module_offs = CORE_MOD,
  216. .idlest_reg_id = 1,
  217. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  218. },
  219. },
  220. .opt_clks = mcbsp_opt_clks,
  221. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  222. };
  223. /* mcbsp2 */
  224. static struct omap_hwmod omap2430_mcbsp2_hwmod = {
  225. .name = "mcbsp2",
  226. .class = &omap2430_mcbsp_hwmod_class,
  227. .main_clk = "mcbsp2_fck",
  228. .prcm = {
  229. .omap2 = {
  230. .module_offs = CORE_MOD,
  231. .idlest_reg_id = 1,
  232. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  233. },
  234. },
  235. .opt_clks = mcbsp_opt_clks,
  236. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  237. };
  238. /* mcbsp3 */
  239. static struct omap_hwmod omap2430_mcbsp3_hwmod = {
  240. .name = "mcbsp3",
  241. .class = &omap2430_mcbsp_hwmod_class,
  242. .main_clk = "mcbsp3_fck",
  243. .prcm = {
  244. .omap2 = {
  245. .module_offs = CORE_MOD,
  246. .idlest_reg_id = 2,
  247. .idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,
  248. },
  249. },
  250. .opt_clks = mcbsp_opt_clks,
  251. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  252. };
  253. /* mcbsp4 */
  254. static struct omap_hwmod omap2430_mcbsp4_hwmod = {
  255. .name = "mcbsp4",
  256. .class = &omap2430_mcbsp_hwmod_class,
  257. .main_clk = "mcbsp4_fck",
  258. .prcm = {
  259. .omap2 = {
  260. .module_offs = CORE_MOD,
  261. .idlest_reg_id = 2,
  262. .idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,
  263. },
  264. },
  265. .opt_clks = mcbsp_opt_clks,
  266. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  267. };
  268. /* mcbsp5 */
  269. static struct omap_hwmod omap2430_mcbsp5_hwmod = {
  270. .name = "mcbsp5",
  271. .class = &omap2430_mcbsp_hwmod_class,
  272. .main_clk = "mcbsp5_fck",
  273. .prcm = {
  274. .omap2 = {
  275. .module_offs = CORE_MOD,
  276. .idlest_reg_id = 2,
  277. .idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
  278. },
  279. },
  280. .opt_clks = mcbsp_opt_clks,
  281. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  282. };
  283. /* MMC/SD/SDIO common */
  284. static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
  285. .rev_offs = 0x1fc,
  286. .sysc_offs = 0x10,
  287. .syss_offs = 0x14,
  288. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  289. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  290. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  291. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  292. .sysc_fields = &omap_hwmod_sysc_type1,
  293. };
  294. static struct omap_hwmod_class omap2430_mmc_class = {
  295. .name = "mmc",
  296. .sysc = &omap2430_mmc_sysc,
  297. };
  298. /* MMC/SD/SDIO1 */
  299. static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
  300. { .role = "dbck", .clk = "mmchsdb1_fck" },
  301. };
  302. static struct omap_hsmmc_dev_attr mmc1_dev_attr = {
  303. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  304. };
  305. static struct omap_hwmod omap2430_mmc1_hwmod = {
  306. .name = "mmc1",
  307. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  308. .opt_clks = omap2430_mmc1_opt_clks,
  309. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc1_opt_clks),
  310. .main_clk = "mmchs1_fck",
  311. .prcm = {
  312. .omap2 = {
  313. .module_offs = CORE_MOD,
  314. .idlest_reg_id = 2,
  315. .idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
  316. },
  317. },
  318. .dev_attr = &mmc1_dev_attr,
  319. .class = &omap2430_mmc_class,
  320. };
  321. /* MMC/SD/SDIO2 */
  322. static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
  323. { .role = "dbck", .clk = "mmchsdb2_fck" },
  324. };
  325. static struct omap_hwmod omap2430_mmc2_hwmod = {
  326. .name = "mmc2",
  327. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  328. .opt_clks = omap2430_mmc2_opt_clks,
  329. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc2_opt_clks),
  330. .main_clk = "mmchs2_fck",
  331. .prcm = {
  332. .omap2 = {
  333. .module_offs = CORE_MOD,
  334. .idlest_reg_id = 2,
  335. .idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
  336. },
  337. },
  338. .class = &omap2430_mmc_class,
  339. };
  340. /* HDQ1W/1-wire */
  341. static struct omap_hwmod omap2430_hdq1w_hwmod = {
  342. .name = "hdq1w",
  343. .main_clk = "hdq_fck",
  344. .prcm = {
  345. .omap2 = {
  346. .module_offs = CORE_MOD,
  347. .idlest_reg_id = 1,
  348. .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
  349. },
  350. },
  351. .class = &omap2_hdq1w_class,
  352. };
  353. /*
  354. * interfaces
  355. */
  356. /* L3 -> L4_CORE interface */
  357. /* l3_core -> usbhsotg interface */
  358. static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
  359. .master = &omap2430_usbhsotg_hwmod,
  360. .slave = &omap2xxx_l3_main_hwmod,
  361. .clk = "core_l3_ck",
  362. .user = OCP_USER_MPU,
  363. };
  364. /* L4 CORE -> I2C1 interface */
  365. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
  366. .master = &omap2xxx_l4_core_hwmod,
  367. .slave = &omap2430_i2c1_hwmod,
  368. .clk = "i2c1_ick",
  369. .user = OCP_USER_MPU | OCP_USER_SDMA,
  370. };
  371. /* L4 CORE -> I2C2 interface */
  372. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = {
  373. .master = &omap2xxx_l4_core_hwmod,
  374. .slave = &omap2430_i2c2_hwmod,
  375. .clk = "i2c2_ick",
  376. .user = OCP_USER_MPU | OCP_USER_SDMA,
  377. };
  378. /* l4_core ->usbhsotg interface */
  379. static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = {
  380. .master = &omap2xxx_l4_core_hwmod,
  381. .slave = &omap2430_usbhsotg_hwmod,
  382. .clk = "usb_l4_ick",
  383. .user = OCP_USER_MPU,
  384. };
  385. /* L4 CORE -> MMC1 interface */
  386. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = {
  387. .master = &omap2xxx_l4_core_hwmod,
  388. .slave = &omap2430_mmc1_hwmod,
  389. .clk = "mmchs1_ick",
  390. .user = OCP_USER_MPU | OCP_USER_SDMA,
  391. };
  392. /* L4 CORE -> MMC2 interface */
  393. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = {
  394. .master = &omap2xxx_l4_core_hwmod,
  395. .slave = &omap2430_mmc2_hwmod,
  396. .clk = "mmchs2_ick",
  397. .user = OCP_USER_MPU | OCP_USER_SDMA,
  398. };
  399. /* l4 core -> mcspi3 interface */
  400. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = {
  401. .master = &omap2xxx_l4_core_hwmod,
  402. .slave = &omap2430_mcspi3_hwmod,
  403. .clk = "mcspi3_ick",
  404. .user = OCP_USER_MPU | OCP_USER_SDMA,
  405. };
  406. /* IVA2 <- L3 interface */
  407. static struct omap_hwmod_ocp_if omap2430_l3__iva = {
  408. .master = &omap2xxx_l3_main_hwmod,
  409. .slave = &omap2430_iva_hwmod,
  410. .clk = "core_l3_ck",
  411. .user = OCP_USER_MPU | OCP_USER_SDMA,
  412. };
  413. /* l4_wkup -> timer1 */
  414. static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = {
  415. .master = &omap2xxx_l4_wkup_hwmod,
  416. .slave = &omap2xxx_timer1_hwmod,
  417. .clk = "gpt1_ick",
  418. .user = OCP_USER_MPU | OCP_USER_SDMA,
  419. };
  420. /* l4_wkup -> wd_timer2 */
  421. static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = {
  422. .master = &omap2xxx_l4_wkup_hwmod,
  423. .slave = &omap2xxx_wd_timer2_hwmod,
  424. .clk = "mpu_wdt_ick",
  425. .user = OCP_USER_MPU | OCP_USER_SDMA,
  426. };
  427. /* l4_wkup -> gpio1 */
  428. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = {
  429. .master = &omap2xxx_l4_wkup_hwmod,
  430. .slave = &omap2xxx_gpio1_hwmod,
  431. .clk = "gpios_ick",
  432. .user = OCP_USER_MPU | OCP_USER_SDMA,
  433. };
  434. /* l4_wkup -> gpio2 */
  435. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = {
  436. .master = &omap2xxx_l4_wkup_hwmod,
  437. .slave = &omap2xxx_gpio2_hwmod,
  438. .clk = "gpios_ick",
  439. .user = OCP_USER_MPU | OCP_USER_SDMA,
  440. };
  441. /* l4_wkup -> gpio3 */
  442. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = {
  443. .master = &omap2xxx_l4_wkup_hwmod,
  444. .slave = &omap2xxx_gpio3_hwmod,
  445. .clk = "gpios_ick",
  446. .user = OCP_USER_MPU | OCP_USER_SDMA,
  447. };
  448. /* l4_wkup -> gpio4 */
  449. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = {
  450. .master = &omap2xxx_l4_wkup_hwmod,
  451. .slave = &omap2xxx_gpio4_hwmod,
  452. .clk = "gpios_ick",
  453. .user = OCP_USER_MPU | OCP_USER_SDMA,
  454. };
  455. /* l4_core -> gpio5 */
  456. static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = {
  457. .master = &omap2xxx_l4_core_hwmod,
  458. .slave = &omap2430_gpio5_hwmod,
  459. .clk = "gpio5_ick",
  460. .user = OCP_USER_MPU | OCP_USER_SDMA,
  461. };
  462. /* dma_system -> L3 */
  463. static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = {
  464. .master = &omap2430_dma_system_hwmod,
  465. .slave = &omap2xxx_l3_main_hwmod,
  466. .clk = "core_l3_ck",
  467. .user = OCP_USER_MPU | OCP_USER_SDMA,
  468. };
  469. /* l4_core -> dma_system */
  470. static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = {
  471. .master = &omap2xxx_l4_core_hwmod,
  472. .slave = &omap2430_dma_system_hwmod,
  473. .clk = "sdma_ick",
  474. .user = OCP_USER_MPU | OCP_USER_SDMA,
  475. };
  476. /* l4_core -> mailbox */
  477. static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = {
  478. .master = &omap2xxx_l4_core_hwmod,
  479. .slave = &omap2430_mailbox_hwmod,
  480. .user = OCP_USER_MPU | OCP_USER_SDMA,
  481. };
  482. /* l4_core -> mcbsp1 */
  483. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = {
  484. .master = &omap2xxx_l4_core_hwmod,
  485. .slave = &omap2430_mcbsp1_hwmod,
  486. .clk = "mcbsp1_ick",
  487. .user = OCP_USER_MPU | OCP_USER_SDMA,
  488. };
  489. /* l4_core -> mcbsp2 */
  490. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = {
  491. .master = &omap2xxx_l4_core_hwmod,
  492. .slave = &omap2430_mcbsp2_hwmod,
  493. .clk = "mcbsp2_ick",
  494. .user = OCP_USER_MPU | OCP_USER_SDMA,
  495. };
  496. /* l4_core -> mcbsp3 */
  497. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = {
  498. .master = &omap2xxx_l4_core_hwmod,
  499. .slave = &omap2430_mcbsp3_hwmod,
  500. .clk = "mcbsp3_ick",
  501. .user = OCP_USER_MPU | OCP_USER_SDMA,
  502. };
  503. /* l4_core -> mcbsp4 */
  504. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = {
  505. .master = &omap2xxx_l4_core_hwmod,
  506. .slave = &omap2430_mcbsp4_hwmod,
  507. .clk = "mcbsp4_ick",
  508. .user = OCP_USER_MPU | OCP_USER_SDMA,
  509. };
  510. /* l4_core -> mcbsp5 */
  511. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = {
  512. .master = &omap2xxx_l4_core_hwmod,
  513. .slave = &omap2430_mcbsp5_hwmod,
  514. .clk = "mcbsp5_ick",
  515. .user = OCP_USER_MPU | OCP_USER_SDMA,
  516. };
  517. /* l4_core -> hdq1w */
  518. static struct omap_hwmod_ocp_if omap2430_l4_core__hdq1w = {
  519. .master = &omap2xxx_l4_core_hwmod,
  520. .slave = &omap2430_hdq1w_hwmod,
  521. .clk = "hdq_ick",
  522. .user = OCP_USER_MPU | OCP_USER_SDMA,
  523. .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
  524. };
  525. /* l4_wkup -> 32ksync_counter */
  526. static struct omap_hwmod_ocp_if omap2430_l4_wkup__counter_32k = {
  527. .master = &omap2xxx_l4_wkup_hwmod,
  528. .slave = &omap2xxx_counter_32k_hwmod,
  529. .clk = "sync_32k_ick",
  530. .user = OCP_USER_MPU | OCP_USER_SDMA,
  531. };
  532. static struct omap_hwmod_ocp_if omap2430_l3__gpmc = {
  533. .master = &omap2xxx_l3_main_hwmod,
  534. .slave = &omap2xxx_gpmc_hwmod,
  535. .clk = "core_l3_ck",
  536. .user = OCP_USER_MPU | OCP_USER_SDMA,
  537. };
  538. static struct omap_hwmod_ocp_if *omap2430_hwmod_ocp_ifs[] __initdata = {
  539. &omap2xxx_l3_main__l4_core,
  540. &omap2xxx_mpu__l3_main,
  541. &omap2xxx_dss__l3,
  542. &omap2430_usbhsotg__l3,
  543. &omap2430_l4_core__i2c1,
  544. &omap2430_l4_core__i2c2,
  545. &omap2xxx_l4_core__l4_wkup,
  546. &omap2_l4_core__uart1,
  547. &omap2_l4_core__uart2,
  548. &omap2_l4_core__uart3,
  549. &omap2430_l4_core__usbhsotg,
  550. &omap2430_l4_core__mmc1,
  551. &omap2430_l4_core__mmc2,
  552. &omap2xxx_l4_core__mcspi1,
  553. &omap2xxx_l4_core__mcspi2,
  554. &omap2430_l4_core__mcspi3,
  555. &omap2430_l3__iva,
  556. &omap2430_l4_wkup__timer1,
  557. &omap2xxx_l4_core__timer2,
  558. &omap2xxx_l4_core__timer3,
  559. &omap2xxx_l4_core__timer4,
  560. &omap2xxx_l4_core__timer5,
  561. &omap2xxx_l4_core__timer6,
  562. &omap2xxx_l4_core__timer7,
  563. &omap2xxx_l4_core__timer8,
  564. &omap2xxx_l4_core__timer9,
  565. &omap2xxx_l4_core__timer10,
  566. &omap2xxx_l4_core__timer11,
  567. &omap2xxx_l4_core__timer12,
  568. &omap2430_l4_wkup__wd_timer2,
  569. &omap2xxx_l4_core__dss,
  570. &omap2xxx_l4_core__dss_dispc,
  571. &omap2xxx_l4_core__dss_rfbi,
  572. &omap2xxx_l4_core__dss_venc,
  573. &omap2430_l4_wkup__gpio1,
  574. &omap2430_l4_wkup__gpio2,
  575. &omap2430_l4_wkup__gpio3,
  576. &omap2430_l4_wkup__gpio4,
  577. &omap2430_l4_core__gpio5,
  578. &omap2430_dma_system__l3,
  579. &omap2430_l4_core__dma_system,
  580. &omap2430_l4_core__mailbox,
  581. &omap2430_l4_core__mcbsp1,
  582. &omap2430_l4_core__mcbsp2,
  583. &omap2430_l4_core__mcbsp3,
  584. &omap2430_l4_core__mcbsp4,
  585. &omap2430_l4_core__mcbsp5,
  586. &omap2430_l4_core__hdq1w,
  587. &omap2xxx_l4_core__rng,
  588. &omap2xxx_l4_core__sham,
  589. &omap2xxx_l4_core__aes,
  590. &omap2430_l4_wkup__counter_32k,
  591. &omap2430_l3__gpmc,
  592. NULL,
  593. };
  594. int __init omap2430_hwmod_init(void)
  595. {
  596. omap_hwmod_init();
  597. return omap_hwmod_register_links(omap2430_hwmod_ocp_ifs);
  598. }