exynos_drm_dsi.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792
  1. /*
  2. * Samsung SoC MIPI DSI Master driver.
  3. *
  4. * Copyright (c) 2014 Samsung Electronics Co., Ltd
  5. *
  6. * Contacts: Tomasz Figa <t.figa@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <drm/drmP.h>
  13. #include <drm/drm_crtc_helper.h>
  14. #include <drm/drm_mipi_dsi.h>
  15. #include <drm/drm_panel.h>
  16. #include <linux/clk.h>
  17. #include <linux/gpio/consumer.h>
  18. #include <linux/irq.h>
  19. #include <linux/of_device.h>
  20. #include <linux/of_gpio.h>
  21. #include <linux/phy/phy.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/component.h>
  24. #include <video/mipi_display.h>
  25. #include <video/videomode.h>
  26. #include "exynos_drm_crtc.h"
  27. #include "exynos_drm_drv.h"
  28. /* returns true iff both arguments logically differs */
  29. #define NEQV(a, b) (!(a) ^ !(b))
  30. #define DSIM_STATUS_REG 0x0 /* Status register */
  31. #define DSIM_SWRST_REG 0x4 /* Software reset register */
  32. #define DSIM_CLKCTRL_REG 0x8 /* Clock control register */
  33. #define DSIM_TIMEOUT_REG 0xc /* Time out register */
  34. #define DSIM_CONFIG_REG 0x10 /* Configuration register */
  35. #define DSIM_ESCMODE_REG 0x14 /* Escape mode register */
  36. /* Main display image resolution register */
  37. #define DSIM_MDRESOL_REG 0x18
  38. #define DSIM_MVPORCH_REG 0x1c /* Main display Vporch register */
  39. #define DSIM_MHPORCH_REG 0x20 /* Main display Hporch register */
  40. #define DSIM_MSYNC_REG 0x24 /* Main display sync area register */
  41. /* Sub display image resolution register */
  42. #define DSIM_SDRESOL_REG 0x28
  43. #define DSIM_INTSRC_REG 0x2c /* Interrupt source register */
  44. #define DSIM_INTMSK_REG 0x30 /* Interrupt mask register */
  45. #define DSIM_PKTHDR_REG 0x34 /* Packet Header FIFO register */
  46. #define DSIM_PAYLOAD_REG 0x38 /* Payload FIFO register */
  47. #define DSIM_RXFIFO_REG 0x3c /* Read FIFO register */
  48. #define DSIM_FIFOTHLD_REG 0x40 /* FIFO threshold level register */
  49. #define DSIM_FIFOCTRL_REG 0x44 /* FIFO status and control register */
  50. /* FIFO memory AC characteristic register */
  51. #define DSIM_PLLCTRL_REG 0x4c /* PLL control register */
  52. #define DSIM_PHYACCHR_REG 0x54 /* D-PHY AC characteristic register */
  53. #define DSIM_PHYACCHR1_REG 0x58 /* D-PHY AC characteristic register1 */
  54. #define DSIM_PHYCTRL_REG 0x5c
  55. #define DSIM_PHYTIMING_REG 0x64
  56. #define DSIM_PHYTIMING1_REG 0x68
  57. #define DSIM_PHYTIMING2_REG 0x6c
  58. /* DSIM_STATUS */
  59. #define DSIM_STOP_STATE_DAT(x) (((x) & 0xf) << 0)
  60. #define DSIM_STOP_STATE_CLK (1 << 8)
  61. #define DSIM_TX_READY_HS_CLK (1 << 10)
  62. #define DSIM_PLL_STABLE (1 << 31)
  63. /* DSIM_SWRST */
  64. #define DSIM_FUNCRST (1 << 16)
  65. #define DSIM_SWRST (1 << 0)
  66. /* DSIM_TIMEOUT */
  67. #define DSIM_LPDR_TIMEOUT(x) ((x) << 0)
  68. #define DSIM_BTA_TIMEOUT(x) ((x) << 16)
  69. /* DSIM_CLKCTRL */
  70. #define DSIM_ESC_PRESCALER(x) (((x) & 0xffff) << 0)
  71. #define DSIM_ESC_PRESCALER_MASK (0xffff << 0)
  72. #define DSIM_LANE_ESC_CLK_EN_CLK (1 << 19)
  73. #define DSIM_LANE_ESC_CLK_EN_DATA(x) (((x) & 0xf) << 20)
  74. #define DSIM_LANE_ESC_CLK_EN_DATA_MASK (0xf << 20)
  75. #define DSIM_BYTE_CLKEN (1 << 24)
  76. #define DSIM_BYTE_CLK_SRC(x) (((x) & 0x3) << 25)
  77. #define DSIM_BYTE_CLK_SRC_MASK (0x3 << 25)
  78. #define DSIM_PLL_BYPASS (1 << 27)
  79. #define DSIM_ESC_CLKEN (1 << 28)
  80. #define DSIM_TX_REQUEST_HSCLK (1 << 31)
  81. /* DSIM_CONFIG */
  82. #define DSIM_LANE_EN_CLK (1 << 0)
  83. #define DSIM_LANE_EN(x) (((x) & 0xf) << 1)
  84. #define DSIM_NUM_OF_DATA_LANE(x) (((x) & 0x3) << 5)
  85. #define DSIM_SUB_PIX_FORMAT(x) (((x) & 0x7) << 8)
  86. #define DSIM_MAIN_PIX_FORMAT_MASK (0x7 << 12)
  87. #define DSIM_MAIN_PIX_FORMAT_RGB888 (0x7 << 12)
  88. #define DSIM_MAIN_PIX_FORMAT_RGB666 (0x6 << 12)
  89. #define DSIM_MAIN_PIX_FORMAT_RGB666_P (0x5 << 12)
  90. #define DSIM_MAIN_PIX_FORMAT_RGB565 (0x4 << 12)
  91. #define DSIM_SUB_VC (((x) & 0x3) << 16)
  92. #define DSIM_MAIN_VC (((x) & 0x3) << 18)
  93. #define DSIM_HSA_MODE (1 << 20)
  94. #define DSIM_HBP_MODE (1 << 21)
  95. #define DSIM_HFP_MODE (1 << 22)
  96. #define DSIM_HSE_MODE (1 << 23)
  97. #define DSIM_AUTO_MODE (1 << 24)
  98. #define DSIM_VIDEO_MODE (1 << 25)
  99. #define DSIM_BURST_MODE (1 << 26)
  100. #define DSIM_SYNC_INFORM (1 << 27)
  101. #define DSIM_EOT_DISABLE (1 << 28)
  102. #define DSIM_MFLUSH_VS (1 << 29)
  103. /* This flag is valid only for exynos3250/3472/4415/5260/5430 */
  104. #define DSIM_CLKLANE_STOP (1 << 30)
  105. /* DSIM_ESCMODE */
  106. #define DSIM_TX_TRIGGER_RST (1 << 4)
  107. #define DSIM_TX_LPDT_LP (1 << 6)
  108. #define DSIM_CMD_LPDT_LP (1 << 7)
  109. #define DSIM_FORCE_BTA (1 << 16)
  110. #define DSIM_FORCE_STOP_STATE (1 << 20)
  111. #define DSIM_STOP_STATE_CNT(x) (((x) & 0x7ff) << 21)
  112. #define DSIM_STOP_STATE_CNT_MASK (0x7ff << 21)
  113. /* DSIM_MDRESOL */
  114. #define DSIM_MAIN_STAND_BY (1 << 31)
  115. #define DSIM_MAIN_VRESOL(x) (((x) & 0x7ff) << 16)
  116. #define DSIM_MAIN_HRESOL(x) (((x) & 0X7ff) << 0)
  117. /* DSIM_MVPORCH */
  118. #define DSIM_CMD_ALLOW(x) ((x) << 28)
  119. #define DSIM_STABLE_VFP(x) ((x) << 16)
  120. #define DSIM_MAIN_VBP(x) ((x) << 0)
  121. #define DSIM_CMD_ALLOW_MASK (0xf << 28)
  122. #define DSIM_STABLE_VFP_MASK (0x7ff << 16)
  123. #define DSIM_MAIN_VBP_MASK (0x7ff << 0)
  124. /* DSIM_MHPORCH */
  125. #define DSIM_MAIN_HFP(x) ((x) << 16)
  126. #define DSIM_MAIN_HBP(x) ((x) << 0)
  127. #define DSIM_MAIN_HFP_MASK ((0xffff) << 16)
  128. #define DSIM_MAIN_HBP_MASK ((0xffff) << 0)
  129. /* DSIM_MSYNC */
  130. #define DSIM_MAIN_VSA(x) ((x) << 22)
  131. #define DSIM_MAIN_HSA(x) ((x) << 0)
  132. #define DSIM_MAIN_VSA_MASK ((0x3ff) << 22)
  133. #define DSIM_MAIN_HSA_MASK ((0xffff) << 0)
  134. /* DSIM_SDRESOL */
  135. #define DSIM_SUB_STANDY(x) ((x) << 31)
  136. #define DSIM_SUB_VRESOL(x) ((x) << 16)
  137. #define DSIM_SUB_HRESOL(x) ((x) << 0)
  138. #define DSIM_SUB_STANDY_MASK ((0x1) << 31)
  139. #define DSIM_SUB_VRESOL_MASK ((0x7ff) << 16)
  140. #define DSIM_SUB_HRESOL_MASK ((0x7ff) << 0)
  141. /* DSIM_INTSRC */
  142. #define DSIM_INT_PLL_STABLE (1 << 31)
  143. #define DSIM_INT_SW_RST_RELEASE (1 << 30)
  144. #define DSIM_INT_SFR_FIFO_EMPTY (1 << 29)
  145. #define DSIM_INT_BTA (1 << 25)
  146. #define DSIM_INT_FRAME_DONE (1 << 24)
  147. #define DSIM_INT_RX_TIMEOUT (1 << 21)
  148. #define DSIM_INT_BTA_TIMEOUT (1 << 20)
  149. #define DSIM_INT_RX_DONE (1 << 18)
  150. #define DSIM_INT_RX_TE (1 << 17)
  151. #define DSIM_INT_RX_ACK (1 << 16)
  152. #define DSIM_INT_RX_ECC_ERR (1 << 15)
  153. #define DSIM_INT_RX_CRC_ERR (1 << 14)
  154. /* DSIM_FIFOCTRL */
  155. #define DSIM_RX_DATA_FULL (1 << 25)
  156. #define DSIM_RX_DATA_EMPTY (1 << 24)
  157. #define DSIM_SFR_HEADER_FULL (1 << 23)
  158. #define DSIM_SFR_HEADER_EMPTY (1 << 22)
  159. #define DSIM_SFR_PAYLOAD_FULL (1 << 21)
  160. #define DSIM_SFR_PAYLOAD_EMPTY (1 << 20)
  161. #define DSIM_I80_HEADER_FULL (1 << 19)
  162. #define DSIM_I80_HEADER_EMPTY (1 << 18)
  163. #define DSIM_I80_PAYLOAD_FULL (1 << 17)
  164. #define DSIM_I80_PAYLOAD_EMPTY (1 << 16)
  165. #define DSIM_SD_HEADER_FULL (1 << 15)
  166. #define DSIM_SD_HEADER_EMPTY (1 << 14)
  167. #define DSIM_SD_PAYLOAD_FULL (1 << 13)
  168. #define DSIM_SD_PAYLOAD_EMPTY (1 << 12)
  169. #define DSIM_MD_HEADER_FULL (1 << 11)
  170. #define DSIM_MD_HEADER_EMPTY (1 << 10)
  171. #define DSIM_MD_PAYLOAD_FULL (1 << 9)
  172. #define DSIM_MD_PAYLOAD_EMPTY (1 << 8)
  173. #define DSIM_RX_FIFO (1 << 4)
  174. #define DSIM_SFR_FIFO (1 << 3)
  175. #define DSIM_I80_FIFO (1 << 2)
  176. #define DSIM_SD_FIFO (1 << 1)
  177. #define DSIM_MD_FIFO (1 << 0)
  178. /* DSIM_PHYACCHR */
  179. #define DSIM_AFC_EN (1 << 14)
  180. #define DSIM_AFC_CTL(x) (((x) & 0x7) << 5)
  181. /* DSIM_PLLCTRL */
  182. #define DSIM_FREQ_BAND(x) ((x) << 24)
  183. #define DSIM_PLL_EN (1 << 23)
  184. #define DSIM_PLL_P(x) ((x) << 13)
  185. #define DSIM_PLL_M(x) ((x) << 4)
  186. #define DSIM_PLL_S(x) ((x) << 1)
  187. /* DSIM_PHYCTRL */
  188. #define DSIM_PHYCTRL_ULPS_EXIT(x) (((x) & 0x1ff) << 0)
  189. /* DSIM_PHYTIMING */
  190. #define DSIM_PHYTIMING_LPX(x) ((x) << 8)
  191. #define DSIM_PHYTIMING_HS_EXIT(x) ((x) << 0)
  192. /* DSIM_PHYTIMING1 */
  193. #define DSIM_PHYTIMING1_CLK_PREPARE(x) ((x) << 24)
  194. #define DSIM_PHYTIMING1_CLK_ZERO(x) ((x) << 16)
  195. #define DSIM_PHYTIMING1_CLK_POST(x) ((x) << 8)
  196. #define DSIM_PHYTIMING1_CLK_TRAIL(x) ((x) << 0)
  197. /* DSIM_PHYTIMING2 */
  198. #define DSIM_PHYTIMING2_HS_PREPARE(x) ((x) << 16)
  199. #define DSIM_PHYTIMING2_HS_ZERO(x) ((x) << 8)
  200. #define DSIM_PHYTIMING2_HS_TRAIL(x) ((x) << 0)
  201. #define DSI_MAX_BUS_WIDTH 4
  202. #define DSI_NUM_VIRTUAL_CHANNELS 4
  203. #define DSI_TX_FIFO_SIZE 2048
  204. #define DSI_RX_FIFO_SIZE 256
  205. #define DSI_XFER_TIMEOUT_MS 100
  206. #define DSI_RX_FIFO_EMPTY 0x30800002
  207. enum exynos_dsi_transfer_type {
  208. EXYNOS_DSI_TX,
  209. EXYNOS_DSI_RX,
  210. };
  211. struct exynos_dsi_transfer {
  212. struct list_head list;
  213. struct completion completed;
  214. int result;
  215. u8 data_id;
  216. u8 data[2];
  217. u16 flags;
  218. const u8 *tx_payload;
  219. u16 tx_len;
  220. u16 tx_done;
  221. u8 *rx_payload;
  222. u16 rx_len;
  223. u16 rx_done;
  224. };
  225. #define DSIM_STATE_ENABLED BIT(0)
  226. #define DSIM_STATE_INITIALIZED BIT(1)
  227. #define DSIM_STATE_CMD_LPM BIT(2)
  228. struct exynos_dsi_driver_data {
  229. unsigned int plltmr_reg;
  230. unsigned int has_freqband:1;
  231. unsigned int has_clklane_stop:1;
  232. };
  233. struct exynos_dsi {
  234. struct mipi_dsi_host dsi_host;
  235. struct drm_connector connector;
  236. struct drm_encoder *encoder;
  237. struct device_node *panel_node;
  238. struct drm_panel *panel;
  239. struct device *dev;
  240. void __iomem *reg_base;
  241. struct phy *phy;
  242. struct clk *pll_clk;
  243. struct clk *bus_clk;
  244. struct regulator_bulk_data supplies[2];
  245. int irq;
  246. int te_gpio;
  247. u32 pll_clk_rate;
  248. u32 burst_clk_rate;
  249. u32 esc_clk_rate;
  250. u32 lanes;
  251. u32 mode_flags;
  252. u32 format;
  253. struct videomode vm;
  254. int state;
  255. struct drm_property *brightness;
  256. struct completion completed;
  257. spinlock_t transfer_lock; /* protects transfer_list */
  258. struct list_head transfer_list;
  259. struct exynos_dsi_driver_data *driver_data;
  260. };
  261. #define host_to_dsi(host) container_of(host, struct exynos_dsi, dsi_host)
  262. #define connector_to_dsi(c) container_of(c, struct exynos_dsi, connector)
  263. static struct exynos_dsi_driver_data exynos4_dsi_driver_data = {
  264. .plltmr_reg = 0x50,
  265. .has_freqband = 1,
  266. .has_clklane_stop = 1,
  267. };
  268. static struct exynos_dsi_driver_data exynos5_dsi_driver_data = {
  269. .plltmr_reg = 0x58,
  270. };
  271. static struct of_device_id exynos_dsi_of_match[] = {
  272. { .compatible = "samsung,exynos4210-mipi-dsi",
  273. .data = &exynos4_dsi_driver_data },
  274. { .compatible = "samsung,exynos5410-mipi-dsi",
  275. .data = &exynos5_dsi_driver_data },
  276. { }
  277. };
  278. static inline struct exynos_dsi_driver_data *exynos_dsi_get_driver_data(
  279. struct platform_device *pdev)
  280. {
  281. const struct of_device_id *of_id =
  282. of_match_device(exynos_dsi_of_match, &pdev->dev);
  283. return (struct exynos_dsi_driver_data *)of_id->data;
  284. }
  285. static void exynos_dsi_wait_for_reset(struct exynos_dsi *dsi)
  286. {
  287. if (wait_for_completion_timeout(&dsi->completed, msecs_to_jiffies(300)))
  288. return;
  289. dev_err(dsi->dev, "timeout waiting for reset\n");
  290. }
  291. static void exynos_dsi_reset(struct exynos_dsi *dsi)
  292. {
  293. reinit_completion(&dsi->completed);
  294. writel(DSIM_SWRST, dsi->reg_base + DSIM_SWRST_REG);
  295. }
  296. #ifndef MHZ
  297. #define MHZ (1000*1000)
  298. #endif
  299. static unsigned long exynos_dsi_pll_find_pms(struct exynos_dsi *dsi,
  300. unsigned long fin, unsigned long fout, u8 *p, u16 *m, u8 *s)
  301. {
  302. unsigned long best_freq = 0;
  303. u32 min_delta = 0xffffffff;
  304. u8 p_min, p_max;
  305. u8 _p, uninitialized_var(best_p);
  306. u16 _m, uninitialized_var(best_m);
  307. u8 _s, uninitialized_var(best_s);
  308. p_min = DIV_ROUND_UP(fin, (12 * MHZ));
  309. p_max = fin / (6 * MHZ);
  310. for (_p = p_min; _p <= p_max; ++_p) {
  311. for (_s = 0; _s <= 5; ++_s) {
  312. u64 tmp;
  313. u32 delta;
  314. tmp = (u64)fout * (_p << _s);
  315. do_div(tmp, fin);
  316. _m = tmp;
  317. if (_m < 41 || _m > 125)
  318. continue;
  319. tmp = (u64)_m * fin;
  320. do_div(tmp, _p);
  321. if (tmp < 500 * MHZ || tmp > 1000 * MHZ)
  322. continue;
  323. tmp = (u64)_m * fin;
  324. do_div(tmp, _p << _s);
  325. delta = abs(fout - tmp);
  326. if (delta < min_delta) {
  327. best_p = _p;
  328. best_m = _m;
  329. best_s = _s;
  330. min_delta = delta;
  331. best_freq = tmp;
  332. }
  333. }
  334. }
  335. if (best_freq) {
  336. *p = best_p;
  337. *m = best_m;
  338. *s = best_s;
  339. }
  340. return best_freq;
  341. }
  342. static unsigned long exynos_dsi_set_pll(struct exynos_dsi *dsi,
  343. unsigned long freq)
  344. {
  345. struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
  346. unsigned long fin, fout;
  347. int timeout;
  348. u8 p, s;
  349. u16 m;
  350. u32 reg;
  351. clk_set_rate(dsi->pll_clk, dsi->pll_clk_rate);
  352. fin = clk_get_rate(dsi->pll_clk);
  353. if (!fin) {
  354. dev_err(dsi->dev, "failed to get PLL clock frequency\n");
  355. return 0;
  356. }
  357. dev_dbg(dsi->dev, "PLL input frequency: %lu\n", fin);
  358. fout = exynos_dsi_pll_find_pms(dsi, fin, freq, &p, &m, &s);
  359. if (!fout) {
  360. dev_err(dsi->dev,
  361. "failed to find PLL PMS for requested frequency\n");
  362. return 0;
  363. }
  364. dev_dbg(dsi->dev, "PLL freq %lu, (p %d, m %d, s %d)\n", fout, p, m, s);
  365. writel(500, dsi->reg_base + driver_data->plltmr_reg);
  366. reg = DSIM_PLL_EN | DSIM_PLL_P(p) | DSIM_PLL_M(m) | DSIM_PLL_S(s);
  367. if (driver_data->has_freqband) {
  368. static const unsigned long freq_bands[] = {
  369. 100 * MHZ, 120 * MHZ, 160 * MHZ, 200 * MHZ,
  370. 270 * MHZ, 320 * MHZ, 390 * MHZ, 450 * MHZ,
  371. 510 * MHZ, 560 * MHZ, 640 * MHZ, 690 * MHZ,
  372. 770 * MHZ, 870 * MHZ, 950 * MHZ,
  373. };
  374. int band;
  375. for (band = 0; band < ARRAY_SIZE(freq_bands); ++band)
  376. if (fout < freq_bands[band])
  377. break;
  378. dev_dbg(dsi->dev, "band %d\n", band);
  379. reg |= DSIM_FREQ_BAND(band);
  380. }
  381. writel(reg, dsi->reg_base + DSIM_PLLCTRL_REG);
  382. timeout = 1000;
  383. do {
  384. if (timeout-- == 0) {
  385. dev_err(dsi->dev, "PLL failed to stabilize\n");
  386. return 0;
  387. }
  388. reg = readl(dsi->reg_base + DSIM_STATUS_REG);
  389. } while ((reg & DSIM_PLL_STABLE) == 0);
  390. return fout;
  391. }
  392. static int exynos_dsi_enable_clock(struct exynos_dsi *dsi)
  393. {
  394. unsigned long hs_clk, byte_clk, esc_clk;
  395. unsigned long esc_div;
  396. u32 reg;
  397. hs_clk = exynos_dsi_set_pll(dsi, dsi->burst_clk_rate);
  398. if (!hs_clk) {
  399. dev_err(dsi->dev, "failed to configure DSI PLL\n");
  400. return -EFAULT;
  401. }
  402. byte_clk = hs_clk / 8;
  403. esc_div = DIV_ROUND_UP(byte_clk, dsi->esc_clk_rate);
  404. esc_clk = byte_clk / esc_div;
  405. if (esc_clk > 20 * MHZ) {
  406. ++esc_div;
  407. esc_clk = byte_clk / esc_div;
  408. }
  409. dev_dbg(dsi->dev, "hs_clk = %lu, byte_clk = %lu, esc_clk = %lu\n",
  410. hs_clk, byte_clk, esc_clk);
  411. reg = readl(dsi->reg_base + DSIM_CLKCTRL_REG);
  412. reg &= ~(DSIM_ESC_PRESCALER_MASK | DSIM_LANE_ESC_CLK_EN_CLK
  413. | DSIM_LANE_ESC_CLK_EN_DATA_MASK | DSIM_PLL_BYPASS
  414. | DSIM_BYTE_CLK_SRC_MASK);
  415. reg |= DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN
  416. | DSIM_ESC_PRESCALER(esc_div)
  417. | DSIM_LANE_ESC_CLK_EN_CLK
  418. | DSIM_LANE_ESC_CLK_EN_DATA(BIT(dsi->lanes) - 1)
  419. | DSIM_BYTE_CLK_SRC(0)
  420. | DSIM_TX_REQUEST_HSCLK;
  421. writel(reg, dsi->reg_base + DSIM_CLKCTRL_REG);
  422. return 0;
  423. }
  424. static void exynos_dsi_set_phy_ctrl(struct exynos_dsi *dsi)
  425. {
  426. struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
  427. u32 reg;
  428. if (driver_data->has_freqband)
  429. return;
  430. /* B D-PHY: D-PHY Master & Slave Analog Block control */
  431. reg = DSIM_PHYCTRL_ULPS_EXIT(0x0af);
  432. writel(reg, dsi->reg_base + DSIM_PHYCTRL_REG);
  433. /*
  434. * T LPX: Transmitted length of any Low-Power state period
  435. * T HS-EXIT: Time that the transmitter drives LP-11 following a HS
  436. * burst
  437. */
  438. reg = DSIM_PHYTIMING_LPX(0x06) | DSIM_PHYTIMING_HS_EXIT(0x0b);
  439. writel(reg, dsi->reg_base + DSIM_PHYTIMING_REG);
  440. /*
  441. * T CLK-PREPARE: Time that the transmitter drives the Clock Lane LP-00
  442. * Line state immediately before the HS-0 Line state starting the
  443. * HS transmission
  444. * T CLK-ZERO: Time that the transmitter drives the HS-0 state prior to
  445. * transmitting the Clock.
  446. * T CLK_POST: Time that the transmitter continues to send HS clock
  447. * after the last associated Data Lane has transitioned to LP Mode
  448. * Interval is defined as the period from the end of T HS-TRAIL to
  449. * the beginning of T CLK-TRAIL
  450. * T CLK-TRAIL: Time that the transmitter drives the HS-0 state after
  451. * the last payload clock bit of a HS transmission burst
  452. */
  453. reg = DSIM_PHYTIMING1_CLK_PREPARE(0x07) |
  454. DSIM_PHYTIMING1_CLK_ZERO(0x27) |
  455. DSIM_PHYTIMING1_CLK_POST(0x0d) |
  456. DSIM_PHYTIMING1_CLK_TRAIL(0x08);
  457. writel(reg, dsi->reg_base + DSIM_PHYTIMING1_REG);
  458. /*
  459. * T HS-PREPARE: Time that the transmitter drives the Data Lane LP-00
  460. * Line state immediately before the HS-0 Line state starting the
  461. * HS transmission
  462. * T HS-ZERO: Time that the transmitter drives the HS-0 state prior to
  463. * transmitting the Sync sequence.
  464. * T HS-TRAIL: Time that the transmitter drives the flipped differential
  465. * state after last payload data bit of a HS transmission burst
  466. */
  467. reg = DSIM_PHYTIMING2_HS_PREPARE(0x09) | DSIM_PHYTIMING2_HS_ZERO(0x0d) |
  468. DSIM_PHYTIMING2_HS_TRAIL(0x0b);
  469. writel(reg, dsi->reg_base + DSIM_PHYTIMING2_REG);
  470. }
  471. static void exynos_dsi_disable_clock(struct exynos_dsi *dsi)
  472. {
  473. u32 reg;
  474. reg = readl(dsi->reg_base + DSIM_CLKCTRL_REG);
  475. reg &= ~(DSIM_LANE_ESC_CLK_EN_CLK | DSIM_LANE_ESC_CLK_EN_DATA_MASK
  476. | DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN);
  477. writel(reg, dsi->reg_base + DSIM_CLKCTRL_REG);
  478. reg = readl(dsi->reg_base + DSIM_PLLCTRL_REG);
  479. reg &= ~DSIM_PLL_EN;
  480. writel(reg, dsi->reg_base + DSIM_PLLCTRL_REG);
  481. }
  482. static int exynos_dsi_init_link(struct exynos_dsi *dsi)
  483. {
  484. struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
  485. int timeout;
  486. u32 reg;
  487. u32 lanes_mask;
  488. /* Initialize FIFO pointers */
  489. reg = readl(dsi->reg_base + DSIM_FIFOCTRL_REG);
  490. reg &= ~0x1f;
  491. writel(reg, dsi->reg_base + DSIM_FIFOCTRL_REG);
  492. usleep_range(9000, 11000);
  493. reg |= 0x1f;
  494. writel(reg, dsi->reg_base + DSIM_FIFOCTRL_REG);
  495. usleep_range(9000, 11000);
  496. /* DSI configuration */
  497. reg = 0;
  498. /*
  499. * The first bit of mode_flags specifies display configuration.
  500. * If this bit is set[= MIPI_DSI_MODE_VIDEO], dsi will support video
  501. * mode, otherwise it will support command mode.
  502. */
  503. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  504. reg |= DSIM_VIDEO_MODE;
  505. /*
  506. * The user manual describes that following bits are ignored in
  507. * command mode.
  508. */
  509. if (!(dsi->mode_flags & MIPI_DSI_MODE_VSYNC_FLUSH))
  510. reg |= DSIM_MFLUSH_VS;
  511. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  512. reg |= DSIM_SYNC_INFORM;
  513. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
  514. reg |= DSIM_BURST_MODE;
  515. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_AUTO_VERT)
  516. reg |= DSIM_AUTO_MODE;
  517. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE)
  518. reg |= DSIM_HSE_MODE;
  519. if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP))
  520. reg |= DSIM_HFP_MODE;
  521. if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP))
  522. reg |= DSIM_HBP_MODE;
  523. if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA))
  524. reg |= DSIM_HSA_MODE;
  525. }
  526. if (!(dsi->mode_flags & MIPI_DSI_MODE_EOT_PACKET))
  527. reg |= DSIM_EOT_DISABLE;
  528. switch (dsi->format) {
  529. case MIPI_DSI_FMT_RGB888:
  530. reg |= DSIM_MAIN_PIX_FORMAT_RGB888;
  531. break;
  532. case MIPI_DSI_FMT_RGB666:
  533. reg |= DSIM_MAIN_PIX_FORMAT_RGB666;
  534. break;
  535. case MIPI_DSI_FMT_RGB666_PACKED:
  536. reg |= DSIM_MAIN_PIX_FORMAT_RGB666_P;
  537. break;
  538. case MIPI_DSI_FMT_RGB565:
  539. reg |= DSIM_MAIN_PIX_FORMAT_RGB565;
  540. break;
  541. default:
  542. dev_err(dsi->dev, "invalid pixel format\n");
  543. return -EINVAL;
  544. }
  545. reg |= DSIM_NUM_OF_DATA_LANE(dsi->lanes - 1);
  546. writel(reg, dsi->reg_base + DSIM_CONFIG_REG);
  547. reg |= DSIM_LANE_EN_CLK;
  548. writel(reg, dsi->reg_base + DSIM_CONFIG_REG);
  549. lanes_mask = BIT(dsi->lanes) - 1;
  550. reg |= DSIM_LANE_EN(lanes_mask);
  551. writel(reg, dsi->reg_base + DSIM_CONFIG_REG);
  552. /*
  553. * Use non-continuous clock mode if the periparal wants and
  554. * host controller supports
  555. *
  556. * In non-continous clock mode, host controller will turn off
  557. * the HS clock between high-speed transmissions to reduce
  558. * power consumption.
  559. */
  560. if (driver_data->has_clklane_stop &&
  561. dsi->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) {
  562. reg |= DSIM_CLKLANE_STOP;
  563. writel(reg, dsi->reg_base + DSIM_CONFIG_REG);
  564. }
  565. /* Check clock and data lane state are stop state */
  566. timeout = 100;
  567. do {
  568. if (timeout-- == 0) {
  569. dev_err(dsi->dev, "waiting for bus lanes timed out\n");
  570. return -EFAULT;
  571. }
  572. reg = readl(dsi->reg_base + DSIM_STATUS_REG);
  573. if ((reg & DSIM_STOP_STATE_DAT(lanes_mask))
  574. != DSIM_STOP_STATE_DAT(lanes_mask))
  575. continue;
  576. } while (!(reg & (DSIM_STOP_STATE_CLK | DSIM_TX_READY_HS_CLK)));
  577. reg = readl(dsi->reg_base + DSIM_ESCMODE_REG);
  578. reg &= ~DSIM_STOP_STATE_CNT_MASK;
  579. reg |= DSIM_STOP_STATE_CNT(0xf);
  580. writel(reg, dsi->reg_base + DSIM_ESCMODE_REG);
  581. reg = DSIM_BTA_TIMEOUT(0xff) | DSIM_LPDR_TIMEOUT(0xffff);
  582. writel(reg, dsi->reg_base + DSIM_TIMEOUT_REG);
  583. return 0;
  584. }
  585. static void exynos_dsi_set_display_mode(struct exynos_dsi *dsi)
  586. {
  587. struct videomode *vm = &dsi->vm;
  588. u32 reg;
  589. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  590. reg = DSIM_CMD_ALLOW(0xf)
  591. | DSIM_STABLE_VFP(vm->vfront_porch)
  592. | DSIM_MAIN_VBP(vm->vback_porch);
  593. writel(reg, dsi->reg_base + DSIM_MVPORCH_REG);
  594. reg = DSIM_MAIN_HFP(vm->hfront_porch)
  595. | DSIM_MAIN_HBP(vm->hback_porch);
  596. writel(reg, dsi->reg_base + DSIM_MHPORCH_REG);
  597. reg = DSIM_MAIN_VSA(vm->vsync_len)
  598. | DSIM_MAIN_HSA(vm->hsync_len);
  599. writel(reg, dsi->reg_base + DSIM_MSYNC_REG);
  600. }
  601. reg = DSIM_MAIN_HRESOL(vm->hactive) | DSIM_MAIN_VRESOL(vm->vactive);
  602. writel(reg, dsi->reg_base + DSIM_MDRESOL_REG);
  603. dev_dbg(dsi->dev, "LCD size = %dx%d\n", vm->hactive, vm->vactive);
  604. }
  605. static void exynos_dsi_set_display_enable(struct exynos_dsi *dsi, bool enable)
  606. {
  607. u32 reg;
  608. reg = readl(dsi->reg_base + DSIM_MDRESOL_REG);
  609. if (enable)
  610. reg |= DSIM_MAIN_STAND_BY;
  611. else
  612. reg &= ~DSIM_MAIN_STAND_BY;
  613. writel(reg, dsi->reg_base + DSIM_MDRESOL_REG);
  614. }
  615. static int exynos_dsi_wait_for_hdr_fifo(struct exynos_dsi *dsi)
  616. {
  617. int timeout = 2000;
  618. do {
  619. u32 reg = readl(dsi->reg_base + DSIM_FIFOCTRL_REG);
  620. if (!(reg & DSIM_SFR_HEADER_FULL))
  621. return 0;
  622. if (!cond_resched())
  623. usleep_range(950, 1050);
  624. } while (--timeout);
  625. return -ETIMEDOUT;
  626. }
  627. static void exynos_dsi_set_cmd_lpm(struct exynos_dsi *dsi, bool lpm)
  628. {
  629. u32 v = readl(dsi->reg_base + DSIM_ESCMODE_REG);
  630. if (lpm)
  631. v |= DSIM_CMD_LPDT_LP;
  632. else
  633. v &= ~DSIM_CMD_LPDT_LP;
  634. writel(v, dsi->reg_base + DSIM_ESCMODE_REG);
  635. }
  636. static void exynos_dsi_force_bta(struct exynos_dsi *dsi)
  637. {
  638. u32 v = readl(dsi->reg_base + DSIM_ESCMODE_REG);
  639. v |= DSIM_FORCE_BTA;
  640. writel(v, dsi->reg_base + DSIM_ESCMODE_REG);
  641. }
  642. static void exynos_dsi_send_to_fifo(struct exynos_dsi *dsi,
  643. struct exynos_dsi_transfer *xfer)
  644. {
  645. struct device *dev = dsi->dev;
  646. const u8 *payload = xfer->tx_payload + xfer->tx_done;
  647. u16 length = xfer->tx_len - xfer->tx_done;
  648. bool first = !xfer->tx_done;
  649. u32 reg;
  650. dev_dbg(dev, "< xfer %p: tx len %u, done %u, rx len %u, done %u\n",
  651. xfer, xfer->tx_len, xfer->tx_done, xfer->rx_len, xfer->rx_done);
  652. if (length > DSI_TX_FIFO_SIZE)
  653. length = DSI_TX_FIFO_SIZE;
  654. xfer->tx_done += length;
  655. /* Send payload */
  656. while (length >= 4) {
  657. reg = (payload[3] << 24) | (payload[2] << 16)
  658. | (payload[1] << 8) | payload[0];
  659. writel(reg, dsi->reg_base + DSIM_PAYLOAD_REG);
  660. payload += 4;
  661. length -= 4;
  662. }
  663. reg = 0;
  664. switch (length) {
  665. case 3:
  666. reg |= payload[2] << 16;
  667. /* Fall through */
  668. case 2:
  669. reg |= payload[1] << 8;
  670. /* Fall through */
  671. case 1:
  672. reg |= payload[0];
  673. writel(reg, dsi->reg_base + DSIM_PAYLOAD_REG);
  674. break;
  675. case 0:
  676. /* Do nothing */
  677. break;
  678. }
  679. /* Send packet header */
  680. if (!first)
  681. return;
  682. reg = (xfer->data[1] << 16) | (xfer->data[0] << 8) | xfer->data_id;
  683. if (exynos_dsi_wait_for_hdr_fifo(dsi)) {
  684. dev_err(dev, "waiting for header FIFO timed out\n");
  685. return;
  686. }
  687. if (NEQV(xfer->flags & MIPI_DSI_MSG_USE_LPM,
  688. dsi->state & DSIM_STATE_CMD_LPM)) {
  689. exynos_dsi_set_cmd_lpm(dsi, xfer->flags & MIPI_DSI_MSG_USE_LPM);
  690. dsi->state ^= DSIM_STATE_CMD_LPM;
  691. }
  692. writel(reg, dsi->reg_base + DSIM_PKTHDR_REG);
  693. if (xfer->flags & MIPI_DSI_MSG_REQ_ACK)
  694. exynos_dsi_force_bta(dsi);
  695. }
  696. static void exynos_dsi_read_from_fifo(struct exynos_dsi *dsi,
  697. struct exynos_dsi_transfer *xfer)
  698. {
  699. u8 *payload = xfer->rx_payload + xfer->rx_done;
  700. bool first = !xfer->rx_done;
  701. struct device *dev = dsi->dev;
  702. u16 length;
  703. u32 reg;
  704. if (first) {
  705. reg = readl(dsi->reg_base + DSIM_RXFIFO_REG);
  706. switch (reg & 0x3f) {
  707. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  708. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  709. if (xfer->rx_len >= 2) {
  710. payload[1] = reg >> 16;
  711. ++xfer->rx_done;
  712. }
  713. /* Fall through */
  714. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  715. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  716. payload[0] = reg >> 8;
  717. ++xfer->rx_done;
  718. xfer->rx_len = xfer->rx_done;
  719. xfer->result = 0;
  720. goto clear_fifo;
  721. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  722. dev_err(dev, "DSI Error Report: 0x%04x\n",
  723. (reg >> 8) & 0xffff);
  724. xfer->result = 0;
  725. goto clear_fifo;
  726. }
  727. length = (reg >> 8) & 0xffff;
  728. if (length > xfer->rx_len) {
  729. dev_err(dev,
  730. "response too long (%u > %u bytes), stripping\n",
  731. xfer->rx_len, length);
  732. length = xfer->rx_len;
  733. } else if (length < xfer->rx_len)
  734. xfer->rx_len = length;
  735. }
  736. length = xfer->rx_len - xfer->rx_done;
  737. xfer->rx_done += length;
  738. /* Receive payload */
  739. while (length >= 4) {
  740. reg = readl(dsi->reg_base + DSIM_RXFIFO_REG);
  741. payload[0] = (reg >> 0) & 0xff;
  742. payload[1] = (reg >> 8) & 0xff;
  743. payload[2] = (reg >> 16) & 0xff;
  744. payload[3] = (reg >> 24) & 0xff;
  745. payload += 4;
  746. length -= 4;
  747. }
  748. if (length) {
  749. reg = readl(dsi->reg_base + DSIM_RXFIFO_REG);
  750. switch (length) {
  751. case 3:
  752. payload[2] = (reg >> 16) & 0xff;
  753. /* Fall through */
  754. case 2:
  755. payload[1] = (reg >> 8) & 0xff;
  756. /* Fall through */
  757. case 1:
  758. payload[0] = reg & 0xff;
  759. }
  760. }
  761. if (xfer->rx_done == xfer->rx_len)
  762. xfer->result = 0;
  763. clear_fifo:
  764. length = DSI_RX_FIFO_SIZE / 4;
  765. do {
  766. reg = readl(dsi->reg_base + DSIM_RXFIFO_REG);
  767. if (reg == DSI_RX_FIFO_EMPTY)
  768. break;
  769. } while (--length);
  770. }
  771. static void exynos_dsi_transfer_start(struct exynos_dsi *dsi)
  772. {
  773. unsigned long flags;
  774. struct exynos_dsi_transfer *xfer;
  775. bool start = false;
  776. again:
  777. spin_lock_irqsave(&dsi->transfer_lock, flags);
  778. if (list_empty(&dsi->transfer_list)) {
  779. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  780. return;
  781. }
  782. xfer = list_first_entry(&dsi->transfer_list,
  783. struct exynos_dsi_transfer, list);
  784. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  785. if (xfer->tx_len && xfer->tx_done == xfer->tx_len)
  786. /* waiting for RX */
  787. return;
  788. exynos_dsi_send_to_fifo(dsi, xfer);
  789. if (xfer->tx_len || xfer->rx_len)
  790. return;
  791. xfer->result = 0;
  792. complete(&xfer->completed);
  793. spin_lock_irqsave(&dsi->transfer_lock, flags);
  794. list_del_init(&xfer->list);
  795. start = !list_empty(&dsi->transfer_list);
  796. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  797. if (start)
  798. goto again;
  799. }
  800. static bool exynos_dsi_transfer_finish(struct exynos_dsi *dsi)
  801. {
  802. struct exynos_dsi_transfer *xfer;
  803. unsigned long flags;
  804. bool start = true;
  805. spin_lock_irqsave(&dsi->transfer_lock, flags);
  806. if (list_empty(&dsi->transfer_list)) {
  807. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  808. return false;
  809. }
  810. xfer = list_first_entry(&dsi->transfer_list,
  811. struct exynos_dsi_transfer, list);
  812. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  813. dev_dbg(dsi->dev,
  814. "> xfer %p, tx_len %u, tx_done %u, rx_len %u, rx_done %u\n",
  815. xfer, xfer->tx_len, xfer->tx_done, xfer->rx_len, xfer->rx_done);
  816. if (xfer->tx_done != xfer->tx_len)
  817. return true;
  818. if (xfer->rx_done != xfer->rx_len)
  819. exynos_dsi_read_from_fifo(dsi, xfer);
  820. if (xfer->rx_done != xfer->rx_len)
  821. return true;
  822. spin_lock_irqsave(&dsi->transfer_lock, flags);
  823. list_del_init(&xfer->list);
  824. start = !list_empty(&dsi->transfer_list);
  825. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  826. if (!xfer->rx_len)
  827. xfer->result = 0;
  828. complete(&xfer->completed);
  829. return start;
  830. }
  831. static void exynos_dsi_remove_transfer(struct exynos_dsi *dsi,
  832. struct exynos_dsi_transfer *xfer)
  833. {
  834. unsigned long flags;
  835. bool start;
  836. spin_lock_irqsave(&dsi->transfer_lock, flags);
  837. if (!list_empty(&dsi->transfer_list) &&
  838. xfer == list_first_entry(&dsi->transfer_list,
  839. struct exynos_dsi_transfer, list)) {
  840. list_del_init(&xfer->list);
  841. start = !list_empty(&dsi->transfer_list);
  842. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  843. if (start)
  844. exynos_dsi_transfer_start(dsi);
  845. return;
  846. }
  847. list_del_init(&xfer->list);
  848. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  849. }
  850. static int exynos_dsi_transfer(struct exynos_dsi *dsi,
  851. struct exynos_dsi_transfer *xfer)
  852. {
  853. unsigned long flags;
  854. bool stopped;
  855. xfer->tx_done = 0;
  856. xfer->rx_done = 0;
  857. xfer->result = -ETIMEDOUT;
  858. init_completion(&xfer->completed);
  859. spin_lock_irqsave(&dsi->transfer_lock, flags);
  860. stopped = list_empty(&dsi->transfer_list);
  861. list_add_tail(&xfer->list, &dsi->transfer_list);
  862. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  863. if (stopped)
  864. exynos_dsi_transfer_start(dsi);
  865. wait_for_completion_timeout(&xfer->completed,
  866. msecs_to_jiffies(DSI_XFER_TIMEOUT_MS));
  867. if (xfer->result == -ETIMEDOUT) {
  868. exynos_dsi_remove_transfer(dsi, xfer);
  869. dev_err(dsi->dev, "xfer timed out: %*ph %*ph\n", 2, xfer->data,
  870. xfer->tx_len, xfer->tx_payload);
  871. return -ETIMEDOUT;
  872. }
  873. /* Also covers hardware timeout condition */
  874. return xfer->result;
  875. }
  876. static irqreturn_t exynos_dsi_irq(int irq, void *dev_id)
  877. {
  878. struct exynos_dsi *dsi = dev_id;
  879. u32 status;
  880. status = readl(dsi->reg_base + DSIM_INTSRC_REG);
  881. if (!status) {
  882. static unsigned long int j;
  883. if (printk_timed_ratelimit(&j, 500))
  884. dev_warn(dsi->dev, "spurious interrupt\n");
  885. return IRQ_HANDLED;
  886. }
  887. writel(status, dsi->reg_base + DSIM_INTSRC_REG);
  888. if (status & DSIM_INT_SW_RST_RELEASE) {
  889. u32 mask = ~(DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY);
  890. writel(mask, dsi->reg_base + DSIM_INTMSK_REG);
  891. complete(&dsi->completed);
  892. return IRQ_HANDLED;
  893. }
  894. if (!(status & (DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY)))
  895. return IRQ_HANDLED;
  896. if (exynos_dsi_transfer_finish(dsi))
  897. exynos_dsi_transfer_start(dsi);
  898. return IRQ_HANDLED;
  899. }
  900. static irqreturn_t exynos_dsi_te_irq_handler(int irq, void *dev_id)
  901. {
  902. struct exynos_dsi *dsi = (struct exynos_dsi *)dev_id;
  903. struct drm_encoder *encoder = dsi->encoder;
  904. if (dsi->state & DSIM_STATE_ENABLED)
  905. exynos_drm_crtc_te_handler(encoder->crtc);
  906. return IRQ_HANDLED;
  907. }
  908. static void exynos_dsi_enable_irq(struct exynos_dsi *dsi)
  909. {
  910. enable_irq(dsi->irq);
  911. if (gpio_is_valid(dsi->te_gpio))
  912. enable_irq(gpio_to_irq(dsi->te_gpio));
  913. }
  914. static void exynos_dsi_disable_irq(struct exynos_dsi *dsi)
  915. {
  916. if (gpio_is_valid(dsi->te_gpio))
  917. disable_irq(gpio_to_irq(dsi->te_gpio));
  918. disable_irq(dsi->irq);
  919. }
  920. static int exynos_dsi_init(struct exynos_dsi *dsi)
  921. {
  922. exynos_dsi_reset(dsi);
  923. exynos_dsi_enable_irq(dsi);
  924. exynos_dsi_enable_clock(dsi);
  925. exynos_dsi_wait_for_reset(dsi);
  926. exynos_dsi_set_phy_ctrl(dsi);
  927. exynos_dsi_init_link(dsi);
  928. return 0;
  929. }
  930. static int exynos_dsi_register_te_irq(struct exynos_dsi *dsi)
  931. {
  932. int ret;
  933. dsi->te_gpio = of_get_named_gpio(dsi->panel_node, "te-gpios", 0);
  934. if (!gpio_is_valid(dsi->te_gpio)) {
  935. dev_err(dsi->dev, "no te-gpios specified\n");
  936. ret = dsi->te_gpio;
  937. goto out;
  938. }
  939. ret = gpio_request_one(dsi->te_gpio, GPIOF_IN, "te_gpio");
  940. if (ret) {
  941. dev_err(dsi->dev, "gpio request failed with %d\n", ret);
  942. goto out;
  943. }
  944. /*
  945. * This TE GPIO IRQ should not be set to IRQ_NOAUTOEN, because panel
  946. * calls drm_panel_init() first then calls mipi_dsi_attach() in probe().
  947. * It means that te_gpio is invalid when exynos_dsi_enable_irq() is
  948. * called by drm_panel_init() before panel is attached.
  949. */
  950. ret = request_threaded_irq(gpio_to_irq(dsi->te_gpio),
  951. exynos_dsi_te_irq_handler, NULL,
  952. IRQF_TRIGGER_RISING, "TE", dsi);
  953. if (ret) {
  954. dev_err(dsi->dev, "request interrupt failed with %d\n", ret);
  955. gpio_free(dsi->te_gpio);
  956. goto out;
  957. }
  958. out:
  959. return ret;
  960. }
  961. static void exynos_dsi_unregister_te_irq(struct exynos_dsi *dsi)
  962. {
  963. if (gpio_is_valid(dsi->te_gpio)) {
  964. free_irq(gpio_to_irq(dsi->te_gpio), dsi);
  965. gpio_free(dsi->te_gpio);
  966. dsi->te_gpio = -ENOENT;
  967. }
  968. }
  969. static int exynos_dsi_host_attach(struct mipi_dsi_host *host,
  970. struct mipi_dsi_device *device)
  971. {
  972. struct exynos_dsi *dsi = host_to_dsi(host);
  973. dsi->lanes = device->lanes;
  974. dsi->format = device->format;
  975. dsi->mode_flags = device->mode_flags;
  976. dsi->panel_node = device->dev.of_node;
  977. if (dsi->connector.dev)
  978. drm_helper_hpd_irq_event(dsi->connector.dev);
  979. /*
  980. * This is a temporary solution and should be made by more generic way.
  981. *
  982. * If attached panel device is for command mode one, dsi should register
  983. * TE interrupt handler.
  984. */
  985. if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO)) {
  986. int ret = exynos_dsi_register_te_irq(dsi);
  987. if (ret)
  988. return ret;
  989. }
  990. return 0;
  991. }
  992. static int exynos_dsi_host_detach(struct mipi_dsi_host *host,
  993. struct mipi_dsi_device *device)
  994. {
  995. struct exynos_dsi *dsi = host_to_dsi(host);
  996. exynos_dsi_unregister_te_irq(dsi);
  997. dsi->panel_node = NULL;
  998. if (dsi->connector.dev)
  999. drm_helper_hpd_irq_event(dsi->connector.dev);
  1000. return 0;
  1001. }
  1002. /* distinguish between short and long DSI packet types */
  1003. static bool exynos_dsi_is_short_dsi_type(u8 type)
  1004. {
  1005. return (type & 0x0f) <= 8;
  1006. }
  1007. static ssize_t exynos_dsi_host_transfer(struct mipi_dsi_host *host,
  1008. struct mipi_dsi_msg *msg)
  1009. {
  1010. struct exynos_dsi *dsi = host_to_dsi(host);
  1011. struct exynos_dsi_transfer xfer;
  1012. int ret;
  1013. if (!(dsi->state & DSIM_STATE_INITIALIZED)) {
  1014. ret = exynos_dsi_init(dsi);
  1015. if (ret)
  1016. return ret;
  1017. dsi->state |= DSIM_STATE_INITIALIZED;
  1018. }
  1019. if (msg->tx_len == 0)
  1020. return -EINVAL;
  1021. xfer.data_id = msg->type | (msg->channel << 6);
  1022. if (exynos_dsi_is_short_dsi_type(msg->type)) {
  1023. const char *tx_buf = msg->tx_buf;
  1024. if (msg->tx_len > 2)
  1025. return -EINVAL;
  1026. xfer.tx_len = 0;
  1027. xfer.data[0] = tx_buf[0];
  1028. xfer.data[1] = (msg->tx_len == 2) ? tx_buf[1] : 0;
  1029. } else {
  1030. xfer.tx_len = msg->tx_len;
  1031. xfer.data[0] = msg->tx_len & 0xff;
  1032. xfer.data[1] = msg->tx_len >> 8;
  1033. xfer.tx_payload = msg->tx_buf;
  1034. }
  1035. xfer.rx_len = msg->rx_len;
  1036. xfer.rx_payload = msg->rx_buf;
  1037. xfer.flags = msg->flags;
  1038. ret = exynos_dsi_transfer(dsi, &xfer);
  1039. return (ret < 0) ? ret : xfer.rx_done;
  1040. }
  1041. static const struct mipi_dsi_host_ops exynos_dsi_ops = {
  1042. .attach = exynos_dsi_host_attach,
  1043. .detach = exynos_dsi_host_detach,
  1044. .transfer = exynos_dsi_host_transfer,
  1045. };
  1046. static int exynos_dsi_poweron(struct exynos_dsi *dsi)
  1047. {
  1048. int ret;
  1049. ret = regulator_bulk_enable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
  1050. if (ret < 0) {
  1051. dev_err(dsi->dev, "cannot enable regulators %d\n", ret);
  1052. return ret;
  1053. }
  1054. ret = clk_prepare_enable(dsi->bus_clk);
  1055. if (ret < 0) {
  1056. dev_err(dsi->dev, "cannot enable bus clock %d\n", ret);
  1057. goto err_bus_clk;
  1058. }
  1059. ret = clk_prepare_enable(dsi->pll_clk);
  1060. if (ret < 0) {
  1061. dev_err(dsi->dev, "cannot enable pll clock %d\n", ret);
  1062. goto err_pll_clk;
  1063. }
  1064. ret = phy_power_on(dsi->phy);
  1065. if (ret < 0) {
  1066. dev_err(dsi->dev, "cannot enable phy %d\n", ret);
  1067. goto err_phy;
  1068. }
  1069. return 0;
  1070. err_phy:
  1071. clk_disable_unprepare(dsi->pll_clk);
  1072. err_pll_clk:
  1073. clk_disable_unprepare(dsi->bus_clk);
  1074. err_bus_clk:
  1075. regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
  1076. return ret;
  1077. }
  1078. static void exynos_dsi_poweroff(struct exynos_dsi *dsi)
  1079. {
  1080. int ret;
  1081. usleep_range(10000, 20000);
  1082. if (dsi->state & DSIM_STATE_INITIALIZED) {
  1083. dsi->state &= ~DSIM_STATE_INITIALIZED;
  1084. exynos_dsi_disable_clock(dsi);
  1085. exynos_dsi_disable_irq(dsi);
  1086. }
  1087. dsi->state &= ~DSIM_STATE_CMD_LPM;
  1088. phy_power_off(dsi->phy);
  1089. clk_disable_unprepare(dsi->pll_clk);
  1090. clk_disable_unprepare(dsi->bus_clk);
  1091. ret = regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
  1092. if (ret < 0)
  1093. dev_err(dsi->dev, "cannot disable regulators %d\n", ret);
  1094. }
  1095. static int exynos_dsi_enable(struct exynos_dsi *dsi)
  1096. {
  1097. int ret;
  1098. if (dsi->state & DSIM_STATE_ENABLED)
  1099. return 0;
  1100. ret = exynos_dsi_poweron(dsi);
  1101. if (ret < 0)
  1102. return ret;
  1103. ret = drm_panel_prepare(dsi->panel);
  1104. if (ret < 0) {
  1105. exynos_dsi_poweroff(dsi);
  1106. return ret;
  1107. }
  1108. exynos_dsi_set_display_mode(dsi);
  1109. exynos_dsi_set_display_enable(dsi, true);
  1110. ret = drm_panel_enable(dsi->panel);
  1111. if (ret < 0) {
  1112. exynos_dsi_set_display_enable(dsi, false);
  1113. drm_panel_unprepare(dsi->panel);
  1114. exynos_dsi_poweroff(dsi);
  1115. return ret;
  1116. }
  1117. dsi->state |= DSIM_STATE_ENABLED;
  1118. return 0;
  1119. }
  1120. static void exynos_dsi_disable(struct exynos_dsi *dsi)
  1121. {
  1122. if (!(dsi->state & DSIM_STATE_ENABLED))
  1123. return;
  1124. drm_panel_disable(dsi->panel);
  1125. exynos_dsi_set_display_enable(dsi, false);
  1126. drm_panel_unprepare(dsi->panel);
  1127. exynos_dsi_poweroff(dsi);
  1128. dsi->state &= ~DSIM_STATE_ENABLED;
  1129. }
  1130. static void exynos_dsi_dpms(struct exynos_drm_display *display, int mode)
  1131. {
  1132. struct exynos_dsi *dsi = display->ctx;
  1133. if (dsi->panel) {
  1134. switch (mode) {
  1135. case DRM_MODE_DPMS_ON:
  1136. exynos_dsi_enable(dsi);
  1137. break;
  1138. case DRM_MODE_DPMS_STANDBY:
  1139. case DRM_MODE_DPMS_SUSPEND:
  1140. case DRM_MODE_DPMS_OFF:
  1141. exynos_dsi_disable(dsi);
  1142. break;
  1143. default:
  1144. break;
  1145. }
  1146. }
  1147. }
  1148. static enum drm_connector_status
  1149. exynos_dsi_detect(struct drm_connector *connector, bool force)
  1150. {
  1151. struct exynos_dsi *dsi = connector_to_dsi(connector);
  1152. if (!dsi->panel) {
  1153. dsi->panel = of_drm_find_panel(dsi->panel_node);
  1154. if (dsi->panel)
  1155. drm_panel_attach(dsi->panel, &dsi->connector);
  1156. } else if (!dsi->panel_node) {
  1157. struct exynos_drm_display *display;
  1158. display = platform_get_drvdata(to_platform_device(dsi->dev));
  1159. exynos_dsi_dpms(display, DRM_MODE_DPMS_OFF);
  1160. drm_panel_detach(dsi->panel);
  1161. dsi->panel = NULL;
  1162. }
  1163. if (dsi->panel)
  1164. return connector_status_connected;
  1165. return connector_status_disconnected;
  1166. }
  1167. static void exynos_dsi_connector_destroy(struct drm_connector *connector)
  1168. {
  1169. }
  1170. static struct drm_connector_funcs exynos_dsi_connector_funcs = {
  1171. .dpms = drm_helper_connector_dpms,
  1172. .detect = exynos_dsi_detect,
  1173. .fill_modes = drm_helper_probe_single_connector_modes,
  1174. .destroy = exynos_dsi_connector_destroy,
  1175. };
  1176. static int exynos_dsi_get_modes(struct drm_connector *connector)
  1177. {
  1178. struct exynos_dsi *dsi = connector_to_dsi(connector);
  1179. if (dsi->panel)
  1180. return dsi->panel->funcs->get_modes(dsi->panel);
  1181. return 0;
  1182. }
  1183. static int exynos_dsi_mode_valid(struct drm_connector *connector,
  1184. struct drm_display_mode *mode)
  1185. {
  1186. return MODE_OK;
  1187. }
  1188. static struct drm_encoder *
  1189. exynos_dsi_best_encoder(struct drm_connector *connector)
  1190. {
  1191. struct exynos_dsi *dsi = connector_to_dsi(connector);
  1192. return dsi->encoder;
  1193. }
  1194. static struct drm_connector_helper_funcs exynos_dsi_connector_helper_funcs = {
  1195. .get_modes = exynos_dsi_get_modes,
  1196. .mode_valid = exynos_dsi_mode_valid,
  1197. .best_encoder = exynos_dsi_best_encoder,
  1198. };
  1199. static int exynos_dsi_create_connector(struct exynos_drm_display *display,
  1200. struct drm_encoder *encoder)
  1201. {
  1202. struct exynos_dsi *dsi = display->ctx;
  1203. struct drm_connector *connector = &dsi->connector;
  1204. int ret;
  1205. dsi->encoder = encoder;
  1206. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1207. ret = drm_connector_init(encoder->dev, connector,
  1208. &exynos_dsi_connector_funcs,
  1209. DRM_MODE_CONNECTOR_DSI);
  1210. if (ret) {
  1211. DRM_ERROR("Failed to initialize connector with drm\n");
  1212. return ret;
  1213. }
  1214. drm_connector_helper_add(connector, &exynos_dsi_connector_helper_funcs);
  1215. drm_connector_register(connector);
  1216. drm_mode_connector_attach_encoder(connector, encoder);
  1217. return 0;
  1218. }
  1219. static void exynos_dsi_mode_set(struct exynos_drm_display *display,
  1220. struct drm_display_mode *mode)
  1221. {
  1222. struct exynos_dsi *dsi = display->ctx;
  1223. struct videomode *vm = &dsi->vm;
  1224. vm->hactive = mode->hdisplay;
  1225. vm->vactive = mode->vdisplay;
  1226. vm->vfront_porch = mode->vsync_start - mode->vdisplay;
  1227. vm->vback_porch = mode->vtotal - mode->vsync_end;
  1228. vm->vsync_len = mode->vsync_end - mode->vsync_start;
  1229. vm->hfront_porch = mode->hsync_start - mode->hdisplay;
  1230. vm->hback_porch = mode->htotal - mode->hsync_end;
  1231. vm->hsync_len = mode->hsync_end - mode->hsync_start;
  1232. }
  1233. static struct exynos_drm_display_ops exynos_dsi_display_ops = {
  1234. .create_connector = exynos_dsi_create_connector,
  1235. .mode_set = exynos_dsi_mode_set,
  1236. .dpms = exynos_dsi_dpms
  1237. };
  1238. static struct exynos_drm_display exynos_dsi_display = {
  1239. .type = EXYNOS_DISPLAY_TYPE_LCD,
  1240. .ops = &exynos_dsi_display_ops,
  1241. };
  1242. MODULE_DEVICE_TABLE(of, exynos_dsi_of_match);
  1243. /* of_* functions will be removed after merge of of_graph patches */
  1244. static struct device_node *
  1245. of_get_child_by_name_reg(struct device_node *parent, const char *name, u32 reg)
  1246. {
  1247. struct device_node *np;
  1248. for_each_child_of_node(parent, np) {
  1249. u32 r;
  1250. if (!np->name || of_node_cmp(np->name, name))
  1251. continue;
  1252. if (of_property_read_u32(np, "reg", &r) < 0)
  1253. r = 0;
  1254. if (reg == r)
  1255. break;
  1256. }
  1257. return np;
  1258. }
  1259. static struct device_node *of_graph_get_port_by_reg(struct device_node *parent,
  1260. u32 reg)
  1261. {
  1262. struct device_node *ports, *port;
  1263. ports = of_get_child_by_name(parent, "ports");
  1264. if (ports)
  1265. parent = ports;
  1266. port = of_get_child_by_name_reg(parent, "port", reg);
  1267. of_node_put(ports);
  1268. return port;
  1269. }
  1270. static struct device_node *
  1271. of_graph_get_endpoint_by_reg(struct device_node *port, u32 reg)
  1272. {
  1273. return of_get_child_by_name_reg(port, "endpoint", reg);
  1274. }
  1275. static int exynos_dsi_of_read_u32(const struct device_node *np,
  1276. const char *propname, u32 *out_value)
  1277. {
  1278. int ret = of_property_read_u32(np, propname, out_value);
  1279. if (ret < 0)
  1280. pr_err("%s: failed to get '%s' property\n", np->full_name,
  1281. propname);
  1282. return ret;
  1283. }
  1284. enum {
  1285. DSI_PORT_IN,
  1286. DSI_PORT_OUT
  1287. };
  1288. static int exynos_dsi_parse_dt(struct exynos_dsi *dsi)
  1289. {
  1290. struct device *dev = dsi->dev;
  1291. struct device_node *node = dev->of_node;
  1292. struct device_node *port, *ep;
  1293. int ret;
  1294. ret = exynos_dsi_of_read_u32(node, "samsung,pll-clock-frequency",
  1295. &dsi->pll_clk_rate);
  1296. if (ret < 0)
  1297. return ret;
  1298. port = of_graph_get_port_by_reg(node, DSI_PORT_OUT);
  1299. if (!port) {
  1300. dev_err(dev, "no output port specified\n");
  1301. return -EINVAL;
  1302. }
  1303. ep = of_graph_get_endpoint_by_reg(port, 0);
  1304. of_node_put(port);
  1305. if (!ep) {
  1306. dev_err(dev, "no endpoint specified in output port\n");
  1307. return -EINVAL;
  1308. }
  1309. ret = exynos_dsi_of_read_u32(ep, "samsung,burst-clock-frequency",
  1310. &dsi->burst_clk_rate);
  1311. if (ret < 0)
  1312. goto end;
  1313. ret = exynos_dsi_of_read_u32(ep, "samsung,esc-clock-frequency",
  1314. &dsi->esc_clk_rate);
  1315. end:
  1316. of_node_put(ep);
  1317. return ret;
  1318. }
  1319. static int exynos_dsi_bind(struct device *dev, struct device *master,
  1320. void *data)
  1321. {
  1322. struct drm_device *drm_dev = data;
  1323. struct exynos_dsi *dsi;
  1324. int ret;
  1325. ret = exynos_drm_create_enc_conn(drm_dev, &exynos_dsi_display);
  1326. if (ret) {
  1327. DRM_ERROR("Encoder create [%d] failed with %d\n",
  1328. exynos_dsi_display.type, ret);
  1329. return ret;
  1330. }
  1331. dsi = exynos_dsi_display.ctx;
  1332. return mipi_dsi_host_register(&dsi->dsi_host);
  1333. }
  1334. static void exynos_dsi_unbind(struct device *dev, struct device *master,
  1335. void *data)
  1336. {
  1337. struct exynos_dsi *dsi = exynos_dsi_display.ctx;
  1338. struct drm_encoder *encoder = dsi->encoder;
  1339. exynos_dsi_dpms(&exynos_dsi_display, DRM_MODE_DPMS_OFF);
  1340. mipi_dsi_host_unregister(&dsi->dsi_host);
  1341. encoder->funcs->destroy(encoder);
  1342. drm_connector_cleanup(&dsi->connector);
  1343. }
  1344. static const struct component_ops exynos_dsi_component_ops = {
  1345. .bind = exynos_dsi_bind,
  1346. .unbind = exynos_dsi_unbind,
  1347. };
  1348. static int exynos_dsi_probe(struct platform_device *pdev)
  1349. {
  1350. struct resource *res;
  1351. struct exynos_dsi *dsi;
  1352. int ret;
  1353. ret = exynos_drm_component_add(&pdev->dev, EXYNOS_DEVICE_TYPE_CONNECTOR,
  1354. exynos_dsi_display.type);
  1355. if (ret)
  1356. return ret;
  1357. dsi = devm_kzalloc(&pdev->dev, sizeof(*dsi), GFP_KERNEL);
  1358. if (!dsi) {
  1359. dev_err(&pdev->dev, "failed to allocate dsi object.\n");
  1360. ret = -ENOMEM;
  1361. goto err_del_component;
  1362. }
  1363. /* To be checked as invalid one */
  1364. dsi->te_gpio = -ENOENT;
  1365. init_completion(&dsi->completed);
  1366. spin_lock_init(&dsi->transfer_lock);
  1367. INIT_LIST_HEAD(&dsi->transfer_list);
  1368. dsi->dsi_host.ops = &exynos_dsi_ops;
  1369. dsi->dsi_host.dev = &pdev->dev;
  1370. dsi->dev = &pdev->dev;
  1371. dsi->driver_data = exynos_dsi_get_driver_data(pdev);
  1372. ret = exynos_dsi_parse_dt(dsi);
  1373. if (ret)
  1374. goto err_del_component;
  1375. dsi->supplies[0].supply = "vddcore";
  1376. dsi->supplies[1].supply = "vddio";
  1377. ret = devm_regulator_bulk_get(&pdev->dev, ARRAY_SIZE(dsi->supplies),
  1378. dsi->supplies);
  1379. if (ret) {
  1380. dev_info(&pdev->dev, "failed to get regulators: %d\n", ret);
  1381. return -EPROBE_DEFER;
  1382. }
  1383. dsi->pll_clk = devm_clk_get(&pdev->dev, "pll_clk");
  1384. if (IS_ERR(dsi->pll_clk)) {
  1385. dev_info(&pdev->dev, "failed to get dsi pll input clock\n");
  1386. ret = PTR_ERR(dsi->pll_clk);
  1387. goto err_del_component;
  1388. }
  1389. dsi->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
  1390. if (IS_ERR(dsi->bus_clk)) {
  1391. dev_info(&pdev->dev, "failed to get dsi bus clock\n");
  1392. ret = PTR_ERR(dsi->bus_clk);
  1393. goto err_del_component;
  1394. }
  1395. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1396. dsi->reg_base = devm_ioremap_resource(&pdev->dev, res);
  1397. if (IS_ERR(dsi->reg_base)) {
  1398. dev_err(&pdev->dev, "failed to remap io region\n");
  1399. ret = PTR_ERR(dsi->reg_base);
  1400. goto err_del_component;
  1401. }
  1402. dsi->phy = devm_phy_get(&pdev->dev, "dsim");
  1403. if (IS_ERR(dsi->phy)) {
  1404. dev_info(&pdev->dev, "failed to get dsim phy\n");
  1405. ret = PTR_ERR(dsi->phy);
  1406. goto err_del_component;
  1407. }
  1408. dsi->irq = platform_get_irq(pdev, 0);
  1409. if (dsi->irq < 0) {
  1410. dev_err(&pdev->dev, "failed to request dsi irq resource\n");
  1411. ret = dsi->irq;
  1412. goto err_del_component;
  1413. }
  1414. irq_set_status_flags(dsi->irq, IRQ_NOAUTOEN);
  1415. ret = devm_request_threaded_irq(&pdev->dev, dsi->irq, NULL,
  1416. exynos_dsi_irq, IRQF_ONESHOT,
  1417. dev_name(&pdev->dev), dsi);
  1418. if (ret) {
  1419. dev_err(&pdev->dev, "failed to request dsi irq\n");
  1420. goto err_del_component;
  1421. }
  1422. exynos_dsi_display.ctx = dsi;
  1423. platform_set_drvdata(pdev, &exynos_dsi_display);
  1424. ret = component_add(&pdev->dev, &exynos_dsi_component_ops);
  1425. if (ret)
  1426. goto err_del_component;
  1427. return ret;
  1428. err_del_component:
  1429. exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CONNECTOR);
  1430. return ret;
  1431. }
  1432. static int exynos_dsi_remove(struct platform_device *pdev)
  1433. {
  1434. component_del(&pdev->dev, &exynos_dsi_component_ops);
  1435. exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CONNECTOR);
  1436. return 0;
  1437. }
  1438. struct platform_driver dsi_driver = {
  1439. .probe = exynos_dsi_probe,
  1440. .remove = exynos_dsi_remove,
  1441. .driver = {
  1442. .name = "exynos-dsi",
  1443. .owner = THIS_MODULE,
  1444. .of_match_table = exynos_dsi_of_match,
  1445. },
  1446. };
  1447. MODULE_AUTHOR("Tomasz Figa <t.figa@samsung.com>");
  1448. MODULE_AUTHOR("Andrzej Hajda <a.hajda@samsung.com>");
  1449. MODULE_DESCRIPTION("Samsung SoC MIPI DSI Master");
  1450. MODULE_LICENSE("GPL v2");