atombios_encoders.c 89 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "radeon_audio.h"
  31. #include "atom.h"
  32. #include <linux/backlight.h>
  33. extern int atom_debug;
  34. static u8
  35. radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
  36. {
  37. u8 backlight_level;
  38. u32 bios_2_scratch;
  39. if (rdev->family >= CHIP_R600)
  40. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  41. else
  42. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  43. backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
  44. ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
  45. return backlight_level;
  46. }
  47. static void
  48. radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
  49. u8 backlight_level)
  50. {
  51. u32 bios_2_scratch;
  52. if (rdev->family >= CHIP_R600)
  53. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  54. else
  55. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  56. bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
  57. bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
  58. ATOM_S2_CURRENT_BL_LEVEL_MASK);
  59. if (rdev->family >= CHIP_R600)
  60. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  61. else
  62. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  63. }
  64. u8
  65. atombios_get_backlight_level(struct radeon_encoder *radeon_encoder)
  66. {
  67. struct drm_device *dev = radeon_encoder->base.dev;
  68. struct radeon_device *rdev = dev->dev_private;
  69. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  70. return 0;
  71. return radeon_atom_get_backlight_level_from_reg(rdev);
  72. }
  73. void
  74. atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  75. {
  76. struct drm_encoder *encoder = &radeon_encoder->base;
  77. struct drm_device *dev = radeon_encoder->base.dev;
  78. struct radeon_device *rdev = dev->dev_private;
  79. struct radeon_encoder_atom_dig *dig;
  80. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  81. int index;
  82. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  83. return;
  84. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  85. radeon_encoder->enc_priv) {
  86. dig = radeon_encoder->enc_priv;
  87. dig->backlight_level = level;
  88. radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
  89. switch (radeon_encoder->encoder_id) {
  90. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  91. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  92. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  93. if (dig->backlight_level == 0) {
  94. args.ucAction = ATOM_LCD_BLOFF;
  95. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  96. } else {
  97. args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
  98. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  99. args.ucAction = ATOM_LCD_BLON;
  100. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  101. }
  102. break;
  103. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  104. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  105. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  106. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  107. if (dig->backlight_level == 0)
  108. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  109. else {
  110. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
  111. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  112. }
  113. break;
  114. default:
  115. break;
  116. }
  117. }
  118. }
  119. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  120. static u8 radeon_atom_bl_level(struct backlight_device *bd)
  121. {
  122. u8 level;
  123. /* Convert brightness to hardware level */
  124. if (bd->props.brightness < 0)
  125. level = 0;
  126. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  127. level = RADEON_MAX_BL_LEVEL;
  128. else
  129. level = bd->props.brightness;
  130. return level;
  131. }
  132. static int radeon_atom_backlight_update_status(struct backlight_device *bd)
  133. {
  134. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  135. struct radeon_encoder *radeon_encoder = pdata->encoder;
  136. atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
  137. return 0;
  138. }
  139. static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
  140. {
  141. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  142. struct radeon_encoder *radeon_encoder = pdata->encoder;
  143. struct drm_device *dev = radeon_encoder->base.dev;
  144. struct radeon_device *rdev = dev->dev_private;
  145. return radeon_atom_get_backlight_level_from_reg(rdev);
  146. }
  147. static const struct backlight_ops radeon_atom_backlight_ops = {
  148. .get_brightness = radeon_atom_backlight_get_brightness,
  149. .update_status = radeon_atom_backlight_update_status,
  150. };
  151. void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
  152. struct drm_connector *drm_connector)
  153. {
  154. struct drm_device *dev = radeon_encoder->base.dev;
  155. struct radeon_device *rdev = dev->dev_private;
  156. struct backlight_device *bd;
  157. struct backlight_properties props;
  158. struct radeon_backlight_privdata *pdata;
  159. struct radeon_encoder_atom_dig *dig;
  160. char bl_name[16];
  161. /* Mac laptops with multiple GPUs use the gmux driver for backlight
  162. * so don't register a backlight device
  163. */
  164. if ((rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
  165. (rdev->pdev->device == 0x6741))
  166. return;
  167. if (!radeon_encoder->enc_priv)
  168. return;
  169. if (!rdev->is_atom_bios)
  170. return;
  171. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  172. return;
  173. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  174. if (!pdata) {
  175. DRM_ERROR("Memory allocation failed\n");
  176. goto error;
  177. }
  178. memset(&props, 0, sizeof(props));
  179. props.max_brightness = RADEON_MAX_BL_LEVEL;
  180. props.type = BACKLIGHT_RAW;
  181. snprintf(bl_name, sizeof(bl_name),
  182. "radeon_bl%d", dev->primary->index);
  183. bd = backlight_device_register(bl_name, drm_connector->kdev,
  184. pdata, &radeon_atom_backlight_ops, &props);
  185. if (IS_ERR(bd)) {
  186. DRM_ERROR("Backlight registration failed\n");
  187. goto error;
  188. }
  189. pdata->encoder = radeon_encoder;
  190. dig = radeon_encoder->enc_priv;
  191. dig->bl_dev = bd;
  192. bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
  193. /* Set a reasonable default here if the level is 0 otherwise
  194. * fbdev will attempt to turn the backlight on after console
  195. * unblanking and it will try and restore 0 which turns the backlight
  196. * off again.
  197. */
  198. if (bd->props.brightness == 0)
  199. bd->props.brightness = RADEON_MAX_BL_LEVEL;
  200. bd->props.power = FB_BLANK_UNBLANK;
  201. backlight_update_status(bd);
  202. DRM_INFO("radeon atom DIG backlight initialized\n");
  203. rdev->mode_info.bl_encoder = radeon_encoder;
  204. return;
  205. error:
  206. kfree(pdata);
  207. return;
  208. }
  209. static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
  210. {
  211. struct drm_device *dev = radeon_encoder->base.dev;
  212. struct radeon_device *rdev = dev->dev_private;
  213. struct backlight_device *bd = NULL;
  214. struct radeon_encoder_atom_dig *dig;
  215. if (!radeon_encoder->enc_priv)
  216. return;
  217. if (!rdev->is_atom_bios)
  218. return;
  219. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  220. return;
  221. dig = radeon_encoder->enc_priv;
  222. bd = dig->bl_dev;
  223. dig->bl_dev = NULL;
  224. if (bd) {
  225. struct radeon_legacy_backlight_privdata *pdata;
  226. pdata = bl_get_data(bd);
  227. backlight_device_unregister(bd);
  228. kfree(pdata);
  229. DRM_INFO("radeon atom LVDS backlight unloaded\n");
  230. }
  231. }
  232. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  233. void radeon_atom_backlight_init(struct radeon_encoder *encoder)
  234. {
  235. }
  236. static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
  237. {
  238. }
  239. #endif
  240. /* evil but including atombios.h is much worse */
  241. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  242. struct drm_display_mode *mode);
  243. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  244. const struct drm_display_mode *mode,
  245. struct drm_display_mode *adjusted_mode)
  246. {
  247. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  248. struct drm_device *dev = encoder->dev;
  249. struct radeon_device *rdev = dev->dev_private;
  250. /* set the active encoder to connector routing */
  251. radeon_encoder_set_active_device(encoder);
  252. drm_mode_set_crtcinfo(adjusted_mode, 0);
  253. /* hw bug */
  254. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  255. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  256. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  257. /* vertical FP must be at least 1 */
  258. if (mode->crtc_vsync_start == mode->crtc_vdisplay)
  259. adjusted_mode->crtc_vsync_start++;
  260. /* get the native mode for scaling */
  261. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  262. radeon_panel_mode_fixup(encoder, adjusted_mode);
  263. } else if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  264. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  265. if (tv_dac) {
  266. if (tv_dac->tv_std == TV_STD_NTSC ||
  267. tv_dac->tv_std == TV_STD_NTSC_J ||
  268. tv_dac->tv_std == TV_STD_PAL_M)
  269. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  270. else
  271. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  272. }
  273. } else if (radeon_encoder->rmx_type != RMX_OFF) {
  274. radeon_panel_mode_fixup(encoder, adjusted_mode);
  275. }
  276. if (ASIC_IS_DCE3(rdev) &&
  277. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  278. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  279. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  280. radeon_dp_set_link_config(connector, adjusted_mode);
  281. }
  282. return true;
  283. }
  284. static void
  285. atombios_dac_setup(struct drm_encoder *encoder, int action)
  286. {
  287. struct drm_device *dev = encoder->dev;
  288. struct radeon_device *rdev = dev->dev_private;
  289. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  290. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  291. int index = 0;
  292. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  293. memset(&args, 0, sizeof(args));
  294. switch (radeon_encoder->encoder_id) {
  295. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  296. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  297. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  298. break;
  299. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  300. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  301. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  302. break;
  303. }
  304. args.ucAction = action;
  305. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  306. args.ucDacStandard = ATOM_DAC1_PS2;
  307. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  308. args.ucDacStandard = ATOM_DAC1_CV;
  309. else {
  310. switch (dac_info->tv_std) {
  311. case TV_STD_PAL:
  312. case TV_STD_PAL_M:
  313. case TV_STD_SCART_PAL:
  314. case TV_STD_SECAM:
  315. case TV_STD_PAL_CN:
  316. args.ucDacStandard = ATOM_DAC1_PAL;
  317. break;
  318. case TV_STD_NTSC:
  319. case TV_STD_NTSC_J:
  320. case TV_STD_PAL_60:
  321. default:
  322. args.ucDacStandard = ATOM_DAC1_NTSC;
  323. break;
  324. }
  325. }
  326. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  327. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  328. }
  329. static void
  330. atombios_tv_setup(struct drm_encoder *encoder, int action)
  331. {
  332. struct drm_device *dev = encoder->dev;
  333. struct radeon_device *rdev = dev->dev_private;
  334. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  335. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  336. int index = 0;
  337. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  338. memset(&args, 0, sizeof(args));
  339. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  340. args.sTVEncoder.ucAction = action;
  341. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  342. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  343. else {
  344. switch (dac_info->tv_std) {
  345. case TV_STD_NTSC:
  346. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  347. break;
  348. case TV_STD_PAL:
  349. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  350. break;
  351. case TV_STD_PAL_M:
  352. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  353. break;
  354. case TV_STD_PAL_60:
  355. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  356. break;
  357. case TV_STD_NTSC_J:
  358. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  359. break;
  360. case TV_STD_SCART_PAL:
  361. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  362. break;
  363. case TV_STD_SECAM:
  364. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  365. break;
  366. case TV_STD_PAL_CN:
  367. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  368. break;
  369. default:
  370. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  371. break;
  372. }
  373. }
  374. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  375. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  376. }
  377. static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
  378. {
  379. int bpc = 8;
  380. if (encoder->crtc) {
  381. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  382. bpc = radeon_crtc->bpc;
  383. }
  384. switch (bpc) {
  385. case 0:
  386. return PANEL_BPC_UNDEFINE;
  387. case 6:
  388. return PANEL_6BIT_PER_COLOR;
  389. case 8:
  390. default:
  391. return PANEL_8BIT_PER_COLOR;
  392. case 10:
  393. return PANEL_10BIT_PER_COLOR;
  394. case 12:
  395. return PANEL_12BIT_PER_COLOR;
  396. case 16:
  397. return PANEL_16BIT_PER_COLOR;
  398. }
  399. }
  400. union dvo_encoder_control {
  401. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  402. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  403. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  404. DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4 dvo_v4;
  405. };
  406. void
  407. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  408. {
  409. struct drm_device *dev = encoder->dev;
  410. struct radeon_device *rdev = dev->dev_private;
  411. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  412. union dvo_encoder_control args;
  413. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  414. uint8_t frev, crev;
  415. memset(&args, 0, sizeof(args));
  416. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  417. return;
  418. /* some R4xx chips have the wrong frev */
  419. if (rdev->family <= CHIP_RV410)
  420. frev = 1;
  421. switch (frev) {
  422. case 1:
  423. switch (crev) {
  424. case 1:
  425. /* R4xx, R5xx */
  426. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  427. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  428. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  429. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  430. break;
  431. case 2:
  432. /* RS600/690/740 */
  433. args.dvo.sDVOEncoder.ucAction = action;
  434. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  435. /* DFP1, CRT1, TV1 depending on the type of port */
  436. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  437. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  438. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  439. break;
  440. case 3:
  441. /* R6xx */
  442. args.dvo_v3.ucAction = action;
  443. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  444. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  445. break;
  446. case 4:
  447. /* DCE8 */
  448. args.dvo_v4.ucAction = action;
  449. args.dvo_v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  450. args.dvo_v4.ucDVOConfig = 0; /* XXX */
  451. args.dvo_v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  452. break;
  453. default:
  454. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  455. break;
  456. }
  457. break;
  458. default:
  459. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  460. break;
  461. }
  462. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  463. }
  464. union lvds_encoder_control {
  465. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  466. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  467. };
  468. void
  469. atombios_digital_setup(struct drm_encoder *encoder, int action)
  470. {
  471. struct drm_device *dev = encoder->dev;
  472. struct radeon_device *rdev = dev->dev_private;
  473. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  474. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  475. union lvds_encoder_control args;
  476. int index = 0;
  477. int hdmi_detected = 0;
  478. uint8_t frev, crev;
  479. if (!dig)
  480. return;
  481. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  482. hdmi_detected = 1;
  483. memset(&args, 0, sizeof(args));
  484. switch (radeon_encoder->encoder_id) {
  485. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  486. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  487. break;
  488. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  489. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  490. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  491. break;
  492. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  493. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  494. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  495. else
  496. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  497. break;
  498. }
  499. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  500. return;
  501. switch (frev) {
  502. case 1:
  503. case 2:
  504. switch (crev) {
  505. case 1:
  506. args.v1.ucMisc = 0;
  507. args.v1.ucAction = action;
  508. if (hdmi_detected)
  509. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  510. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  511. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  512. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  513. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  514. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  515. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  516. } else {
  517. if (dig->linkb)
  518. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  519. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  520. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  521. /*if (pScrn->rgbBits == 8) */
  522. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  523. }
  524. break;
  525. case 2:
  526. case 3:
  527. args.v2.ucMisc = 0;
  528. args.v2.ucAction = action;
  529. if (crev == 3) {
  530. if (dig->coherent_mode)
  531. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  532. }
  533. if (hdmi_detected)
  534. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  535. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  536. args.v2.ucTruncate = 0;
  537. args.v2.ucSpatial = 0;
  538. args.v2.ucTemporal = 0;
  539. args.v2.ucFRC = 0;
  540. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  541. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  542. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  543. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  544. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  545. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  546. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  547. }
  548. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  549. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  550. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  551. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  552. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  553. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  554. }
  555. } else {
  556. if (dig->linkb)
  557. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  558. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  559. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  560. }
  561. break;
  562. default:
  563. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  564. break;
  565. }
  566. break;
  567. default:
  568. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  569. break;
  570. }
  571. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  572. }
  573. int
  574. atombios_get_encoder_mode(struct drm_encoder *encoder)
  575. {
  576. struct drm_device *dev = encoder->dev;
  577. struct radeon_device *rdev = dev->dev_private;
  578. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  579. struct drm_connector *connector;
  580. struct radeon_connector *radeon_connector;
  581. struct radeon_connector_atom_dig *dig_connector;
  582. struct radeon_encoder_atom_dig *dig_enc;
  583. if (radeon_encoder_is_digital(encoder)) {
  584. dig_enc = radeon_encoder->enc_priv;
  585. if (dig_enc->active_mst_links)
  586. return ATOM_ENCODER_MODE_DP_MST;
  587. }
  588. if (radeon_encoder->is_mst_encoder || radeon_encoder->offset)
  589. return ATOM_ENCODER_MODE_DP_MST;
  590. /* dp bridges are always DP */
  591. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  592. return ATOM_ENCODER_MODE_DP;
  593. /* DVO is always DVO */
  594. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DVO1) ||
  595. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
  596. return ATOM_ENCODER_MODE_DVO;
  597. connector = radeon_get_connector_for_encoder(encoder);
  598. /* if we don't have an active device yet, just use one of
  599. * the connectors tied to the encoder.
  600. */
  601. if (!connector)
  602. connector = radeon_get_connector_for_encoder_init(encoder);
  603. radeon_connector = to_radeon_connector(connector);
  604. switch (connector->connector_type) {
  605. case DRM_MODE_CONNECTOR_DVII:
  606. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  607. if (radeon_audio != 0) {
  608. if (radeon_connector->use_digital &&
  609. (radeon_connector->audio == RADEON_AUDIO_ENABLE))
  610. return ATOM_ENCODER_MODE_HDMI;
  611. else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
  612. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  613. return ATOM_ENCODER_MODE_HDMI;
  614. else if (radeon_connector->use_digital)
  615. return ATOM_ENCODER_MODE_DVI;
  616. else
  617. return ATOM_ENCODER_MODE_CRT;
  618. } else if (radeon_connector->use_digital) {
  619. return ATOM_ENCODER_MODE_DVI;
  620. } else {
  621. return ATOM_ENCODER_MODE_CRT;
  622. }
  623. break;
  624. case DRM_MODE_CONNECTOR_DVID:
  625. case DRM_MODE_CONNECTOR_HDMIA:
  626. default:
  627. if (radeon_audio != 0) {
  628. if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
  629. return ATOM_ENCODER_MODE_HDMI;
  630. else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
  631. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  632. return ATOM_ENCODER_MODE_HDMI;
  633. else
  634. return ATOM_ENCODER_MODE_DVI;
  635. } else {
  636. return ATOM_ENCODER_MODE_DVI;
  637. }
  638. break;
  639. case DRM_MODE_CONNECTOR_LVDS:
  640. return ATOM_ENCODER_MODE_LVDS;
  641. break;
  642. case DRM_MODE_CONNECTOR_DisplayPort:
  643. dig_connector = radeon_connector->con_priv;
  644. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  645. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  646. if (radeon_audio != 0 &&
  647. drm_detect_monitor_audio(radeon_connector_edid(connector)) &&
  648. ASIC_IS_DCE4(rdev) && !ASIC_IS_DCE5(rdev))
  649. return ATOM_ENCODER_MODE_DP_AUDIO;
  650. return ATOM_ENCODER_MODE_DP;
  651. } else if (radeon_audio != 0) {
  652. if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
  653. return ATOM_ENCODER_MODE_HDMI;
  654. else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
  655. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  656. return ATOM_ENCODER_MODE_HDMI;
  657. else
  658. return ATOM_ENCODER_MODE_DVI;
  659. } else {
  660. return ATOM_ENCODER_MODE_DVI;
  661. }
  662. break;
  663. case DRM_MODE_CONNECTOR_eDP:
  664. if (radeon_audio != 0 &&
  665. drm_detect_monitor_audio(radeon_connector_edid(connector)) &&
  666. ASIC_IS_DCE4(rdev) && !ASIC_IS_DCE5(rdev))
  667. return ATOM_ENCODER_MODE_DP_AUDIO;
  668. return ATOM_ENCODER_MODE_DP;
  669. case DRM_MODE_CONNECTOR_DVIA:
  670. case DRM_MODE_CONNECTOR_VGA:
  671. return ATOM_ENCODER_MODE_CRT;
  672. break;
  673. case DRM_MODE_CONNECTOR_Composite:
  674. case DRM_MODE_CONNECTOR_SVIDEO:
  675. case DRM_MODE_CONNECTOR_9PinDIN:
  676. /* fix me */
  677. return ATOM_ENCODER_MODE_TV;
  678. /*return ATOM_ENCODER_MODE_CV;*/
  679. break;
  680. }
  681. }
  682. /*
  683. * DIG Encoder/Transmitter Setup
  684. *
  685. * DCE 3.0/3.1
  686. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  687. * Supports up to 3 digital outputs
  688. * - 2 DIG encoder blocks.
  689. * DIG1 can drive UNIPHY link A or link B
  690. * DIG2 can drive UNIPHY link B or LVTMA
  691. *
  692. * DCE 3.2
  693. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  694. * Supports up to 5 digital outputs
  695. * - 2 DIG encoder blocks.
  696. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  697. *
  698. * DCE 4.0/5.0/6.0
  699. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  700. * Supports up to 6 digital outputs
  701. * - 6 DIG encoder blocks.
  702. * - DIG to PHY mapping is hardcoded
  703. * DIG1 drives UNIPHY0 link A, A+B
  704. * DIG2 drives UNIPHY0 link B
  705. * DIG3 drives UNIPHY1 link A, A+B
  706. * DIG4 drives UNIPHY1 link B
  707. * DIG5 drives UNIPHY2 link A, A+B
  708. * DIG6 drives UNIPHY2 link B
  709. *
  710. * DCE 4.1
  711. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  712. * Supports up to 6 digital outputs
  713. * - 2 DIG encoder blocks.
  714. * llano
  715. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  716. * ontario
  717. * DIG1 drives UNIPHY0/1/2 link A
  718. * DIG2 drives UNIPHY0/1/2 link B
  719. *
  720. * Routing
  721. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  722. * Examples:
  723. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  724. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  725. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  726. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  727. */
  728. union dig_encoder_control {
  729. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  730. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  731. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  732. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  733. };
  734. void
  735. atombios_dig_encoder_setup2(struct drm_encoder *encoder, int action, int panel_mode, int enc_override)
  736. {
  737. struct drm_device *dev = encoder->dev;
  738. struct radeon_device *rdev = dev->dev_private;
  739. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  740. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  741. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  742. union dig_encoder_control args;
  743. int index = 0;
  744. uint8_t frev, crev;
  745. int dp_clock = 0;
  746. int dp_lane_count = 0;
  747. int hpd_id = RADEON_HPD_NONE;
  748. if (connector) {
  749. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  750. struct radeon_connector_atom_dig *dig_connector =
  751. radeon_connector->con_priv;
  752. dp_clock = dig_connector->dp_clock;
  753. dp_lane_count = dig_connector->dp_lane_count;
  754. hpd_id = radeon_connector->hpd.hpd;
  755. }
  756. /* no dig encoder assigned */
  757. if (dig->dig_encoder == -1)
  758. return;
  759. memset(&args, 0, sizeof(args));
  760. if (ASIC_IS_DCE4(rdev))
  761. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  762. else {
  763. if (dig->dig_encoder)
  764. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  765. else
  766. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  767. }
  768. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  769. return;
  770. switch (frev) {
  771. case 1:
  772. switch (crev) {
  773. case 1:
  774. args.v1.ucAction = action;
  775. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  776. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  777. args.v3.ucPanelMode = panel_mode;
  778. else
  779. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  780. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  781. args.v1.ucLaneNum = dp_lane_count;
  782. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  783. args.v1.ucLaneNum = 8;
  784. else
  785. args.v1.ucLaneNum = 4;
  786. switch (radeon_encoder->encoder_id) {
  787. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  788. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  789. break;
  790. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  791. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  792. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  793. break;
  794. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  795. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  796. break;
  797. }
  798. if (dig->linkb)
  799. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  800. else
  801. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  802. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  803. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  804. break;
  805. case 2:
  806. case 3:
  807. args.v3.ucAction = action;
  808. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  809. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  810. args.v3.ucPanelMode = panel_mode;
  811. else
  812. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  813. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
  814. args.v3.ucLaneNum = dp_lane_count;
  815. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  816. args.v3.ucLaneNum = 8;
  817. else
  818. args.v3.ucLaneNum = 4;
  819. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
  820. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  821. if (enc_override != -1)
  822. args.v3.acConfig.ucDigSel = enc_override;
  823. else
  824. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  825. args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
  826. break;
  827. case 4:
  828. args.v4.ucAction = action;
  829. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  830. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  831. args.v4.ucPanelMode = panel_mode;
  832. else
  833. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  834. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
  835. args.v4.ucLaneNum = dp_lane_count;
  836. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  837. args.v4.ucLaneNum = 8;
  838. else
  839. args.v4.ucLaneNum = 4;
  840. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
  841. if (dp_clock == 540000)
  842. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  843. else if (dp_clock == 324000)
  844. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ;
  845. else if (dp_clock == 270000)
  846. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  847. else
  848. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ;
  849. }
  850. if (enc_override != -1)
  851. args.v4.acConfig.ucDigSel = enc_override;
  852. else
  853. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  854. args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  855. if (hpd_id == RADEON_HPD_NONE)
  856. args.v4.ucHPD_ID = 0;
  857. else
  858. args.v4.ucHPD_ID = hpd_id + 1;
  859. break;
  860. default:
  861. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  862. break;
  863. }
  864. break;
  865. default:
  866. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  867. break;
  868. }
  869. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  870. }
  871. void
  872. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  873. {
  874. atombios_dig_encoder_setup2(encoder, action, panel_mode, -1);
  875. }
  876. union dig_transmitter_control {
  877. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  878. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  879. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  880. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  881. DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
  882. };
  883. void
  884. atombios_dig_transmitter_setup2(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set, int fe)
  885. {
  886. struct drm_device *dev = encoder->dev;
  887. struct radeon_device *rdev = dev->dev_private;
  888. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  889. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  890. struct drm_connector *connector;
  891. union dig_transmitter_control args;
  892. int index = 0;
  893. uint8_t frev, crev;
  894. bool is_dp = false;
  895. int pll_id = 0;
  896. int dp_clock = 0;
  897. int dp_lane_count = 0;
  898. int connector_object_id = 0;
  899. int igp_lane_info = 0;
  900. int dig_encoder = dig->dig_encoder;
  901. int hpd_id = RADEON_HPD_NONE;
  902. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  903. connector = radeon_get_connector_for_encoder_init(encoder);
  904. /* just needed to avoid bailing in the encoder check. the encoder
  905. * isn't used for init
  906. */
  907. dig_encoder = 0;
  908. } else
  909. connector = radeon_get_connector_for_encoder(encoder);
  910. if (connector) {
  911. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  912. struct radeon_connector_atom_dig *dig_connector =
  913. radeon_connector->con_priv;
  914. hpd_id = radeon_connector->hpd.hpd;
  915. dp_clock = dig_connector->dp_clock;
  916. dp_lane_count = dig_connector->dp_lane_count;
  917. connector_object_id =
  918. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  919. igp_lane_info = dig_connector->igp_lane_info;
  920. }
  921. if (encoder->crtc) {
  922. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  923. pll_id = radeon_crtc->pll_id;
  924. }
  925. /* no dig encoder assigned */
  926. if (dig_encoder == -1)
  927. return;
  928. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  929. is_dp = true;
  930. memset(&args, 0, sizeof(args));
  931. switch (radeon_encoder->encoder_id) {
  932. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  933. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  934. break;
  935. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  936. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  937. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  938. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  939. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  940. break;
  941. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  942. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  943. break;
  944. }
  945. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  946. return;
  947. switch (frev) {
  948. case 1:
  949. switch (crev) {
  950. case 1:
  951. args.v1.ucAction = action;
  952. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  953. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  954. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  955. args.v1.asMode.ucLaneSel = lane_num;
  956. args.v1.asMode.ucLaneSet = lane_set;
  957. } else {
  958. if (is_dp)
  959. args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
  960. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  961. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  962. else
  963. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  964. }
  965. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  966. if (dig_encoder)
  967. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  968. else
  969. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  970. if ((rdev->flags & RADEON_IS_IGP) &&
  971. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  972. if (is_dp ||
  973. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  974. if (igp_lane_info & 0x1)
  975. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  976. else if (igp_lane_info & 0x2)
  977. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  978. else if (igp_lane_info & 0x4)
  979. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  980. else if (igp_lane_info & 0x8)
  981. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  982. } else {
  983. if (igp_lane_info & 0x3)
  984. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  985. else if (igp_lane_info & 0xc)
  986. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  987. }
  988. }
  989. if (dig->linkb)
  990. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  991. else
  992. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  993. if (is_dp)
  994. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  995. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  996. if (dig->coherent_mode)
  997. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  998. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  999. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  1000. }
  1001. break;
  1002. case 2:
  1003. args.v2.ucAction = action;
  1004. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1005. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  1006. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1007. args.v2.asMode.ucLaneSel = lane_num;
  1008. args.v2.asMode.ucLaneSet = lane_set;
  1009. } else {
  1010. if (is_dp)
  1011. args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
  1012. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1013. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1014. else
  1015. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1016. }
  1017. args.v2.acConfig.ucEncoderSel = dig_encoder;
  1018. if (dig->linkb)
  1019. args.v2.acConfig.ucLinkSel = 1;
  1020. switch (radeon_encoder->encoder_id) {
  1021. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1022. args.v2.acConfig.ucTransmitterSel = 0;
  1023. break;
  1024. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1025. args.v2.acConfig.ucTransmitterSel = 1;
  1026. break;
  1027. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1028. args.v2.acConfig.ucTransmitterSel = 2;
  1029. break;
  1030. }
  1031. if (is_dp) {
  1032. args.v2.acConfig.fCoherentMode = 1;
  1033. args.v2.acConfig.fDPConnector = 1;
  1034. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1035. if (dig->coherent_mode)
  1036. args.v2.acConfig.fCoherentMode = 1;
  1037. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1038. args.v2.acConfig.fDualLinkConnector = 1;
  1039. }
  1040. break;
  1041. case 3:
  1042. args.v3.ucAction = action;
  1043. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1044. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  1045. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1046. args.v3.asMode.ucLaneSel = lane_num;
  1047. args.v3.asMode.ucLaneSet = lane_set;
  1048. } else {
  1049. if (is_dp)
  1050. args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
  1051. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1052. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1053. else
  1054. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1055. }
  1056. if (is_dp)
  1057. args.v3.ucLaneNum = dp_lane_count;
  1058. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1059. args.v3.ucLaneNum = 8;
  1060. else
  1061. args.v3.ucLaneNum = 4;
  1062. if (dig->linkb)
  1063. args.v3.acConfig.ucLinkSel = 1;
  1064. if (dig_encoder & 1)
  1065. args.v3.acConfig.ucEncoderSel = 1;
  1066. /* Select the PLL for the PHY
  1067. * DP PHY should be clocked from external src if there is
  1068. * one.
  1069. */
  1070. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  1071. if (is_dp && rdev->clock.dp_extclk)
  1072. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  1073. else
  1074. args.v3.acConfig.ucRefClkSource = pll_id;
  1075. switch (radeon_encoder->encoder_id) {
  1076. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1077. args.v3.acConfig.ucTransmitterSel = 0;
  1078. break;
  1079. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1080. args.v3.acConfig.ucTransmitterSel = 1;
  1081. break;
  1082. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1083. args.v3.acConfig.ucTransmitterSel = 2;
  1084. break;
  1085. }
  1086. if (is_dp)
  1087. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1088. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1089. if (dig->coherent_mode)
  1090. args.v3.acConfig.fCoherentMode = 1;
  1091. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1092. args.v3.acConfig.fDualLinkConnector = 1;
  1093. }
  1094. break;
  1095. case 4:
  1096. args.v4.ucAction = action;
  1097. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1098. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  1099. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1100. args.v4.asMode.ucLaneSel = lane_num;
  1101. args.v4.asMode.ucLaneSet = lane_set;
  1102. } else {
  1103. if (is_dp)
  1104. args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
  1105. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1106. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1107. else
  1108. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1109. }
  1110. if (is_dp)
  1111. args.v4.ucLaneNum = dp_lane_count;
  1112. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1113. args.v4.ucLaneNum = 8;
  1114. else
  1115. args.v4.ucLaneNum = 4;
  1116. if (dig->linkb)
  1117. args.v4.acConfig.ucLinkSel = 1;
  1118. if (dig_encoder & 1)
  1119. args.v4.acConfig.ucEncoderSel = 1;
  1120. /* Select the PLL for the PHY
  1121. * DP PHY should be clocked from external src if there is
  1122. * one.
  1123. */
  1124. /* On DCE5 DCPLL usually generates the DP ref clock */
  1125. if (is_dp) {
  1126. if (rdev->clock.dp_extclk)
  1127. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  1128. else
  1129. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  1130. } else
  1131. args.v4.acConfig.ucRefClkSource = pll_id;
  1132. switch (radeon_encoder->encoder_id) {
  1133. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1134. args.v4.acConfig.ucTransmitterSel = 0;
  1135. break;
  1136. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1137. args.v4.acConfig.ucTransmitterSel = 1;
  1138. break;
  1139. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1140. args.v4.acConfig.ucTransmitterSel = 2;
  1141. break;
  1142. }
  1143. if (is_dp)
  1144. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1145. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1146. if (dig->coherent_mode)
  1147. args.v4.acConfig.fCoherentMode = 1;
  1148. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1149. args.v4.acConfig.fDualLinkConnector = 1;
  1150. }
  1151. break;
  1152. case 5:
  1153. args.v5.ucAction = action;
  1154. if (is_dp)
  1155. args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
  1156. else
  1157. args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1158. switch (radeon_encoder->encoder_id) {
  1159. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1160. if (dig->linkb)
  1161. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
  1162. else
  1163. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
  1164. break;
  1165. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1166. if (dig->linkb)
  1167. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
  1168. else
  1169. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
  1170. break;
  1171. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1172. if (dig->linkb)
  1173. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
  1174. else
  1175. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
  1176. break;
  1177. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1178. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYG;
  1179. break;
  1180. }
  1181. if (is_dp)
  1182. args.v5.ucLaneNum = dp_lane_count;
  1183. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1184. args.v5.ucLaneNum = 8;
  1185. else
  1186. args.v5.ucLaneNum = 4;
  1187. args.v5.ucConnObjId = connector_object_id;
  1188. args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
  1189. if (is_dp && rdev->clock.dp_extclk)
  1190. args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
  1191. else
  1192. args.v5.asConfig.ucPhyClkSrcId = pll_id;
  1193. if (is_dp)
  1194. args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
  1195. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1196. if (dig->coherent_mode)
  1197. args.v5.asConfig.ucCoherentMode = 1;
  1198. }
  1199. if (hpd_id == RADEON_HPD_NONE)
  1200. args.v5.asConfig.ucHPDSel = 0;
  1201. else
  1202. args.v5.asConfig.ucHPDSel = hpd_id + 1;
  1203. args.v5.ucDigEncoderSel = (fe != -1) ? (1 << fe) : (1 << dig_encoder);
  1204. args.v5.ucDPLaneSet = lane_set;
  1205. break;
  1206. default:
  1207. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1208. break;
  1209. }
  1210. break;
  1211. default:
  1212. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1213. break;
  1214. }
  1215. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1216. }
  1217. void
  1218. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  1219. {
  1220. atombios_dig_transmitter_setup2(encoder, action, lane_num, lane_set, -1);
  1221. }
  1222. bool
  1223. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1224. {
  1225. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1226. struct drm_device *dev = radeon_connector->base.dev;
  1227. struct radeon_device *rdev = dev->dev_private;
  1228. union dig_transmitter_control args;
  1229. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1230. uint8_t frev, crev;
  1231. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1232. goto done;
  1233. if (!ASIC_IS_DCE4(rdev))
  1234. goto done;
  1235. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1236. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1237. goto done;
  1238. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1239. goto done;
  1240. memset(&args, 0, sizeof(args));
  1241. args.v1.ucAction = action;
  1242. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1243. /* wait for the panel to power up */
  1244. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1245. int i;
  1246. for (i = 0; i < 300; i++) {
  1247. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1248. return true;
  1249. mdelay(1);
  1250. }
  1251. return false;
  1252. }
  1253. done:
  1254. return true;
  1255. }
  1256. union external_encoder_control {
  1257. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1258. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1259. };
  1260. static void
  1261. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1262. struct drm_encoder *ext_encoder,
  1263. int action)
  1264. {
  1265. struct drm_device *dev = encoder->dev;
  1266. struct radeon_device *rdev = dev->dev_private;
  1267. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1268. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1269. union external_encoder_control args;
  1270. struct drm_connector *connector;
  1271. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1272. u8 frev, crev;
  1273. int dp_clock = 0;
  1274. int dp_lane_count = 0;
  1275. int connector_object_id = 0;
  1276. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1277. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1278. connector = radeon_get_connector_for_encoder_init(encoder);
  1279. else
  1280. connector = radeon_get_connector_for_encoder(encoder);
  1281. if (connector) {
  1282. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1283. struct radeon_connector_atom_dig *dig_connector =
  1284. radeon_connector->con_priv;
  1285. dp_clock = dig_connector->dp_clock;
  1286. dp_lane_count = dig_connector->dp_lane_count;
  1287. connector_object_id =
  1288. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1289. }
  1290. memset(&args, 0, sizeof(args));
  1291. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1292. return;
  1293. switch (frev) {
  1294. case 1:
  1295. /* no params on frev 1 */
  1296. break;
  1297. case 2:
  1298. switch (crev) {
  1299. case 1:
  1300. case 2:
  1301. args.v1.sDigEncoder.ucAction = action;
  1302. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1303. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1304. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1305. if (dp_clock == 270000)
  1306. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1307. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1308. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1309. args.v1.sDigEncoder.ucLaneNum = 8;
  1310. else
  1311. args.v1.sDigEncoder.ucLaneNum = 4;
  1312. break;
  1313. case 3:
  1314. args.v3.sExtEncoder.ucAction = action;
  1315. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1316. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1317. else
  1318. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1319. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1320. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1321. if (dp_clock == 270000)
  1322. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1323. else if (dp_clock == 540000)
  1324. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1325. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1326. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1327. args.v3.sExtEncoder.ucLaneNum = 8;
  1328. else
  1329. args.v3.sExtEncoder.ucLaneNum = 4;
  1330. switch (ext_enum) {
  1331. case GRAPH_OBJECT_ENUM_ID1:
  1332. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1333. break;
  1334. case GRAPH_OBJECT_ENUM_ID2:
  1335. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1336. break;
  1337. case GRAPH_OBJECT_ENUM_ID3:
  1338. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1339. break;
  1340. }
  1341. args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
  1342. break;
  1343. default:
  1344. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1345. return;
  1346. }
  1347. break;
  1348. default:
  1349. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1350. return;
  1351. }
  1352. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1353. }
  1354. static void
  1355. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1356. {
  1357. struct drm_device *dev = encoder->dev;
  1358. struct radeon_device *rdev = dev->dev_private;
  1359. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1360. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1361. ENABLE_YUV_PS_ALLOCATION args;
  1362. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1363. uint32_t temp, reg;
  1364. memset(&args, 0, sizeof(args));
  1365. if (rdev->family >= CHIP_R600)
  1366. reg = R600_BIOS_3_SCRATCH;
  1367. else
  1368. reg = RADEON_BIOS_3_SCRATCH;
  1369. /* XXX: fix up scratch reg handling */
  1370. temp = RREG32(reg);
  1371. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1372. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1373. (radeon_crtc->crtc_id << 18)));
  1374. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1375. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1376. else
  1377. WREG32(reg, 0);
  1378. if (enable)
  1379. args.ucEnable = ATOM_ENABLE;
  1380. args.ucCRTC = radeon_crtc->crtc_id;
  1381. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1382. WREG32(reg, temp);
  1383. }
  1384. static void
  1385. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1386. {
  1387. struct drm_device *dev = encoder->dev;
  1388. struct radeon_device *rdev = dev->dev_private;
  1389. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1390. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1391. int index = 0;
  1392. memset(&args, 0, sizeof(args));
  1393. switch (radeon_encoder->encoder_id) {
  1394. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1395. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1396. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1397. break;
  1398. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1399. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1400. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1401. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1402. break;
  1403. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1404. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1405. break;
  1406. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1407. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1408. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1409. else
  1410. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1411. break;
  1412. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1413. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1414. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1415. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1416. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1417. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1418. else
  1419. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1420. break;
  1421. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1422. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1423. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1424. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1425. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1426. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1427. else
  1428. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1429. break;
  1430. default:
  1431. return;
  1432. }
  1433. switch (mode) {
  1434. case DRM_MODE_DPMS_ON:
  1435. args.ucAction = ATOM_ENABLE;
  1436. /* workaround for DVOOutputControl on some RS690 systems */
  1437. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1438. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1439. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1440. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1441. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1442. } else
  1443. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1444. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1445. if (rdev->mode_info.bl_encoder) {
  1446. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1447. atombios_set_backlight_level(radeon_encoder, dig->backlight_level);
  1448. } else {
  1449. args.ucAction = ATOM_LCD_BLON;
  1450. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1451. }
  1452. }
  1453. break;
  1454. case DRM_MODE_DPMS_STANDBY:
  1455. case DRM_MODE_DPMS_SUSPEND:
  1456. case DRM_MODE_DPMS_OFF:
  1457. args.ucAction = ATOM_DISABLE;
  1458. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1459. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1460. args.ucAction = ATOM_LCD_BLOFF;
  1461. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1462. }
  1463. break;
  1464. }
  1465. }
  1466. static void
  1467. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1468. {
  1469. struct drm_device *dev = encoder->dev;
  1470. struct radeon_device *rdev = dev->dev_private;
  1471. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1472. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1473. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1474. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1475. struct radeon_connector *radeon_connector = NULL;
  1476. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1477. bool travis_quirk = false;
  1478. if (connector) {
  1479. radeon_connector = to_radeon_connector(connector);
  1480. radeon_dig_connector = radeon_connector->con_priv;
  1481. if ((radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  1482. ENCODER_OBJECT_ID_TRAVIS) &&
  1483. (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  1484. !ASIC_IS_DCE5(rdev))
  1485. travis_quirk = true;
  1486. }
  1487. switch (mode) {
  1488. case DRM_MODE_DPMS_ON:
  1489. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1490. if (!connector)
  1491. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1492. else
  1493. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1494. /* setup and enable the encoder */
  1495. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1496. atombios_dig_encoder_setup(encoder,
  1497. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1498. dig->panel_mode);
  1499. if (ext_encoder) {
  1500. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  1501. atombios_external_encoder_setup(encoder, ext_encoder,
  1502. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1503. }
  1504. } else if (ASIC_IS_DCE4(rdev)) {
  1505. /* setup and enable the encoder */
  1506. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1507. } else {
  1508. /* setup and enable the encoder and transmitter */
  1509. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1510. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1511. }
  1512. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1513. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1514. atombios_set_edp_panel_power(connector,
  1515. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1516. radeon_dig_connector->edp_on = true;
  1517. }
  1518. }
  1519. /* enable the transmitter */
  1520. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1521. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1522. /* DP_SET_POWER_D0 is set in radeon_dp_link_train */
  1523. radeon_dp_link_train(encoder, connector);
  1524. if (ASIC_IS_DCE4(rdev))
  1525. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1526. }
  1527. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1528. if (rdev->mode_info.bl_encoder)
  1529. atombios_set_backlight_level(radeon_encoder, dig->backlight_level);
  1530. else
  1531. atombios_dig_transmitter_setup(encoder,
  1532. ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1533. }
  1534. if (ext_encoder)
  1535. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1536. break;
  1537. case DRM_MODE_DPMS_STANDBY:
  1538. case DRM_MODE_DPMS_SUSPEND:
  1539. case DRM_MODE_DPMS_OFF:
  1540. /* don't power off encoders with active MST links */
  1541. if (dig->active_mst_links)
  1542. return;
  1543. if (ASIC_IS_DCE4(rdev)) {
  1544. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector)
  1545. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1546. }
  1547. if (ext_encoder)
  1548. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1549. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1550. atombios_dig_transmitter_setup(encoder,
  1551. ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1552. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) &&
  1553. connector && !travis_quirk)
  1554. radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
  1555. if (ASIC_IS_DCE4(rdev)) {
  1556. /* disable the transmitter */
  1557. atombios_dig_transmitter_setup(encoder,
  1558. ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1559. } else {
  1560. /* disable the encoder and transmitter */
  1561. atombios_dig_transmitter_setup(encoder,
  1562. ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1563. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1564. }
  1565. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1566. if (travis_quirk)
  1567. radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
  1568. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1569. atombios_set_edp_panel_power(connector,
  1570. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1571. radeon_dig_connector->edp_on = false;
  1572. }
  1573. }
  1574. break;
  1575. }
  1576. }
  1577. static void
  1578. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1579. {
  1580. struct drm_device *dev = encoder->dev;
  1581. struct radeon_device *rdev = dev->dev_private;
  1582. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1583. int encoder_mode = atombios_get_encoder_mode(encoder);
  1584. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1585. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1586. radeon_encoder->active_device);
  1587. if ((radeon_audio != 0) &&
  1588. ((encoder_mode == ATOM_ENCODER_MODE_HDMI) ||
  1589. ENCODER_MODE_IS_DP(encoder_mode)))
  1590. radeon_audio_dpms(encoder, mode);
  1591. switch (radeon_encoder->encoder_id) {
  1592. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1593. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1594. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1595. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1596. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1597. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1598. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1599. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1600. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1601. break;
  1602. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1603. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1604. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1605. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1606. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1607. radeon_atom_encoder_dpms_dig(encoder, mode);
  1608. break;
  1609. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1610. if (ASIC_IS_DCE5(rdev)) {
  1611. switch (mode) {
  1612. case DRM_MODE_DPMS_ON:
  1613. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1614. break;
  1615. case DRM_MODE_DPMS_STANDBY:
  1616. case DRM_MODE_DPMS_SUSPEND:
  1617. case DRM_MODE_DPMS_OFF:
  1618. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1619. break;
  1620. }
  1621. } else if (ASIC_IS_DCE3(rdev))
  1622. radeon_atom_encoder_dpms_dig(encoder, mode);
  1623. else
  1624. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1625. break;
  1626. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1627. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1628. if (ASIC_IS_DCE5(rdev)) {
  1629. switch (mode) {
  1630. case DRM_MODE_DPMS_ON:
  1631. atombios_dac_setup(encoder, ATOM_ENABLE);
  1632. break;
  1633. case DRM_MODE_DPMS_STANDBY:
  1634. case DRM_MODE_DPMS_SUSPEND:
  1635. case DRM_MODE_DPMS_OFF:
  1636. atombios_dac_setup(encoder, ATOM_DISABLE);
  1637. break;
  1638. }
  1639. } else
  1640. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1641. break;
  1642. default:
  1643. return;
  1644. }
  1645. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1646. }
  1647. union crtc_source_param {
  1648. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1649. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1650. };
  1651. static void
  1652. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1653. {
  1654. struct drm_device *dev = encoder->dev;
  1655. struct radeon_device *rdev = dev->dev_private;
  1656. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1657. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1658. union crtc_source_param args;
  1659. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1660. uint8_t frev, crev;
  1661. struct radeon_encoder_atom_dig *dig;
  1662. memset(&args, 0, sizeof(args));
  1663. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1664. return;
  1665. switch (frev) {
  1666. case 1:
  1667. switch (crev) {
  1668. case 1:
  1669. default:
  1670. if (ASIC_IS_AVIVO(rdev))
  1671. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1672. else {
  1673. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1674. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1675. } else {
  1676. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1677. }
  1678. }
  1679. switch (radeon_encoder->encoder_id) {
  1680. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1681. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1682. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1683. break;
  1684. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1685. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1686. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1687. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1688. else
  1689. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1690. break;
  1691. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1692. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1693. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1694. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1695. break;
  1696. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1697. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1698. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1699. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1700. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1701. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1702. else
  1703. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1704. break;
  1705. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1706. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1707. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1708. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1709. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1710. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1711. else
  1712. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1713. break;
  1714. }
  1715. break;
  1716. case 2:
  1717. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1718. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1719. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1720. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1721. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1722. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1723. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1724. else
  1725. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1726. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1727. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1728. } else {
  1729. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1730. }
  1731. switch (radeon_encoder->encoder_id) {
  1732. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1733. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1734. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1735. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1736. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1737. dig = radeon_encoder->enc_priv;
  1738. switch (dig->dig_encoder) {
  1739. case 0:
  1740. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1741. break;
  1742. case 1:
  1743. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1744. break;
  1745. case 2:
  1746. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1747. break;
  1748. case 3:
  1749. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1750. break;
  1751. case 4:
  1752. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1753. break;
  1754. case 5:
  1755. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1756. break;
  1757. case 6:
  1758. args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
  1759. break;
  1760. }
  1761. break;
  1762. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1763. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1764. break;
  1765. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1766. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1767. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1768. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1769. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1770. else
  1771. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1772. break;
  1773. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1774. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1775. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1776. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1777. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1778. else
  1779. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1780. break;
  1781. }
  1782. break;
  1783. }
  1784. break;
  1785. default:
  1786. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1787. return;
  1788. }
  1789. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1790. /* update scratch regs with new routing */
  1791. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1792. }
  1793. void
  1794. atombios_set_mst_encoder_crtc_source(struct drm_encoder *encoder, int fe)
  1795. {
  1796. struct drm_device *dev = encoder->dev;
  1797. struct radeon_device *rdev = dev->dev_private;
  1798. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1799. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1800. uint8_t frev, crev;
  1801. union crtc_source_param args;
  1802. memset(&args, 0, sizeof(args));
  1803. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1804. return;
  1805. if (frev != 1 && crev != 2)
  1806. DRM_ERROR("Unknown table for MST %d, %d\n", frev, crev);
  1807. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1808. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_DP_MST;
  1809. switch (fe) {
  1810. case 0:
  1811. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1812. break;
  1813. case 1:
  1814. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1815. break;
  1816. case 2:
  1817. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1818. break;
  1819. case 3:
  1820. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1821. break;
  1822. case 4:
  1823. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1824. break;
  1825. case 5:
  1826. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1827. break;
  1828. case 6:
  1829. args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
  1830. break;
  1831. }
  1832. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1833. }
  1834. static void
  1835. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1836. struct drm_display_mode *mode)
  1837. {
  1838. struct drm_device *dev = encoder->dev;
  1839. struct radeon_device *rdev = dev->dev_private;
  1840. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1841. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1842. /* Funky macbooks */
  1843. if ((dev->pdev->device == 0x71C5) &&
  1844. (dev->pdev->subsystem_vendor == 0x106b) &&
  1845. (dev->pdev->subsystem_device == 0x0080)) {
  1846. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1847. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1848. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1849. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1850. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1851. }
  1852. }
  1853. /* set scaler clears this on some chips */
  1854. if (ASIC_IS_AVIVO(rdev) &&
  1855. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1856. if (ASIC_IS_DCE8(rdev)) {
  1857. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1858. WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset,
  1859. CIK_INTERLEAVE_EN);
  1860. else
  1861. WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1862. } else if (ASIC_IS_DCE4(rdev)) {
  1863. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1864. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1865. EVERGREEN_INTERLEAVE_EN);
  1866. else
  1867. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1868. } else {
  1869. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1870. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1871. AVIVO_D1MODE_INTERLEAVE_EN);
  1872. else
  1873. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1874. }
  1875. }
  1876. }
  1877. void radeon_atom_release_dig_encoder(struct radeon_device *rdev, int enc_idx)
  1878. {
  1879. if (enc_idx < 0)
  1880. return;
  1881. rdev->mode_info.active_encoders &= ~(1 << enc_idx);
  1882. }
  1883. int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder, int fe_idx)
  1884. {
  1885. struct drm_device *dev = encoder->dev;
  1886. struct radeon_device *rdev = dev->dev_private;
  1887. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1888. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1889. struct drm_encoder *test_encoder;
  1890. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1891. uint32_t dig_enc_in_use = 0;
  1892. int enc_idx = -1;
  1893. if (fe_idx >= 0) {
  1894. enc_idx = fe_idx;
  1895. goto assigned;
  1896. }
  1897. if (ASIC_IS_DCE6(rdev)) {
  1898. /* DCE6 */
  1899. switch (radeon_encoder->encoder_id) {
  1900. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1901. if (dig->linkb)
  1902. enc_idx = 1;
  1903. else
  1904. enc_idx = 0;
  1905. break;
  1906. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1907. if (dig->linkb)
  1908. enc_idx = 3;
  1909. else
  1910. enc_idx = 2;
  1911. break;
  1912. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1913. if (dig->linkb)
  1914. enc_idx = 5;
  1915. else
  1916. enc_idx = 4;
  1917. break;
  1918. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1919. enc_idx = 6;
  1920. break;
  1921. }
  1922. goto assigned;
  1923. } else if (ASIC_IS_DCE4(rdev)) {
  1924. /* DCE4/5 */
  1925. if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
  1926. /* ontario follows DCE4 */
  1927. if (rdev->family == CHIP_PALM) {
  1928. if (dig->linkb)
  1929. enc_idx = 1;
  1930. else
  1931. enc_idx = 0;
  1932. } else
  1933. /* llano follows DCE3.2 */
  1934. enc_idx = radeon_crtc->crtc_id;
  1935. } else {
  1936. switch (radeon_encoder->encoder_id) {
  1937. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1938. if (dig->linkb)
  1939. enc_idx = 1;
  1940. else
  1941. enc_idx = 0;
  1942. break;
  1943. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1944. if (dig->linkb)
  1945. enc_idx = 3;
  1946. else
  1947. enc_idx = 2;
  1948. break;
  1949. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1950. if (dig->linkb)
  1951. enc_idx = 5;
  1952. else
  1953. enc_idx = 4;
  1954. break;
  1955. }
  1956. }
  1957. goto assigned;
  1958. }
  1959. /* on DCE32 and encoder can driver any block so just crtc id */
  1960. if (ASIC_IS_DCE32(rdev)) {
  1961. enc_idx = radeon_crtc->crtc_id;
  1962. goto assigned;
  1963. }
  1964. /* on DCE3 - LVTMA can only be driven by DIGB */
  1965. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1966. struct radeon_encoder *radeon_test_encoder;
  1967. if (encoder == test_encoder)
  1968. continue;
  1969. if (!radeon_encoder_is_digital(test_encoder))
  1970. continue;
  1971. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1972. dig = radeon_test_encoder->enc_priv;
  1973. if (dig->dig_encoder >= 0)
  1974. dig_enc_in_use |= (1 << dig->dig_encoder);
  1975. }
  1976. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1977. if (dig_enc_in_use & 0x2)
  1978. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1979. return 1;
  1980. }
  1981. if (!(dig_enc_in_use & 1))
  1982. return 0;
  1983. return 1;
  1984. assigned:
  1985. if (enc_idx == -1) {
  1986. DRM_ERROR("Got encoder index incorrect - returning 0\n");
  1987. return 0;
  1988. }
  1989. if (rdev->mode_info.active_encoders & (1 << enc_idx)) {
  1990. DRM_ERROR("chosen encoder in use %d\n", enc_idx);
  1991. }
  1992. rdev->mode_info.active_encoders |= (1 << enc_idx);
  1993. return enc_idx;
  1994. }
  1995. /* This only needs to be called once at startup */
  1996. void
  1997. radeon_atom_encoder_init(struct radeon_device *rdev)
  1998. {
  1999. struct drm_device *dev = rdev->ddev;
  2000. struct drm_encoder *encoder;
  2001. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2002. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2003. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2004. switch (radeon_encoder->encoder_id) {
  2005. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2006. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2007. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2008. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2009. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2010. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  2011. break;
  2012. default:
  2013. break;
  2014. }
  2015. if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
  2016. atombios_external_encoder_setup(encoder, ext_encoder,
  2017. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  2018. }
  2019. }
  2020. static void
  2021. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  2022. struct drm_display_mode *mode,
  2023. struct drm_display_mode *adjusted_mode)
  2024. {
  2025. struct drm_device *dev = encoder->dev;
  2026. struct radeon_device *rdev = dev->dev_private;
  2027. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2028. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  2029. int encoder_mode;
  2030. radeon_encoder->pixel_clock = adjusted_mode->clock;
  2031. /* need to call this here rather than in prepare() since we need some crtc info */
  2032. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2033. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  2034. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  2035. atombios_yuv_setup(encoder, true);
  2036. else
  2037. atombios_yuv_setup(encoder, false);
  2038. }
  2039. switch (radeon_encoder->encoder_id) {
  2040. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2041. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2042. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2043. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2044. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  2045. break;
  2046. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2047. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2048. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2049. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2050. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2051. /* handled in dpms */
  2052. break;
  2053. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2054. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2055. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2056. atombios_dvo_setup(encoder, ATOM_ENABLE);
  2057. break;
  2058. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2059. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2060. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2061. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2062. atombios_dac_setup(encoder, ATOM_ENABLE);
  2063. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  2064. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  2065. atombios_tv_setup(encoder, ATOM_ENABLE);
  2066. else
  2067. atombios_tv_setup(encoder, ATOM_DISABLE);
  2068. }
  2069. break;
  2070. }
  2071. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  2072. encoder_mode = atombios_get_encoder_mode(encoder);
  2073. if (connector && (radeon_audio != 0) &&
  2074. ((encoder_mode == ATOM_ENCODER_MODE_HDMI) ||
  2075. ENCODER_MODE_IS_DP(encoder_mode)))
  2076. radeon_audio_mode_set(encoder, adjusted_mode);
  2077. }
  2078. static bool
  2079. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2080. {
  2081. struct drm_device *dev = encoder->dev;
  2082. struct radeon_device *rdev = dev->dev_private;
  2083. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2084. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2085. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  2086. ATOM_DEVICE_CV_SUPPORT |
  2087. ATOM_DEVICE_CRT_SUPPORT)) {
  2088. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  2089. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  2090. uint8_t frev, crev;
  2091. memset(&args, 0, sizeof(args));
  2092. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2093. return false;
  2094. args.sDacload.ucMisc = 0;
  2095. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  2096. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  2097. args.sDacload.ucDacType = ATOM_DAC_A;
  2098. else
  2099. args.sDacload.ucDacType = ATOM_DAC_B;
  2100. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  2101. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  2102. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  2103. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  2104. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2105. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  2106. if (crev >= 3)
  2107. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  2108. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2109. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  2110. if (crev >= 3)
  2111. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  2112. }
  2113. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2114. return true;
  2115. } else
  2116. return false;
  2117. }
  2118. static enum drm_connector_status
  2119. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2120. {
  2121. struct drm_device *dev = encoder->dev;
  2122. struct radeon_device *rdev = dev->dev_private;
  2123. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2124. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2125. uint32_t bios_0_scratch;
  2126. if (!atombios_dac_load_detect(encoder, connector)) {
  2127. DRM_DEBUG_KMS("detect returned false \n");
  2128. return connector_status_unknown;
  2129. }
  2130. if (rdev->family >= CHIP_R600)
  2131. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2132. else
  2133. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  2134. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2135. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2136. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2137. return connector_status_connected;
  2138. }
  2139. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2140. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2141. return connector_status_connected;
  2142. }
  2143. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2144. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2145. return connector_status_connected;
  2146. }
  2147. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2148. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2149. return connector_status_connected; /* CTV */
  2150. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2151. return connector_status_connected; /* STV */
  2152. }
  2153. return connector_status_disconnected;
  2154. }
  2155. static enum drm_connector_status
  2156. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2157. {
  2158. struct drm_device *dev = encoder->dev;
  2159. struct radeon_device *rdev = dev->dev_private;
  2160. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2161. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2162. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2163. u32 bios_0_scratch;
  2164. if (!ASIC_IS_DCE4(rdev))
  2165. return connector_status_unknown;
  2166. if (!ext_encoder)
  2167. return connector_status_unknown;
  2168. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  2169. return connector_status_unknown;
  2170. /* load detect on the dp bridge */
  2171. atombios_external_encoder_setup(encoder, ext_encoder,
  2172. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  2173. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2174. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2175. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2176. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2177. return connector_status_connected;
  2178. }
  2179. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2180. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2181. return connector_status_connected;
  2182. }
  2183. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2184. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2185. return connector_status_connected;
  2186. }
  2187. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2188. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2189. return connector_status_connected; /* CTV */
  2190. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2191. return connector_status_connected; /* STV */
  2192. }
  2193. return connector_status_disconnected;
  2194. }
  2195. void
  2196. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  2197. {
  2198. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2199. if (ext_encoder)
  2200. /* ddc_setup on the dp bridge */
  2201. atombios_external_encoder_setup(encoder, ext_encoder,
  2202. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  2203. }
  2204. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  2205. {
  2206. struct radeon_device *rdev = encoder->dev->dev_private;
  2207. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2208. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  2209. if ((radeon_encoder->active_device &
  2210. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2211. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  2212. ENCODER_OBJECT_ID_NONE)) {
  2213. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  2214. if (dig) {
  2215. if (dig->dig_encoder >= 0)
  2216. radeon_atom_release_dig_encoder(rdev, dig->dig_encoder);
  2217. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder, -1);
  2218. if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
  2219. if (rdev->family >= CHIP_R600)
  2220. dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
  2221. else
  2222. /* RS600/690/740 have only 1 afmt block */
  2223. dig->afmt = rdev->mode_info.afmt[0];
  2224. }
  2225. }
  2226. }
  2227. radeon_atom_output_lock(encoder, true);
  2228. if (connector) {
  2229. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2230. /* select the clock/data port if it uses a router */
  2231. if (radeon_connector->router.cd_valid)
  2232. radeon_router_select_cd_port(radeon_connector);
  2233. /* turn eDP panel on for mode set */
  2234. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2235. atombios_set_edp_panel_power(connector,
  2236. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2237. }
  2238. /* this is needed for the pll/ss setup to work correctly in some cases */
  2239. atombios_set_encoder_crtc_source(encoder);
  2240. /* set up the FMT blocks */
  2241. if (ASIC_IS_DCE8(rdev))
  2242. dce8_program_fmt(encoder);
  2243. else if (ASIC_IS_DCE4(rdev))
  2244. dce4_program_fmt(encoder);
  2245. else if (ASIC_IS_DCE3(rdev))
  2246. dce3_program_fmt(encoder);
  2247. else if (ASIC_IS_AVIVO(rdev))
  2248. avivo_program_fmt(encoder);
  2249. }
  2250. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  2251. {
  2252. /* need to call this here as we need the crtc set up */
  2253. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2254. radeon_atom_output_lock(encoder, false);
  2255. }
  2256. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  2257. {
  2258. struct drm_device *dev = encoder->dev;
  2259. struct radeon_device *rdev = dev->dev_private;
  2260. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2261. struct radeon_encoder_atom_dig *dig;
  2262. /* check for pre-DCE3 cards with shared encoders;
  2263. * can't really use the links individually, so don't disable
  2264. * the encoder if it's in use by another connector
  2265. */
  2266. if (!ASIC_IS_DCE3(rdev)) {
  2267. struct drm_encoder *other_encoder;
  2268. struct radeon_encoder *other_radeon_encoder;
  2269. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  2270. other_radeon_encoder = to_radeon_encoder(other_encoder);
  2271. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  2272. drm_helper_encoder_in_use(other_encoder))
  2273. goto disable_done;
  2274. }
  2275. }
  2276. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2277. switch (radeon_encoder->encoder_id) {
  2278. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2279. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2280. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2281. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2282. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  2283. break;
  2284. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2285. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2286. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2287. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2288. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2289. /* handled in dpms */
  2290. break;
  2291. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2292. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2293. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2294. atombios_dvo_setup(encoder, ATOM_DISABLE);
  2295. break;
  2296. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2297. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2298. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2299. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2300. atombios_dac_setup(encoder, ATOM_DISABLE);
  2301. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  2302. atombios_tv_setup(encoder, ATOM_DISABLE);
  2303. break;
  2304. }
  2305. disable_done:
  2306. if (radeon_encoder_is_digital(encoder)) {
  2307. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  2308. if (rdev->asic->display.hdmi_enable)
  2309. radeon_hdmi_enable(rdev, encoder, false);
  2310. }
  2311. if (atombios_get_encoder_mode(encoder) != ATOM_ENCODER_MODE_DP_MST) {
  2312. dig = radeon_encoder->enc_priv;
  2313. radeon_atom_release_dig_encoder(rdev, dig->dig_encoder);
  2314. dig->dig_encoder = -1;
  2315. radeon_encoder->active_device = 0;
  2316. }
  2317. } else
  2318. radeon_encoder->active_device = 0;
  2319. }
  2320. /* these are handled by the primary encoders */
  2321. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  2322. {
  2323. }
  2324. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  2325. {
  2326. }
  2327. static void
  2328. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  2329. struct drm_display_mode *mode,
  2330. struct drm_display_mode *adjusted_mode)
  2331. {
  2332. }
  2333. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  2334. {
  2335. }
  2336. static void
  2337. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  2338. {
  2339. }
  2340. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  2341. .dpms = radeon_atom_ext_dpms,
  2342. .prepare = radeon_atom_ext_prepare,
  2343. .mode_set = radeon_atom_ext_mode_set,
  2344. .commit = radeon_atom_ext_commit,
  2345. .disable = radeon_atom_ext_disable,
  2346. /* no detect for TMDS/LVDS yet */
  2347. };
  2348. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  2349. .dpms = radeon_atom_encoder_dpms,
  2350. .mode_fixup = radeon_atom_mode_fixup,
  2351. .prepare = radeon_atom_encoder_prepare,
  2352. .mode_set = radeon_atom_encoder_mode_set,
  2353. .commit = radeon_atom_encoder_commit,
  2354. .disable = radeon_atom_encoder_disable,
  2355. .detect = radeon_atom_dig_detect,
  2356. };
  2357. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  2358. .dpms = radeon_atom_encoder_dpms,
  2359. .mode_fixup = radeon_atom_mode_fixup,
  2360. .prepare = radeon_atom_encoder_prepare,
  2361. .mode_set = radeon_atom_encoder_mode_set,
  2362. .commit = radeon_atom_encoder_commit,
  2363. .detect = radeon_atom_dac_detect,
  2364. };
  2365. void radeon_enc_destroy(struct drm_encoder *encoder)
  2366. {
  2367. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2368. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2369. radeon_atom_backlight_exit(radeon_encoder);
  2370. kfree(radeon_encoder->enc_priv);
  2371. drm_encoder_cleanup(encoder);
  2372. kfree(radeon_encoder);
  2373. }
  2374. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2375. .destroy = radeon_enc_destroy,
  2376. };
  2377. static struct radeon_encoder_atom_dac *
  2378. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2379. {
  2380. struct drm_device *dev = radeon_encoder->base.dev;
  2381. struct radeon_device *rdev = dev->dev_private;
  2382. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2383. if (!dac)
  2384. return NULL;
  2385. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2386. return dac;
  2387. }
  2388. static struct radeon_encoder_atom_dig *
  2389. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2390. {
  2391. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2392. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2393. if (!dig)
  2394. return NULL;
  2395. /* coherent mode by default */
  2396. dig->coherent_mode = true;
  2397. dig->dig_encoder = -1;
  2398. if (encoder_enum == 2)
  2399. dig->linkb = true;
  2400. else
  2401. dig->linkb = false;
  2402. return dig;
  2403. }
  2404. void
  2405. radeon_add_atom_encoder(struct drm_device *dev,
  2406. uint32_t encoder_enum,
  2407. uint32_t supported_device,
  2408. u16 caps)
  2409. {
  2410. struct radeon_device *rdev = dev->dev_private;
  2411. struct drm_encoder *encoder;
  2412. struct radeon_encoder *radeon_encoder;
  2413. /* see if we already added it */
  2414. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2415. radeon_encoder = to_radeon_encoder(encoder);
  2416. if (radeon_encoder->encoder_enum == encoder_enum) {
  2417. radeon_encoder->devices |= supported_device;
  2418. return;
  2419. }
  2420. }
  2421. /* add a new one */
  2422. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2423. if (!radeon_encoder)
  2424. return;
  2425. encoder = &radeon_encoder->base;
  2426. switch (rdev->num_crtc) {
  2427. case 1:
  2428. encoder->possible_crtcs = 0x1;
  2429. break;
  2430. case 2:
  2431. default:
  2432. encoder->possible_crtcs = 0x3;
  2433. break;
  2434. case 4:
  2435. encoder->possible_crtcs = 0xf;
  2436. break;
  2437. case 6:
  2438. encoder->possible_crtcs = 0x3f;
  2439. break;
  2440. }
  2441. radeon_encoder->enc_priv = NULL;
  2442. radeon_encoder->encoder_enum = encoder_enum;
  2443. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2444. radeon_encoder->devices = supported_device;
  2445. radeon_encoder->rmx_type = RMX_OFF;
  2446. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2447. radeon_encoder->is_ext_encoder = false;
  2448. radeon_encoder->caps = caps;
  2449. switch (radeon_encoder->encoder_id) {
  2450. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2451. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2452. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2453. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2454. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2455. radeon_encoder->rmx_type = RMX_FULL;
  2456. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2457. DRM_MODE_ENCODER_LVDS, NULL);
  2458. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2459. } else {
  2460. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2461. DRM_MODE_ENCODER_TMDS, NULL);
  2462. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2463. }
  2464. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2465. break;
  2466. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2467. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2468. DRM_MODE_ENCODER_DAC, NULL);
  2469. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2470. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2471. break;
  2472. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2473. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2474. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2475. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2476. DRM_MODE_ENCODER_TVDAC, NULL);
  2477. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2478. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2479. break;
  2480. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2481. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2482. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2483. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2484. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2485. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2486. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2487. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2488. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2489. radeon_encoder->rmx_type = RMX_FULL;
  2490. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2491. DRM_MODE_ENCODER_LVDS, NULL);
  2492. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2493. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2494. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2495. DRM_MODE_ENCODER_DAC, NULL);
  2496. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2497. } else {
  2498. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2499. DRM_MODE_ENCODER_TMDS, NULL);
  2500. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2501. }
  2502. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2503. break;
  2504. case ENCODER_OBJECT_ID_SI170B:
  2505. case ENCODER_OBJECT_ID_CH7303:
  2506. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2507. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2508. case ENCODER_OBJECT_ID_TITFP513:
  2509. case ENCODER_OBJECT_ID_VT1623:
  2510. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2511. case ENCODER_OBJECT_ID_TRAVIS:
  2512. case ENCODER_OBJECT_ID_NUTMEG:
  2513. /* these are handled by the primary encoders */
  2514. radeon_encoder->is_ext_encoder = true;
  2515. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2516. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2517. DRM_MODE_ENCODER_LVDS, NULL);
  2518. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2519. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2520. DRM_MODE_ENCODER_DAC, NULL);
  2521. else
  2522. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2523. DRM_MODE_ENCODER_TMDS, NULL);
  2524. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2525. break;
  2526. }
  2527. }