davinci-mcasp.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259
  1. /*
  2. * ALSA SoC McASP Audio Layer for TI DAVINCI processor
  3. *
  4. * Multi-channel Audio Serial Port Driver
  5. *
  6. * Author: Nirmal Pandey <n-pandey@ti.com>,
  7. * Suresh Rajashekara <suresh.r@ti.com>
  8. * Steve Chen <schen@.mvista.com>
  9. *
  10. * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
  11. * Copyright: (C) 2009 Texas Instruments, India
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/clk.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/of.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/of_device.h>
  28. #include <linux/platform_data/davinci_asp.h>
  29. #include <linux/math64.h>
  30. #include <linux/bitmap.h>
  31. #include <sound/asoundef.h>
  32. #include <sound/core.h>
  33. #include <sound/pcm.h>
  34. #include <sound/pcm_params.h>
  35. #include <sound/initval.h>
  36. #include <sound/soc.h>
  37. #include <sound/dmaengine_pcm.h>
  38. #include <dt-bindings/sound/ti-mcasp.h>
  39. #include "edma-pcm.h"
  40. #include "sdma-pcm.h"
  41. #include "davinci-mcasp.h"
  42. #define MCASP_MAX_AFIFO_DEPTH 64
  43. static u32 context_regs[] = {
  44. DAVINCI_MCASP_TXFMCTL_REG,
  45. DAVINCI_MCASP_RXFMCTL_REG,
  46. DAVINCI_MCASP_TXFMT_REG,
  47. DAVINCI_MCASP_RXFMT_REG,
  48. DAVINCI_MCASP_ACLKXCTL_REG,
  49. DAVINCI_MCASP_ACLKRCTL_REG,
  50. DAVINCI_MCASP_AHCLKXCTL_REG,
  51. DAVINCI_MCASP_AHCLKRCTL_REG,
  52. DAVINCI_MCASP_PDIR_REG,
  53. DAVINCI_MCASP_RXMASK_REG,
  54. DAVINCI_MCASP_TXMASK_REG,
  55. DAVINCI_MCASP_RXTDM_REG,
  56. DAVINCI_MCASP_TXTDM_REG,
  57. };
  58. struct davinci_mcasp_context {
  59. u32 config_regs[ARRAY_SIZE(context_regs)];
  60. u32 afifo_regs[2]; /* for read/write fifo control registers */
  61. u32 *xrsr_regs; /* for serializer configuration */
  62. bool pm_state;
  63. };
  64. struct davinci_mcasp_ruledata {
  65. struct davinci_mcasp *mcasp;
  66. int serializers;
  67. };
  68. struct davinci_mcasp {
  69. struct snd_dmaengine_dai_dma_data dma_data[2];
  70. void __iomem *base;
  71. u32 fifo_base;
  72. struct device *dev;
  73. struct snd_pcm_substream *substreams[2];
  74. unsigned int dai_fmt;
  75. /* McASP specific data */
  76. int tdm_slots;
  77. u32 tdm_mask[2];
  78. int slot_width;
  79. u8 op_mode;
  80. u8 dismod;
  81. u8 num_serializer;
  82. u8 *serial_dir;
  83. u8 version;
  84. u8 bclk_div;
  85. int streams;
  86. u32 irq_request[2];
  87. int dma_request[2];
  88. int sysclk_freq;
  89. bool bclk_master;
  90. unsigned long pdir; /* Pin direction bitfield */
  91. /* McASP FIFO related */
  92. u8 txnumevt;
  93. u8 rxnumevt;
  94. bool dat_port;
  95. /* Used for comstraint setting on the second stream */
  96. u32 channels;
  97. #ifdef CONFIG_PM_SLEEP
  98. struct davinci_mcasp_context context;
  99. #endif
  100. struct davinci_mcasp_ruledata ruledata[2];
  101. struct snd_pcm_hw_constraint_list chconstr[2];
  102. };
  103. static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
  104. u32 val)
  105. {
  106. void __iomem *reg = mcasp->base + offset;
  107. __raw_writel(__raw_readl(reg) | val, reg);
  108. }
  109. static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
  110. u32 val)
  111. {
  112. void __iomem *reg = mcasp->base + offset;
  113. __raw_writel((__raw_readl(reg) & ~(val)), reg);
  114. }
  115. static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
  116. u32 val, u32 mask)
  117. {
  118. void __iomem *reg = mcasp->base + offset;
  119. __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
  120. }
  121. static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
  122. u32 val)
  123. {
  124. __raw_writel(val, mcasp->base + offset);
  125. }
  126. static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
  127. {
  128. return (u32)__raw_readl(mcasp->base + offset);
  129. }
  130. static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
  131. {
  132. int i = 0;
  133. mcasp_set_bits(mcasp, ctl_reg, val);
  134. /* programming GBLCTL needs to read back from GBLCTL and verfiy */
  135. /* loop count is to avoid the lock-up */
  136. for (i = 0; i < 1000; i++) {
  137. if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
  138. break;
  139. }
  140. if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
  141. printk(KERN_ERR "GBLCTL write error\n");
  142. }
  143. static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
  144. {
  145. u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
  146. u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
  147. return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
  148. }
  149. static inline void mcasp_set_clk_pdir(struct davinci_mcasp *mcasp, bool enable)
  150. {
  151. u32 bit = PIN_BIT_AMUTE;
  152. for_each_set_bit_from(bit, &mcasp->pdir, PIN_BIT_AFSR + 1) {
  153. if (enable)
  154. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
  155. else
  156. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
  157. }
  158. }
  159. static inline void mcasp_set_axr_pdir(struct davinci_mcasp *mcasp, bool enable)
  160. {
  161. u32 bit;
  162. for_each_set_bit(bit, &mcasp->pdir, PIN_BIT_AFSR) {
  163. if (enable)
  164. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
  165. else
  166. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
  167. }
  168. }
  169. static void mcasp_start_rx(struct davinci_mcasp *mcasp)
  170. {
  171. if (mcasp->rxnumevt) { /* enable FIFO */
  172. u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  173. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  174. mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
  175. }
  176. /* Start clocks */
  177. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
  178. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
  179. /*
  180. * When ASYNC == 0 the transmit and receive sections operate
  181. * synchronously from the transmit clock and frame sync. We need to make
  182. * sure that the TX signlas are enabled when starting reception.
  183. */
  184. if (mcasp_is_synchronous(mcasp)) {
  185. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  186. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  187. }
  188. /* Activate serializer(s) */
  189. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  190. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
  191. /* Release RX state machine */
  192. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  193. /* Release Frame Sync generator */
  194. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  195. if (mcasp_is_synchronous(mcasp))
  196. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  197. /* enable receive IRQs */
  198. mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
  199. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
  200. }
  201. static void mcasp_start_tx(struct davinci_mcasp *mcasp)
  202. {
  203. u32 cnt;
  204. if (mcasp->txnumevt) { /* enable FIFO */
  205. u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  206. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  207. mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
  208. }
  209. /* Start clocks */
  210. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  211. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  212. mcasp_set_clk_pdir(mcasp, true);
  213. /* Activate serializer(s) */
  214. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  215. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
  216. /* wait for XDATA to be cleared */
  217. cnt = 0;
  218. while ((mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) & XRDATA) &&
  219. (cnt < 100000))
  220. cnt++;
  221. mcasp_set_axr_pdir(mcasp, true);
  222. /* Release TX state machine */
  223. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
  224. /* Release Frame Sync generator */
  225. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  226. /* enable transmit IRQs */
  227. mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
  228. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
  229. }
  230. static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
  231. {
  232. mcasp->streams++;
  233. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  234. mcasp_start_tx(mcasp);
  235. else
  236. mcasp_start_rx(mcasp);
  237. }
  238. static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
  239. {
  240. /* disable IRQ sources */
  241. mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
  242. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
  243. /*
  244. * In synchronous mode stop the TX clocks if no other stream is
  245. * running
  246. */
  247. if (mcasp_is_synchronous(mcasp) && !mcasp->streams) {
  248. mcasp_set_clk_pdir(mcasp, false);
  249. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
  250. }
  251. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
  252. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  253. if (mcasp->rxnumevt) { /* disable FIFO */
  254. u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  255. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  256. }
  257. }
  258. static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
  259. {
  260. u32 val = 0;
  261. /* disable IRQ sources */
  262. mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
  263. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
  264. /*
  265. * In synchronous mode keep TX clocks running if the capture stream is
  266. * still running.
  267. */
  268. if (mcasp_is_synchronous(mcasp) && mcasp->streams)
  269. val = TXHCLKRST | TXCLKRST | TXFSRST;
  270. else
  271. mcasp_set_clk_pdir(mcasp, false);
  272. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
  273. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  274. if (mcasp->txnumevt) { /* disable FIFO */
  275. u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  276. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  277. }
  278. mcasp_set_axr_pdir(mcasp, false);
  279. }
  280. static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
  281. {
  282. mcasp->streams--;
  283. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  284. mcasp_stop_tx(mcasp);
  285. else
  286. mcasp_stop_rx(mcasp);
  287. }
  288. static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
  289. {
  290. struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
  291. struct snd_pcm_substream *substream;
  292. u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
  293. u32 handled_mask = 0;
  294. u32 stat;
  295. stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
  296. if (stat & XUNDRN & irq_mask) {
  297. dev_warn(mcasp->dev, "Transmit buffer underflow\n");
  298. handled_mask |= XUNDRN;
  299. substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
  300. if (substream)
  301. snd_pcm_stop_xrun(substream);
  302. }
  303. if (!handled_mask)
  304. dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
  305. stat);
  306. if (stat & XRERR)
  307. handled_mask |= XRERR;
  308. /* Ack the handled event only */
  309. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);
  310. return IRQ_RETVAL(handled_mask);
  311. }
  312. static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
  313. {
  314. struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
  315. struct snd_pcm_substream *substream;
  316. u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
  317. u32 handled_mask = 0;
  318. u32 stat;
  319. stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
  320. if (stat & ROVRN & irq_mask) {
  321. dev_warn(mcasp->dev, "Receive buffer overflow\n");
  322. handled_mask |= ROVRN;
  323. substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
  324. if (substream)
  325. snd_pcm_stop_xrun(substream);
  326. }
  327. if (!handled_mask)
  328. dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
  329. stat);
  330. if (stat & XRERR)
  331. handled_mask |= XRERR;
  332. /* Ack the handled event only */
  333. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);
  334. return IRQ_RETVAL(handled_mask);
  335. }
  336. static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
  337. {
  338. struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
  339. irqreturn_t ret = IRQ_NONE;
  340. if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
  341. ret = davinci_mcasp_tx_irq_handler(irq, data);
  342. if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
  343. ret |= davinci_mcasp_rx_irq_handler(irq, data);
  344. return ret;
  345. }
  346. static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  347. unsigned int fmt)
  348. {
  349. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  350. int ret = 0;
  351. u32 data_delay;
  352. bool fs_pol_rising;
  353. bool inv_fs = false;
  354. if (!fmt)
  355. return 0;
  356. pm_runtime_get_sync(mcasp->dev);
  357. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  358. case SND_SOC_DAIFMT_DSP_A:
  359. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  360. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  361. /* 1st data bit occur one ACLK cycle after the frame sync */
  362. data_delay = 1;
  363. break;
  364. case SND_SOC_DAIFMT_DSP_B:
  365. case SND_SOC_DAIFMT_AC97:
  366. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  367. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  368. /* No delay after FS */
  369. data_delay = 0;
  370. break;
  371. case SND_SOC_DAIFMT_I2S:
  372. /* configure a full-word SYNC pulse (LRCLK) */
  373. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  374. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  375. /* 1st data bit occur one ACLK cycle after the frame sync */
  376. data_delay = 1;
  377. /* FS need to be inverted */
  378. inv_fs = true;
  379. break;
  380. case SND_SOC_DAIFMT_LEFT_J:
  381. /* configure a full-word SYNC pulse (LRCLK) */
  382. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  383. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  384. /* No delay after FS */
  385. data_delay = 0;
  386. break;
  387. default:
  388. ret = -EINVAL;
  389. goto out;
  390. }
  391. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
  392. FSXDLY(3));
  393. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
  394. FSRDLY(3));
  395. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  396. case SND_SOC_DAIFMT_CBS_CFS:
  397. /* codec is clock and frame slave */
  398. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  399. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  400. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  401. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  402. /* BCLK */
  403. set_bit(PIN_BIT_ACLKX, &mcasp->pdir);
  404. set_bit(PIN_BIT_ACLKR, &mcasp->pdir);
  405. /* Frame Sync */
  406. set_bit(PIN_BIT_AFSX, &mcasp->pdir);
  407. set_bit(PIN_BIT_AFSR, &mcasp->pdir);
  408. mcasp->bclk_master = 1;
  409. break;
  410. case SND_SOC_DAIFMT_CBS_CFM:
  411. /* codec is clock slave and frame master */
  412. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  413. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  414. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  415. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  416. /* BCLK */
  417. set_bit(PIN_BIT_ACLKX, &mcasp->pdir);
  418. set_bit(PIN_BIT_ACLKR, &mcasp->pdir);
  419. /* Frame Sync */
  420. clear_bit(PIN_BIT_AFSX, &mcasp->pdir);
  421. clear_bit(PIN_BIT_AFSR, &mcasp->pdir);
  422. mcasp->bclk_master = 1;
  423. break;
  424. case SND_SOC_DAIFMT_CBM_CFS:
  425. /* codec is clock master and frame slave */
  426. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  427. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  428. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  429. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  430. /* BCLK */
  431. clear_bit(PIN_BIT_ACLKX, &mcasp->pdir);
  432. clear_bit(PIN_BIT_ACLKR, &mcasp->pdir);
  433. /* Frame Sync */
  434. set_bit(PIN_BIT_AFSX, &mcasp->pdir);
  435. set_bit(PIN_BIT_AFSR, &mcasp->pdir);
  436. mcasp->bclk_master = 0;
  437. break;
  438. case SND_SOC_DAIFMT_CBM_CFM:
  439. /* codec is clock and frame master */
  440. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  441. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  442. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  443. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  444. /* BCLK */
  445. clear_bit(PIN_BIT_ACLKX, &mcasp->pdir);
  446. clear_bit(PIN_BIT_ACLKR, &mcasp->pdir);
  447. /* Frame Sync */
  448. clear_bit(PIN_BIT_AFSX, &mcasp->pdir);
  449. clear_bit(PIN_BIT_AFSR, &mcasp->pdir);
  450. mcasp->bclk_master = 0;
  451. break;
  452. default:
  453. ret = -EINVAL;
  454. goto out;
  455. }
  456. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  457. case SND_SOC_DAIFMT_IB_NF:
  458. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  459. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  460. fs_pol_rising = true;
  461. break;
  462. case SND_SOC_DAIFMT_NB_IF:
  463. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  464. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  465. fs_pol_rising = false;
  466. break;
  467. case SND_SOC_DAIFMT_IB_IF:
  468. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  469. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  470. fs_pol_rising = false;
  471. break;
  472. case SND_SOC_DAIFMT_NB_NF:
  473. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  474. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  475. fs_pol_rising = true;
  476. break;
  477. default:
  478. ret = -EINVAL;
  479. goto out;
  480. }
  481. if (inv_fs)
  482. fs_pol_rising = !fs_pol_rising;
  483. if (fs_pol_rising) {
  484. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  485. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  486. } else {
  487. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  488. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  489. }
  490. mcasp->dai_fmt = fmt;
  491. out:
  492. pm_runtime_put(mcasp->dev);
  493. return ret;
  494. }
  495. static int __davinci_mcasp_set_clkdiv(struct davinci_mcasp *mcasp, int div_id,
  496. int div, bool explicit)
  497. {
  498. pm_runtime_get_sync(mcasp->dev);
  499. switch (div_id) {
  500. case MCASP_CLKDIV_AUXCLK: /* MCLK divider */
  501. mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
  502. AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
  503. mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
  504. AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
  505. break;
  506. case MCASP_CLKDIV_BCLK: /* BCLK divider */
  507. mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
  508. ACLKXDIV(div - 1), ACLKXDIV_MASK);
  509. mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
  510. ACLKRDIV(div - 1), ACLKRDIV_MASK);
  511. if (explicit)
  512. mcasp->bclk_div = div;
  513. break;
  514. case MCASP_CLKDIV_BCLK_FS_RATIO:
  515. /*
  516. * BCLK/LRCLK ratio descries how many bit-clock cycles
  517. * fit into one frame. The clock ratio is given for a
  518. * full period of data (for I2S format both left and
  519. * right channels), so it has to be divided by number
  520. * of tdm-slots (for I2S - divided by 2).
  521. * Instead of storing this ratio, we calculate a new
  522. * tdm_slot width by dividing the the ratio by the
  523. * number of configured tdm slots.
  524. */
  525. mcasp->slot_width = div / mcasp->tdm_slots;
  526. if (div % mcasp->tdm_slots)
  527. dev_warn(mcasp->dev,
  528. "%s(): BCLK/LRCLK %d is not divisible by %d tdm slots",
  529. __func__, div, mcasp->tdm_slots);
  530. break;
  531. default:
  532. return -EINVAL;
  533. }
  534. pm_runtime_put(mcasp->dev);
  535. return 0;
  536. }
  537. static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
  538. int div)
  539. {
  540. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  541. return __davinci_mcasp_set_clkdiv(mcasp, div_id, div, 1);
  542. }
  543. static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  544. unsigned int freq, int dir)
  545. {
  546. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  547. pm_runtime_get_sync(mcasp->dev);
  548. if (dir == SND_SOC_CLOCK_IN) {
  549. switch (clk_id) {
  550. case MCASP_CLK_HCLK_AHCLK:
  551. mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
  552. AHCLKXE);
  553. mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
  554. AHCLKRE);
  555. clear_bit(PIN_BIT_AHCLKX, &mcasp->pdir);
  556. break;
  557. case MCASP_CLK_HCLK_AUXCLK:
  558. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
  559. AHCLKXE);
  560. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
  561. AHCLKRE);
  562. set_bit(PIN_BIT_AHCLKX, &mcasp->pdir);
  563. break;
  564. default:
  565. dev_err(mcasp->dev, "Invalid clk id: %d\n", clk_id);
  566. goto out;
  567. }
  568. } else {
  569. /* Select AUXCLK as HCLK */
  570. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
  571. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
  572. set_bit(PIN_BIT_AHCLKX, &mcasp->pdir);
  573. }
  574. /*
  575. * When AHCLK X/R is selected to be output it means that the HCLK is
  576. * the same clock - coming via AUXCLK.
  577. */
  578. mcasp->sysclk_freq = freq;
  579. out:
  580. pm_runtime_put(mcasp->dev);
  581. return 0;
  582. }
  583. /* All serializers must have equal number of channels */
  584. static int davinci_mcasp_ch_constraint(struct davinci_mcasp *mcasp, int stream,
  585. int serializers)
  586. {
  587. struct snd_pcm_hw_constraint_list *cl = &mcasp->chconstr[stream];
  588. unsigned int *list = (unsigned int *) cl->list;
  589. int slots = mcasp->tdm_slots;
  590. int i, count = 0;
  591. if (mcasp->tdm_mask[stream])
  592. slots = hweight32(mcasp->tdm_mask[stream]);
  593. for (i = 1; i <= slots; i++)
  594. list[count++] = i;
  595. for (i = 2; i <= serializers; i++)
  596. list[count++] = i*slots;
  597. cl->count = count;
  598. return 0;
  599. }
  600. static int davinci_mcasp_set_ch_constraints(struct davinci_mcasp *mcasp)
  601. {
  602. int rx_serializers = 0, tx_serializers = 0, ret, i;
  603. for (i = 0; i < mcasp->num_serializer; i++)
  604. if (mcasp->serial_dir[i] == TX_MODE)
  605. tx_serializers++;
  606. else if (mcasp->serial_dir[i] == RX_MODE)
  607. rx_serializers++;
  608. ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_PLAYBACK,
  609. tx_serializers);
  610. if (ret)
  611. return ret;
  612. ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_CAPTURE,
  613. rx_serializers);
  614. return ret;
  615. }
  616. static int davinci_mcasp_set_tdm_slot(struct snd_soc_dai *dai,
  617. unsigned int tx_mask,
  618. unsigned int rx_mask,
  619. int slots, int slot_width)
  620. {
  621. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  622. dev_dbg(mcasp->dev,
  623. "%s() tx_mask 0x%08x rx_mask 0x%08x slots %d width %d\n",
  624. __func__, tx_mask, rx_mask, slots, slot_width);
  625. if (tx_mask >= (1<<slots) || rx_mask >= (1<<slots)) {
  626. dev_err(mcasp->dev,
  627. "Bad tdm mask tx: 0x%08x rx: 0x%08x slots %d\n",
  628. tx_mask, rx_mask, slots);
  629. return -EINVAL;
  630. }
  631. if (slot_width &&
  632. (slot_width < 8 || slot_width > 32 || slot_width % 4 != 0)) {
  633. dev_err(mcasp->dev, "%s: Unsupported slot_width %d\n",
  634. __func__, slot_width);
  635. return -EINVAL;
  636. }
  637. mcasp->tdm_slots = slots;
  638. mcasp->tdm_mask[SNDRV_PCM_STREAM_PLAYBACK] = tx_mask;
  639. mcasp->tdm_mask[SNDRV_PCM_STREAM_CAPTURE] = rx_mask;
  640. mcasp->slot_width = slot_width;
  641. return davinci_mcasp_set_ch_constraints(mcasp);
  642. }
  643. static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
  644. int sample_width)
  645. {
  646. u32 fmt;
  647. u32 tx_rotate = (sample_width / 4) & 0x7;
  648. u32 mask = (1ULL << sample_width) - 1;
  649. u32 slot_width = sample_width;
  650. /*
  651. * For captured data we should not rotate, inversion and masking is
  652. * enoguh to get the data to the right position:
  653. * Format data from bus after reverse (XRBUF)
  654. * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
  655. * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
  656. * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
  657. * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
  658. */
  659. u32 rx_rotate = 0;
  660. /*
  661. * Setting the tdm slot width either with set_clkdiv() or
  662. * set_tdm_slot() allows us to for example send 32 bits per
  663. * channel to the codec, while only 16 of them carry audio
  664. * payload.
  665. */
  666. if (mcasp->slot_width) {
  667. /*
  668. * When we have more bclk then it is needed for the
  669. * data, we need to use the rotation to move the
  670. * received samples to have correct alignment.
  671. */
  672. slot_width = mcasp->slot_width;
  673. rx_rotate = (slot_width - sample_width) / 4;
  674. }
  675. /* mapping of the XSSZ bit-field as described in the datasheet */
  676. fmt = (slot_width >> 1) - 1;
  677. if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
  678. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
  679. RXSSZ(0x0F));
  680. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
  681. TXSSZ(0x0F));
  682. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
  683. TXROT(7));
  684. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
  685. RXROT(7));
  686. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
  687. }
  688. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
  689. return 0;
  690. }
  691. static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
  692. int period_words, int channels)
  693. {
  694. struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
  695. int i;
  696. u8 tx_ser = 0;
  697. u8 rx_ser = 0;
  698. u8 slots = mcasp->tdm_slots;
  699. u8 max_active_serializers = (channels + slots - 1) / slots;
  700. int active_serializers, numevt;
  701. u32 reg;
  702. /* Default configuration */
  703. if (mcasp->version < MCASP_VERSION_3)
  704. mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
  705. /* All PINS as McASP */
  706. mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
  707. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  708. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  709. mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  710. } else {
  711. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  712. mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
  713. }
  714. for (i = 0; i < mcasp->num_serializer; i++) {
  715. mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  716. mcasp->serial_dir[i]);
  717. if (mcasp->serial_dir[i] == TX_MODE &&
  718. tx_ser < max_active_serializers) {
  719. mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  720. mcasp->dismod, DISMOD_MASK);
  721. set_bit(PIN_BIT_AXR(i), &mcasp->pdir);
  722. tx_ser++;
  723. } else if (mcasp->serial_dir[i] == RX_MODE &&
  724. rx_ser < max_active_serializers) {
  725. clear_bit(PIN_BIT_AXR(i), &mcasp->pdir);
  726. rx_ser++;
  727. } else if (mcasp->serial_dir[i] == INACTIVE_MODE) {
  728. mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  729. SRMOD_INACTIVE, SRMOD_MASK);
  730. clear_bit(PIN_BIT_AXR(i), &mcasp->pdir);
  731. } else if (mcasp->serial_dir[i] == TX_MODE) {
  732. /* Unused TX pins, clear PDIR */
  733. mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  734. mcasp->dismod, DISMOD_MASK);
  735. clear_bit(PIN_BIT_AXR(i), &mcasp->pdir);
  736. }
  737. }
  738. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  739. active_serializers = tx_ser;
  740. numevt = mcasp->txnumevt;
  741. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  742. } else {
  743. active_serializers = rx_ser;
  744. numevt = mcasp->rxnumevt;
  745. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  746. }
  747. if (active_serializers < max_active_serializers) {
  748. dev_warn(mcasp->dev, "stream has more channels (%d) than are "
  749. "enabled in mcasp (%d)\n", channels,
  750. active_serializers * slots);
  751. return -EINVAL;
  752. }
  753. /* AFIFO is not in use */
  754. if (!numevt) {
  755. /* Configure the burst size for platform drivers */
  756. if (active_serializers > 1) {
  757. /*
  758. * If more than one serializers are in use we have one
  759. * DMA request to provide data for all serializers.
  760. * For example if three serializers are enabled the DMA
  761. * need to transfer three words per DMA request.
  762. */
  763. dma_data->maxburst = active_serializers;
  764. } else {
  765. dma_data->maxburst = 0;
  766. }
  767. return 0;
  768. }
  769. if (period_words % active_serializers) {
  770. dev_err(mcasp->dev, "Invalid combination of period words and "
  771. "active serializers: %d, %d\n", period_words,
  772. active_serializers);
  773. return -EINVAL;
  774. }
  775. /*
  776. * Calculate the optimal AFIFO depth for platform side:
  777. * The number of words for numevt need to be in steps of active
  778. * serializers.
  779. */
  780. numevt = (numevt / active_serializers) * active_serializers;
  781. while (period_words % numevt && numevt > 0)
  782. numevt -= active_serializers;
  783. if (numevt <= 0)
  784. numevt = active_serializers;
  785. mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
  786. mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
  787. /* Configure the burst size for platform drivers */
  788. if (numevt == 1)
  789. numevt = 0;
  790. dma_data->maxburst = numevt;
  791. return 0;
  792. }
  793. static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
  794. int channels)
  795. {
  796. int i, active_slots;
  797. int total_slots;
  798. int active_serializers;
  799. u32 mask = 0;
  800. u32 busel = 0;
  801. total_slots = mcasp->tdm_slots;
  802. /*
  803. * If more than one serializer is needed, then use them with
  804. * all the specified tdm_slots. Otherwise, one serializer can
  805. * cope with the transaction using just as many slots as there
  806. * are channels in the stream.
  807. */
  808. if (mcasp->tdm_mask[stream]) {
  809. active_slots = hweight32(mcasp->tdm_mask[stream]);
  810. active_serializers = (channels + active_slots - 1) /
  811. active_slots;
  812. if (active_serializers == 1) {
  813. active_slots = channels;
  814. for (i = 0; i < total_slots; i++) {
  815. if ((1 << i) & mcasp->tdm_mask[stream]) {
  816. mask |= (1 << i);
  817. if (--active_slots <= 0)
  818. break;
  819. }
  820. }
  821. }
  822. } else {
  823. active_serializers = (channels + total_slots - 1) / total_slots;
  824. if (active_serializers == 1)
  825. active_slots = channels;
  826. else
  827. active_slots = total_slots;
  828. for (i = 0; i < active_slots; i++)
  829. mask |= (1 << i);
  830. }
  831. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
  832. if (!mcasp->dat_port)
  833. busel = TXSEL;
  834. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  835. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
  836. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
  837. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
  838. FSXMOD(total_slots), FSXMOD(0x1FF));
  839. } else if (stream == SNDRV_PCM_STREAM_CAPTURE) {
  840. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
  841. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
  842. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
  843. FSRMOD(total_slots), FSRMOD(0x1FF));
  844. /*
  845. * If McASP is set to be TX/RX synchronous and the playback is
  846. * not running already we need to configure the TX slots in
  847. * order to have correct FSX on the bus
  848. */
  849. if (mcasp_is_synchronous(mcasp) && !mcasp->channels)
  850. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
  851. FSXMOD(total_slots), FSXMOD(0x1FF));
  852. }
  853. return 0;
  854. }
  855. /* S/PDIF */
  856. static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
  857. unsigned int rate)
  858. {
  859. u32 cs_value = 0;
  860. u8 *cs_bytes = (u8*) &cs_value;
  861. /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
  862. and LSB first */
  863. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
  864. /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
  865. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
  866. /* Set the TX tdm : for all the slots */
  867. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
  868. /* Set the TX clock controls : div = 1 and internal */
  869. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
  870. mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  871. /* Only 44100 and 48000 are valid, both have the same setting */
  872. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
  873. /* Enable the DIT */
  874. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
  875. /* Set S/PDIF channel status bits */
  876. cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
  877. cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
  878. switch (rate) {
  879. case 22050:
  880. cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
  881. break;
  882. case 24000:
  883. cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
  884. break;
  885. case 32000:
  886. cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
  887. break;
  888. case 44100:
  889. cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
  890. break;
  891. case 48000:
  892. cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
  893. break;
  894. case 88200:
  895. cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
  896. break;
  897. case 96000:
  898. cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
  899. break;
  900. case 176400:
  901. cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
  902. break;
  903. case 192000:
  904. cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
  905. break;
  906. default:
  907. printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
  908. return -EINVAL;
  909. }
  910. mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
  911. mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
  912. return 0;
  913. }
  914. static int davinci_mcasp_calc_clk_div(struct davinci_mcasp *mcasp,
  915. unsigned int bclk_freq, bool set)
  916. {
  917. int error_ppm;
  918. unsigned int sysclk_freq = mcasp->sysclk_freq;
  919. u32 reg = mcasp_get_reg(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG);
  920. int div = sysclk_freq / bclk_freq;
  921. int rem = sysclk_freq % bclk_freq;
  922. int aux_div = 1;
  923. if (div > (ACLKXDIV_MASK + 1)) {
  924. if (reg & AHCLKXE) {
  925. aux_div = div / (ACLKXDIV_MASK + 1);
  926. if (div % (ACLKXDIV_MASK + 1))
  927. aux_div++;
  928. sysclk_freq /= aux_div;
  929. div = sysclk_freq / bclk_freq;
  930. rem = sysclk_freq % bclk_freq;
  931. } else if (set) {
  932. dev_warn(mcasp->dev, "Too fast reference clock (%u)\n",
  933. sysclk_freq);
  934. }
  935. }
  936. if (rem != 0) {
  937. if (div == 0 ||
  938. ((sysclk_freq / div) - bclk_freq) >
  939. (bclk_freq - (sysclk_freq / (div+1)))) {
  940. div++;
  941. rem = rem - bclk_freq;
  942. }
  943. }
  944. error_ppm = (div*1000000 + (int)div64_long(1000000LL*rem,
  945. (int)bclk_freq)) / div - 1000000;
  946. if (set) {
  947. if (error_ppm)
  948. dev_info(mcasp->dev, "Sample-rate is off by %d PPM\n",
  949. error_ppm);
  950. __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_BCLK, div, 0);
  951. if (reg & AHCLKXE)
  952. __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_AUXCLK,
  953. aux_div, 0);
  954. }
  955. return error_ppm;
  956. }
  957. static inline u32 davinci_mcasp_tx_delay(struct davinci_mcasp *mcasp)
  958. {
  959. if (!mcasp->txnumevt)
  960. return 0;
  961. return mcasp_get_reg(mcasp, mcasp->fifo_base + MCASP_WFIFOSTS_OFFSET);
  962. }
  963. static inline u32 davinci_mcasp_rx_delay(struct davinci_mcasp *mcasp)
  964. {
  965. if (!mcasp->rxnumevt)
  966. return 0;
  967. return mcasp_get_reg(mcasp, mcasp->fifo_base + MCASP_RFIFOSTS_OFFSET);
  968. }
  969. static snd_pcm_sframes_t davinci_mcasp_delay(
  970. struct snd_pcm_substream *substream,
  971. struct snd_soc_dai *cpu_dai)
  972. {
  973. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  974. u32 fifo_use;
  975. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  976. fifo_use = davinci_mcasp_tx_delay(mcasp);
  977. else
  978. fifo_use = davinci_mcasp_rx_delay(mcasp);
  979. /*
  980. * Divide the used locations with the channel count to get the
  981. * FIFO usage in samples (don't care about partial samples in the
  982. * buffer).
  983. */
  984. return fifo_use / substream->runtime->channels;
  985. }
  986. static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
  987. struct snd_pcm_hw_params *params,
  988. struct snd_soc_dai *cpu_dai)
  989. {
  990. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  991. int word_length;
  992. int channels = params_channels(params);
  993. int period_size = params_period_size(params);
  994. int ret;
  995. ret = davinci_mcasp_set_dai_fmt(cpu_dai, mcasp->dai_fmt);
  996. if (ret)
  997. return ret;
  998. /*
  999. * If mcasp is BCLK master, and a BCLK divider was not provided by
  1000. * the machine driver, we need to calculate the ratio.
  1001. */
  1002. if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
  1003. int slots = mcasp->tdm_slots;
  1004. int rate = params_rate(params);
  1005. int sbits = params_width(params);
  1006. if (mcasp->slot_width)
  1007. sbits = mcasp->slot_width;
  1008. davinci_mcasp_calc_clk_div(mcasp, rate * sbits * slots, true);
  1009. }
  1010. ret = mcasp_common_hw_param(mcasp, substream->stream,
  1011. period_size * channels, channels);
  1012. if (ret)
  1013. return ret;
  1014. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  1015. ret = mcasp_dit_hw_param(mcasp, params_rate(params));
  1016. else
  1017. ret = mcasp_i2s_hw_param(mcasp, substream->stream,
  1018. channels);
  1019. if (ret)
  1020. return ret;
  1021. switch (params_format(params)) {
  1022. case SNDRV_PCM_FORMAT_U8:
  1023. case SNDRV_PCM_FORMAT_S8:
  1024. word_length = 8;
  1025. break;
  1026. case SNDRV_PCM_FORMAT_U16_LE:
  1027. case SNDRV_PCM_FORMAT_S16_LE:
  1028. word_length = 16;
  1029. break;
  1030. case SNDRV_PCM_FORMAT_U24_3LE:
  1031. case SNDRV_PCM_FORMAT_S24_3LE:
  1032. word_length = 24;
  1033. break;
  1034. case SNDRV_PCM_FORMAT_U24_LE:
  1035. case SNDRV_PCM_FORMAT_S24_LE:
  1036. word_length = 24;
  1037. break;
  1038. case SNDRV_PCM_FORMAT_U32_LE:
  1039. case SNDRV_PCM_FORMAT_S32_LE:
  1040. word_length = 32;
  1041. break;
  1042. default:
  1043. printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
  1044. return -EINVAL;
  1045. }
  1046. davinci_config_channel_size(mcasp, word_length);
  1047. if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
  1048. mcasp->channels = channels;
  1049. return 0;
  1050. }
  1051. static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
  1052. int cmd, struct snd_soc_dai *cpu_dai)
  1053. {
  1054. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  1055. int ret = 0;
  1056. switch (cmd) {
  1057. case SNDRV_PCM_TRIGGER_RESUME:
  1058. case SNDRV_PCM_TRIGGER_START:
  1059. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1060. davinci_mcasp_start(mcasp, substream->stream);
  1061. break;
  1062. case SNDRV_PCM_TRIGGER_SUSPEND:
  1063. case SNDRV_PCM_TRIGGER_STOP:
  1064. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1065. davinci_mcasp_stop(mcasp, substream->stream);
  1066. break;
  1067. default:
  1068. ret = -EINVAL;
  1069. }
  1070. return ret;
  1071. }
  1072. static const unsigned int davinci_mcasp_dai_rates[] = {
  1073. 8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000,
  1074. 88200, 96000, 176400, 192000,
  1075. };
  1076. #define DAVINCI_MAX_RATE_ERROR_PPM 1000
  1077. static int davinci_mcasp_hw_rule_rate(struct snd_pcm_hw_params *params,
  1078. struct snd_pcm_hw_rule *rule)
  1079. {
  1080. struct davinci_mcasp_ruledata *rd = rule->private;
  1081. struct snd_interval *ri =
  1082. hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
  1083. int sbits = params_width(params);
  1084. int slots = rd->mcasp->tdm_slots;
  1085. struct snd_interval range;
  1086. int i;
  1087. if (rd->mcasp->slot_width)
  1088. sbits = rd->mcasp->slot_width;
  1089. snd_interval_any(&range);
  1090. range.empty = 1;
  1091. for (i = 0; i < ARRAY_SIZE(davinci_mcasp_dai_rates); i++) {
  1092. if (snd_interval_test(ri, davinci_mcasp_dai_rates[i])) {
  1093. uint bclk_freq = sbits*slots*
  1094. davinci_mcasp_dai_rates[i];
  1095. int ppm;
  1096. ppm = davinci_mcasp_calc_clk_div(rd->mcasp, bclk_freq,
  1097. false);
  1098. if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
  1099. if (range.empty) {
  1100. range.min = davinci_mcasp_dai_rates[i];
  1101. range.empty = 0;
  1102. }
  1103. range.max = davinci_mcasp_dai_rates[i];
  1104. }
  1105. }
  1106. }
  1107. dev_dbg(rd->mcasp->dev,
  1108. "Frequencies %d-%d -> %d-%d for %d sbits and %d tdm slots\n",
  1109. ri->min, ri->max, range.min, range.max, sbits, slots);
  1110. return snd_interval_refine(hw_param_interval(params, rule->var),
  1111. &range);
  1112. }
  1113. static int davinci_mcasp_hw_rule_format(struct snd_pcm_hw_params *params,
  1114. struct snd_pcm_hw_rule *rule)
  1115. {
  1116. struct davinci_mcasp_ruledata *rd = rule->private;
  1117. struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
  1118. struct snd_mask nfmt;
  1119. int rate = params_rate(params);
  1120. int slots = rd->mcasp->tdm_slots;
  1121. int i, count = 0;
  1122. snd_mask_none(&nfmt);
  1123. for (i = 0; i <= SNDRV_PCM_FORMAT_LAST; i++) {
  1124. if (snd_mask_test(fmt, i)) {
  1125. uint sbits = snd_pcm_format_width(i);
  1126. int ppm;
  1127. if (rd->mcasp->slot_width)
  1128. sbits = rd->mcasp->slot_width;
  1129. ppm = davinci_mcasp_calc_clk_div(rd->mcasp,
  1130. sbits * slots * rate,
  1131. false);
  1132. if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
  1133. snd_mask_set(&nfmt, i);
  1134. count++;
  1135. }
  1136. }
  1137. }
  1138. dev_dbg(rd->mcasp->dev,
  1139. "%d possible sample format for %d Hz and %d tdm slots\n",
  1140. count, rate, slots);
  1141. return snd_mask_refine(fmt, &nfmt);
  1142. }
  1143. static int davinci_mcasp_hw_rule_min_periodsize(
  1144. struct snd_pcm_hw_params *params, struct snd_pcm_hw_rule *rule)
  1145. {
  1146. struct snd_interval *period_size = hw_param_interval(params,
  1147. SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
  1148. struct snd_interval frames;
  1149. snd_interval_any(&frames);
  1150. frames.min = 64;
  1151. frames.integer = 1;
  1152. return snd_interval_refine(period_size, &frames);
  1153. }
  1154. static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
  1155. struct snd_soc_dai *cpu_dai)
  1156. {
  1157. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  1158. struct davinci_mcasp_ruledata *ruledata =
  1159. &mcasp->ruledata[substream->stream];
  1160. u32 max_channels = 0;
  1161. int i, dir;
  1162. int tdm_slots = mcasp->tdm_slots;
  1163. /* Do not allow more then one stream per direction */
  1164. if (mcasp->substreams[substream->stream])
  1165. return -EBUSY;
  1166. mcasp->substreams[substream->stream] = substream;
  1167. if (mcasp->tdm_mask[substream->stream])
  1168. tdm_slots = hweight32(mcasp->tdm_mask[substream->stream]);
  1169. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  1170. return 0;
  1171. /*
  1172. * Limit the maximum allowed channels for the first stream:
  1173. * number of serializers for the direction * tdm slots per serializer
  1174. */
  1175. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1176. dir = TX_MODE;
  1177. else
  1178. dir = RX_MODE;
  1179. for (i = 0; i < mcasp->num_serializer; i++) {
  1180. if (mcasp->serial_dir[i] == dir)
  1181. max_channels++;
  1182. }
  1183. ruledata->serializers = max_channels;
  1184. max_channels *= tdm_slots;
  1185. /*
  1186. * If the already active stream has less channels than the calculated
  1187. * limnit based on the seirializers * tdm_slots, we need to use that as
  1188. * a constraint for the second stream.
  1189. * Otherwise (first stream or less allowed channels) we use the
  1190. * calculated constraint.
  1191. */
  1192. if (mcasp->channels && mcasp->channels < max_channels)
  1193. max_channels = mcasp->channels;
  1194. /*
  1195. * But we can always allow channels upto the amount of
  1196. * the available tdm_slots.
  1197. */
  1198. if (max_channels < tdm_slots)
  1199. max_channels = tdm_slots;
  1200. snd_pcm_hw_constraint_minmax(substream->runtime,
  1201. SNDRV_PCM_HW_PARAM_CHANNELS,
  1202. 0, max_channels);
  1203. snd_pcm_hw_constraint_list(substream->runtime,
  1204. 0, SNDRV_PCM_HW_PARAM_CHANNELS,
  1205. &mcasp->chconstr[substream->stream]);
  1206. if (mcasp->slot_width)
  1207. snd_pcm_hw_constraint_minmax(substream->runtime,
  1208. SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
  1209. 8, mcasp->slot_width);
  1210. /*
  1211. * If we rely on implicit BCLK divider setting we should
  1212. * set constraints based on what we can provide.
  1213. */
  1214. if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
  1215. int ret;
  1216. ruledata->mcasp = mcasp;
  1217. ret = snd_pcm_hw_rule_add(substream->runtime, 0,
  1218. SNDRV_PCM_HW_PARAM_RATE,
  1219. davinci_mcasp_hw_rule_rate,
  1220. ruledata,
  1221. SNDRV_PCM_HW_PARAM_FORMAT, -1);
  1222. if (ret)
  1223. return ret;
  1224. ret = snd_pcm_hw_rule_add(substream->runtime, 0,
  1225. SNDRV_PCM_HW_PARAM_FORMAT,
  1226. davinci_mcasp_hw_rule_format,
  1227. ruledata,
  1228. SNDRV_PCM_HW_PARAM_RATE, -1);
  1229. if (ret)
  1230. return ret;
  1231. }
  1232. snd_pcm_hw_rule_add(substream->runtime, 0,
  1233. SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
  1234. davinci_mcasp_hw_rule_min_periodsize, NULL,
  1235. SNDRV_PCM_HW_PARAM_PERIOD_SIZE, -1);
  1236. return 0;
  1237. }
  1238. static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
  1239. struct snd_soc_dai *cpu_dai)
  1240. {
  1241. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  1242. mcasp->substreams[substream->stream] = NULL;
  1243. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  1244. return;
  1245. if (!cpu_dai->active)
  1246. mcasp->channels = 0;
  1247. }
  1248. static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
  1249. .startup = davinci_mcasp_startup,
  1250. .shutdown = davinci_mcasp_shutdown,
  1251. .trigger = davinci_mcasp_trigger,
  1252. .delay = davinci_mcasp_delay,
  1253. .hw_params = davinci_mcasp_hw_params,
  1254. .set_fmt = davinci_mcasp_set_dai_fmt,
  1255. .set_clkdiv = davinci_mcasp_set_clkdiv,
  1256. .set_sysclk = davinci_mcasp_set_sysclk,
  1257. .set_tdm_slot = davinci_mcasp_set_tdm_slot,
  1258. };
  1259. static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
  1260. {
  1261. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  1262. dai->playback_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
  1263. dai->capture_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
  1264. return 0;
  1265. }
  1266. #ifdef CONFIG_PM_SLEEP
  1267. static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
  1268. {
  1269. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  1270. struct davinci_mcasp_context *context = &mcasp->context;
  1271. u32 reg;
  1272. int i;
  1273. context->pm_state = pm_runtime_active(mcasp->dev);
  1274. if (!context->pm_state)
  1275. pm_runtime_get_sync(mcasp->dev);
  1276. for (i = 0; i < ARRAY_SIZE(context_regs); i++)
  1277. context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
  1278. if (mcasp->txnumevt) {
  1279. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  1280. context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
  1281. }
  1282. if (mcasp->rxnumevt) {
  1283. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  1284. context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
  1285. }
  1286. for (i = 0; i < mcasp->num_serializer; i++)
  1287. context->xrsr_regs[i] = mcasp_get_reg(mcasp,
  1288. DAVINCI_MCASP_XRSRCTL_REG(i));
  1289. pm_runtime_put_sync(mcasp->dev);
  1290. return 0;
  1291. }
  1292. static int davinci_mcasp_resume(struct snd_soc_dai *dai)
  1293. {
  1294. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  1295. struct davinci_mcasp_context *context = &mcasp->context;
  1296. u32 reg;
  1297. int i;
  1298. pm_runtime_get_sync(mcasp->dev);
  1299. for (i = 0; i < ARRAY_SIZE(context_regs); i++)
  1300. mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
  1301. if (mcasp->txnumevt) {
  1302. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  1303. mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
  1304. }
  1305. if (mcasp->rxnumevt) {
  1306. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  1307. mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
  1308. }
  1309. for (i = 0; i < mcasp->num_serializer; i++)
  1310. mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  1311. context->xrsr_regs[i]);
  1312. if (!context->pm_state)
  1313. pm_runtime_put_sync(mcasp->dev);
  1314. return 0;
  1315. }
  1316. #else
  1317. #define davinci_mcasp_suspend NULL
  1318. #define davinci_mcasp_resume NULL
  1319. #endif
  1320. #define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
  1321. #define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
  1322. SNDRV_PCM_FMTBIT_U8 | \
  1323. SNDRV_PCM_FMTBIT_S16_LE | \
  1324. SNDRV_PCM_FMTBIT_U16_LE | \
  1325. SNDRV_PCM_FMTBIT_S24_LE | \
  1326. SNDRV_PCM_FMTBIT_U24_LE | \
  1327. SNDRV_PCM_FMTBIT_S24_3LE | \
  1328. SNDRV_PCM_FMTBIT_U24_3LE | \
  1329. SNDRV_PCM_FMTBIT_S32_LE | \
  1330. SNDRV_PCM_FMTBIT_U32_LE)
  1331. static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
  1332. {
  1333. .name = "davinci-mcasp.0",
  1334. .probe = davinci_mcasp_dai_probe,
  1335. .suspend = davinci_mcasp_suspend,
  1336. .resume = davinci_mcasp_resume,
  1337. .playback = {
  1338. .channels_min = 1,
  1339. .channels_max = 32 * 16,
  1340. .rates = DAVINCI_MCASP_RATES,
  1341. .formats = DAVINCI_MCASP_PCM_FMTS,
  1342. },
  1343. .capture = {
  1344. .channels_min = 1,
  1345. .channels_max = 32 * 16,
  1346. .rates = DAVINCI_MCASP_RATES,
  1347. .formats = DAVINCI_MCASP_PCM_FMTS,
  1348. },
  1349. .ops = &davinci_mcasp_dai_ops,
  1350. .symmetric_samplebits = 1,
  1351. .symmetric_rates = 1,
  1352. },
  1353. {
  1354. .name = "davinci-mcasp.1",
  1355. .probe = davinci_mcasp_dai_probe,
  1356. .playback = {
  1357. .channels_min = 1,
  1358. .channels_max = 384,
  1359. .rates = DAVINCI_MCASP_RATES,
  1360. .formats = DAVINCI_MCASP_PCM_FMTS,
  1361. },
  1362. .ops = &davinci_mcasp_dai_ops,
  1363. },
  1364. };
  1365. static const struct snd_soc_component_driver davinci_mcasp_component = {
  1366. .name = "davinci-mcasp",
  1367. };
  1368. /* Some HW specific values and defaults. The rest is filled in from DT. */
  1369. static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
  1370. .tx_dma_offset = 0x400,
  1371. .rx_dma_offset = 0x400,
  1372. .version = MCASP_VERSION_1,
  1373. };
  1374. static struct davinci_mcasp_pdata da830_mcasp_pdata = {
  1375. .tx_dma_offset = 0x2000,
  1376. .rx_dma_offset = 0x2000,
  1377. .version = MCASP_VERSION_2,
  1378. };
  1379. static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
  1380. .tx_dma_offset = 0,
  1381. .rx_dma_offset = 0,
  1382. .version = MCASP_VERSION_3,
  1383. };
  1384. static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
  1385. /* The CFG port offset will be calculated if it is needed */
  1386. .tx_dma_offset = 0,
  1387. .rx_dma_offset = 0,
  1388. .version = MCASP_VERSION_4,
  1389. };
  1390. static const struct of_device_id mcasp_dt_ids[] = {
  1391. {
  1392. .compatible = "ti,dm646x-mcasp-audio",
  1393. .data = &dm646x_mcasp_pdata,
  1394. },
  1395. {
  1396. .compatible = "ti,da830-mcasp-audio",
  1397. .data = &da830_mcasp_pdata,
  1398. },
  1399. {
  1400. .compatible = "ti,am33xx-mcasp-audio",
  1401. .data = &am33xx_mcasp_pdata,
  1402. },
  1403. {
  1404. .compatible = "ti,dra7-mcasp-audio",
  1405. .data = &dra7_mcasp_pdata,
  1406. },
  1407. { /* sentinel */ }
  1408. };
  1409. MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
  1410. static int mcasp_reparent_fck(struct platform_device *pdev)
  1411. {
  1412. struct device_node *node = pdev->dev.of_node;
  1413. struct clk *gfclk, *parent_clk;
  1414. const char *parent_name;
  1415. int ret;
  1416. if (!node)
  1417. return 0;
  1418. parent_name = of_get_property(node, "fck_parent", NULL);
  1419. if (!parent_name)
  1420. return 0;
  1421. dev_warn(&pdev->dev, "Update the bindings to use assigned-clocks!\n");
  1422. gfclk = clk_get(&pdev->dev, "fck");
  1423. if (IS_ERR(gfclk)) {
  1424. dev_err(&pdev->dev, "failed to get fck\n");
  1425. return PTR_ERR(gfclk);
  1426. }
  1427. parent_clk = clk_get(NULL, parent_name);
  1428. if (IS_ERR(parent_clk)) {
  1429. dev_err(&pdev->dev, "failed to get parent clock\n");
  1430. ret = PTR_ERR(parent_clk);
  1431. goto err1;
  1432. }
  1433. ret = clk_set_parent(gfclk, parent_clk);
  1434. if (ret) {
  1435. dev_err(&pdev->dev, "failed to reparent fck\n");
  1436. goto err2;
  1437. }
  1438. err2:
  1439. clk_put(parent_clk);
  1440. err1:
  1441. clk_put(gfclk);
  1442. return ret;
  1443. }
  1444. static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
  1445. struct platform_device *pdev)
  1446. {
  1447. struct device_node *np = pdev->dev.of_node;
  1448. struct davinci_mcasp_pdata *pdata = NULL;
  1449. const struct of_device_id *match =
  1450. of_match_device(mcasp_dt_ids, &pdev->dev);
  1451. struct of_phandle_args dma_spec;
  1452. const u32 *of_serial_dir32;
  1453. u32 val;
  1454. int i, ret = 0;
  1455. if (pdev->dev.platform_data) {
  1456. pdata = pdev->dev.platform_data;
  1457. pdata->dismod = DISMOD_LOW;
  1458. return pdata;
  1459. } else if (match) {
  1460. pdata = devm_kmemdup(&pdev->dev, match->data, sizeof(*pdata),
  1461. GFP_KERNEL);
  1462. if (!pdata) {
  1463. ret = -ENOMEM;
  1464. return pdata;
  1465. }
  1466. } else {
  1467. /* control shouldn't reach here. something is wrong */
  1468. ret = -EINVAL;
  1469. goto nodata;
  1470. }
  1471. ret = of_property_read_u32(np, "op-mode", &val);
  1472. if (ret >= 0)
  1473. pdata->op_mode = val;
  1474. ret = of_property_read_u32(np, "tdm-slots", &val);
  1475. if (ret >= 0) {
  1476. if (val < 2 || val > 32) {
  1477. dev_err(&pdev->dev,
  1478. "tdm-slots must be in rage [2-32]\n");
  1479. ret = -EINVAL;
  1480. goto nodata;
  1481. }
  1482. pdata->tdm_slots = val;
  1483. }
  1484. of_serial_dir32 = of_get_property(np, "serial-dir", &val);
  1485. val /= sizeof(u32);
  1486. if (of_serial_dir32) {
  1487. u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
  1488. (sizeof(*of_serial_dir) * val),
  1489. GFP_KERNEL);
  1490. if (!of_serial_dir) {
  1491. ret = -ENOMEM;
  1492. goto nodata;
  1493. }
  1494. for (i = 0; i < val; i++)
  1495. of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
  1496. pdata->num_serializer = val;
  1497. pdata->serial_dir = of_serial_dir;
  1498. }
  1499. ret = of_property_match_string(np, "dma-names", "tx");
  1500. if (ret < 0)
  1501. goto nodata;
  1502. ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
  1503. &dma_spec);
  1504. if (ret < 0)
  1505. goto nodata;
  1506. pdata->tx_dma_channel = dma_spec.args[0];
  1507. /* RX is not valid in DIT mode */
  1508. if (pdata->op_mode != DAVINCI_MCASP_DIT_MODE) {
  1509. ret = of_property_match_string(np, "dma-names", "rx");
  1510. if (ret < 0)
  1511. goto nodata;
  1512. ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
  1513. &dma_spec);
  1514. if (ret < 0)
  1515. goto nodata;
  1516. pdata->rx_dma_channel = dma_spec.args[0];
  1517. }
  1518. ret = of_property_read_u32(np, "tx-num-evt", &val);
  1519. if (ret >= 0)
  1520. pdata->txnumevt = val;
  1521. ret = of_property_read_u32(np, "rx-num-evt", &val);
  1522. if (ret >= 0)
  1523. pdata->rxnumevt = val;
  1524. ret = of_property_read_u32(np, "sram-size-playback", &val);
  1525. if (ret >= 0)
  1526. pdata->sram_size_playback = val;
  1527. ret = of_property_read_u32(np, "sram-size-capture", &val);
  1528. if (ret >= 0)
  1529. pdata->sram_size_capture = val;
  1530. ret = of_property_read_u32(np, "dismod", &val);
  1531. if (ret >= 0) {
  1532. if (val == 0 || val == 2 || val == 3) {
  1533. pdata->dismod = DISMOD_VAL(val);
  1534. } else {
  1535. dev_warn(&pdev->dev, "Invalid dismod value: %u\n", val);
  1536. pdata->dismod = DISMOD_LOW;
  1537. }
  1538. } else {
  1539. pdata->dismod = DISMOD_LOW;
  1540. }
  1541. return pdata;
  1542. nodata:
  1543. if (ret < 0) {
  1544. dev_err(&pdev->dev, "Error populating platform data, err %d\n",
  1545. ret);
  1546. pdata = NULL;
  1547. }
  1548. return pdata;
  1549. }
  1550. enum {
  1551. PCM_EDMA,
  1552. PCM_SDMA,
  1553. };
  1554. static const char *sdma_prefix = "ti,omap";
  1555. static int davinci_mcasp_get_dma_type(struct davinci_mcasp *mcasp)
  1556. {
  1557. struct dma_chan *chan;
  1558. const char *tmp;
  1559. int ret = PCM_EDMA;
  1560. if (!mcasp->dev->of_node)
  1561. return PCM_EDMA;
  1562. tmp = mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].filter_data;
  1563. chan = dma_request_slave_channel_reason(mcasp->dev, tmp);
  1564. if (IS_ERR(chan)) {
  1565. if (PTR_ERR(chan) != -EPROBE_DEFER)
  1566. dev_err(mcasp->dev,
  1567. "Can't verify DMA configuration (%ld)\n",
  1568. PTR_ERR(chan));
  1569. return PTR_ERR(chan);
  1570. }
  1571. if (WARN_ON(!chan->device || !chan->device->dev))
  1572. return -EINVAL;
  1573. if (chan->device->dev->of_node)
  1574. ret = of_property_read_string(chan->device->dev->of_node,
  1575. "compatible", &tmp);
  1576. else
  1577. dev_dbg(mcasp->dev, "DMA controller has no of-node\n");
  1578. dma_release_channel(chan);
  1579. if (ret)
  1580. return ret;
  1581. dev_dbg(mcasp->dev, "DMA controller compatible = \"%s\"\n", tmp);
  1582. if (!strncmp(tmp, sdma_prefix, strlen(sdma_prefix)))
  1583. return PCM_SDMA;
  1584. return PCM_EDMA;
  1585. }
  1586. static u32 davinci_mcasp_txdma_offset(struct davinci_mcasp_pdata *pdata)
  1587. {
  1588. int i;
  1589. u32 offset = 0;
  1590. if (pdata->version != MCASP_VERSION_4)
  1591. return pdata->tx_dma_offset;
  1592. for (i = 0; i < pdata->num_serializer; i++) {
  1593. if (pdata->serial_dir[i] == TX_MODE) {
  1594. if (!offset) {
  1595. offset = DAVINCI_MCASP_TXBUF_REG(i);
  1596. } else {
  1597. pr_err("%s: Only one serializer allowed!\n",
  1598. __func__);
  1599. break;
  1600. }
  1601. }
  1602. }
  1603. return offset;
  1604. }
  1605. static u32 davinci_mcasp_rxdma_offset(struct davinci_mcasp_pdata *pdata)
  1606. {
  1607. int i;
  1608. u32 offset = 0;
  1609. if (pdata->version != MCASP_VERSION_4)
  1610. return pdata->rx_dma_offset;
  1611. for (i = 0; i < pdata->num_serializer; i++) {
  1612. if (pdata->serial_dir[i] == RX_MODE) {
  1613. if (!offset) {
  1614. offset = DAVINCI_MCASP_RXBUF_REG(i);
  1615. } else {
  1616. pr_err("%s: Only one serializer allowed!\n",
  1617. __func__);
  1618. break;
  1619. }
  1620. }
  1621. }
  1622. return offset;
  1623. }
  1624. static int davinci_mcasp_probe(struct platform_device *pdev)
  1625. {
  1626. struct snd_dmaengine_dai_dma_data *dma_data;
  1627. struct resource *mem, *res, *dat;
  1628. struct davinci_mcasp_pdata *pdata;
  1629. struct davinci_mcasp *mcasp;
  1630. char *irq_name;
  1631. int *dma;
  1632. int irq;
  1633. int ret;
  1634. if (!pdev->dev.platform_data && !pdev->dev.of_node) {
  1635. dev_err(&pdev->dev, "No platform data supplied\n");
  1636. return -EINVAL;
  1637. }
  1638. mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
  1639. GFP_KERNEL);
  1640. if (!mcasp)
  1641. return -ENOMEM;
  1642. pdata = davinci_mcasp_set_pdata_from_of(pdev);
  1643. if (!pdata) {
  1644. dev_err(&pdev->dev, "no platform data\n");
  1645. return -EINVAL;
  1646. }
  1647. mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
  1648. if (!mem) {
  1649. dev_warn(mcasp->dev,
  1650. "\"mpu\" mem resource not found, using index 0\n");
  1651. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1652. if (!mem) {
  1653. dev_err(&pdev->dev, "no mem resource?\n");
  1654. return -ENODEV;
  1655. }
  1656. }
  1657. mcasp->base = devm_ioremap_resource(&pdev->dev, mem);
  1658. if (IS_ERR(mcasp->base))
  1659. return PTR_ERR(mcasp->base);
  1660. pm_runtime_enable(&pdev->dev);
  1661. mcasp->op_mode = pdata->op_mode;
  1662. /* sanity check for tdm slots parameter */
  1663. if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
  1664. if (pdata->tdm_slots < 2) {
  1665. dev_err(&pdev->dev, "invalid tdm slots: %d\n",
  1666. pdata->tdm_slots);
  1667. mcasp->tdm_slots = 2;
  1668. } else if (pdata->tdm_slots > 32) {
  1669. dev_err(&pdev->dev, "invalid tdm slots: %d\n",
  1670. pdata->tdm_slots);
  1671. mcasp->tdm_slots = 32;
  1672. } else {
  1673. mcasp->tdm_slots = pdata->tdm_slots;
  1674. }
  1675. }
  1676. mcasp->num_serializer = pdata->num_serializer;
  1677. #ifdef CONFIG_PM_SLEEP
  1678. mcasp->context.xrsr_regs = devm_kcalloc(&pdev->dev,
  1679. mcasp->num_serializer, sizeof(u32),
  1680. GFP_KERNEL);
  1681. if (!mcasp->context.xrsr_regs) {
  1682. ret = -ENOMEM;
  1683. goto err;
  1684. }
  1685. #endif
  1686. mcasp->serial_dir = pdata->serial_dir;
  1687. mcasp->version = pdata->version;
  1688. mcasp->txnumevt = pdata->txnumevt;
  1689. mcasp->rxnumevt = pdata->rxnumevt;
  1690. mcasp->dismod = pdata->dismod;
  1691. mcasp->dev = &pdev->dev;
  1692. irq = platform_get_irq_byname(pdev, "common");
  1693. if (irq >= 0) {
  1694. irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common",
  1695. dev_name(&pdev->dev));
  1696. if (!irq_name) {
  1697. ret = -ENOMEM;
  1698. goto err;
  1699. }
  1700. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  1701. davinci_mcasp_common_irq_handler,
  1702. IRQF_ONESHOT | IRQF_SHARED,
  1703. irq_name, mcasp);
  1704. if (ret) {
  1705. dev_err(&pdev->dev, "common IRQ request failed\n");
  1706. goto err;
  1707. }
  1708. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
  1709. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
  1710. }
  1711. irq = platform_get_irq_byname(pdev, "rx");
  1712. if (irq >= 0) {
  1713. irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx",
  1714. dev_name(&pdev->dev));
  1715. if (!irq_name) {
  1716. ret = -ENOMEM;
  1717. goto err;
  1718. }
  1719. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  1720. davinci_mcasp_rx_irq_handler,
  1721. IRQF_ONESHOT, irq_name, mcasp);
  1722. if (ret) {
  1723. dev_err(&pdev->dev, "RX IRQ request failed\n");
  1724. goto err;
  1725. }
  1726. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
  1727. }
  1728. irq = platform_get_irq_byname(pdev, "tx");
  1729. if (irq >= 0) {
  1730. irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx",
  1731. dev_name(&pdev->dev));
  1732. if (!irq_name) {
  1733. ret = -ENOMEM;
  1734. goto err;
  1735. }
  1736. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  1737. davinci_mcasp_tx_irq_handler,
  1738. IRQF_ONESHOT, irq_name, mcasp);
  1739. if (ret) {
  1740. dev_err(&pdev->dev, "TX IRQ request failed\n");
  1741. goto err;
  1742. }
  1743. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
  1744. }
  1745. dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
  1746. if (dat)
  1747. mcasp->dat_port = true;
  1748. dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
  1749. if (dat)
  1750. dma_data->addr = dat->start;
  1751. else
  1752. dma_data->addr = mem->start + davinci_mcasp_txdma_offset(pdata);
  1753. dma = &mcasp->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
  1754. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  1755. if (res)
  1756. *dma = res->start;
  1757. else
  1758. *dma = pdata->tx_dma_channel;
  1759. /* dmaengine filter data for DT and non-DT boot */
  1760. if (pdev->dev.of_node)
  1761. dma_data->filter_data = "tx";
  1762. else
  1763. dma_data->filter_data = dma;
  1764. /* RX is not valid in DIT mode */
  1765. if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
  1766. dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
  1767. if (dat)
  1768. dma_data->addr = dat->start;
  1769. else
  1770. dma_data->addr =
  1771. mem->start + davinci_mcasp_rxdma_offset(pdata);
  1772. dma = &mcasp->dma_request[SNDRV_PCM_STREAM_CAPTURE];
  1773. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  1774. if (res)
  1775. *dma = res->start;
  1776. else
  1777. *dma = pdata->rx_dma_channel;
  1778. /* dmaengine filter data for DT and non-DT boot */
  1779. if (pdev->dev.of_node)
  1780. dma_data->filter_data = "rx";
  1781. else
  1782. dma_data->filter_data = dma;
  1783. }
  1784. if (mcasp->version < MCASP_VERSION_3) {
  1785. mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
  1786. /* dma_params->dma_addr is pointing to the data port address */
  1787. mcasp->dat_port = true;
  1788. } else {
  1789. mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
  1790. }
  1791. /* Allocate memory for long enough list for all possible
  1792. * scenarios. Maximum number tdm slots is 32 and there cannot
  1793. * be more serializers than given in the configuration. The
  1794. * serializer directions could be taken into account, but it
  1795. * would make code much more complex and save only couple of
  1796. * bytes.
  1797. */
  1798. mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list =
  1799. devm_kcalloc(mcasp->dev,
  1800. 32 + mcasp->num_serializer - 1,
  1801. sizeof(unsigned int),
  1802. GFP_KERNEL);
  1803. mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list =
  1804. devm_kcalloc(mcasp->dev,
  1805. 32 + mcasp->num_serializer - 1,
  1806. sizeof(unsigned int),
  1807. GFP_KERNEL);
  1808. if (!mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list ||
  1809. !mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list) {
  1810. ret = -ENOMEM;
  1811. goto err;
  1812. }
  1813. ret = davinci_mcasp_set_ch_constraints(mcasp);
  1814. if (ret)
  1815. goto err;
  1816. dev_set_drvdata(&pdev->dev, mcasp);
  1817. mcasp_reparent_fck(pdev);
  1818. if (mcasp->version == MCASP_VERSION_4) {
  1819. u32 rev;
  1820. pm_runtime_get_sync(mcasp->dev);
  1821. rev = mcasp_get_reg(mcasp, DAVINCI_MCASP_PID_REG) &
  1822. MCASP_V4_REV_MASK;
  1823. pm_runtime_put(mcasp->dev);
  1824. if (rev < MCASP_V4_REV(3, 3)) {
  1825. /*
  1826. * ERRATA i868: to avoid race condition between DMA and
  1827. * AFIFO events the R/WNUMEVT need to be set to be
  1828. * less-than-equal to 32 words.
  1829. */
  1830. if (mcasp->txnumevt)
  1831. mcasp->txnumevt = 32;
  1832. if (mcasp->rxnumevt)
  1833. mcasp->rxnumevt = 32;
  1834. if (mcasp->txnumevt || mcasp->rxnumevt)
  1835. dev_info(&pdev->dev,
  1836. "ERRATA i868 workaround is enabled\n");
  1837. }
  1838. }
  1839. ret = devm_snd_soc_register_component(&pdev->dev,
  1840. &davinci_mcasp_component,
  1841. &davinci_mcasp_dai[pdata->op_mode], 1);
  1842. if (ret != 0)
  1843. goto err;
  1844. ret = davinci_mcasp_get_dma_type(mcasp);
  1845. switch (ret) {
  1846. case PCM_EDMA:
  1847. #if IS_BUILTIN(CONFIG_SND_SOC_TI_EDMA_PCM) || \
  1848. (IS_MODULE(CONFIG_SND_SOC_DAVINCI_MCASP) && \
  1849. IS_MODULE(CONFIG_SND_SOC_TI_EDMA_PCM))
  1850. ret = edma_pcm_platform_register(&pdev->dev);
  1851. #else
  1852. dev_err(&pdev->dev, "Missing SND_EDMA_SOC\n");
  1853. ret = -EINVAL;
  1854. goto err;
  1855. #endif
  1856. break;
  1857. case PCM_SDMA:
  1858. #if IS_BUILTIN(CONFIG_SND_SOC_TI_SDMA_PCM) || \
  1859. (IS_MODULE(CONFIG_SND_SOC_DAVINCI_MCASP) && \
  1860. IS_MODULE(CONFIG_SND_SOC_TI_SDMA_PCM))
  1861. ret = sdma_pcm_platform_register(&pdev->dev, NULL, NULL);
  1862. #else
  1863. dev_err(&pdev->dev, "Missing SND_SDMA_SOC\n");
  1864. ret = -EINVAL;
  1865. goto err;
  1866. #endif
  1867. break;
  1868. default:
  1869. dev_err(&pdev->dev, "No DMA controller found (%d)\n", ret);
  1870. case -EPROBE_DEFER:
  1871. goto err;
  1872. break;
  1873. }
  1874. if (ret) {
  1875. dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
  1876. goto err;
  1877. }
  1878. return 0;
  1879. err:
  1880. pm_runtime_disable(&pdev->dev);
  1881. return ret;
  1882. }
  1883. static int davinci_mcasp_remove(struct platform_device *pdev)
  1884. {
  1885. pm_runtime_disable(&pdev->dev);
  1886. return 0;
  1887. }
  1888. static struct platform_driver davinci_mcasp_driver = {
  1889. .probe = davinci_mcasp_probe,
  1890. .remove = davinci_mcasp_remove,
  1891. .driver = {
  1892. .name = "davinci-mcasp",
  1893. .of_match_table = mcasp_dt_ids,
  1894. },
  1895. };
  1896. module_platform_driver(davinci_mcasp_driver);
  1897. MODULE_AUTHOR("Steve Chen");
  1898. MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
  1899. MODULE_LICENSE("GPL");