moxart_ether.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573
  1. /* MOXA ART Ethernet (RTL8201CP) driver.
  2. *
  3. * Copyright (C) 2013 Jonas Jensen
  4. *
  5. * Jonas Jensen <jonas.jensen@gmail.com>
  6. *
  7. * Based on code from
  8. * Moxa Technology Co., Ltd. <www.moxa.com>
  9. *
  10. * This file is licensed under the terms of the GNU General Public
  11. * License version 2. This program is licensed "as is" without any
  12. * warranty of any kind, whether express or implied.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/skbuff.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/ethtool.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/irq.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/crc32.h>
  26. #include <linux/crc32c.h>
  27. #include "moxart_ether.h"
  28. static inline void moxart_emac_write(struct net_device *ndev,
  29. unsigned int reg, unsigned long value)
  30. {
  31. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  32. writel(value, priv->base + reg);
  33. }
  34. static void moxart_update_mac_address(struct net_device *ndev)
  35. {
  36. moxart_emac_write(ndev, REG_MAC_MS_ADDRESS,
  37. ((ndev->dev_addr[0] << 8) | (ndev->dev_addr[1])));
  38. moxart_emac_write(ndev, REG_MAC_MS_ADDRESS + 4,
  39. ((ndev->dev_addr[2] << 24) |
  40. (ndev->dev_addr[3] << 16) |
  41. (ndev->dev_addr[4] << 8) |
  42. (ndev->dev_addr[5])));
  43. }
  44. static int moxart_set_mac_address(struct net_device *ndev, void *addr)
  45. {
  46. struct sockaddr *address = addr;
  47. if (!is_valid_ether_addr(address->sa_data))
  48. return -EADDRNOTAVAIL;
  49. memcpy(ndev->dev_addr, address->sa_data, ndev->addr_len);
  50. moxart_update_mac_address(ndev);
  51. return 0;
  52. }
  53. static void moxart_mac_free_memory(struct net_device *ndev)
  54. {
  55. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  56. int i;
  57. for (i = 0; i < RX_DESC_NUM; i++)
  58. dma_unmap_single(&ndev->dev, priv->rx_mapping[i],
  59. priv->rx_buf_size, DMA_FROM_DEVICE);
  60. if (priv->tx_desc_base)
  61. dma_free_coherent(NULL, TX_REG_DESC_SIZE * TX_DESC_NUM,
  62. priv->tx_desc_base, priv->tx_base);
  63. if (priv->rx_desc_base)
  64. dma_free_coherent(NULL, RX_REG_DESC_SIZE * RX_DESC_NUM,
  65. priv->rx_desc_base, priv->rx_base);
  66. kfree(priv->tx_buf_base);
  67. kfree(priv->rx_buf_base);
  68. }
  69. static void moxart_mac_reset(struct net_device *ndev)
  70. {
  71. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  72. writel(SW_RST, priv->base + REG_MAC_CTRL);
  73. while (readl(priv->base + REG_MAC_CTRL) & SW_RST)
  74. mdelay(10);
  75. writel(0, priv->base + REG_INTERRUPT_MASK);
  76. priv->reg_maccr = RX_BROADPKT | FULLDUP | CRC_APD | RX_FTL;
  77. }
  78. static void moxart_mac_enable(struct net_device *ndev)
  79. {
  80. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  81. writel(0x00001010, priv->base + REG_INT_TIMER_CTRL);
  82. writel(0x00000001, priv->base + REG_APOLL_TIMER_CTRL);
  83. writel(0x00000390, priv->base + REG_DMA_BLEN_CTRL);
  84. priv->reg_imr |= (RPKT_FINISH_M | XPKT_FINISH_M);
  85. writel(priv->reg_imr, priv->base + REG_INTERRUPT_MASK);
  86. priv->reg_maccr |= (RCV_EN | XMT_EN | RDMA_EN | XDMA_EN);
  87. writel(priv->reg_maccr, priv->base + REG_MAC_CTRL);
  88. }
  89. static void moxart_mac_setup_desc_ring(struct net_device *ndev)
  90. {
  91. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  92. void __iomem *desc;
  93. int i;
  94. for (i = 0; i < TX_DESC_NUM; i++) {
  95. desc = priv->tx_desc_base + i * TX_REG_DESC_SIZE;
  96. memset(desc, 0, TX_REG_DESC_SIZE);
  97. priv->tx_buf[i] = priv->tx_buf_base + priv->tx_buf_size * i;
  98. }
  99. writel(TX_DESC1_END, desc + TX_REG_OFFSET_DESC1);
  100. priv->tx_head = 0;
  101. priv->tx_tail = 0;
  102. for (i = 0; i < RX_DESC_NUM; i++) {
  103. desc = priv->rx_desc_base + i * RX_REG_DESC_SIZE;
  104. memset(desc, 0, RX_REG_DESC_SIZE);
  105. writel(RX_DESC0_DMA_OWN, desc + RX_REG_OFFSET_DESC0);
  106. writel(RX_BUF_SIZE & RX_DESC1_BUF_SIZE_MASK,
  107. desc + RX_REG_OFFSET_DESC1);
  108. priv->rx_buf[i] = priv->rx_buf_base + priv->rx_buf_size * i;
  109. priv->rx_mapping[i] = dma_map_single(&ndev->dev,
  110. priv->rx_buf[i],
  111. priv->rx_buf_size,
  112. DMA_FROM_DEVICE);
  113. if (dma_mapping_error(&ndev->dev, priv->rx_mapping[i]))
  114. netdev_err(ndev, "DMA mapping error\n");
  115. writel(priv->rx_mapping[i],
  116. desc + RX_REG_OFFSET_DESC2 + RX_DESC2_ADDRESS_PHYS);
  117. writel(priv->rx_buf[i],
  118. desc + RX_REG_OFFSET_DESC2 + RX_DESC2_ADDRESS_VIRT);
  119. }
  120. writel(RX_DESC1_END, desc + RX_REG_OFFSET_DESC1);
  121. priv->rx_head = 0;
  122. /* reset the MAC controler TX/RX desciptor base address */
  123. writel(priv->tx_base, priv->base + REG_TXR_BASE_ADDRESS);
  124. writel(priv->rx_base, priv->base + REG_RXR_BASE_ADDRESS);
  125. }
  126. static int moxart_mac_open(struct net_device *ndev)
  127. {
  128. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  129. if (!is_valid_ether_addr(ndev->dev_addr))
  130. return -EADDRNOTAVAIL;
  131. napi_enable(&priv->napi);
  132. moxart_mac_reset(ndev);
  133. moxart_update_mac_address(ndev);
  134. moxart_mac_setup_desc_ring(ndev);
  135. moxart_mac_enable(ndev);
  136. netif_start_queue(ndev);
  137. netdev_dbg(ndev, "%s: IMR=0x%x, MACCR=0x%x\n",
  138. __func__, readl(priv->base + REG_INTERRUPT_MASK),
  139. readl(priv->base + REG_MAC_CTRL));
  140. return 0;
  141. }
  142. static int moxart_mac_stop(struct net_device *ndev)
  143. {
  144. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  145. napi_disable(&priv->napi);
  146. netif_stop_queue(ndev);
  147. /* disable all interrupts */
  148. writel(0, priv->base + REG_INTERRUPT_MASK);
  149. /* disable all functions */
  150. writel(0, priv->base + REG_MAC_CTRL);
  151. return 0;
  152. }
  153. static int moxart_rx_poll(struct napi_struct *napi, int budget)
  154. {
  155. struct moxart_mac_priv_t *priv = container_of(napi,
  156. struct moxart_mac_priv_t,
  157. napi);
  158. struct net_device *ndev = priv->ndev;
  159. struct sk_buff *skb;
  160. void __iomem *desc;
  161. unsigned int desc0, len;
  162. int rx_head = priv->rx_head;
  163. int rx = 0;
  164. while (1) {
  165. desc = priv->rx_desc_base + (RX_REG_DESC_SIZE * rx_head);
  166. desc0 = readl(desc + RX_REG_OFFSET_DESC0);
  167. if (desc0 & RX_DESC0_DMA_OWN)
  168. break;
  169. if (desc0 & (RX_DESC0_ERR | RX_DESC0_CRC_ERR | RX_DESC0_FTL |
  170. RX_DESC0_RUNT | RX_DESC0_ODD_NB)) {
  171. net_dbg_ratelimited("packet error\n");
  172. priv->stats.rx_dropped++;
  173. priv->stats.rx_errors++;
  174. continue;
  175. }
  176. len = desc0 & RX_DESC0_FRAME_LEN_MASK;
  177. if (len > RX_BUF_SIZE)
  178. len = RX_BUF_SIZE;
  179. dma_sync_single_for_cpu(&ndev->dev,
  180. priv->rx_mapping[rx_head],
  181. priv->rx_buf_size, DMA_FROM_DEVICE);
  182. skb = netdev_alloc_skb_ip_align(ndev, len);
  183. if (unlikely(!skb)) {
  184. net_dbg_ratelimited("netdev_alloc_skb_ip_align failed\n");
  185. priv->stats.rx_dropped++;
  186. priv->stats.rx_errors++;
  187. }
  188. memcpy(skb->data, priv->rx_buf[rx_head], len);
  189. skb_put(skb, len);
  190. skb->protocol = eth_type_trans(skb, ndev);
  191. napi_gro_receive(&priv->napi, skb);
  192. rx++;
  193. ndev->last_rx = jiffies;
  194. priv->stats.rx_packets++;
  195. priv->stats.rx_bytes += len;
  196. if (desc0 & RX_DESC0_MULTICAST)
  197. priv->stats.multicast++;
  198. writel(RX_DESC0_DMA_OWN, desc + RX_REG_OFFSET_DESC0);
  199. rx_head = RX_NEXT(rx_head);
  200. priv->rx_head = rx_head;
  201. if (rx >= budget)
  202. break;
  203. }
  204. if (rx < budget) {
  205. napi_gro_flush(napi, false);
  206. __napi_complete(napi);
  207. }
  208. priv->reg_imr |= RPKT_FINISH_M;
  209. writel(priv->reg_imr, priv->base + REG_INTERRUPT_MASK);
  210. return rx;
  211. }
  212. static void moxart_tx_finished(struct net_device *ndev)
  213. {
  214. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  215. unsigned tx_head = priv->tx_head;
  216. unsigned tx_tail = priv->tx_tail;
  217. while (tx_tail != tx_head) {
  218. dma_unmap_single(&ndev->dev, priv->tx_mapping[tx_tail],
  219. priv->tx_len[tx_tail], DMA_TO_DEVICE);
  220. priv->stats.tx_packets++;
  221. priv->stats.tx_bytes += priv->tx_skb[tx_tail]->len;
  222. dev_kfree_skb_irq(priv->tx_skb[tx_tail]);
  223. priv->tx_skb[tx_tail] = NULL;
  224. tx_tail = TX_NEXT(tx_tail);
  225. }
  226. priv->tx_tail = tx_tail;
  227. }
  228. static irqreturn_t moxart_mac_interrupt(int irq, void *dev_id)
  229. {
  230. struct net_device *ndev = (struct net_device *) dev_id;
  231. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  232. unsigned int ists = readl(priv->base + REG_INTERRUPT_STATUS);
  233. if (ists & XPKT_OK_INT_STS)
  234. moxart_tx_finished(ndev);
  235. if (ists & RPKT_FINISH) {
  236. if (napi_schedule_prep(&priv->napi)) {
  237. priv->reg_imr &= ~RPKT_FINISH_M;
  238. writel(priv->reg_imr, priv->base + REG_INTERRUPT_MASK);
  239. __napi_schedule(&priv->napi);
  240. }
  241. }
  242. return IRQ_HANDLED;
  243. }
  244. static int moxart_mac_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  245. {
  246. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  247. void __iomem *desc;
  248. unsigned int len;
  249. unsigned int tx_head = priv->tx_head;
  250. u32 txdes1;
  251. int ret = NETDEV_TX_BUSY;
  252. desc = priv->tx_desc_base + (TX_REG_DESC_SIZE * tx_head);
  253. spin_lock_irq(&priv->txlock);
  254. if (readl(desc + TX_REG_OFFSET_DESC0) & TX_DESC0_DMA_OWN) {
  255. net_dbg_ratelimited("no TX space for packet\n");
  256. priv->stats.tx_dropped++;
  257. goto out_unlock;
  258. }
  259. len = skb->len > TX_BUF_SIZE ? TX_BUF_SIZE : skb->len;
  260. priv->tx_mapping[tx_head] = dma_map_single(&ndev->dev, skb->data,
  261. len, DMA_TO_DEVICE);
  262. if (dma_mapping_error(&ndev->dev, priv->tx_mapping[tx_head])) {
  263. netdev_err(ndev, "DMA mapping error\n");
  264. goto out_unlock;
  265. }
  266. priv->tx_len[tx_head] = len;
  267. priv->tx_skb[tx_head] = skb;
  268. writel(priv->tx_mapping[tx_head],
  269. desc + TX_REG_OFFSET_DESC2 + TX_DESC2_ADDRESS_PHYS);
  270. writel(skb->data,
  271. desc + TX_REG_OFFSET_DESC2 + TX_DESC2_ADDRESS_VIRT);
  272. if (skb->len < ETH_ZLEN) {
  273. memset(&skb->data[skb->len],
  274. 0, ETH_ZLEN - skb->len);
  275. len = ETH_ZLEN;
  276. }
  277. dma_sync_single_for_device(&ndev->dev, priv->tx_mapping[tx_head],
  278. priv->tx_buf_size, DMA_TO_DEVICE);
  279. txdes1 = TX_DESC1_LTS | TX_DESC1_FTS | (len & TX_DESC1_BUF_SIZE_MASK);
  280. if (tx_head == TX_DESC_NUM_MASK)
  281. txdes1 |= TX_DESC1_END;
  282. writel(txdes1, desc + TX_REG_OFFSET_DESC1);
  283. writel(TX_DESC0_DMA_OWN, desc + TX_REG_OFFSET_DESC0);
  284. /* start to send packet */
  285. writel(0xffffffff, priv->base + REG_TX_POLL_DEMAND);
  286. priv->tx_head = TX_NEXT(tx_head);
  287. ndev->trans_start = jiffies;
  288. ret = NETDEV_TX_OK;
  289. out_unlock:
  290. spin_unlock_irq(&priv->txlock);
  291. return ret;
  292. }
  293. static struct net_device_stats *moxart_mac_get_stats(struct net_device *ndev)
  294. {
  295. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  296. return &priv->stats;
  297. }
  298. static void moxart_mac_setmulticast(struct net_device *ndev)
  299. {
  300. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  301. struct netdev_hw_addr *ha;
  302. int crc_val;
  303. netdev_for_each_mc_addr(ha, ndev) {
  304. crc_val = crc32_le(~0, ha->addr, ETH_ALEN);
  305. crc_val = (crc_val >> 26) & 0x3f;
  306. if (crc_val >= 32) {
  307. writel(readl(priv->base + REG_MCAST_HASH_TABLE1) |
  308. (1UL << (crc_val - 32)),
  309. priv->base + REG_MCAST_HASH_TABLE1);
  310. } else {
  311. writel(readl(priv->base + REG_MCAST_HASH_TABLE0) |
  312. (1UL << crc_val),
  313. priv->base + REG_MCAST_HASH_TABLE0);
  314. }
  315. }
  316. }
  317. static void moxart_mac_set_rx_mode(struct net_device *ndev)
  318. {
  319. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  320. spin_lock_irq(&priv->txlock);
  321. (ndev->flags & IFF_PROMISC) ? (priv->reg_maccr |= RCV_ALL) :
  322. (priv->reg_maccr &= ~RCV_ALL);
  323. (ndev->flags & IFF_ALLMULTI) ? (priv->reg_maccr |= RX_MULTIPKT) :
  324. (priv->reg_maccr &= ~RX_MULTIPKT);
  325. if ((ndev->flags & IFF_MULTICAST) && netdev_mc_count(ndev)) {
  326. priv->reg_maccr |= HT_MULTI_EN;
  327. moxart_mac_setmulticast(ndev);
  328. } else {
  329. priv->reg_maccr &= ~HT_MULTI_EN;
  330. }
  331. writel(priv->reg_maccr, priv->base + REG_MAC_CTRL);
  332. spin_unlock_irq(&priv->txlock);
  333. }
  334. static struct net_device_ops moxart_netdev_ops = {
  335. .ndo_open = moxart_mac_open,
  336. .ndo_stop = moxart_mac_stop,
  337. .ndo_start_xmit = moxart_mac_start_xmit,
  338. .ndo_get_stats = moxart_mac_get_stats,
  339. .ndo_set_rx_mode = moxart_mac_set_rx_mode,
  340. .ndo_set_mac_address = moxart_set_mac_address,
  341. .ndo_validate_addr = eth_validate_addr,
  342. .ndo_change_mtu = eth_change_mtu,
  343. };
  344. static int moxart_mac_probe(struct platform_device *pdev)
  345. {
  346. struct device *p_dev = &pdev->dev;
  347. struct device_node *node = p_dev->of_node;
  348. struct net_device *ndev;
  349. struct moxart_mac_priv_t *priv;
  350. struct resource *res;
  351. unsigned int irq;
  352. int ret;
  353. ndev = alloc_etherdev(sizeof(struct moxart_mac_priv_t));
  354. if (!ndev)
  355. return -ENOMEM;
  356. irq = irq_of_parse_and_map(node, 0);
  357. if (irq <= 0) {
  358. netdev_err(ndev, "irq_of_parse_and_map failed\n");
  359. ret = -EINVAL;
  360. goto irq_map_fail;
  361. }
  362. priv = netdev_priv(ndev);
  363. priv->ndev = ndev;
  364. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  365. ndev->base_addr = res->start;
  366. priv->base = devm_ioremap_resource(p_dev, res);
  367. ret = IS_ERR(priv->base);
  368. if (ret) {
  369. dev_err(p_dev, "devm_ioremap_resource failed\n");
  370. goto init_fail;
  371. }
  372. spin_lock_init(&priv->txlock);
  373. priv->tx_buf_size = TX_BUF_SIZE;
  374. priv->rx_buf_size = RX_BUF_SIZE;
  375. priv->tx_desc_base = dma_alloc_coherent(NULL, TX_REG_DESC_SIZE *
  376. TX_DESC_NUM, &priv->tx_base,
  377. GFP_DMA | GFP_KERNEL);
  378. if (priv->tx_desc_base == NULL) {
  379. ret = -ENOMEM;
  380. goto init_fail;
  381. }
  382. priv->rx_desc_base = dma_alloc_coherent(NULL, RX_REG_DESC_SIZE *
  383. RX_DESC_NUM, &priv->rx_base,
  384. GFP_DMA | GFP_KERNEL);
  385. if (priv->rx_desc_base == NULL) {
  386. ret = -ENOMEM;
  387. goto init_fail;
  388. }
  389. priv->tx_buf_base = kmalloc(priv->tx_buf_size * TX_DESC_NUM,
  390. GFP_ATOMIC);
  391. if (!priv->tx_buf_base) {
  392. ret = -ENOMEM;
  393. goto init_fail;
  394. }
  395. priv->rx_buf_base = kmalloc(priv->rx_buf_size * RX_DESC_NUM,
  396. GFP_ATOMIC);
  397. if (!priv->rx_buf_base) {
  398. ret = -ENOMEM;
  399. goto init_fail;
  400. }
  401. platform_set_drvdata(pdev, ndev);
  402. ret = devm_request_irq(p_dev, irq, moxart_mac_interrupt, 0,
  403. pdev->name, ndev);
  404. if (ret) {
  405. netdev_err(ndev, "devm_request_irq failed\n");
  406. goto init_fail;
  407. }
  408. ether_setup(ndev);
  409. ndev->netdev_ops = &moxart_netdev_ops;
  410. netif_napi_add(ndev, &priv->napi, moxart_rx_poll, RX_DESC_NUM);
  411. ndev->priv_flags |= IFF_UNICAST_FLT;
  412. ndev->irq = irq;
  413. SET_NETDEV_DEV(ndev, &pdev->dev);
  414. ret = register_netdev(ndev);
  415. if (ret) {
  416. free_netdev(ndev);
  417. goto init_fail;
  418. }
  419. netdev_dbg(ndev, "%s: IRQ=%d address=%pM\n",
  420. __func__, ndev->irq, ndev->dev_addr);
  421. return 0;
  422. init_fail:
  423. netdev_err(ndev, "init failed\n");
  424. moxart_mac_free_memory(ndev);
  425. irq_map_fail:
  426. free_netdev(ndev);
  427. return ret;
  428. }
  429. static int moxart_remove(struct platform_device *pdev)
  430. {
  431. struct net_device *ndev = platform_get_drvdata(pdev);
  432. unregister_netdev(ndev);
  433. free_irq(ndev->irq, ndev);
  434. moxart_mac_free_memory(ndev);
  435. free_netdev(ndev);
  436. return 0;
  437. }
  438. static const struct of_device_id moxart_mac_match[] = {
  439. { .compatible = "moxa,moxart-mac" },
  440. { }
  441. };
  442. static struct platform_driver moxart_mac_driver = {
  443. .probe = moxart_mac_probe,
  444. .remove = moxart_remove,
  445. .driver = {
  446. .name = "moxart-ethernet",
  447. .owner = THIS_MODULE,
  448. .of_match_table = moxart_mac_match,
  449. },
  450. };
  451. module_platform_driver(moxart_mac_driver);
  452. MODULE_DESCRIPTION("MOXART RTL8201CP Ethernet driver");
  453. MODULE_LICENSE("GPL v2");
  454. MODULE_AUTHOR("Jonas Jensen <jonas.jensen@gmail.com>");