radeon_ttm.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/radeon_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include "radeon_reg.h"
  46. #include "radeon.h"
  47. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  48. static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
  49. static void radeon_ttm_debugfs_fini(struct radeon_device *rdev);
  50. static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
  51. {
  52. struct radeon_mman *mman;
  53. struct radeon_device *rdev;
  54. mman = container_of(bdev, struct radeon_mman, bdev);
  55. rdev = container_of(mman, struct radeon_device, mman);
  56. return rdev;
  57. }
  58. /*
  59. * Global memory.
  60. */
  61. static int radeon_ttm_mem_global_init(struct drm_global_reference *ref)
  62. {
  63. return ttm_mem_global_init(ref->object);
  64. }
  65. static void radeon_ttm_mem_global_release(struct drm_global_reference *ref)
  66. {
  67. ttm_mem_global_release(ref->object);
  68. }
  69. static int radeon_ttm_global_init(struct radeon_device *rdev)
  70. {
  71. struct drm_global_reference *global_ref;
  72. int r;
  73. rdev->mman.mem_global_referenced = false;
  74. global_ref = &rdev->mman.mem_global_ref;
  75. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  76. global_ref->size = sizeof(struct ttm_mem_global);
  77. global_ref->init = &radeon_ttm_mem_global_init;
  78. global_ref->release = &radeon_ttm_mem_global_release;
  79. r = drm_global_item_ref(global_ref);
  80. if (r != 0) {
  81. DRM_ERROR("Failed setting up TTM memory accounting "
  82. "subsystem.\n");
  83. return r;
  84. }
  85. rdev->mman.bo_global_ref.mem_glob =
  86. rdev->mman.mem_global_ref.object;
  87. global_ref = &rdev->mman.bo_global_ref.ref;
  88. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  89. global_ref->size = sizeof(struct ttm_bo_global);
  90. global_ref->init = &ttm_bo_global_init;
  91. global_ref->release = &ttm_bo_global_release;
  92. r = drm_global_item_ref(global_ref);
  93. if (r != 0) {
  94. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  95. drm_global_item_unref(&rdev->mman.mem_global_ref);
  96. return r;
  97. }
  98. rdev->mman.mem_global_referenced = true;
  99. return 0;
  100. }
  101. static void radeon_ttm_global_fini(struct radeon_device *rdev)
  102. {
  103. if (rdev->mman.mem_global_referenced) {
  104. drm_global_item_unref(&rdev->mman.bo_global_ref.ref);
  105. drm_global_item_unref(&rdev->mman.mem_global_ref);
  106. rdev->mman.mem_global_referenced = false;
  107. }
  108. }
  109. static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  110. {
  111. return 0;
  112. }
  113. static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  114. struct ttm_mem_type_manager *man)
  115. {
  116. struct radeon_device *rdev;
  117. rdev = radeon_get_rdev(bdev);
  118. switch (type) {
  119. case TTM_PL_SYSTEM:
  120. /* System memory */
  121. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  122. man->available_caching = TTM_PL_MASK_CACHING;
  123. man->default_caching = TTM_PL_FLAG_CACHED;
  124. break;
  125. case TTM_PL_TT:
  126. man->func = &ttm_bo_manager_func;
  127. man->gpu_offset = rdev->mc.gtt_start;
  128. man->available_caching = TTM_PL_MASK_CACHING;
  129. man->default_caching = TTM_PL_FLAG_CACHED;
  130. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  131. #if IS_ENABLED(CONFIG_AGP)
  132. if (rdev->flags & RADEON_IS_AGP) {
  133. if (!rdev->ddev->agp) {
  134. DRM_ERROR("AGP is not enabled for memory type %u\n",
  135. (unsigned)type);
  136. return -EINVAL;
  137. }
  138. if (!rdev->ddev->agp->cant_use_aperture)
  139. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  140. man->available_caching = TTM_PL_FLAG_UNCACHED |
  141. TTM_PL_FLAG_WC;
  142. man->default_caching = TTM_PL_FLAG_WC;
  143. }
  144. #endif
  145. break;
  146. case TTM_PL_VRAM:
  147. /* "On-card" video ram */
  148. man->func = &ttm_bo_manager_func;
  149. man->gpu_offset = rdev->mc.vram_start;
  150. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  151. TTM_MEMTYPE_FLAG_MAPPABLE;
  152. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  153. man->default_caching = TTM_PL_FLAG_WC;
  154. break;
  155. default:
  156. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  157. return -EINVAL;
  158. }
  159. return 0;
  160. }
  161. static void radeon_evict_flags(struct ttm_buffer_object *bo,
  162. struct ttm_placement *placement)
  163. {
  164. static struct ttm_place placements = {
  165. .fpfn = 0,
  166. .lpfn = 0,
  167. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  168. };
  169. struct radeon_bo *rbo;
  170. if (!radeon_ttm_bo_is_radeon_bo(bo)) {
  171. placement->placement = &placements;
  172. placement->busy_placement = &placements;
  173. placement->num_placement = 1;
  174. placement->num_busy_placement = 1;
  175. return;
  176. }
  177. rbo = container_of(bo, struct radeon_bo, tbo);
  178. switch (bo->mem.mem_type) {
  179. case TTM_PL_VRAM:
  180. if (rbo->rdev->ring[radeon_copy_ring_index(rbo->rdev)].ready == false)
  181. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
  182. else if (rbo->rdev->mc.visible_vram_size < rbo->rdev->mc.real_vram_size &&
  183. bo->mem.start < (rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT)) {
  184. unsigned fpfn = rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
  185. int i;
  186. /* Try evicting to the CPU inaccessible part of VRAM
  187. * first, but only set GTT as busy placement, so this
  188. * BO will be evicted to GTT rather than causing other
  189. * BOs to be evicted from VRAM
  190. */
  191. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM |
  192. RADEON_GEM_DOMAIN_GTT);
  193. rbo->placement.num_busy_placement = 0;
  194. for (i = 0; i < rbo->placement.num_placement; i++) {
  195. if (rbo->placements[i].flags & TTM_PL_FLAG_VRAM) {
  196. if (rbo->placements[0].fpfn < fpfn)
  197. rbo->placements[0].fpfn = fpfn;
  198. } else {
  199. rbo->placement.busy_placement =
  200. &rbo->placements[i];
  201. rbo->placement.num_busy_placement = 1;
  202. }
  203. }
  204. } else
  205. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
  206. break;
  207. case TTM_PL_TT:
  208. default:
  209. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
  210. }
  211. *placement = rbo->placement;
  212. }
  213. static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  214. {
  215. struct radeon_bo *rbo = container_of(bo, struct radeon_bo, tbo);
  216. if (radeon_ttm_tt_has_userptr(bo->ttm))
  217. return -EPERM;
  218. return drm_vma_node_verify_access(&rbo->gem_base.vma_node,
  219. filp->private_data);
  220. }
  221. static void radeon_move_null(struct ttm_buffer_object *bo,
  222. struct ttm_mem_reg *new_mem)
  223. {
  224. struct ttm_mem_reg *old_mem = &bo->mem;
  225. BUG_ON(old_mem->mm_node != NULL);
  226. *old_mem = *new_mem;
  227. new_mem->mm_node = NULL;
  228. }
  229. static int radeon_move_blit(struct ttm_buffer_object *bo,
  230. bool evict, bool no_wait_gpu,
  231. struct ttm_mem_reg *new_mem,
  232. struct ttm_mem_reg *old_mem)
  233. {
  234. struct radeon_device *rdev;
  235. uint64_t old_start, new_start;
  236. struct radeon_fence *fence;
  237. unsigned num_pages;
  238. int r, ridx;
  239. rdev = radeon_get_rdev(bo->bdev);
  240. ridx = radeon_copy_ring_index(rdev);
  241. old_start = (u64)old_mem->start << PAGE_SHIFT;
  242. new_start = (u64)new_mem->start << PAGE_SHIFT;
  243. switch (old_mem->mem_type) {
  244. case TTM_PL_VRAM:
  245. old_start += rdev->mc.vram_start;
  246. break;
  247. case TTM_PL_TT:
  248. old_start += rdev->mc.gtt_start;
  249. break;
  250. default:
  251. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  252. return -EINVAL;
  253. }
  254. switch (new_mem->mem_type) {
  255. case TTM_PL_VRAM:
  256. new_start += rdev->mc.vram_start;
  257. break;
  258. case TTM_PL_TT:
  259. new_start += rdev->mc.gtt_start;
  260. break;
  261. default:
  262. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  263. return -EINVAL;
  264. }
  265. if (!rdev->ring[ridx].ready) {
  266. DRM_ERROR("Trying to move memory with ring turned off.\n");
  267. return -EINVAL;
  268. }
  269. BUILD_BUG_ON((PAGE_SIZE % RADEON_GPU_PAGE_SIZE) != 0);
  270. num_pages = new_mem->num_pages * (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
  271. fence = radeon_copy(rdev, old_start, new_start, num_pages, bo->resv);
  272. if (IS_ERR(fence))
  273. return PTR_ERR(fence);
  274. r = ttm_bo_move_accel_cleanup(bo, &fence->base, evict, new_mem);
  275. radeon_fence_unref(&fence);
  276. return r;
  277. }
  278. static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
  279. bool evict, bool interruptible,
  280. bool no_wait_gpu,
  281. struct ttm_mem_reg *new_mem)
  282. {
  283. struct radeon_device *rdev;
  284. struct ttm_mem_reg *old_mem = &bo->mem;
  285. struct ttm_mem_reg tmp_mem;
  286. struct ttm_place placements;
  287. struct ttm_placement placement;
  288. int r;
  289. rdev = radeon_get_rdev(bo->bdev);
  290. tmp_mem = *new_mem;
  291. tmp_mem.mm_node = NULL;
  292. placement.num_placement = 1;
  293. placement.placement = &placements;
  294. placement.num_busy_placement = 1;
  295. placement.busy_placement = &placements;
  296. placements.fpfn = 0;
  297. placements.lpfn = 0;
  298. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  299. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  300. interruptible, no_wait_gpu);
  301. if (unlikely(r)) {
  302. return r;
  303. }
  304. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  305. if (unlikely(r)) {
  306. goto out_cleanup;
  307. }
  308. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  309. if (unlikely(r)) {
  310. goto out_cleanup;
  311. }
  312. r = radeon_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  313. if (unlikely(r)) {
  314. goto out_cleanup;
  315. }
  316. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  317. out_cleanup:
  318. ttm_bo_mem_put(bo, &tmp_mem);
  319. return r;
  320. }
  321. static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
  322. bool evict, bool interruptible,
  323. bool no_wait_gpu,
  324. struct ttm_mem_reg *new_mem)
  325. {
  326. struct radeon_device *rdev;
  327. struct ttm_mem_reg *old_mem = &bo->mem;
  328. struct ttm_mem_reg tmp_mem;
  329. struct ttm_placement placement;
  330. struct ttm_place placements;
  331. int r;
  332. rdev = radeon_get_rdev(bo->bdev);
  333. tmp_mem = *new_mem;
  334. tmp_mem.mm_node = NULL;
  335. placement.num_placement = 1;
  336. placement.placement = &placements;
  337. placement.num_busy_placement = 1;
  338. placement.busy_placement = &placements;
  339. placements.fpfn = 0;
  340. placements.lpfn = 0;
  341. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  342. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  343. interruptible, no_wait_gpu);
  344. if (unlikely(r)) {
  345. return r;
  346. }
  347. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  348. if (unlikely(r)) {
  349. goto out_cleanup;
  350. }
  351. r = radeon_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  352. if (unlikely(r)) {
  353. goto out_cleanup;
  354. }
  355. out_cleanup:
  356. ttm_bo_mem_put(bo, &tmp_mem);
  357. return r;
  358. }
  359. static int radeon_bo_move(struct ttm_buffer_object *bo,
  360. bool evict, bool interruptible,
  361. bool no_wait_gpu,
  362. struct ttm_mem_reg *new_mem)
  363. {
  364. struct radeon_device *rdev;
  365. struct radeon_bo *rbo;
  366. struct ttm_mem_reg *old_mem = &bo->mem;
  367. int r;
  368. r = ttm_bo_wait(bo, interruptible, no_wait_gpu);
  369. if (r)
  370. return r;
  371. /* Can't move a pinned BO */
  372. rbo = container_of(bo, struct radeon_bo, tbo);
  373. if (WARN_ON_ONCE(rbo->pin_count > 0))
  374. return -EINVAL;
  375. rdev = radeon_get_rdev(bo->bdev);
  376. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  377. radeon_move_null(bo, new_mem);
  378. return 0;
  379. }
  380. if ((old_mem->mem_type == TTM_PL_TT &&
  381. new_mem->mem_type == TTM_PL_SYSTEM) ||
  382. (old_mem->mem_type == TTM_PL_SYSTEM &&
  383. new_mem->mem_type == TTM_PL_TT)) {
  384. /* bind is enough */
  385. radeon_move_null(bo, new_mem);
  386. return 0;
  387. }
  388. if (!rdev->ring[radeon_copy_ring_index(rdev)].ready ||
  389. rdev->asic->copy.copy == NULL) {
  390. /* use memcpy */
  391. goto memcpy;
  392. }
  393. if (old_mem->mem_type == TTM_PL_VRAM &&
  394. new_mem->mem_type == TTM_PL_SYSTEM) {
  395. r = radeon_move_vram_ram(bo, evict, interruptible,
  396. no_wait_gpu, new_mem);
  397. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  398. new_mem->mem_type == TTM_PL_VRAM) {
  399. r = radeon_move_ram_vram(bo, evict, interruptible,
  400. no_wait_gpu, new_mem);
  401. } else {
  402. r = radeon_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  403. }
  404. if (r) {
  405. memcpy:
  406. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  407. if (r) {
  408. return r;
  409. }
  410. }
  411. /* update statistics */
  412. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &rdev->num_bytes_moved);
  413. return 0;
  414. }
  415. static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  416. {
  417. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  418. struct radeon_device *rdev = radeon_get_rdev(bdev);
  419. mem->bus.addr = NULL;
  420. mem->bus.offset = 0;
  421. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  422. mem->bus.base = 0;
  423. mem->bus.is_iomem = false;
  424. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  425. return -EINVAL;
  426. switch (mem->mem_type) {
  427. case TTM_PL_SYSTEM:
  428. /* system memory */
  429. return 0;
  430. case TTM_PL_TT:
  431. #if IS_ENABLED(CONFIG_AGP)
  432. if (rdev->flags & RADEON_IS_AGP) {
  433. /* RADEON_IS_AGP is set only if AGP is active */
  434. mem->bus.offset = mem->start << PAGE_SHIFT;
  435. mem->bus.base = rdev->mc.agp_base;
  436. mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
  437. }
  438. #endif
  439. break;
  440. case TTM_PL_VRAM:
  441. mem->bus.offset = mem->start << PAGE_SHIFT;
  442. /* check if it's visible */
  443. if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
  444. return -EINVAL;
  445. mem->bus.base = rdev->mc.aper_base;
  446. mem->bus.is_iomem = true;
  447. #ifdef __alpha__
  448. /*
  449. * Alpha: use bus.addr to hold the ioremap() return,
  450. * so we can modify bus.base below.
  451. */
  452. if (mem->placement & TTM_PL_FLAG_WC)
  453. mem->bus.addr =
  454. ioremap_wc(mem->bus.base + mem->bus.offset,
  455. mem->bus.size);
  456. else
  457. mem->bus.addr =
  458. ioremap_nocache(mem->bus.base + mem->bus.offset,
  459. mem->bus.size);
  460. /*
  461. * Alpha: Use just the bus offset plus
  462. * the hose/domain memory base for bus.base.
  463. * It then can be used to build PTEs for VRAM
  464. * access, as done in ttm_bo_vm_fault().
  465. */
  466. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  467. rdev->ddev->hose->dense_mem_base;
  468. #endif
  469. break;
  470. default:
  471. return -EINVAL;
  472. }
  473. return 0;
  474. }
  475. static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  476. {
  477. }
  478. /*
  479. * TTM backend functions.
  480. */
  481. struct radeon_ttm_tt {
  482. struct ttm_dma_tt ttm;
  483. struct radeon_device *rdev;
  484. u64 offset;
  485. uint64_t userptr;
  486. struct mm_struct *usermm;
  487. uint32_t userflags;
  488. };
  489. /* prepare the sg table with the user pages */
  490. static int radeon_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  491. {
  492. struct radeon_device *rdev = radeon_get_rdev(ttm->bdev);
  493. struct radeon_ttm_tt *gtt = (void *)ttm;
  494. unsigned pinned = 0, nents;
  495. int r;
  496. int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
  497. enum dma_data_direction direction = write ?
  498. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  499. if (current->mm != gtt->usermm)
  500. return -EPERM;
  501. if (gtt->userflags & RADEON_GEM_USERPTR_ANONONLY) {
  502. /* check that we only pin down anonymous memory
  503. to prevent problems with writeback */
  504. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  505. struct vm_area_struct *vma;
  506. vma = find_vma(gtt->usermm, gtt->userptr);
  507. if (!vma || vma->vm_file || vma->vm_end < end)
  508. return -EPERM;
  509. }
  510. do {
  511. unsigned num_pages = ttm->num_pages - pinned;
  512. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  513. struct page **pages = ttm->pages + pinned;
  514. r = get_user_pages(userptr, num_pages, write ? FOLL_WRITE : 0,
  515. pages, NULL);
  516. if (r < 0)
  517. goto release_pages;
  518. pinned += r;
  519. } while (pinned < ttm->num_pages);
  520. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  521. ttm->num_pages << PAGE_SHIFT,
  522. GFP_KERNEL);
  523. if (r)
  524. goto release_sg;
  525. r = -ENOMEM;
  526. nents = dma_map_sg(rdev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  527. if (nents != ttm->sg->nents)
  528. goto release_sg;
  529. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  530. gtt->ttm.dma_address, ttm->num_pages);
  531. return 0;
  532. release_sg:
  533. kfree(ttm->sg);
  534. release_pages:
  535. release_pages(ttm->pages, pinned, 0);
  536. return r;
  537. }
  538. static void radeon_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  539. {
  540. struct radeon_device *rdev = radeon_get_rdev(ttm->bdev);
  541. struct radeon_ttm_tt *gtt = (void *)ttm;
  542. struct sg_page_iter sg_iter;
  543. int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
  544. enum dma_data_direction direction = write ?
  545. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  546. /* double check that we don't free the table twice */
  547. if (!ttm->sg->sgl)
  548. return;
  549. /* free the sg table and pages again */
  550. dma_unmap_sg(rdev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  551. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  552. struct page *page = sg_page_iter_page(&sg_iter);
  553. if (!(gtt->userflags & RADEON_GEM_USERPTR_READONLY))
  554. set_page_dirty(page);
  555. mark_page_accessed(page);
  556. put_page(page);
  557. }
  558. sg_free_table(ttm->sg);
  559. }
  560. static int radeon_ttm_backend_bind(struct ttm_tt *ttm,
  561. struct ttm_mem_reg *bo_mem)
  562. {
  563. struct radeon_ttm_tt *gtt = (void*)ttm;
  564. uint32_t flags = RADEON_GART_PAGE_VALID | RADEON_GART_PAGE_READ |
  565. RADEON_GART_PAGE_WRITE;
  566. int r;
  567. if (gtt->userptr) {
  568. radeon_ttm_tt_pin_userptr(ttm);
  569. flags &= ~RADEON_GART_PAGE_WRITE;
  570. }
  571. gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
  572. if (!ttm->num_pages) {
  573. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  574. ttm->num_pages, bo_mem, ttm);
  575. }
  576. if (ttm->caching_state == tt_cached)
  577. flags |= RADEON_GART_PAGE_SNOOP;
  578. r = radeon_gart_bind(gtt->rdev, gtt->offset, ttm->num_pages,
  579. ttm->pages, gtt->ttm.dma_address, flags);
  580. if (r) {
  581. DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
  582. ttm->num_pages, (unsigned)gtt->offset);
  583. return r;
  584. }
  585. return 0;
  586. }
  587. static int radeon_ttm_backend_unbind(struct ttm_tt *ttm)
  588. {
  589. struct radeon_ttm_tt *gtt = (void *)ttm;
  590. radeon_gart_unbind(gtt->rdev, gtt->offset, ttm->num_pages);
  591. if (gtt->userptr)
  592. radeon_ttm_tt_unpin_userptr(ttm);
  593. return 0;
  594. }
  595. static void radeon_ttm_backend_destroy(struct ttm_tt *ttm)
  596. {
  597. struct radeon_ttm_tt *gtt = (void *)ttm;
  598. ttm_dma_tt_fini(&gtt->ttm);
  599. kfree(gtt);
  600. }
  601. static struct ttm_backend_func radeon_backend_func = {
  602. .bind = &radeon_ttm_backend_bind,
  603. .unbind = &radeon_ttm_backend_unbind,
  604. .destroy = &radeon_ttm_backend_destroy,
  605. };
  606. static struct ttm_tt *radeon_ttm_tt_create(struct ttm_bo_device *bdev,
  607. unsigned long size, uint32_t page_flags,
  608. struct page *dummy_read_page)
  609. {
  610. struct radeon_device *rdev;
  611. struct radeon_ttm_tt *gtt;
  612. rdev = radeon_get_rdev(bdev);
  613. #if IS_ENABLED(CONFIG_AGP)
  614. if (rdev->flags & RADEON_IS_AGP) {
  615. return ttm_agp_tt_create(bdev, rdev->ddev->agp->bridge,
  616. size, page_flags, dummy_read_page);
  617. }
  618. #endif
  619. gtt = kzalloc(sizeof(struct radeon_ttm_tt), GFP_KERNEL);
  620. if (gtt == NULL) {
  621. return NULL;
  622. }
  623. gtt->ttm.ttm.func = &radeon_backend_func;
  624. gtt->rdev = rdev;
  625. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  626. kfree(gtt);
  627. return NULL;
  628. }
  629. return &gtt->ttm.ttm;
  630. }
  631. static struct radeon_ttm_tt *radeon_ttm_tt_to_gtt(struct ttm_tt *ttm)
  632. {
  633. if (!ttm || ttm->func != &radeon_backend_func)
  634. return NULL;
  635. return (struct radeon_ttm_tt *)ttm;
  636. }
  637. static int radeon_ttm_tt_populate(struct ttm_tt *ttm)
  638. {
  639. struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
  640. struct radeon_device *rdev;
  641. unsigned i;
  642. int r;
  643. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  644. if (ttm->state != tt_unpopulated)
  645. return 0;
  646. if (gtt && gtt->userptr) {
  647. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  648. if (!ttm->sg)
  649. return -ENOMEM;
  650. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  651. ttm->state = tt_unbound;
  652. return 0;
  653. }
  654. if (slave && ttm->sg) {
  655. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  656. gtt->ttm.dma_address, ttm->num_pages);
  657. ttm->state = tt_unbound;
  658. return 0;
  659. }
  660. rdev = radeon_get_rdev(ttm->bdev);
  661. #if IS_ENABLED(CONFIG_AGP)
  662. if (rdev->flags & RADEON_IS_AGP) {
  663. return ttm_agp_tt_populate(ttm);
  664. }
  665. #endif
  666. #ifdef CONFIG_SWIOTLB
  667. if (swiotlb_nr_tbl()) {
  668. return ttm_dma_populate(&gtt->ttm, rdev->dev);
  669. }
  670. #endif
  671. r = ttm_pool_populate(ttm);
  672. if (r) {
  673. return r;
  674. }
  675. for (i = 0; i < ttm->num_pages; i++) {
  676. gtt->ttm.dma_address[i] = pci_map_page(rdev->pdev, ttm->pages[i],
  677. 0, PAGE_SIZE,
  678. PCI_DMA_BIDIRECTIONAL);
  679. if (pci_dma_mapping_error(rdev->pdev, gtt->ttm.dma_address[i])) {
  680. while (i--) {
  681. pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
  682. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  683. gtt->ttm.dma_address[i] = 0;
  684. }
  685. ttm_pool_unpopulate(ttm);
  686. return -EFAULT;
  687. }
  688. }
  689. return 0;
  690. }
  691. static void radeon_ttm_tt_unpopulate(struct ttm_tt *ttm)
  692. {
  693. struct radeon_device *rdev;
  694. struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
  695. unsigned i;
  696. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  697. if (gtt && gtt->userptr) {
  698. kfree(ttm->sg);
  699. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  700. return;
  701. }
  702. if (slave)
  703. return;
  704. rdev = radeon_get_rdev(ttm->bdev);
  705. #if IS_ENABLED(CONFIG_AGP)
  706. if (rdev->flags & RADEON_IS_AGP) {
  707. ttm_agp_tt_unpopulate(ttm);
  708. return;
  709. }
  710. #endif
  711. #ifdef CONFIG_SWIOTLB
  712. if (swiotlb_nr_tbl()) {
  713. ttm_dma_unpopulate(&gtt->ttm, rdev->dev);
  714. return;
  715. }
  716. #endif
  717. for (i = 0; i < ttm->num_pages; i++) {
  718. if (gtt->ttm.dma_address[i]) {
  719. pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
  720. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  721. }
  722. }
  723. ttm_pool_unpopulate(ttm);
  724. }
  725. int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  726. uint32_t flags)
  727. {
  728. struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
  729. if (gtt == NULL)
  730. return -EINVAL;
  731. gtt->userptr = addr;
  732. gtt->usermm = current->mm;
  733. gtt->userflags = flags;
  734. return 0;
  735. }
  736. bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm)
  737. {
  738. struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
  739. if (gtt == NULL)
  740. return false;
  741. return !!gtt->userptr;
  742. }
  743. bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm)
  744. {
  745. struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
  746. if (gtt == NULL)
  747. return false;
  748. return !!(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
  749. }
  750. static struct ttm_bo_driver radeon_bo_driver = {
  751. .ttm_tt_create = &radeon_ttm_tt_create,
  752. .ttm_tt_populate = &radeon_ttm_tt_populate,
  753. .ttm_tt_unpopulate = &radeon_ttm_tt_unpopulate,
  754. .invalidate_caches = &radeon_invalidate_caches,
  755. .init_mem_type = &radeon_init_mem_type,
  756. .evict_flags = &radeon_evict_flags,
  757. .move = &radeon_bo_move,
  758. .verify_access = &radeon_verify_access,
  759. .move_notify = &radeon_bo_move_notify,
  760. .fault_reserve_notify = &radeon_bo_fault_reserve_notify,
  761. .io_mem_reserve = &radeon_ttm_io_mem_reserve,
  762. .io_mem_free = &radeon_ttm_io_mem_free,
  763. .lru_tail = &ttm_bo_default_lru_tail,
  764. .swap_lru_tail = &ttm_bo_default_swap_lru_tail,
  765. };
  766. int radeon_ttm_init(struct radeon_device *rdev)
  767. {
  768. int r;
  769. r = radeon_ttm_global_init(rdev);
  770. if (r) {
  771. return r;
  772. }
  773. /* No others user of address space so set it to 0 */
  774. r = ttm_bo_device_init(&rdev->mman.bdev,
  775. rdev->mman.bo_global_ref.ref.object,
  776. &radeon_bo_driver,
  777. rdev->ddev->anon_inode->i_mapping,
  778. DRM_FILE_PAGE_OFFSET,
  779. rdev->need_dma32);
  780. if (r) {
  781. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  782. return r;
  783. }
  784. rdev->mman.initialized = true;
  785. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
  786. rdev->mc.real_vram_size >> PAGE_SHIFT);
  787. if (r) {
  788. DRM_ERROR("Failed initializing VRAM heap.\n");
  789. return r;
  790. }
  791. /* Change the size here instead of the init above so only lpfn is affected */
  792. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  793. r = radeon_bo_create(rdev, 256 * 1024, PAGE_SIZE, true,
  794. RADEON_GEM_DOMAIN_VRAM, 0, NULL,
  795. NULL, &rdev->stollen_vga_memory);
  796. if (r) {
  797. return r;
  798. }
  799. r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
  800. if (r)
  801. return r;
  802. r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
  803. radeon_bo_unreserve(rdev->stollen_vga_memory);
  804. if (r) {
  805. radeon_bo_unref(&rdev->stollen_vga_memory);
  806. return r;
  807. }
  808. DRM_INFO("radeon: %uM of VRAM memory ready\n",
  809. (unsigned) (rdev->mc.real_vram_size / (1024 * 1024)));
  810. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
  811. rdev->mc.gtt_size >> PAGE_SHIFT);
  812. if (r) {
  813. DRM_ERROR("Failed initializing GTT heap.\n");
  814. return r;
  815. }
  816. DRM_INFO("radeon: %uM of GTT memory ready.\n",
  817. (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
  818. r = radeon_ttm_debugfs_init(rdev);
  819. if (r) {
  820. DRM_ERROR("Failed to init debugfs\n");
  821. return r;
  822. }
  823. return 0;
  824. }
  825. void radeon_ttm_fini(struct radeon_device *rdev)
  826. {
  827. int r;
  828. if (!rdev->mman.initialized)
  829. return;
  830. radeon_ttm_debugfs_fini(rdev);
  831. if (rdev->stollen_vga_memory) {
  832. r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
  833. if (r == 0) {
  834. radeon_bo_unpin(rdev->stollen_vga_memory);
  835. radeon_bo_unreserve(rdev->stollen_vga_memory);
  836. }
  837. radeon_bo_unref(&rdev->stollen_vga_memory);
  838. }
  839. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
  840. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
  841. ttm_bo_device_release(&rdev->mman.bdev);
  842. radeon_gart_fini(rdev);
  843. radeon_ttm_global_fini(rdev);
  844. rdev->mman.initialized = false;
  845. DRM_INFO("radeon: ttm finalized\n");
  846. }
  847. /* this should only be called at bootup or when userspace
  848. * isn't running */
  849. void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size)
  850. {
  851. struct ttm_mem_type_manager *man;
  852. if (!rdev->mman.initialized)
  853. return;
  854. man = &rdev->mman.bdev.man[TTM_PL_VRAM];
  855. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  856. man->size = size >> PAGE_SHIFT;
  857. }
  858. static struct vm_operations_struct radeon_ttm_vm_ops;
  859. static const struct vm_operations_struct *ttm_vm_ops = NULL;
  860. static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  861. {
  862. struct ttm_buffer_object *bo;
  863. struct radeon_device *rdev;
  864. int r;
  865. bo = (struct ttm_buffer_object *)vma->vm_private_data;
  866. if (bo == NULL) {
  867. return VM_FAULT_NOPAGE;
  868. }
  869. rdev = radeon_get_rdev(bo->bdev);
  870. down_read(&rdev->pm.mclk_lock);
  871. r = ttm_vm_ops->fault(vma, vmf);
  872. up_read(&rdev->pm.mclk_lock);
  873. return r;
  874. }
  875. int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
  876. {
  877. struct drm_file *file_priv;
  878. struct radeon_device *rdev;
  879. int r;
  880. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
  881. return -EINVAL;
  882. }
  883. file_priv = filp->private_data;
  884. rdev = file_priv->minor->dev->dev_private;
  885. if (rdev == NULL) {
  886. return -EINVAL;
  887. }
  888. r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
  889. if (unlikely(r != 0)) {
  890. return r;
  891. }
  892. if (unlikely(ttm_vm_ops == NULL)) {
  893. ttm_vm_ops = vma->vm_ops;
  894. radeon_ttm_vm_ops = *ttm_vm_ops;
  895. radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
  896. }
  897. vma->vm_ops = &radeon_ttm_vm_ops;
  898. return 0;
  899. }
  900. #if defined(CONFIG_DEBUG_FS)
  901. static int radeon_mm_dump_table(struct seq_file *m, void *data)
  902. {
  903. struct drm_info_node *node = (struct drm_info_node *)m->private;
  904. unsigned ttm_pl = *(int *)node->info_ent->data;
  905. struct drm_device *dev = node->minor->dev;
  906. struct radeon_device *rdev = dev->dev_private;
  907. struct drm_mm *mm = (struct drm_mm *)rdev->mman.bdev.man[ttm_pl].priv;
  908. int ret;
  909. struct ttm_bo_global *glob = rdev->mman.bdev.glob;
  910. spin_lock(&glob->lru_lock);
  911. ret = drm_mm_dump_table(m, mm);
  912. spin_unlock(&glob->lru_lock);
  913. return ret;
  914. }
  915. static int ttm_pl_vram = TTM_PL_VRAM;
  916. static int ttm_pl_tt = TTM_PL_TT;
  917. static struct drm_info_list radeon_ttm_debugfs_list[] = {
  918. {"radeon_vram_mm", radeon_mm_dump_table, 0, &ttm_pl_vram},
  919. {"radeon_gtt_mm", radeon_mm_dump_table, 0, &ttm_pl_tt},
  920. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  921. #ifdef CONFIG_SWIOTLB
  922. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  923. #endif
  924. };
  925. static int radeon_ttm_vram_open(struct inode *inode, struct file *filep)
  926. {
  927. struct radeon_device *rdev = inode->i_private;
  928. i_size_write(inode, rdev->mc.mc_vram_size);
  929. filep->private_data = inode->i_private;
  930. return 0;
  931. }
  932. static ssize_t radeon_ttm_vram_read(struct file *f, char __user *buf,
  933. size_t size, loff_t *pos)
  934. {
  935. struct radeon_device *rdev = f->private_data;
  936. ssize_t result = 0;
  937. int r;
  938. if (size & 0x3 || *pos & 0x3)
  939. return -EINVAL;
  940. while (size) {
  941. unsigned long flags;
  942. uint32_t value;
  943. if (*pos >= rdev->mc.mc_vram_size)
  944. return result;
  945. spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
  946. WREG32(RADEON_MM_INDEX, ((uint32_t)*pos) | 0x80000000);
  947. if (rdev->family >= CHIP_CEDAR)
  948. WREG32(EVERGREEN_MM_INDEX_HI, *pos >> 31);
  949. value = RREG32(RADEON_MM_DATA);
  950. spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
  951. r = put_user(value, (uint32_t *)buf);
  952. if (r)
  953. return r;
  954. result += 4;
  955. buf += 4;
  956. *pos += 4;
  957. size -= 4;
  958. }
  959. return result;
  960. }
  961. static const struct file_operations radeon_ttm_vram_fops = {
  962. .owner = THIS_MODULE,
  963. .open = radeon_ttm_vram_open,
  964. .read = radeon_ttm_vram_read,
  965. .llseek = default_llseek
  966. };
  967. static int radeon_ttm_gtt_open(struct inode *inode, struct file *filep)
  968. {
  969. struct radeon_device *rdev = inode->i_private;
  970. i_size_write(inode, rdev->mc.gtt_size);
  971. filep->private_data = inode->i_private;
  972. return 0;
  973. }
  974. static ssize_t radeon_ttm_gtt_read(struct file *f, char __user *buf,
  975. size_t size, loff_t *pos)
  976. {
  977. struct radeon_device *rdev = f->private_data;
  978. ssize_t result = 0;
  979. int r;
  980. while (size) {
  981. loff_t p = *pos / PAGE_SIZE;
  982. unsigned off = *pos & ~PAGE_MASK;
  983. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  984. struct page *page;
  985. void *ptr;
  986. if (p >= rdev->gart.num_cpu_pages)
  987. return result;
  988. page = rdev->gart.pages[p];
  989. if (page) {
  990. ptr = kmap(page);
  991. ptr += off;
  992. r = copy_to_user(buf, ptr, cur_size);
  993. kunmap(rdev->gart.pages[p]);
  994. } else
  995. r = clear_user(buf, cur_size);
  996. if (r)
  997. return -EFAULT;
  998. result += cur_size;
  999. buf += cur_size;
  1000. *pos += cur_size;
  1001. size -= cur_size;
  1002. }
  1003. return result;
  1004. }
  1005. static const struct file_operations radeon_ttm_gtt_fops = {
  1006. .owner = THIS_MODULE,
  1007. .open = radeon_ttm_gtt_open,
  1008. .read = radeon_ttm_gtt_read,
  1009. .llseek = default_llseek
  1010. };
  1011. #endif
  1012. static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
  1013. {
  1014. #if defined(CONFIG_DEBUG_FS)
  1015. unsigned count;
  1016. struct drm_minor *minor = rdev->ddev->primary;
  1017. struct dentry *ent, *root = minor->debugfs_root;
  1018. ent = debugfs_create_file("radeon_vram", S_IFREG | S_IRUGO, root,
  1019. rdev, &radeon_ttm_vram_fops);
  1020. if (IS_ERR(ent))
  1021. return PTR_ERR(ent);
  1022. rdev->mman.vram = ent;
  1023. ent = debugfs_create_file("radeon_gtt", S_IFREG | S_IRUGO, root,
  1024. rdev, &radeon_ttm_gtt_fops);
  1025. if (IS_ERR(ent))
  1026. return PTR_ERR(ent);
  1027. rdev->mman.gtt = ent;
  1028. count = ARRAY_SIZE(radeon_ttm_debugfs_list);
  1029. #ifdef CONFIG_SWIOTLB
  1030. if (!swiotlb_nr_tbl())
  1031. --count;
  1032. #endif
  1033. return radeon_debugfs_add_files(rdev, radeon_ttm_debugfs_list, count);
  1034. #else
  1035. return 0;
  1036. #endif
  1037. }
  1038. static void radeon_ttm_debugfs_fini(struct radeon_device *rdev)
  1039. {
  1040. #if defined(CONFIG_DEBUG_FS)
  1041. debugfs_remove(rdev->mman.vram);
  1042. rdev->mman.vram = NULL;
  1043. debugfs_remove(rdev->mman.gtt);
  1044. rdev->mman.gtt = NULL;
  1045. #endif
  1046. }