tegra20_i2s.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457
  1. /*
  2. * tegra20_i2s.c - Tegra20 I2S driver
  3. *
  4. * Author: Stephen Warren <swarren@nvidia.com>
  5. * Copyright (C) 2010,2012 - NVIDIA, Inc.
  6. *
  7. * Based on code copyright/by:
  8. *
  9. * Copyright (c) 2009-2010, NVIDIA Corporation.
  10. * Scott Peterson <speterson@nvidia.com>
  11. *
  12. * Copyright (C) 2010 Google, Inc.
  13. * Iliyan Malchev <malchev@google.com>
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * version 2 as published by the Free Software Foundation.
  18. *
  19. * This program is distributed in the hope that it will be useful, but
  20. * WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  22. * General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  27. * 02110-1301 USA
  28. *
  29. */
  30. #include <linux/clk.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/device.h>
  33. #include <linux/io.h>
  34. #include <linux/module.h>
  35. #include <linux/of.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/seq_file.h>
  38. #include <linux/slab.h>
  39. #include <sound/core.h>
  40. #include <sound/pcm.h>
  41. #include <sound/pcm_params.h>
  42. #include <sound/soc.h>
  43. #include "tegra20_i2s.h"
  44. #define DRV_NAME "tegra20-i2s"
  45. static inline void tegra20_i2s_write(struct tegra20_i2s *i2s, u32 reg, u32 val)
  46. {
  47. __raw_writel(val, i2s->regs + reg);
  48. }
  49. static inline u32 tegra20_i2s_read(struct tegra20_i2s *i2s, u32 reg)
  50. {
  51. return __raw_readl(i2s->regs + reg);
  52. }
  53. #ifdef CONFIG_DEBUG_FS
  54. static int tegra20_i2s_show(struct seq_file *s, void *unused)
  55. {
  56. #define REG(r) { r, #r }
  57. static const struct {
  58. int offset;
  59. const char *name;
  60. } regs[] = {
  61. REG(TEGRA20_I2S_CTRL),
  62. REG(TEGRA20_I2S_STATUS),
  63. REG(TEGRA20_I2S_TIMING),
  64. REG(TEGRA20_I2S_FIFO_SCR),
  65. REG(TEGRA20_I2S_PCM_CTRL),
  66. REG(TEGRA20_I2S_NW_CTRL),
  67. REG(TEGRA20_I2S_TDM_CTRL),
  68. REG(TEGRA20_I2S_TDM_TX_RX_CTRL),
  69. };
  70. #undef REG
  71. struct tegra20_i2s *i2s = s->private;
  72. int i;
  73. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  74. u32 val = tegra20_i2s_read(i2s, regs[i].offset);
  75. seq_printf(s, "%s = %08x\n", regs[i].name, val);
  76. }
  77. return 0;
  78. }
  79. static int tegra20_i2s_debug_open(struct inode *inode, struct file *file)
  80. {
  81. return single_open(file, tegra20_i2s_show, inode->i_private);
  82. }
  83. static const struct file_operations tegra20_i2s_debug_fops = {
  84. .open = tegra20_i2s_debug_open,
  85. .read = seq_read,
  86. .llseek = seq_lseek,
  87. .release = single_release,
  88. };
  89. static void tegra20_i2s_debug_add(struct tegra20_i2s *i2s)
  90. {
  91. i2s->debug = debugfs_create_file(i2s->dai.name, S_IRUGO,
  92. snd_soc_debugfs_root, i2s,
  93. &tegra20_i2s_debug_fops);
  94. }
  95. static void tegra20_i2s_debug_remove(struct tegra20_i2s *i2s)
  96. {
  97. if (i2s->debug)
  98. debugfs_remove(i2s->debug);
  99. }
  100. #else
  101. static inline void tegra20_i2s_debug_add(struct tegra20_i2s *i2s, int id)
  102. {
  103. }
  104. static inline void tegra20_i2s_debug_remove(struct tegra20_i2s *i2s)
  105. {
  106. }
  107. #endif
  108. static int tegra20_i2s_set_fmt(struct snd_soc_dai *dai,
  109. unsigned int fmt)
  110. {
  111. struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  112. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  113. case SND_SOC_DAIFMT_NB_NF:
  114. break;
  115. default:
  116. return -EINVAL;
  117. }
  118. i2s->reg_ctrl &= ~TEGRA20_I2S_CTRL_MASTER_ENABLE;
  119. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  120. case SND_SOC_DAIFMT_CBS_CFS:
  121. i2s->reg_ctrl |= TEGRA20_I2S_CTRL_MASTER_ENABLE;
  122. break;
  123. case SND_SOC_DAIFMT_CBM_CFM:
  124. break;
  125. default:
  126. return -EINVAL;
  127. }
  128. i2s->reg_ctrl &= ~(TEGRA20_I2S_CTRL_BIT_FORMAT_MASK |
  129. TEGRA20_I2S_CTRL_LRCK_MASK);
  130. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  131. case SND_SOC_DAIFMT_DSP_A:
  132. i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_FORMAT_DSP;
  133. i2s->reg_ctrl |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
  134. break;
  135. case SND_SOC_DAIFMT_DSP_B:
  136. i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_FORMAT_DSP;
  137. i2s->reg_ctrl |= TEGRA20_I2S_CTRL_LRCK_R_LOW;
  138. break;
  139. case SND_SOC_DAIFMT_I2S:
  140. i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_FORMAT_I2S;
  141. i2s->reg_ctrl |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
  142. break;
  143. case SND_SOC_DAIFMT_RIGHT_J:
  144. i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_FORMAT_RJM;
  145. i2s->reg_ctrl |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
  146. break;
  147. case SND_SOC_DAIFMT_LEFT_J:
  148. i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_FORMAT_LJM;
  149. i2s->reg_ctrl |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
  150. break;
  151. default:
  152. return -EINVAL;
  153. }
  154. return 0;
  155. }
  156. static int tegra20_i2s_hw_params(struct snd_pcm_substream *substream,
  157. struct snd_pcm_hw_params *params,
  158. struct snd_soc_dai *dai)
  159. {
  160. struct device *dev = substream->pcm->card->dev;
  161. struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  162. u32 reg;
  163. int ret, sample_size, srate, i2sclock, bitcnt;
  164. i2s->reg_ctrl &= ~TEGRA20_I2S_CTRL_BIT_SIZE_MASK;
  165. switch (params_format(params)) {
  166. case SNDRV_PCM_FORMAT_S16_LE:
  167. i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_SIZE_16;
  168. sample_size = 16;
  169. break;
  170. case SNDRV_PCM_FORMAT_S24_LE:
  171. i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_SIZE_24;
  172. sample_size = 24;
  173. break;
  174. case SNDRV_PCM_FORMAT_S32_LE:
  175. i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_SIZE_32;
  176. sample_size = 32;
  177. break;
  178. default:
  179. return -EINVAL;
  180. }
  181. srate = params_rate(params);
  182. /* Final "* 2" required by Tegra hardware */
  183. i2sclock = srate * params_channels(params) * sample_size * 2;
  184. ret = clk_set_rate(i2s->clk_i2s, i2sclock);
  185. if (ret) {
  186. dev_err(dev, "Can't set I2S clock rate: %d\n", ret);
  187. return ret;
  188. }
  189. bitcnt = (i2sclock / (2 * srate)) - 1;
  190. if (bitcnt < 0 || bitcnt > TEGRA20_I2S_TIMING_CHANNEL_BIT_COUNT_MASK_US)
  191. return -EINVAL;
  192. reg = bitcnt << TEGRA20_I2S_TIMING_CHANNEL_BIT_COUNT_SHIFT;
  193. if (i2sclock % (2 * srate))
  194. reg |= TEGRA20_I2S_TIMING_NON_SYM_ENABLE;
  195. clk_enable(i2s->clk_i2s);
  196. tegra20_i2s_write(i2s, TEGRA20_I2S_TIMING, reg);
  197. tegra20_i2s_write(i2s, TEGRA20_I2S_FIFO_SCR,
  198. TEGRA20_I2S_FIFO_SCR_FIFO2_ATN_LVL_FOUR_SLOTS |
  199. TEGRA20_I2S_FIFO_SCR_FIFO1_ATN_LVL_FOUR_SLOTS);
  200. clk_disable(i2s->clk_i2s);
  201. return 0;
  202. }
  203. static void tegra20_i2s_start_playback(struct tegra20_i2s *i2s)
  204. {
  205. i2s->reg_ctrl |= TEGRA20_I2S_CTRL_FIFO1_ENABLE;
  206. tegra20_i2s_write(i2s, TEGRA20_I2S_CTRL, i2s->reg_ctrl);
  207. }
  208. static void tegra20_i2s_stop_playback(struct tegra20_i2s *i2s)
  209. {
  210. i2s->reg_ctrl &= ~TEGRA20_I2S_CTRL_FIFO1_ENABLE;
  211. tegra20_i2s_write(i2s, TEGRA20_I2S_CTRL, i2s->reg_ctrl);
  212. }
  213. static void tegra20_i2s_start_capture(struct tegra20_i2s *i2s)
  214. {
  215. i2s->reg_ctrl |= TEGRA20_I2S_CTRL_FIFO2_ENABLE;
  216. tegra20_i2s_write(i2s, TEGRA20_I2S_CTRL, i2s->reg_ctrl);
  217. }
  218. static void tegra20_i2s_stop_capture(struct tegra20_i2s *i2s)
  219. {
  220. i2s->reg_ctrl &= ~TEGRA20_I2S_CTRL_FIFO2_ENABLE;
  221. tegra20_i2s_write(i2s, TEGRA20_I2S_CTRL, i2s->reg_ctrl);
  222. }
  223. static int tegra20_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  224. struct snd_soc_dai *dai)
  225. {
  226. struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  227. switch (cmd) {
  228. case SNDRV_PCM_TRIGGER_START:
  229. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  230. case SNDRV_PCM_TRIGGER_RESUME:
  231. clk_enable(i2s->clk_i2s);
  232. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  233. tegra20_i2s_start_playback(i2s);
  234. else
  235. tegra20_i2s_start_capture(i2s);
  236. break;
  237. case SNDRV_PCM_TRIGGER_STOP:
  238. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  239. case SNDRV_PCM_TRIGGER_SUSPEND:
  240. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  241. tegra20_i2s_stop_playback(i2s);
  242. else
  243. tegra20_i2s_stop_capture(i2s);
  244. clk_disable(i2s->clk_i2s);
  245. break;
  246. default:
  247. return -EINVAL;
  248. }
  249. return 0;
  250. }
  251. static int tegra20_i2s_probe(struct snd_soc_dai *dai)
  252. {
  253. struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  254. dai->capture_dma_data = &i2s->capture_dma_data;
  255. dai->playback_dma_data = &i2s->playback_dma_data;
  256. return 0;
  257. }
  258. static const struct snd_soc_dai_ops tegra20_i2s_dai_ops = {
  259. .set_fmt = tegra20_i2s_set_fmt,
  260. .hw_params = tegra20_i2s_hw_params,
  261. .trigger = tegra20_i2s_trigger,
  262. };
  263. static const struct snd_soc_dai_driver tegra20_i2s_dai_template = {
  264. .probe = tegra20_i2s_probe,
  265. .playback = {
  266. .channels_min = 2,
  267. .channels_max = 2,
  268. .rates = SNDRV_PCM_RATE_8000_96000,
  269. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  270. },
  271. .capture = {
  272. .channels_min = 2,
  273. .channels_max = 2,
  274. .rates = SNDRV_PCM_RATE_8000_96000,
  275. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  276. },
  277. .ops = &tegra20_i2s_dai_ops,
  278. .symmetric_rates = 1,
  279. };
  280. static __devinit int tegra20_i2s_platform_probe(struct platform_device *pdev)
  281. {
  282. struct tegra20_i2s *i2s;
  283. struct resource *mem, *memregion, *dmareq;
  284. u32 of_dma[2];
  285. u32 dma_ch;
  286. int ret;
  287. i2s = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_i2s), GFP_KERNEL);
  288. if (!i2s) {
  289. dev_err(&pdev->dev, "Can't allocate tegra20_i2s\n");
  290. ret = -ENOMEM;
  291. goto err;
  292. }
  293. dev_set_drvdata(&pdev->dev, i2s);
  294. i2s->dai = tegra20_i2s_dai_template;
  295. i2s->dai.name = dev_name(&pdev->dev);
  296. i2s->clk_i2s = clk_get(&pdev->dev, NULL);
  297. if (IS_ERR(i2s->clk_i2s)) {
  298. dev_err(&pdev->dev, "Can't retrieve i2s clock\n");
  299. ret = PTR_ERR(i2s->clk_i2s);
  300. goto err;
  301. }
  302. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  303. if (!mem) {
  304. dev_err(&pdev->dev, "No memory resource\n");
  305. ret = -ENODEV;
  306. goto err_clk_put;
  307. }
  308. dmareq = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  309. if (!dmareq) {
  310. if (of_property_read_u32_array(pdev->dev.of_node,
  311. "nvidia,dma-request-selector",
  312. of_dma, 2) < 0) {
  313. dev_err(&pdev->dev, "No DMA resource\n");
  314. ret = -ENODEV;
  315. goto err_clk_put;
  316. }
  317. dma_ch = of_dma[1];
  318. } else {
  319. dma_ch = dmareq->start;
  320. }
  321. memregion = devm_request_mem_region(&pdev->dev, mem->start,
  322. resource_size(mem), DRV_NAME);
  323. if (!memregion) {
  324. dev_err(&pdev->dev, "Memory region already claimed\n");
  325. ret = -EBUSY;
  326. goto err_clk_put;
  327. }
  328. i2s->regs = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
  329. if (!i2s->regs) {
  330. dev_err(&pdev->dev, "ioremap failed\n");
  331. ret = -ENOMEM;
  332. goto err_clk_put;
  333. }
  334. i2s->capture_dma_data.addr = mem->start + TEGRA20_I2S_FIFO2;
  335. i2s->capture_dma_data.wrap = 4;
  336. i2s->capture_dma_data.width = 32;
  337. i2s->capture_dma_data.req_sel = dma_ch;
  338. i2s->playback_dma_data.addr = mem->start + TEGRA20_I2S_FIFO1;
  339. i2s->playback_dma_data.wrap = 4;
  340. i2s->playback_dma_data.width = 32;
  341. i2s->playback_dma_data.req_sel = dma_ch;
  342. i2s->reg_ctrl = TEGRA20_I2S_CTRL_FIFO_FORMAT_PACKED;
  343. ret = snd_soc_register_dai(&pdev->dev, &i2s->dai);
  344. if (ret) {
  345. dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
  346. ret = -ENOMEM;
  347. goto err_clk_put;
  348. }
  349. ret = tegra_pcm_platform_register(&pdev->dev);
  350. if (ret) {
  351. dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
  352. goto err_unregister_dai;
  353. }
  354. tegra20_i2s_debug_add(i2s);
  355. return 0;
  356. err_unregister_dai:
  357. snd_soc_unregister_dai(&pdev->dev);
  358. err_clk_put:
  359. clk_put(i2s->clk_i2s);
  360. err:
  361. return ret;
  362. }
  363. static int __devexit tegra20_i2s_platform_remove(struct platform_device *pdev)
  364. {
  365. struct tegra20_i2s *i2s = dev_get_drvdata(&pdev->dev);
  366. tegra_pcm_platform_unregister(&pdev->dev);
  367. snd_soc_unregister_dai(&pdev->dev);
  368. tegra20_i2s_debug_remove(i2s);
  369. clk_put(i2s->clk_i2s);
  370. return 0;
  371. }
  372. static const struct of_device_id tegra20_i2s_of_match[] __devinitconst = {
  373. { .compatible = "nvidia,tegra20-i2s", },
  374. {},
  375. };
  376. static struct platform_driver tegra20_i2s_driver = {
  377. .driver = {
  378. .name = DRV_NAME,
  379. .owner = THIS_MODULE,
  380. .of_match_table = tegra20_i2s_of_match,
  381. },
  382. .probe = tegra20_i2s_platform_probe,
  383. .remove = __devexit_p(tegra20_i2s_platform_remove),
  384. };
  385. module_platform_driver(tegra20_i2s_driver);
  386. MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
  387. MODULE_DESCRIPTION("Tegra20 I2S ASoC driver");
  388. MODULE_LICENSE("GPL");
  389. MODULE_ALIAS("platform:" DRV_NAME);
  390. MODULE_DEVICE_TABLE(of, tegra20_i2s_of_match);