sdma_v2_4.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "vi.h"
  30. #include "vid.h"
  31. #include "oss/oss_2_4_d.h"
  32. #include "oss/oss_2_4_sh_mask.h"
  33. #include "gmc/gmc_8_1_d.h"
  34. #include "gmc/gmc_8_1_sh_mask.h"
  35. #include "gca/gfx_8_0_d.h"
  36. #include "gca/gfx_8_0_enum.h"
  37. #include "gca/gfx_8_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "iceland_sdma_pkt_open.h"
  41. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev);
  42. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev);
  43. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev);
  44. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev);
  45. MODULE_FIRMWARE("radeon/topaz_sdma.bin");
  46. MODULE_FIRMWARE("radeon/topaz_sdma1.bin");
  47. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  48. {
  49. SDMA0_REGISTER_OFFSET,
  50. SDMA1_REGISTER_OFFSET
  51. };
  52. static const u32 golden_settings_iceland_a11[] =
  53. {
  54. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  55. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  56. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  57. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  58. };
  59. static const u32 iceland_mgcg_cgcg_init[] =
  60. {
  61. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  62. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  63. };
  64. /*
  65. * sDMA - System DMA
  66. * Starting with CIK, the GPU has new asynchronous
  67. * DMA engines. These engines are used for compute
  68. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  69. * and each one supports 1 ring buffer used for gfx
  70. * and 2 queues used for compute.
  71. *
  72. * The programming model is very similar to the CP
  73. * (ring buffer, IBs, etc.), but sDMA has it's own
  74. * packet format that is different from the PM4 format
  75. * used by the CP. sDMA supports copying data, writing
  76. * embedded data, solid fills, and a number of other
  77. * things. It also has support for tiling/detiling of
  78. * buffers.
  79. */
  80. static void sdma_v2_4_init_golden_registers(struct amdgpu_device *adev)
  81. {
  82. switch (adev->asic_type) {
  83. case CHIP_TOPAZ:
  84. amdgpu_program_register_sequence(adev,
  85. iceland_mgcg_cgcg_init,
  86. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  87. amdgpu_program_register_sequence(adev,
  88. golden_settings_iceland_a11,
  89. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  90. break;
  91. default:
  92. break;
  93. }
  94. }
  95. /**
  96. * sdma_v2_4_init_microcode - load ucode images from disk
  97. *
  98. * @adev: amdgpu_device pointer
  99. *
  100. * Use the firmware interface to load the ucode images into
  101. * the driver (not loaded into hw).
  102. * Returns 0 on success, error on failure.
  103. */
  104. static int sdma_v2_4_init_microcode(struct amdgpu_device *adev)
  105. {
  106. const char *chip_name;
  107. char fw_name[30];
  108. int err, i;
  109. struct amdgpu_firmware_info *info = NULL;
  110. const struct common_firmware_header *header = NULL;
  111. DRM_DEBUG("\n");
  112. switch (adev->asic_type) {
  113. case CHIP_TOPAZ:
  114. chip_name = "topaz";
  115. break;
  116. default: BUG();
  117. }
  118. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  119. if (i == 0)
  120. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  121. else
  122. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
  123. err = request_firmware(&adev->sdma[i].fw, fw_name, adev->dev);
  124. if (err)
  125. goto out;
  126. err = amdgpu_ucode_validate(adev->sdma[i].fw);
  127. if (err)
  128. goto out;
  129. if (adev->firmware.smu_load) {
  130. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
  131. info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
  132. info->fw = adev->sdma[i].fw;
  133. header = (const struct common_firmware_header *)info->fw->data;
  134. adev->firmware.fw_size +=
  135. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  136. }
  137. }
  138. out:
  139. if (err) {
  140. printk(KERN_ERR
  141. "sdma_v2_4: Failed to load firmware \"%s\"\n",
  142. fw_name);
  143. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  144. release_firmware(adev->sdma[i].fw);
  145. adev->sdma[i].fw = NULL;
  146. }
  147. }
  148. return err;
  149. }
  150. /**
  151. * sdma_v2_4_ring_get_rptr - get the current read pointer
  152. *
  153. * @ring: amdgpu ring pointer
  154. *
  155. * Get the current rptr from the hardware (VI+).
  156. */
  157. static uint32_t sdma_v2_4_ring_get_rptr(struct amdgpu_ring *ring)
  158. {
  159. u32 rptr;
  160. /* XXX check if swapping is necessary on BE */
  161. rptr = ring->adev->wb.wb[ring->rptr_offs] >> 2;
  162. return rptr;
  163. }
  164. /**
  165. * sdma_v2_4_ring_get_wptr - get the current write pointer
  166. *
  167. * @ring: amdgpu ring pointer
  168. *
  169. * Get the current wptr from the hardware (VI+).
  170. */
  171. static uint32_t sdma_v2_4_ring_get_wptr(struct amdgpu_ring *ring)
  172. {
  173. struct amdgpu_device *adev = ring->adev;
  174. int me = (ring == &ring->adev->sdma[0].ring) ? 0 : 1;
  175. u32 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
  176. return wptr;
  177. }
  178. /**
  179. * sdma_v2_4_ring_set_wptr - commit the write pointer
  180. *
  181. * @ring: amdgpu ring pointer
  182. *
  183. * Write the wptr back to the hardware (VI+).
  184. */
  185. static void sdma_v2_4_ring_set_wptr(struct amdgpu_ring *ring)
  186. {
  187. struct amdgpu_device *adev = ring->adev;
  188. int me = (ring == &ring->adev->sdma[0].ring) ? 0 : 1;
  189. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], ring->wptr << 2);
  190. }
  191. static void sdma_v2_4_hdp_flush_ring_emit(struct amdgpu_ring *);
  192. /**
  193. * sdma_v2_4_ring_emit_ib - Schedule an IB on the DMA engine
  194. *
  195. * @ring: amdgpu ring pointer
  196. * @ib: IB object to schedule
  197. *
  198. * Schedule an IB in the DMA ring (VI).
  199. */
  200. static void sdma_v2_4_ring_emit_ib(struct amdgpu_ring *ring,
  201. struct amdgpu_ib *ib)
  202. {
  203. u32 vmid = (ib->vm ? ib->vm->ids[ring->idx].id : 0) & 0xf;
  204. u32 next_rptr = ring->wptr + 5;
  205. if (ib->flush_hdp_writefifo)
  206. next_rptr += 6;
  207. while ((next_rptr & 7) != 2)
  208. next_rptr++;
  209. next_rptr += 6;
  210. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  211. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  212. amdgpu_ring_write(ring, lower_32_bits(ring->next_rptr_gpu_addr) & 0xfffffffc);
  213. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  214. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  215. amdgpu_ring_write(ring, next_rptr);
  216. if (ib->flush_hdp_writefifo) {
  217. /* flush HDP */
  218. sdma_v2_4_hdp_flush_ring_emit(ring);
  219. }
  220. /* IB packet must end on a 8 DW boundary */
  221. while ((ring->wptr & 7) != 2)
  222. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_NOP));
  223. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
  224. SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
  225. /* base must be 32 byte aligned */
  226. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
  227. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  228. amdgpu_ring_write(ring, ib->length_dw);
  229. amdgpu_ring_write(ring, 0);
  230. amdgpu_ring_write(ring, 0);
  231. }
  232. /**
  233. * sdma_v2_4_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
  234. *
  235. * @ring: amdgpu ring pointer
  236. *
  237. * Emit an hdp flush packet on the requested DMA ring.
  238. */
  239. static void sdma_v2_4_hdp_flush_ring_emit(struct amdgpu_ring *ring)
  240. {
  241. u32 ref_and_mask = 0;
  242. if (ring == &ring->adev->sdma[0].ring)
  243. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
  244. else
  245. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
  246. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  247. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
  248. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
  249. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  250. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  251. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  252. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  253. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  254. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  255. }
  256. /**
  257. * sdma_v2_4_ring_emit_fence - emit a fence on the DMA ring
  258. *
  259. * @ring: amdgpu ring pointer
  260. * @fence: amdgpu fence object
  261. *
  262. * Add a DMA fence packet to the ring to write
  263. * the fence seq number and DMA trap packet to generate
  264. * an interrupt if needed (VI).
  265. */
  266. static void sdma_v2_4_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  267. bool write64bits)
  268. {
  269. /* write the fence */
  270. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  271. amdgpu_ring_write(ring, lower_32_bits(addr));
  272. amdgpu_ring_write(ring, upper_32_bits(addr));
  273. amdgpu_ring_write(ring, lower_32_bits(seq));
  274. /* optionally write high bits as well */
  275. if (write64bits) {
  276. addr += 4;
  277. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  278. amdgpu_ring_write(ring, lower_32_bits(addr));
  279. amdgpu_ring_write(ring, upper_32_bits(addr));
  280. amdgpu_ring_write(ring, upper_32_bits(seq));
  281. }
  282. /* generate an interrupt */
  283. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
  284. amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
  285. }
  286. /**
  287. * sdma_v2_4_ring_emit_semaphore - emit a semaphore on the dma ring
  288. *
  289. * @ring: amdgpu_ring structure holding ring information
  290. * @semaphore: amdgpu semaphore object
  291. * @emit_wait: wait or signal semaphore
  292. *
  293. * Add a DMA semaphore packet to the ring wait on or signal
  294. * other rings (VI).
  295. */
  296. static bool sdma_v2_4_ring_emit_semaphore(struct amdgpu_ring *ring,
  297. struct amdgpu_semaphore *semaphore,
  298. bool emit_wait)
  299. {
  300. u64 addr = semaphore->gpu_addr;
  301. u32 sig = emit_wait ? 0 : 1;
  302. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SEM) |
  303. SDMA_PKT_SEMAPHORE_HEADER_SIGNAL(sig));
  304. amdgpu_ring_write(ring, lower_32_bits(addr) & 0xfffffff8);
  305. amdgpu_ring_write(ring, upper_32_bits(addr));
  306. return true;
  307. }
  308. /**
  309. * sdma_v2_4_gfx_stop - stop the gfx async dma engines
  310. *
  311. * @adev: amdgpu_device pointer
  312. *
  313. * Stop the gfx async dma ring buffers (VI).
  314. */
  315. static void sdma_v2_4_gfx_stop(struct amdgpu_device *adev)
  316. {
  317. struct amdgpu_ring *sdma0 = &adev->sdma[0].ring;
  318. struct amdgpu_ring *sdma1 = &adev->sdma[1].ring;
  319. u32 rb_cntl, ib_cntl;
  320. int i;
  321. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  322. (adev->mman.buffer_funcs_ring == sdma1))
  323. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  324. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  325. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  326. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
  327. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  328. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  329. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
  330. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  331. }
  332. sdma0->ready = false;
  333. sdma1->ready = false;
  334. }
  335. /**
  336. * sdma_v2_4_rlc_stop - stop the compute async dma engines
  337. *
  338. * @adev: amdgpu_device pointer
  339. *
  340. * Stop the compute async dma queues (VI).
  341. */
  342. static void sdma_v2_4_rlc_stop(struct amdgpu_device *adev)
  343. {
  344. /* XXX todo */
  345. }
  346. /**
  347. * sdma_v2_4_enable - stop the async dma engines
  348. *
  349. * @adev: amdgpu_device pointer
  350. * @enable: enable/disable the DMA MEs.
  351. *
  352. * Halt or unhalt the async dma engines (VI).
  353. */
  354. static void sdma_v2_4_enable(struct amdgpu_device *adev, bool enable)
  355. {
  356. u32 f32_cntl;
  357. int i;
  358. if (enable == false) {
  359. sdma_v2_4_gfx_stop(adev);
  360. sdma_v2_4_rlc_stop(adev);
  361. }
  362. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  363. f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  364. if (enable)
  365. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
  366. else
  367. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
  368. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
  369. }
  370. }
  371. /**
  372. * sdma_v2_4_gfx_resume - setup and start the async dma engines
  373. *
  374. * @adev: amdgpu_device pointer
  375. *
  376. * Set up the gfx DMA ring buffers and enable them (VI).
  377. * Returns 0 for success, error for failure.
  378. */
  379. static int sdma_v2_4_gfx_resume(struct amdgpu_device *adev)
  380. {
  381. struct amdgpu_ring *ring;
  382. u32 rb_cntl, ib_cntl;
  383. u32 rb_bufsz;
  384. u32 wb_offset;
  385. int i, j, r;
  386. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  387. ring = &adev->sdma[i].ring;
  388. wb_offset = (ring->rptr_offs * 4);
  389. mutex_lock(&adev->srbm_mutex);
  390. for (j = 0; j < 16; j++) {
  391. vi_srbm_select(adev, 0, 0, 0, j);
  392. /* SDMA GFX */
  393. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  394. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  395. }
  396. vi_srbm_select(adev, 0, 0, 0, 0);
  397. mutex_unlock(&adev->srbm_mutex);
  398. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  399. /* Set ring buffer size in dwords */
  400. rb_bufsz = order_base_2(ring->ring_size / 4);
  401. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  402. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
  403. #ifdef __BIG_ENDIAN
  404. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
  405. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
  406. RPTR_WRITEBACK_SWAP_ENABLE, 1);
  407. #endif
  408. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  409. /* Initialize the ring buffer's read and write pointers */
  410. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  411. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  412. /* set the wb address whether it's enabled or not */
  413. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  414. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  415. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  416. lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
  417. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
  418. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  419. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  420. ring->wptr = 0;
  421. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  422. /* enable DMA RB */
  423. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
  424. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  425. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  426. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
  427. #ifdef __BIG_ENDIAN
  428. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
  429. #endif
  430. /* enable DMA IBs */
  431. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  432. ring->ready = true;
  433. r = amdgpu_ring_test_ring(ring);
  434. if (r) {
  435. ring->ready = false;
  436. return r;
  437. }
  438. if (adev->mman.buffer_funcs_ring == ring)
  439. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  440. }
  441. return 0;
  442. }
  443. /**
  444. * sdma_v2_4_rlc_resume - setup and start the async dma engines
  445. *
  446. * @adev: amdgpu_device pointer
  447. *
  448. * Set up the compute DMA queues and enable them (VI).
  449. * Returns 0 for success, error for failure.
  450. */
  451. static int sdma_v2_4_rlc_resume(struct amdgpu_device *adev)
  452. {
  453. /* XXX todo */
  454. return 0;
  455. }
  456. /**
  457. * sdma_v2_4_load_microcode - load the sDMA ME ucode
  458. *
  459. * @adev: amdgpu_device pointer
  460. *
  461. * Loads the sDMA0/1 ucode.
  462. * Returns 0 for success, -EINVAL if the ucode is not available.
  463. */
  464. static int sdma_v2_4_load_microcode(struct amdgpu_device *adev)
  465. {
  466. const struct sdma_firmware_header_v1_0 *hdr;
  467. const __le32 *fw_data;
  468. u32 fw_size;
  469. int i, j;
  470. bool smc_loads_fw = false; /* XXX fix me */
  471. if (!adev->sdma[0].fw || !adev->sdma[1].fw)
  472. return -EINVAL;
  473. /* halt the MEs */
  474. sdma_v2_4_enable(adev, false);
  475. if (smc_loads_fw) {
  476. /* XXX query SMC for fw load complete */
  477. } else {
  478. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  479. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;
  480. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  481. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  482. adev->sdma[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  483. fw_data = (const __le32 *)
  484. (adev->sdma[i].fw->data +
  485. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  486. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  487. for (j = 0; j < fw_size; j++)
  488. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  489. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma[i].fw_version);
  490. }
  491. }
  492. return 0;
  493. }
  494. /**
  495. * sdma_v2_4_start - setup and start the async dma engines
  496. *
  497. * @adev: amdgpu_device pointer
  498. *
  499. * Set up the DMA engines and enable them (VI).
  500. * Returns 0 for success, error for failure.
  501. */
  502. static int sdma_v2_4_start(struct amdgpu_device *adev)
  503. {
  504. int r;
  505. if (!adev->firmware.smu_load) {
  506. r = sdma_v2_4_load_microcode(adev);
  507. if (r)
  508. return r;
  509. } else {
  510. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  511. AMDGPU_UCODE_ID_SDMA0);
  512. if (r)
  513. return -EINVAL;
  514. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  515. AMDGPU_UCODE_ID_SDMA1);
  516. if (r)
  517. return -EINVAL;
  518. }
  519. /* unhalt the MEs */
  520. sdma_v2_4_enable(adev, true);
  521. /* start the gfx rings and rlc compute queues */
  522. r = sdma_v2_4_gfx_resume(adev);
  523. if (r)
  524. return r;
  525. r = sdma_v2_4_rlc_resume(adev);
  526. if (r)
  527. return r;
  528. return 0;
  529. }
  530. /**
  531. * sdma_v2_4_ring_test_ring - simple async dma engine test
  532. *
  533. * @ring: amdgpu_ring structure holding ring information
  534. *
  535. * Test the DMA engine by writing using it to write an
  536. * value to memory. (VI).
  537. * Returns 0 for success, error for failure.
  538. */
  539. static int sdma_v2_4_ring_test_ring(struct amdgpu_ring *ring)
  540. {
  541. struct amdgpu_device *adev = ring->adev;
  542. unsigned i;
  543. unsigned index;
  544. int r;
  545. u32 tmp;
  546. u64 gpu_addr;
  547. r = amdgpu_wb_get(adev, &index);
  548. if (r) {
  549. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  550. return r;
  551. }
  552. gpu_addr = adev->wb.gpu_addr + (index * 4);
  553. tmp = 0xCAFEDEAD;
  554. adev->wb.wb[index] = cpu_to_le32(tmp);
  555. r = amdgpu_ring_lock(ring, 5);
  556. if (r) {
  557. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  558. amdgpu_wb_free(adev, index);
  559. return r;
  560. }
  561. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  562. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  563. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  564. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  565. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  566. amdgpu_ring_write(ring, 0xDEADBEEF);
  567. amdgpu_ring_unlock_commit(ring);
  568. for (i = 0; i < adev->usec_timeout; i++) {
  569. tmp = le32_to_cpu(adev->wb.wb[index]);
  570. if (tmp == 0xDEADBEEF)
  571. break;
  572. DRM_UDELAY(1);
  573. }
  574. if (i < adev->usec_timeout) {
  575. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  576. } else {
  577. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  578. ring->idx, tmp);
  579. r = -EINVAL;
  580. }
  581. amdgpu_wb_free(adev, index);
  582. return r;
  583. }
  584. /**
  585. * sdma_v2_4_ring_test_ib - test an IB on the DMA engine
  586. *
  587. * @ring: amdgpu_ring structure holding ring information
  588. *
  589. * Test a simple IB in the DMA ring (VI).
  590. * Returns 0 on success, error on failure.
  591. */
  592. static int sdma_v2_4_ring_test_ib(struct amdgpu_ring *ring)
  593. {
  594. struct amdgpu_device *adev = ring->adev;
  595. struct amdgpu_ib ib;
  596. unsigned i;
  597. unsigned index;
  598. int r;
  599. u32 tmp = 0;
  600. u64 gpu_addr;
  601. r = amdgpu_wb_get(adev, &index);
  602. if (r) {
  603. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  604. return r;
  605. }
  606. gpu_addr = adev->wb.gpu_addr + (index * 4);
  607. tmp = 0xCAFEDEAD;
  608. adev->wb.wb[index] = cpu_to_le32(tmp);
  609. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  610. if (r) {
  611. amdgpu_wb_free(adev, index);
  612. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  613. return r;
  614. }
  615. ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  616. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  617. ib.ptr[1] = lower_32_bits(gpu_addr);
  618. ib.ptr[2] = upper_32_bits(gpu_addr);
  619. ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
  620. ib.ptr[4] = 0xDEADBEEF;
  621. ib.ptr[5] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  622. ib.ptr[6] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  623. ib.ptr[7] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  624. ib.length_dw = 8;
  625. r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED);
  626. if (r) {
  627. amdgpu_ib_free(adev, &ib);
  628. amdgpu_wb_free(adev, index);
  629. DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r);
  630. return r;
  631. }
  632. r = amdgpu_fence_wait(ib.fence, false);
  633. if (r) {
  634. amdgpu_ib_free(adev, &ib);
  635. amdgpu_wb_free(adev, index);
  636. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  637. return r;
  638. }
  639. for (i = 0; i < adev->usec_timeout; i++) {
  640. tmp = le32_to_cpu(adev->wb.wb[index]);
  641. if (tmp == 0xDEADBEEF)
  642. break;
  643. DRM_UDELAY(1);
  644. }
  645. if (i < adev->usec_timeout) {
  646. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  647. ib.fence->ring->idx, i);
  648. } else {
  649. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  650. r = -EINVAL;
  651. }
  652. amdgpu_ib_free(adev, &ib);
  653. amdgpu_wb_free(adev, index);
  654. return r;
  655. }
  656. /**
  657. * sdma_v2_4_vm_copy_pte - update PTEs by copying them from the GART
  658. *
  659. * @ib: indirect buffer to fill with commands
  660. * @pe: addr of the page entry
  661. * @src: src addr to copy from
  662. * @count: number of page entries to update
  663. *
  664. * Update PTEs by copying them from the GART using sDMA (CIK).
  665. */
  666. static void sdma_v2_4_vm_copy_pte(struct amdgpu_ib *ib,
  667. uint64_t pe, uint64_t src,
  668. unsigned count)
  669. {
  670. while (count) {
  671. unsigned bytes = count * 8;
  672. if (bytes > 0x1FFFF8)
  673. bytes = 0x1FFFF8;
  674. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  675. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  676. ib->ptr[ib->length_dw++] = bytes;
  677. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  678. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  679. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  680. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  681. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  682. pe += bytes;
  683. src += bytes;
  684. count -= bytes / 8;
  685. }
  686. }
  687. /**
  688. * sdma_v2_4_vm_write_pte - update PTEs by writing them manually
  689. *
  690. * @ib: indirect buffer to fill with commands
  691. * @pe: addr of the page entry
  692. * @addr: dst addr to write into pe
  693. * @count: number of page entries to update
  694. * @incr: increase next addr by incr bytes
  695. * @flags: access flags
  696. *
  697. * Update PTEs by writing them manually using sDMA (CIK).
  698. */
  699. static void sdma_v2_4_vm_write_pte(struct amdgpu_ib *ib,
  700. uint64_t pe,
  701. uint64_t addr, unsigned count,
  702. uint32_t incr, uint32_t flags)
  703. {
  704. uint64_t value;
  705. unsigned ndw;
  706. while (count) {
  707. ndw = count * 2;
  708. if (ndw > 0xFFFFE)
  709. ndw = 0xFFFFE;
  710. /* for non-physically contiguous pages (system) */
  711. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  712. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  713. ib->ptr[ib->length_dw++] = pe;
  714. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  715. ib->ptr[ib->length_dw++] = ndw;
  716. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  717. if (flags & AMDGPU_PTE_SYSTEM) {
  718. value = amdgpu_vm_map_gart(ib->ring->adev, addr);
  719. value &= 0xFFFFFFFFFFFFF000ULL;
  720. } else if (flags & AMDGPU_PTE_VALID) {
  721. value = addr;
  722. } else {
  723. value = 0;
  724. }
  725. addr += incr;
  726. value |= flags;
  727. ib->ptr[ib->length_dw++] = value;
  728. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  729. }
  730. }
  731. }
  732. /**
  733. * sdma_v2_4_vm_set_pte_pde - update the page tables using sDMA
  734. *
  735. * @ib: indirect buffer to fill with commands
  736. * @pe: addr of the page entry
  737. * @addr: dst addr to write into pe
  738. * @count: number of page entries to update
  739. * @incr: increase next addr by incr bytes
  740. * @flags: access flags
  741. *
  742. * Update the page tables using sDMA (CIK).
  743. */
  744. static void sdma_v2_4_vm_set_pte_pde(struct amdgpu_ib *ib,
  745. uint64_t pe,
  746. uint64_t addr, unsigned count,
  747. uint32_t incr, uint32_t flags)
  748. {
  749. uint64_t value;
  750. unsigned ndw;
  751. while (count) {
  752. ndw = count;
  753. if (ndw > 0x7FFFF)
  754. ndw = 0x7FFFF;
  755. if (flags & AMDGPU_PTE_VALID)
  756. value = addr;
  757. else
  758. value = 0;
  759. /* for physically contiguous pages (vram) */
  760. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
  761. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  762. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  763. ib->ptr[ib->length_dw++] = flags; /* mask */
  764. ib->ptr[ib->length_dw++] = 0;
  765. ib->ptr[ib->length_dw++] = value; /* value */
  766. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  767. ib->ptr[ib->length_dw++] = incr; /* increment size */
  768. ib->ptr[ib->length_dw++] = 0;
  769. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  770. pe += ndw * 8;
  771. addr += ndw * incr;
  772. count -= ndw;
  773. }
  774. }
  775. /**
  776. * sdma_v2_4_vm_pad_ib - pad the IB to the required number of dw
  777. *
  778. * @ib: indirect buffer to fill with padding
  779. *
  780. */
  781. static void sdma_v2_4_vm_pad_ib(struct amdgpu_ib *ib)
  782. {
  783. while (ib->length_dw & 0x7)
  784. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  785. }
  786. /**
  787. * sdma_v2_4_ring_emit_vm_flush - cik vm flush using sDMA
  788. *
  789. * @ring: amdgpu_ring pointer
  790. * @vm: amdgpu_vm pointer
  791. *
  792. * Update the page table base and flush the VM TLB
  793. * using sDMA (VI).
  794. */
  795. static void sdma_v2_4_ring_emit_vm_flush(struct amdgpu_ring *ring,
  796. unsigned vm_id, uint64_t pd_addr)
  797. {
  798. u32 srbm_gfx_cntl = 0;
  799. u32 sh_mem_cfg = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  800. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  801. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  802. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  803. if (vm_id < 8) {
  804. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  805. } else {
  806. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  807. }
  808. amdgpu_ring_write(ring, pd_addr >> 12);
  809. /* update SH_MEM_* regs */
  810. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vm_id);
  811. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  812. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  813. amdgpu_ring_write(ring, mmSRBM_GFX_CNTL);
  814. amdgpu_ring_write(ring, srbm_gfx_cntl);
  815. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  816. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  817. amdgpu_ring_write(ring, mmSH_MEM_BASES);
  818. amdgpu_ring_write(ring, 0);
  819. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  820. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  821. amdgpu_ring_write(ring, mmSH_MEM_CONFIG);
  822. amdgpu_ring_write(ring, sh_mem_cfg);
  823. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  824. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  825. amdgpu_ring_write(ring, mmSH_MEM_APE1_BASE);
  826. amdgpu_ring_write(ring, 1);
  827. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  828. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  829. amdgpu_ring_write(ring, mmSH_MEM_APE1_LIMIT);
  830. amdgpu_ring_write(ring, 0);
  831. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, 0);
  832. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  833. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  834. amdgpu_ring_write(ring, mmSRBM_GFX_CNTL);
  835. amdgpu_ring_write(ring, srbm_gfx_cntl);
  836. /* flush TLB */
  837. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  838. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  839. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  840. amdgpu_ring_write(ring, 1 << vm_id);
  841. /* wait for flush */
  842. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  843. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  844. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
  845. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  846. amdgpu_ring_write(ring, 0);
  847. amdgpu_ring_write(ring, 0); /* reference */
  848. amdgpu_ring_write(ring, 0); /* mask */
  849. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  850. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  851. }
  852. static int sdma_v2_4_early_init(struct amdgpu_device *adev)
  853. {
  854. sdma_v2_4_set_ring_funcs(adev);
  855. sdma_v2_4_set_buffer_funcs(adev);
  856. sdma_v2_4_set_vm_pte_funcs(adev);
  857. sdma_v2_4_set_irq_funcs(adev);
  858. return 0;
  859. }
  860. static int sdma_v2_4_sw_init(struct amdgpu_device *adev)
  861. {
  862. struct amdgpu_ring *ring;
  863. int r;
  864. /* SDMA trap event */
  865. r = amdgpu_irq_add_id(adev, 224, &adev->sdma_trap_irq);
  866. if (r)
  867. return r;
  868. /* SDMA Privileged inst */
  869. r = amdgpu_irq_add_id(adev, 241, &adev->sdma_illegal_inst_irq);
  870. if (r)
  871. return r;
  872. /* SDMA Privileged inst */
  873. r = amdgpu_irq_add_id(adev, 247, &adev->sdma_illegal_inst_irq);
  874. if (r)
  875. return r;
  876. r = sdma_v2_4_init_microcode(adev);
  877. if (r) {
  878. DRM_ERROR("Failed to load sdma firmware!\n");
  879. return r;
  880. }
  881. ring = &adev->sdma[0].ring;
  882. ring->ring_obj = NULL;
  883. ring->use_doorbell = false;
  884. ring = &adev->sdma[1].ring;
  885. ring->ring_obj = NULL;
  886. ring->use_doorbell = false;
  887. ring = &adev->sdma[0].ring;
  888. sprintf(ring->name, "sdma0");
  889. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  890. SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
  891. &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP0,
  892. AMDGPU_RING_TYPE_SDMA);
  893. if (r)
  894. return r;
  895. ring = &adev->sdma[1].ring;
  896. sprintf(ring->name, "sdma1");
  897. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  898. SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
  899. &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP1,
  900. AMDGPU_RING_TYPE_SDMA);
  901. if (r)
  902. return r;
  903. return r;
  904. }
  905. static int sdma_v2_4_sw_fini(struct amdgpu_device *adev)
  906. {
  907. amdgpu_ring_fini(&adev->sdma[0].ring);
  908. amdgpu_ring_fini(&adev->sdma[1].ring);
  909. return 0;
  910. }
  911. static int sdma_v2_4_hw_init(struct amdgpu_device *adev)
  912. {
  913. int r;
  914. sdma_v2_4_init_golden_registers(adev);
  915. r = sdma_v2_4_start(adev);
  916. if (r)
  917. return r;
  918. return r;
  919. }
  920. static int sdma_v2_4_hw_fini(struct amdgpu_device *adev)
  921. {
  922. sdma_v2_4_enable(adev, false);
  923. return 0;
  924. }
  925. static int sdma_v2_4_suspend(struct amdgpu_device *adev)
  926. {
  927. return sdma_v2_4_hw_fini(adev);
  928. }
  929. static int sdma_v2_4_resume(struct amdgpu_device *adev)
  930. {
  931. return sdma_v2_4_hw_init(adev);
  932. }
  933. static bool sdma_v2_4_is_idle(struct amdgpu_device *adev)
  934. {
  935. u32 tmp = RREG32(mmSRBM_STATUS2);
  936. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  937. SRBM_STATUS2__SDMA1_BUSY_MASK))
  938. return false;
  939. return true;
  940. }
  941. static int sdma_v2_4_wait_for_idle(struct amdgpu_device *adev)
  942. {
  943. unsigned i;
  944. u32 tmp;
  945. for (i = 0; i < adev->usec_timeout; i++) {
  946. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  947. SRBM_STATUS2__SDMA1_BUSY_MASK);
  948. if (!tmp)
  949. return 0;
  950. udelay(1);
  951. }
  952. return -ETIMEDOUT;
  953. }
  954. static void sdma_v2_4_print_status(struct amdgpu_device *adev)
  955. {
  956. int i, j;
  957. dev_info(adev->dev, "VI SDMA registers\n");
  958. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  959. RREG32(mmSRBM_STATUS2));
  960. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  961. dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
  962. i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
  963. dev_info(adev->dev, " SDMA%d_F32_CNTL=0x%08X\n",
  964. i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
  965. dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
  966. i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
  967. dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
  968. i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
  969. dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
  970. i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
  971. dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
  972. i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
  973. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
  974. i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
  975. dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
  976. i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
  977. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
  978. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
  979. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
  980. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
  981. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
  982. i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
  983. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
  984. i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
  985. mutex_lock(&adev->srbm_mutex);
  986. for (j = 0; j < 16; j++) {
  987. vi_srbm_select(adev, 0, 0, 0, j);
  988. dev_info(adev->dev, " VM %d:\n", j);
  989. dev_info(adev->dev, " SDMA%d_GFX_VIRTUAL_ADDR=0x%08X\n",
  990. i, RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
  991. dev_info(adev->dev, " SDMA%d_GFX_APE1_CNTL=0x%08X\n",
  992. i, RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
  993. }
  994. vi_srbm_select(adev, 0, 0, 0, 0);
  995. mutex_unlock(&adev->srbm_mutex);
  996. }
  997. }
  998. static int sdma_v2_4_soft_reset(struct amdgpu_device *adev)
  999. {
  1000. u32 srbm_soft_reset = 0;
  1001. u32 tmp = RREG32(mmSRBM_STATUS2);
  1002. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  1003. /* sdma0 */
  1004. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  1005. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  1006. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  1007. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  1008. }
  1009. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  1010. /* sdma1 */
  1011. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  1012. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  1013. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  1014. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  1015. }
  1016. if (srbm_soft_reset) {
  1017. sdma_v2_4_print_status(adev);
  1018. tmp = RREG32(mmSRBM_SOFT_RESET);
  1019. tmp |= srbm_soft_reset;
  1020. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1021. WREG32(mmSRBM_SOFT_RESET, tmp);
  1022. tmp = RREG32(mmSRBM_SOFT_RESET);
  1023. udelay(50);
  1024. tmp &= ~srbm_soft_reset;
  1025. WREG32(mmSRBM_SOFT_RESET, tmp);
  1026. tmp = RREG32(mmSRBM_SOFT_RESET);
  1027. /* Wait a little for things to settle down */
  1028. udelay(50);
  1029. sdma_v2_4_print_status(adev);
  1030. }
  1031. return 0;
  1032. }
  1033. static int sdma_v2_4_set_trap_irq_state(struct amdgpu_device *adev,
  1034. struct amdgpu_irq_src *src,
  1035. unsigned type,
  1036. enum amdgpu_interrupt_state state)
  1037. {
  1038. u32 sdma_cntl;
  1039. switch (type) {
  1040. case AMDGPU_SDMA_IRQ_TRAP0:
  1041. switch (state) {
  1042. case AMDGPU_IRQ_STATE_DISABLE:
  1043. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1044. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  1045. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1046. break;
  1047. case AMDGPU_IRQ_STATE_ENABLE:
  1048. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1049. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  1050. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1051. break;
  1052. default:
  1053. break;
  1054. }
  1055. break;
  1056. case AMDGPU_SDMA_IRQ_TRAP1:
  1057. switch (state) {
  1058. case AMDGPU_IRQ_STATE_DISABLE:
  1059. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1060. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  1061. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1062. break;
  1063. case AMDGPU_IRQ_STATE_ENABLE:
  1064. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1065. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  1066. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1067. break;
  1068. default:
  1069. break;
  1070. }
  1071. break;
  1072. default:
  1073. break;
  1074. }
  1075. return 0;
  1076. }
  1077. static int sdma_v2_4_process_trap_irq(struct amdgpu_device *adev,
  1078. struct amdgpu_irq_src *source,
  1079. struct amdgpu_iv_entry *entry)
  1080. {
  1081. u8 instance_id, queue_id;
  1082. instance_id = (entry->ring_id & 0x3) >> 0;
  1083. queue_id = (entry->ring_id & 0xc) >> 2;
  1084. DRM_DEBUG("IH: SDMA trap\n");
  1085. switch (instance_id) {
  1086. case 0:
  1087. switch (queue_id) {
  1088. case 0:
  1089. amdgpu_fence_process(&adev->sdma[0].ring);
  1090. break;
  1091. case 1:
  1092. /* XXX compute */
  1093. break;
  1094. case 2:
  1095. /* XXX compute */
  1096. break;
  1097. }
  1098. break;
  1099. case 1:
  1100. switch (queue_id) {
  1101. case 0:
  1102. amdgpu_fence_process(&adev->sdma[1].ring);
  1103. break;
  1104. case 1:
  1105. /* XXX compute */
  1106. break;
  1107. case 2:
  1108. /* XXX compute */
  1109. break;
  1110. }
  1111. break;
  1112. }
  1113. return 0;
  1114. }
  1115. static int sdma_v2_4_process_illegal_inst_irq(struct amdgpu_device *adev,
  1116. struct amdgpu_irq_src *source,
  1117. struct amdgpu_iv_entry *entry)
  1118. {
  1119. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1120. schedule_work(&adev->reset_work);
  1121. return 0;
  1122. }
  1123. static int sdma_v2_4_set_clockgating_state(struct amdgpu_device *adev,
  1124. enum amdgpu_clockgating_state state)
  1125. {
  1126. /* XXX handled via the smc on VI */
  1127. return 0;
  1128. }
  1129. static int sdma_v2_4_set_powergating_state(struct amdgpu_device *adev,
  1130. enum amdgpu_powergating_state state)
  1131. {
  1132. return 0;
  1133. }
  1134. const struct amdgpu_ip_funcs sdma_v2_4_ip_funcs = {
  1135. .early_init = sdma_v2_4_early_init,
  1136. .late_init = NULL,
  1137. .sw_init = sdma_v2_4_sw_init,
  1138. .sw_fini = sdma_v2_4_sw_fini,
  1139. .hw_init = sdma_v2_4_hw_init,
  1140. .hw_fini = sdma_v2_4_hw_fini,
  1141. .suspend = sdma_v2_4_suspend,
  1142. .resume = sdma_v2_4_resume,
  1143. .is_idle = sdma_v2_4_is_idle,
  1144. .wait_for_idle = sdma_v2_4_wait_for_idle,
  1145. .soft_reset = sdma_v2_4_soft_reset,
  1146. .print_status = sdma_v2_4_print_status,
  1147. .set_clockgating_state = sdma_v2_4_set_clockgating_state,
  1148. .set_powergating_state = sdma_v2_4_set_powergating_state,
  1149. };
  1150. /**
  1151. * sdma_v2_4_ring_is_lockup - Check if the DMA engine is locked up
  1152. *
  1153. * @ring: amdgpu_ring structure holding ring information
  1154. *
  1155. * Check if the async DMA engine is locked up (VI).
  1156. * Returns true if the engine appears to be locked up, false if not.
  1157. */
  1158. static bool sdma_v2_4_ring_is_lockup(struct amdgpu_ring *ring)
  1159. {
  1160. if (sdma_v2_4_is_idle(ring->adev)) {
  1161. amdgpu_ring_lockup_update(ring);
  1162. return false;
  1163. }
  1164. return amdgpu_ring_test_lockup(ring);
  1165. }
  1166. static const struct amdgpu_ring_funcs sdma_v2_4_ring_funcs = {
  1167. .get_rptr = sdma_v2_4_ring_get_rptr,
  1168. .get_wptr = sdma_v2_4_ring_get_wptr,
  1169. .set_wptr = sdma_v2_4_ring_set_wptr,
  1170. .parse_cs = NULL,
  1171. .emit_ib = sdma_v2_4_ring_emit_ib,
  1172. .emit_fence = sdma_v2_4_ring_emit_fence,
  1173. .emit_semaphore = sdma_v2_4_ring_emit_semaphore,
  1174. .emit_vm_flush = sdma_v2_4_ring_emit_vm_flush,
  1175. .test_ring = sdma_v2_4_ring_test_ring,
  1176. .test_ib = sdma_v2_4_ring_test_ib,
  1177. .is_lockup = sdma_v2_4_ring_is_lockup,
  1178. };
  1179. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev)
  1180. {
  1181. adev->sdma[0].ring.funcs = &sdma_v2_4_ring_funcs;
  1182. adev->sdma[1].ring.funcs = &sdma_v2_4_ring_funcs;
  1183. }
  1184. static const struct amdgpu_irq_src_funcs sdma_v2_4_trap_irq_funcs = {
  1185. .set = sdma_v2_4_set_trap_irq_state,
  1186. .process = sdma_v2_4_process_trap_irq,
  1187. };
  1188. static const struct amdgpu_irq_src_funcs sdma_v2_4_illegal_inst_irq_funcs = {
  1189. .process = sdma_v2_4_process_illegal_inst_irq,
  1190. };
  1191. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev)
  1192. {
  1193. adev->sdma_trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1194. adev->sdma_trap_irq.funcs = &sdma_v2_4_trap_irq_funcs;
  1195. adev->sdma_illegal_inst_irq.funcs = &sdma_v2_4_illegal_inst_irq_funcs;
  1196. }
  1197. /**
  1198. * sdma_v2_4_emit_copy_buffer - copy buffer using the sDMA engine
  1199. *
  1200. * @ring: amdgpu_ring structure holding ring information
  1201. * @src_offset: src GPU address
  1202. * @dst_offset: dst GPU address
  1203. * @byte_count: number of bytes to xfer
  1204. *
  1205. * Copy GPU buffers using the DMA engine (VI).
  1206. * Used by the amdgpu ttm implementation to move pages if
  1207. * registered as the asic copy callback.
  1208. */
  1209. static void sdma_v2_4_emit_copy_buffer(struct amdgpu_ring *ring,
  1210. uint64_t src_offset,
  1211. uint64_t dst_offset,
  1212. uint32_t byte_count)
  1213. {
  1214. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  1215. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR));
  1216. amdgpu_ring_write(ring, byte_count);
  1217. amdgpu_ring_write(ring, 0); /* src/dst endian swap */
  1218. amdgpu_ring_write(ring, lower_32_bits(src_offset));
  1219. amdgpu_ring_write(ring, upper_32_bits(src_offset));
  1220. amdgpu_ring_write(ring, lower_32_bits(dst_offset));
  1221. amdgpu_ring_write(ring, upper_32_bits(dst_offset));
  1222. }
  1223. /**
  1224. * sdma_v2_4_emit_fill_buffer - fill buffer using the sDMA engine
  1225. *
  1226. * @ring: amdgpu_ring structure holding ring information
  1227. * @src_data: value to write to buffer
  1228. * @dst_offset: dst GPU address
  1229. * @byte_count: number of bytes to xfer
  1230. *
  1231. * Fill GPU buffers using the DMA engine (VI).
  1232. */
  1233. static void sdma_v2_4_emit_fill_buffer(struct amdgpu_ring *ring,
  1234. uint32_t src_data,
  1235. uint64_t dst_offset,
  1236. uint32_t byte_count)
  1237. {
  1238. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL));
  1239. amdgpu_ring_write(ring, lower_32_bits(dst_offset));
  1240. amdgpu_ring_write(ring, upper_32_bits(dst_offset));
  1241. amdgpu_ring_write(ring, src_data);
  1242. amdgpu_ring_write(ring, byte_count);
  1243. }
  1244. static const struct amdgpu_buffer_funcs sdma_v2_4_buffer_funcs = {
  1245. .copy_max_bytes = 0x1fffff,
  1246. .copy_num_dw = 7,
  1247. .emit_copy_buffer = sdma_v2_4_emit_copy_buffer,
  1248. .fill_max_bytes = 0x1fffff,
  1249. .fill_num_dw = 7,
  1250. .emit_fill_buffer = sdma_v2_4_emit_fill_buffer,
  1251. };
  1252. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev)
  1253. {
  1254. if (adev->mman.buffer_funcs == NULL) {
  1255. adev->mman.buffer_funcs = &sdma_v2_4_buffer_funcs;
  1256. adev->mman.buffer_funcs_ring = &adev->sdma[0].ring;
  1257. }
  1258. }
  1259. static const struct amdgpu_vm_pte_funcs sdma_v2_4_vm_pte_funcs = {
  1260. .copy_pte = sdma_v2_4_vm_copy_pte,
  1261. .write_pte = sdma_v2_4_vm_write_pte,
  1262. .set_pte_pde = sdma_v2_4_vm_set_pte_pde,
  1263. .pad_ib = sdma_v2_4_vm_pad_ib,
  1264. };
  1265. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev)
  1266. {
  1267. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1268. adev->vm_manager.vm_pte_funcs = &sdma_v2_4_vm_pte_funcs;
  1269. adev->vm_manager.vm_pte_funcs_ring = &adev->sdma[0].ring;
  1270. }
  1271. }