bnxt.c 237 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290
  1. /* Broadcom NetXtreme-C/E network driver.
  2. *
  3. * Copyright (c) 2014-2016 Broadcom Corporation
  4. * Copyright (c) 2016-2018 Broadcom Limited
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/stringify.h>
  12. #include <linux/kernel.h>
  13. #include <linux/timer.h>
  14. #include <linux/errno.h>
  15. #include <linux/ioport.h>
  16. #include <linux/slab.h>
  17. #include <linux/vmalloc.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/pci.h>
  20. #include <linux/netdevice.h>
  21. #include <linux/etherdevice.h>
  22. #include <linux/skbuff.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/bitops.h>
  25. #include <linux/io.h>
  26. #include <linux/irq.h>
  27. #include <linux/delay.h>
  28. #include <asm/byteorder.h>
  29. #include <asm/page.h>
  30. #include <linux/time.h>
  31. #include <linux/mii.h>
  32. #include <linux/if.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/if_bridge.h>
  35. #include <linux/rtc.h>
  36. #include <linux/bpf.h>
  37. #include <net/ip.h>
  38. #include <net/tcp.h>
  39. #include <net/udp.h>
  40. #include <net/checksum.h>
  41. #include <net/ip6_checksum.h>
  42. #include <net/udp_tunnel.h>
  43. #include <linux/workqueue.h>
  44. #include <linux/prefetch.h>
  45. #include <linux/cache.h>
  46. #include <linux/log2.h>
  47. #include <linux/aer.h>
  48. #include <linux/bitmap.h>
  49. #include <linux/cpu_rmap.h>
  50. #include <linux/cpumask.h>
  51. #include <net/pkt_cls.h>
  52. #include <linux/hwmon.h>
  53. #include <linux/hwmon-sysfs.h>
  54. #include "bnxt_hsi.h"
  55. #include "bnxt.h"
  56. #include "bnxt_ulp.h"
  57. #include "bnxt_sriov.h"
  58. #include "bnxt_ethtool.h"
  59. #include "bnxt_dcb.h"
  60. #include "bnxt_xdp.h"
  61. #include "bnxt_vfr.h"
  62. #include "bnxt_tc.h"
  63. #include "bnxt_devlink.h"
  64. #include "bnxt_debugfs.h"
  65. #define BNXT_TX_TIMEOUT (5 * HZ)
  66. static const char version[] =
  67. "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
  68. MODULE_LICENSE("GPL");
  69. MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
  70. MODULE_VERSION(DRV_MODULE_VERSION);
  71. #define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
  72. #define BNXT_RX_DMA_OFFSET NET_SKB_PAD
  73. #define BNXT_RX_COPY_THRESH 256
  74. #define BNXT_TX_PUSH_THRESH 164
  75. enum board_idx {
  76. BCM57301,
  77. BCM57302,
  78. BCM57304,
  79. BCM57417_NPAR,
  80. BCM58700,
  81. BCM57311,
  82. BCM57312,
  83. BCM57402,
  84. BCM57404,
  85. BCM57406,
  86. BCM57402_NPAR,
  87. BCM57407,
  88. BCM57412,
  89. BCM57414,
  90. BCM57416,
  91. BCM57417,
  92. BCM57412_NPAR,
  93. BCM57314,
  94. BCM57417_SFP,
  95. BCM57416_SFP,
  96. BCM57404_NPAR,
  97. BCM57406_NPAR,
  98. BCM57407_SFP,
  99. BCM57407_NPAR,
  100. BCM57414_NPAR,
  101. BCM57416_NPAR,
  102. BCM57452,
  103. BCM57454,
  104. BCM5745x_NPAR,
  105. BCM58802,
  106. BCM58804,
  107. BCM58808,
  108. NETXTREME_E_VF,
  109. NETXTREME_C_VF,
  110. NETXTREME_S_VF,
  111. };
  112. /* indexed by enum above */
  113. static const struct {
  114. char *name;
  115. } board_info[] = {
  116. [BCM57301] = { "Broadcom BCM57301 NetXtreme-C 10Gb Ethernet" },
  117. [BCM57302] = { "Broadcom BCM57302 NetXtreme-C 10Gb/25Gb Ethernet" },
  118. [BCM57304] = { "Broadcom BCM57304 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
  119. [BCM57417_NPAR] = { "Broadcom BCM57417 NetXtreme-E Ethernet Partition" },
  120. [BCM58700] = { "Broadcom BCM58700 Nitro 1Gb/2.5Gb/10Gb Ethernet" },
  121. [BCM57311] = { "Broadcom BCM57311 NetXtreme-C 10Gb Ethernet" },
  122. [BCM57312] = { "Broadcom BCM57312 NetXtreme-C 10Gb/25Gb Ethernet" },
  123. [BCM57402] = { "Broadcom BCM57402 NetXtreme-E 10Gb Ethernet" },
  124. [BCM57404] = { "Broadcom BCM57404 NetXtreme-E 10Gb/25Gb Ethernet" },
  125. [BCM57406] = { "Broadcom BCM57406 NetXtreme-E 10GBase-T Ethernet" },
  126. [BCM57402_NPAR] = { "Broadcom BCM57402 NetXtreme-E Ethernet Partition" },
  127. [BCM57407] = { "Broadcom BCM57407 NetXtreme-E 10GBase-T Ethernet" },
  128. [BCM57412] = { "Broadcom BCM57412 NetXtreme-E 10Gb Ethernet" },
  129. [BCM57414] = { "Broadcom BCM57414 NetXtreme-E 10Gb/25Gb Ethernet" },
  130. [BCM57416] = { "Broadcom BCM57416 NetXtreme-E 10GBase-T Ethernet" },
  131. [BCM57417] = { "Broadcom BCM57417 NetXtreme-E 10GBase-T Ethernet" },
  132. [BCM57412_NPAR] = { "Broadcom BCM57412 NetXtreme-E Ethernet Partition" },
  133. [BCM57314] = { "Broadcom BCM57314 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
  134. [BCM57417_SFP] = { "Broadcom BCM57417 NetXtreme-E 10Gb/25Gb Ethernet" },
  135. [BCM57416_SFP] = { "Broadcom BCM57416 NetXtreme-E 10Gb Ethernet" },
  136. [BCM57404_NPAR] = { "Broadcom BCM57404 NetXtreme-E Ethernet Partition" },
  137. [BCM57406_NPAR] = { "Broadcom BCM57406 NetXtreme-E Ethernet Partition" },
  138. [BCM57407_SFP] = { "Broadcom BCM57407 NetXtreme-E 25Gb Ethernet" },
  139. [BCM57407_NPAR] = { "Broadcom BCM57407 NetXtreme-E Ethernet Partition" },
  140. [BCM57414_NPAR] = { "Broadcom BCM57414 NetXtreme-E Ethernet Partition" },
  141. [BCM57416_NPAR] = { "Broadcom BCM57416 NetXtreme-E Ethernet Partition" },
  142. [BCM57452] = { "Broadcom BCM57452 NetXtreme-E 10Gb/25Gb/40Gb/50Gb Ethernet" },
  143. [BCM57454] = { "Broadcom BCM57454 NetXtreme-E 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
  144. [BCM5745x_NPAR] = { "Broadcom BCM5745x NetXtreme-E Ethernet Partition" },
  145. [BCM58802] = { "Broadcom BCM58802 NetXtreme-S 10Gb/25Gb/40Gb/50Gb Ethernet" },
  146. [BCM58804] = { "Broadcom BCM58804 NetXtreme-S 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
  147. [BCM58808] = { "Broadcom BCM58808 NetXtreme-S 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
  148. [NETXTREME_E_VF] = { "Broadcom NetXtreme-E Ethernet Virtual Function" },
  149. [NETXTREME_C_VF] = { "Broadcom NetXtreme-C Ethernet Virtual Function" },
  150. [NETXTREME_S_VF] = { "Broadcom NetXtreme-S Ethernet Virtual Function" },
  151. };
  152. static const struct pci_device_id bnxt_pci_tbl[] = {
  153. { PCI_VDEVICE(BROADCOM, 0x1604), .driver_data = BCM5745x_NPAR },
  154. { PCI_VDEVICE(BROADCOM, 0x1605), .driver_data = BCM5745x_NPAR },
  155. { PCI_VDEVICE(BROADCOM, 0x1614), .driver_data = BCM57454 },
  156. { PCI_VDEVICE(BROADCOM, 0x16c0), .driver_data = BCM57417_NPAR },
  157. { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
  158. { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
  159. { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
  160. { PCI_VDEVICE(BROADCOM, 0x16cc), .driver_data = BCM57417_NPAR },
  161. { PCI_VDEVICE(BROADCOM, 0x16cd), .driver_data = BCM58700 },
  162. { PCI_VDEVICE(BROADCOM, 0x16ce), .driver_data = BCM57311 },
  163. { PCI_VDEVICE(BROADCOM, 0x16cf), .driver_data = BCM57312 },
  164. { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
  165. { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
  166. { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
  167. { PCI_VDEVICE(BROADCOM, 0x16d4), .driver_data = BCM57402_NPAR },
  168. { PCI_VDEVICE(BROADCOM, 0x16d5), .driver_data = BCM57407 },
  169. { PCI_VDEVICE(BROADCOM, 0x16d6), .driver_data = BCM57412 },
  170. { PCI_VDEVICE(BROADCOM, 0x16d7), .driver_data = BCM57414 },
  171. { PCI_VDEVICE(BROADCOM, 0x16d8), .driver_data = BCM57416 },
  172. { PCI_VDEVICE(BROADCOM, 0x16d9), .driver_data = BCM57417 },
  173. { PCI_VDEVICE(BROADCOM, 0x16de), .driver_data = BCM57412_NPAR },
  174. { PCI_VDEVICE(BROADCOM, 0x16df), .driver_data = BCM57314 },
  175. { PCI_VDEVICE(BROADCOM, 0x16e2), .driver_data = BCM57417_SFP },
  176. { PCI_VDEVICE(BROADCOM, 0x16e3), .driver_data = BCM57416_SFP },
  177. { PCI_VDEVICE(BROADCOM, 0x16e7), .driver_data = BCM57404_NPAR },
  178. { PCI_VDEVICE(BROADCOM, 0x16e8), .driver_data = BCM57406_NPAR },
  179. { PCI_VDEVICE(BROADCOM, 0x16e9), .driver_data = BCM57407_SFP },
  180. { PCI_VDEVICE(BROADCOM, 0x16ea), .driver_data = BCM57407_NPAR },
  181. { PCI_VDEVICE(BROADCOM, 0x16eb), .driver_data = BCM57412_NPAR },
  182. { PCI_VDEVICE(BROADCOM, 0x16ec), .driver_data = BCM57414_NPAR },
  183. { PCI_VDEVICE(BROADCOM, 0x16ed), .driver_data = BCM57414_NPAR },
  184. { PCI_VDEVICE(BROADCOM, 0x16ee), .driver_data = BCM57416_NPAR },
  185. { PCI_VDEVICE(BROADCOM, 0x16ef), .driver_data = BCM57416_NPAR },
  186. { PCI_VDEVICE(BROADCOM, 0x16f0), .driver_data = BCM58808 },
  187. { PCI_VDEVICE(BROADCOM, 0x16f1), .driver_data = BCM57452 },
  188. { PCI_VDEVICE(BROADCOM, 0xd802), .driver_data = BCM58802 },
  189. { PCI_VDEVICE(BROADCOM, 0xd804), .driver_data = BCM58804 },
  190. #ifdef CONFIG_BNXT_SRIOV
  191. { PCI_VDEVICE(BROADCOM, 0x1606), .driver_data = NETXTREME_E_VF },
  192. { PCI_VDEVICE(BROADCOM, 0x1609), .driver_data = NETXTREME_E_VF },
  193. { PCI_VDEVICE(BROADCOM, 0x16c1), .driver_data = NETXTREME_E_VF },
  194. { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = NETXTREME_C_VF },
  195. { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = NETXTREME_E_VF },
  196. { PCI_VDEVICE(BROADCOM, 0x16dc), .driver_data = NETXTREME_E_VF },
  197. { PCI_VDEVICE(BROADCOM, 0x16e1), .driver_data = NETXTREME_C_VF },
  198. { PCI_VDEVICE(BROADCOM, 0x16e5), .driver_data = NETXTREME_C_VF },
  199. { PCI_VDEVICE(BROADCOM, 0xd800), .driver_data = NETXTREME_S_VF },
  200. #endif
  201. { 0 }
  202. };
  203. MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
  204. static const u16 bnxt_vf_req_snif[] = {
  205. HWRM_FUNC_CFG,
  206. HWRM_FUNC_VF_CFG,
  207. HWRM_PORT_PHY_QCFG,
  208. HWRM_CFA_L2_FILTER_ALLOC,
  209. };
  210. static const u16 bnxt_async_events_arr[] = {
  211. ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
  212. ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
  213. ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
  214. ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE,
  215. ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
  216. };
  217. static struct workqueue_struct *bnxt_pf_wq;
  218. static bool bnxt_vf_pciid(enum board_idx idx)
  219. {
  220. return (idx == NETXTREME_C_VF || idx == NETXTREME_E_VF ||
  221. idx == NETXTREME_S_VF);
  222. }
  223. #define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
  224. #define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
  225. #define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
  226. #define BNXT_CP_DB_REARM(db, raw_cons) \
  227. writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
  228. #define BNXT_CP_DB(db, raw_cons) \
  229. writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
  230. #define BNXT_CP_DB_IRQ_DIS(db) \
  231. writel(DB_CP_IRQ_DIS_FLAGS, db)
  232. const u16 bnxt_lhint_arr[] = {
  233. TX_BD_FLAGS_LHINT_512_AND_SMALLER,
  234. TX_BD_FLAGS_LHINT_512_TO_1023,
  235. TX_BD_FLAGS_LHINT_1024_TO_2047,
  236. TX_BD_FLAGS_LHINT_1024_TO_2047,
  237. TX_BD_FLAGS_LHINT_2048_AND_LARGER,
  238. TX_BD_FLAGS_LHINT_2048_AND_LARGER,
  239. TX_BD_FLAGS_LHINT_2048_AND_LARGER,
  240. TX_BD_FLAGS_LHINT_2048_AND_LARGER,
  241. TX_BD_FLAGS_LHINT_2048_AND_LARGER,
  242. TX_BD_FLAGS_LHINT_2048_AND_LARGER,
  243. TX_BD_FLAGS_LHINT_2048_AND_LARGER,
  244. TX_BD_FLAGS_LHINT_2048_AND_LARGER,
  245. TX_BD_FLAGS_LHINT_2048_AND_LARGER,
  246. TX_BD_FLAGS_LHINT_2048_AND_LARGER,
  247. TX_BD_FLAGS_LHINT_2048_AND_LARGER,
  248. TX_BD_FLAGS_LHINT_2048_AND_LARGER,
  249. TX_BD_FLAGS_LHINT_2048_AND_LARGER,
  250. TX_BD_FLAGS_LHINT_2048_AND_LARGER,
  251. TX_BD_FLAGS_LHINT_2048_AND_LARGER,
  252. };
  253. static u16 bnxt_xmit_get_cfa_action(struct sk_buff *skb)
  254. {
  255. struct metadata_dst *md_dst = skb_metadata_dst(skb);
  256. if (!md_dst || md_dst->type != METADATA_HW_PORT_MUX)
  257. return 0;
  258. return md_dst->u.port_info.port_id;
  259. }
  260. static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
  261. {
  262. struct bnxt *bp = netdev_priv(dev);
  263. struct tx_bd *txbd;
  264. struct tx_bd_ext *txbd1;
  265. struct netdev_queue *txq;
  266. int i;
  267. dma_addr_t mapping;
  268. unsigned int length, pad = 0;
  269. u32 len, free_size, vlan_tag_flags, cfa_action, flags;
  270. u16 prod, last_frag;
  271. struct pci_dev *pdev = bp->pdev;
  272. struct bnxt_tx_ring_info *txr;
  273. struct bnxt_sw_tx_bd *tx_buf;
  274. i = skb_get_queue_mapping(skb);
  275. if (unlikely(i >= bp->tx_nr_rings)) {
  276. dev_kfree_skb_any(skb);
  277. return NETDEV_TX_OK;
  278. }
  279. txq = netdev_get_tx_queue(dev, i);
  280. txr = &bp->tx_ring[bp->tx_ring_map[i]];
  281. prod = txr->tx_prod;
  282. free_size = bnxt_tx_avail(bp, txr);
  283. if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
  284. netif_tx_stop_queue(txq);
  285. return NETDEV_TX_BUSY;
  286. }
  287. length = skb->len;
  288. len = skb_headlen(skb);
  289. last_frag = skb_shinfo(skb)->nr_frags;
  290. txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
  291. txbd->tx_bd_opaque = prod;
  292. tx_buf = &txr->tx_buf_ring[prod];
  293. tx_buf->skb = skb;
  294. tx_buf->nr_frags = last_frag;
  295. vlan_tag_flags = 0;
  296. cfa_action = bnxt_xmit_get_cfa_action(skb);
  297. if (skb_vlan_tag_present(skb)) {
  298. vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
  299. skb_vlan_tag_get(skb);
  300. /* Currently supports 8021Q, 8021AD vlan offloads
  301. * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
  302. */
  303. if (skb->vlan_proto == htons(ETH_P_8021Q))
  304. vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
  305. }
  306. if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
  307. struct tx_push_buffer *tx_push_buf = txr->tx_push;
  308. struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
  309. struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
  310. void *pdata = tx_push_buf->data;
  311. u64 *end;
  312. int j, push_len;
  313. /* Set COAL_NOW to be ready quickly for the next push */
  314. tx_push->tx_bd_len_flags_type =
  315. cpu_to_le32((length << TX_BD_LEN_SHIFT) |
  316. TX_BD_TYPE_LONG_TX_BD |
  317. TX_BD_FLAGS_LHINT_512_AND_SMALLER |
  318. TX_BD_FLAGS_COAL_NOW |
  319. TX_BD_FLAGS_PACKET_END |
  320. (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
  321. if (skb->ip_summed == CHECKSUM_PARTIAL)
  322. tx_push1->tx_bd_hsize_lflags =
  323. cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
  324. else
  325. tx_push1->tx_bd_hsize_lflags = 0;
  326. tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
  327. tx_push1->tx_bd_cfa_action =
  328. cpu_to_le32(cfa_action << TX_BD_CFA_ACTION_SHIFT);
  329. end = pdata + length;
  330. end = PTR_ALIGN(end, 8) - 1;
  331. *end = 0;
  332. skb_copy_from_linear_data(skb, pdata, len);
  333. pdata += len;
  334. for (j = 0; j < last_frag; j++) {
  335. skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
  336. void *fptr;
  337. fptr = skb_frag_address_safe(frag);
  338. if (!fptr)
  339. goto normal_tx;
  340. memcpy(pdata, fptr, skb_frag_size(frag));
  341. pdata += skb_frag_size(frag);
  342. }
  343. txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
  344. txbd->tx_bd_haddr = txr->data_mapping;
  345. prod = NEXT_TX(prod);
  346. txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
  347. memcpy(txbd, tx_push1, sizeof(*txbd));
  348. prod = NEXT_TX(prod);
  349. tx_push->doorbell =
  350. cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
  351. txr->tx_prod = prod;
  352. tx_buf->is_push = 1;
  353. netdev_tx_sent_queue(txq, skb->len);
  354. wmb(); /* Sync is_push and byte queue before pushing data */
  355. push_len = (length + sizeof(*tx_push) + 7) / 8;
  356. if (push_len > 16) {
  357. __iowrite64_copy(txr->tx_doorbell, tx_push_buf, 16);
  358. __iowrite32_copy(txr->tx_doorbell + 4, tx_push_buf + 1,
  359. (push_len - 16) << 1);
  360. } else {
  361. __iowrite64_copy(txr->tx_doorbell, tx_push_buf,
  362. push_len);
  363. }
  364. goto tx_done;
  365. }
  366. normal_tx:
  367. if (length < BNXT_MIN_PKT_SIZE) {
  368. pad = BNXT_MIN_PKT_SIZE - length;
  369. if (skb_pad(skb, pad)) {
  370. /* SKB already freed. */
  371. tx_buf->skb = NULL;
  372. return NETDEV_TX_OK;
  373. }
  374. length = BNXT_MIN_PKT_SIZE;
  375. }
  376. mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
  377. if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
  378. dev_kfree_skb_any(skb);
  379. tx_buf->skb = NULL;
  380. return NETDEV_TX_OK;
  381. }
  382. dma_unmap_addr_set(tx_buf, mapping, mapping);
  383. flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
  384. ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
  385. txbd->tx_bd_haddr = cpu_to_le64(mapping);
  386. prod = NEXT_TX(prod);
  387. txbd1 = (struct tx_bd_ext *)
  388. &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
  389. txbd1->tx_bd_hsize_lflags = 0;
  390. if (skb_is_gso(skb)) {
  391. u32 hdr_len;
  392. if (skb->encapsulation)
  393. hdr_len = skb_inner_network_offset(skb) +
  394. skb_inner_network_header_len(skb) +
  395. inner_tcp_hdrlen(skb);
  396. else
  397. hdr_len = skb_transport_offset(skb) +
  398. tcp_hdrlen(skb);
  399. txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
  400. TX_BD_FLAGS_T_IPID |
  401. (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
  402. length = skb_shinfo(skb)->gso_size;
  403. txbd1->tx_bd_mss = cpu_to_le32(length);
  404. length += hdr_len;
  405. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  406. txbd1->tx_bd_hsize_lflags =
  407. cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
  408. txbd1->tx_bd_mss = 0;
  409. }
  410. length >>= 9;
  411. flags |= bnxt_lhint_arr[length];
  412. txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
  413. txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
  414. txbd1->tx_bd_cfa_action =
  415. cpu_to_le32(cfa_action << TX_BD_CFA_ACTION_SHIFT);
  416. for (i = 0; i < last_frag; i++) {
  417. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  418. prod = NEXT_TX(prod);
  419. txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
  420. len = skb_frag_size(frag);
  421. mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
  422. DMA_TO_DEVICE);
  423. if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
  424. goto tx_dma_error;
  425. tx_buf = &txr->tx_buf_ring[prod];
  426. dma_unmap_addr_set(tx_buf, mapping, mapping);
  427. txbd->tx_bd_haddr = cpu_to_le64(mapping);
  428. flags = len << TX_BD_LEN_SHIFT;
  429. txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
  430. }
  431. flags &= ~TX_BD_LEN;
  432. txbd->tx_bd_len_flags_type =
  433. cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
  434. TX_BD_FLAGS_PACKET_END);
  435. netdev_tx_sent_queue(txq, skb->len);
  436. /* Sync BD data before updating doorbell */
  437. wmb();
  438. prod = NEXT_TX(prod);
  439. txr->tx_prod = prod;
  440. if (!skb->xmit_more || netif_xmit_stopped(txq))
  441. bnxt_db_write(bp, txr->tx_doorbell, DB_KEY_TX | prod);
  442. tx_done:
  443. mmiowb();
  444. if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
  445. if (skb->xmit_more && !tx_buf->is_push)
  446. bnxt_db_write(bp, txr->tx_doorbell, DB_KEY_TX | prod);
  447. netif_tx_stop_queue(txq);
  448. /* netif_tx_stop_queue() must be done before checking
  449. * tx index in bnxt_tx_avail() below, because in
  450. * bnxt_tx_int(), we update tx index before checking for
  451. * netif_tx_queue_stopped().
  452. */
  453. smp_mb();
  454. if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
  455. netif_tx_wake_queue(txq);
  456. }
  457. return NETDEV_TX_OK;
  458. tx_dma_error:
  459. last_frag = i;
  460. /* start back at beginning and unmap skb */
  461. prod = txr->tx_prod;
  462. tx_buf = &txr->tx_buf_ring[prod];
  463. tx_buf->skb = NULL;
  464. dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
  465. skb_headlen(skb), PCI_DMA_TODEVICE);
  466. prod = NEXT_TX(prod);
  467. /* unmap remaining mapped pages */
  468. for (i = 0; i < last_frag; i++) {
  469. prod = NEXT_TX(prod);
  470. tx_buf = &txr->tx_buf_ring[prod];
  471. dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
  472. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  473. PCI_DMA_TODEVICE);
  474. }
  475. dev_kfree_skb_any(skb);
  476. return NETDEV_TX_OK;
  477. }
  478. static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
  479. {
  480. struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
  481. struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, txr->txq_index);
  482. u16 cons = txr->tx_cons;
  483. struct pci_dev *pdev = bp->pdev;
  484. int i;
  485. unsigned int tx_bytes = 0;
  486. for (i = 0; i < nr_pkts; i++) {
  487. struct bnxt_sw_tx_bd *tx_buf;
  488. struct sk_buff *skb;
  489. int j, last;
  490. tx_buf = &txr->tx_buf_ring[cons];
  491. cons = NEXT_TX(cons);
  492. skb = tx_buf->skb;
  493. tx_buf->skb = NULL;
  494. if (tx_buf->is_push) {
  495. tx_buf->is_push = 0;
  496. goto next_tx_int;
  497. }
  498. dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
  499. skb_headlen(skb), PCI_DMA_TODEVICE);
  500. last = tx_buf->nr_frags;
  501. for (j = 0; j < last; j++) {
  502. cons = NEXT_TX(cons);
  503. tx_buf = &txr->tx_buf_ring[cons];
  504. dma_unmap_page(
  505. &pdev->dev,
  506. dma_unmap_addr(tx_buf, mapping),
  507. skb_frag_size(&skb_shinfo(skb)->frags[j]),
  508. PCI_DMA_TODEVICE);
  509. }
  510. next_tx_int:
  511. cons = NEXT_TX(cons);
  512. tx_bytes += skb->len;
  513. dev_kfree_skb_any(skb);
  514. }
  515. netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
  516. txr->tx_cons = cons;
  517. /* Need to make the tx_cons update visible to bnxt_start_xmit()
  518. * before checking for netif_tx_queue_stopped(). Without the
  519. * memory barrier, there is a small possibility that bnxt_start_xmit()
  520. * will miss it and cause the queue to be stopped forever.
  521. */
  522. smp_mb();
  523. if (unlikely(netif_tx_queue_stopped(txq)) &&
  524. (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
  525. __netif_tx_lock(txq, smp_processor_id());
  526. if (netif_tx_queue_stopped(txq) &&
  527. bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
  528. txr->dev_state != BNXT_DEV_STATE_CLOSING)
  529. netif_tx_wake_queue(txq);
  530. __netif_tx_unlock(txq);
  531. }
  532. }
  533. static struct page *__bnxt_alloc_rx_page(struct bnxt *bp, dma_addr_t *mapping,
  534. gfp_t gfp)
  535. {
  536. struct device *dev = &bp->pdev->dev;
  537. struct page *page;
  538. page = alloc_page(gfp);
  539. if (!page)
  540. return NULL;
  541. *mapping = dma_map_page_attrs(dev, page, 0, PAGE_SIZE, bp->rx_dir,
  542. DMA_ATTR_WEAK_ORDERING);
  543. if (dma_mapping_error(dev, *mapping)) {
  544. __free_page(page);
  545. return NULL;
  546. }
  547. *mapping += bp->rx_dma_offset;
  548. return page;
  549. }
  550. static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
  551. gfp_t gfp)
  552. {
  553. u8 *data;
  554. struct pci_dev *pdev = bp->pdev;
  555. data = kmalloc(bp->rx_buf_size, gfp);
  556. if (!data)
  557. return NULL;
  558. *mapping = dma_map_single_attrs(&pdev->dev, data + bp->rx_dma_offset,
  559. bp->rx_buf_use_size, bp->rx_dir,
  560. DMA_ATTR_WEAK_ORDERING);
  561. if (dma_mapping_error(&pdev->dev, *mapping)) {
  562. kfree(data);
  563. data = NULL;
  564. }
  565. return data;
  566. }
  567. int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
  568. u16 prod, gfp_t gfp)
  569. {
  570. struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
  571. struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
  572. dma_addr_t mapping;
  573. if (BNXT_RX_PAGE_MODE(bp)) {
  574. struct page *page = __bnxt_alloc_rx_page(bp, &mapping, gfp);
  575. if (!page)
  576. return -ENOMEM;
  577. rx_buf->data = page;
  578. rx_buf->data_ptr = page_address(page) + bp->rx_offset;
  579. } else {
  580. u8 *data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
  581. if (!data)
  582. return -ENOMEM;
  583. rx_buf->data = data;
  584. rx_buf->data_ptr = data + bp->rx_offset;
  585. }
  586. rx_buf->mapping = mapping;
  587. rxbd->rx_bd_haddr = cpu_to_le64(mapping);
  588. return 0;
  589. }
  590. void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data)
  591. {
  592. u16 prod = rxr->rx_prod;
  593. struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
  594. struct rx_bd *cons_bd, *prod_bd;
  595. prod_rx_buf = &rxr->rx_buf_ring[prod];
  596. cons_rx_buf = &rxr->rx_buf_ring[cons];
  597. prod_rx_buf->data = data;
  598. prod_rx_buf->data_ptr = cons_rx_buf->data_ptr;
  599. prod_rx_buf->mapping = cons_rx_buf->mapping;
  600. prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
  601. cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
  602. prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
  603. }
  604. static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
  605. {
  606. u16 next, max = rxr->rx_agg_bmap_size;
  607. next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
  608. if (next >= max)
  609. next = find_first_zero_bit(rxr->rx_agg_bmap, max);
  610. return next;
  611. }
  612. static inline int bnxt_alloc_rx_page(struct bnxt *bp,
  613. struct bnxt_rx_ring_info *rxr,
  614. u16 prod, gfp_t gfp)
  615. {
  616. struct rx_bd *rxbd =
  617. &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
  618. struct bnxt_sw_rx_agg_bd *rx_agg_buf;
  619. struct pci_dev *pdev = bp->pdev;
  620. struct page *page;
  621. dma_addr_t mapping;
  622. u16 sw_prod = rxr->rx_sw_agg_prod;
  623. unsigned int offset = 0;
  624. if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
  625. page = rxr->rx_page;
  626. if (!page) {
  627. page = alloc_page(gfp);
  628. if (!page)
  629. return -ENOMEM;
  630. rxr->rx_page = page;
  631. rxr->rx_page_offset = 0;
  632. }
  633. offset = rxr->rx_page_offset;
  634. rxr->rx_page_offset += BNXT_RX_PAGE_SIZE;
  635. if (rxr->rx_page_offset == PAGE_SIZE)
  636. rxr->rx_page = NULL;
  637. else
  638. get_page(page);
  639. } else {
  640. page = alloc_page(gfp);
  641. if (!page)
  642. return -ENOMEM;
  643. }
  644. mapping = dma_map_page_attrs(&pdev->dev, page, offset,
  645. BNXT_RX_PAGE_SIZE, PCI_DMA_FROMDEVICE,
  646. DMA_ATTR_WEAK_ORDERING);
  647. if (dma_mapping_error(&pdev->dev, mapping)) {
  648. __free_page(page);
  649. return -EIO;
  650. }
  651. if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
  652. sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
  653. __set_bit(sw_prod, rxr->rx_agg_bmap);
  654. rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
  655. rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
  656. rx_agg_buf->page = page;
  657. rx_agg_buf->offset = offset;
  658. rx_agg_buf->mapping = mapping;
  659. rxbd->rx_bd_haddr = cpu_to_le64(mapping);
  660. rxbd->rx_bd_opaque = sw_prod;
  661. return 0;
  662. }
  663. static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
  664. u32 agg_bufs)
  665. {
  666. struct bnxt *bp = bnapi->bp;
  667. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  668. struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
  669. u16 prod = rxr->rx_agg_prod;
  670. u16 sw_prod = rxr->rx_sw_agg_prod;
  671. u32 i;
  672. for (i = 0; i < agg_bufs; i++) {
  673. u16 cons;
  674. struct rx_agg_cmp *agg;
  675. struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
  676. struct rx_bd *prod_bd;
  677. struct page *page;
  678. agg = (struct rx_agg_cmp *)
  679. &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
  680. cons = agg->rx_agg_cmp_opaque;
  681. __clear_bit(cons, rxr->rx_agg_bmap);
  682. if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
  683. sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
  684. __set_bit(sw_prod, rxr->rx_agg_bmap);
  685. prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
  686. cons_rx_buf = &rxr->rx_agg_ring[cons];
  687. /* It is possible for sw_prod to be equal to cons, so
  688. * set cons_rx_buf->page to NULL first.
  689. */
  690. page = cons_rx_buf->page;
  691. cons_rx_buf->page = NULL;
  692. prod_rx_buf->page = page;
  693. prod_rx_buf->offset = cons_rx_buf->offset;
  694. prod_rx_buf->mapping = cons_rx_buf->mapping;
  695. prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
  696. prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
  697. prod_bd->rx_bd_opaque = sw_prod;
  698. prod = NEXT_RX_AGG(prod);
  699. sw_prod = NEXT_RX_AGG(sw_prod);
  700. cp_cons = NEXT_CMP(cp_cons);
  701. }
  702. rxr->rx_agg_prod = prod;
  703. rxr->rx_sw_agg_prod = sw_prod;
  704. }
  705. static struct sk_buff *bnxt_rx_page_skb(struct bnxt *bp,
  706. struct bnxt_rx_ring_info *rxr,
  707. u16 cons, void *data, u8 *data_ptr,
  708. dma_addr_t dma_addr,
  709. unsigned int offset_and_len)
  710. {
  711. unsigned int payload = offset_and_len >> 16;
  712. unsigned int len = offset_and_len & 0xffff;
  713. struct skb_frag_struct *frag;
  714. struct page *page = data;
  715. u16 prod = rxr->rx_prod;
  716. struct sk_buff *skb;
  717. int off, err;
  718. err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
  719. if (unlikely(err)) {
  720. bnxt_reuse_rx_data(rxr, cons, data);
  721. return NULL;
  722. }
  723. dma_addr -= bp->rx_dma_offset;
  724. dma_unmap_page_attrs(&bp->pdev->dev, dma_addr, PAGE_SIZE, bp->rx_dir,
  725. DMA_ATTR_WEAK_ORDERING);
  726. if (unlikely(!payload))
  727. payload = eth_get_headlen(data_ptr, len);
  728. skb = napi_alloc_skb(&rxr->bnapi->napi, payload);
  729. if (!skb) {
  730. __free_page(page);
  731. return NULL;
  732. }
  733. off = (void *)data_ptr - page_address(page);
  734. skb_add_rx_frag(skb, 0, page, off, len, PAGE_SIZE);
  735. memcpy(skb->data - NET_IP_ALIGN, data_ptr - NET_IP_ALIGN,
  736. payload + NET_IP_ALIGN);
  737. frag = &skb_shinfo(skb)->frags[0];
  738. skb_frag_size_sub(frag, payload);
  739. frag->page_offset += payload;
  740. skb->data_len -= payload;
  741. skb->tail += payload;
  742. return skb;
  743. }
  744. static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
  745. struct bnxt_rx_ring_info *rxr, u16 cons,
  746. void *data, u8 *data_ptr,
  747. dma_addr_t dma_addr,
  748. unsigned int offset_and_len)
  749. {
  750. u16 prod = rxr->rx_prod;
  751. struct sk_buff *skb;
  752. int err;
  753. err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
  754. if (unlikely(err)) {
  755. bnxt_reuse_rx_data(rxr, cons, data);
  756. return NULL;
  757. }
  758. skb = build_skb(data, 0);
  759. dma_unmap_single_attrs(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
  760. bp->rx_dir, DMA_ATTR_WEAK_ORDERING);
  761. if (!skb) {
  762. kfree(data);
  763. return NULL;
  764. }
  765. skb_reserve(skb, bp->rx_offset);
  766. skb_put(skb, offset_and_len & 0xffff);
  767. return skb;
  768. }
  769. static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
  770. struct sk_buff *skb, u16 cp_cons,
  771. u32 agg_bufs)
  772. {
  773. struct pci_dev *pdev = bp->pdev;
  774. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  775. struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
  776. u16 prod = rxr->rx_agg_prod;
  777. u32 i;
  778. for (i = 0; i < agg_bufs; i++) {
  779. u16 cons, frag_len;
  780. struct rx_agg_cmp *agg;
  781. struct bnxt_sw_rx_agg_bd *cons_rx_buf;
  782. struct page *page;
  783. dma_addr_t mapping;
  784. agg = (struct rx_agg_cmp *)
  785. &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
  786. cons = agg->rx_agg_cmp_opaque;
  787. frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
  788. RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
  789. cons_rx_buf = &rxr->rx_agg_ring[cons];
  790. skb_fill_page_desc(skb, i, cons_rx_buf->page,
  791. cons_rx_buf->offset, frag_len);
  792. __clear_bit(cons, rxr->rx_agg_bmap);
  793. /* It is possible for bnxt_alloc_rx_page() to allocate
  794. * a sw_prod index that equals the cons index, so we
  795. * need to clear the cons entry now.
  796. */
  797. mapping = cons_rx_buf->mapping;
  798. page = cons_rx_buf->page;
  799. cons_rx_buf->page = NULL;
  800. if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
  801. struct skb_shared_info *shinfo;
  802. unsigned int nr_frags;
  803. shinfo = skb_shinfo(skb);
  804. nr_frags = --shinfo->nr_frags;
  805. __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
  806. dev_kfree_skb(skb);
  807. cons_rx_buf->page = page;
  808. /* Update prod since possibly some pages have been
  809. * allocated already.
  810. */
  811. rxr->rx_agg_prod = prod;
  812. bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
  813. return NULL;
  814. }
  815. dma_unmap_page_attrs(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
  816. PCI_DMA_FROMDEVICE,
  817. DMA_ATTR_WEAK_ORDERING);
  818. skb->data_len += frag_len;
  819. skb->len += frag_len;
  820. skb->truesize += PAGE_SIZE;
  821. prod = NEXT_RX_AGG(prod);
  822. cp_cons = NEXT_CMP(cp_cons);
  823. }
  824. rxr->rx_agg_prod = prod;
  825. return skb;
  826. }
  827. static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
  828. u8 agg_bufs, u32 *raw_cons)
  829. {
  830. u16 last;
  831. struct rx_agg_cmp *agg;
  832. *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
  833. last = RING_CMP(*raw_cons);
  834. agg = (struct rx_agg_cmp *)
  835. &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
  836. return RX_AGG_CMP_VALID(agg, *raw_cons);
  837. }
  838. static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
  839. unsigned int len,
  840. dma_addr_t mapping)
  841. {
  842. struct bnxt *bp = bnapi->bp;
  843. struct pci_dev *pdev = bp->pdev;
  844. struct sk_buff *skb;
  845. skb = napi_alloc_skb(&bnapi->napi, len);
  846. if (!skb)
  847. return NULL;
  848. dma_sync_single_for_cpu(&pdev->dev, mapping, bp->rx_copy_thresh,
  849. bp->rx_dir);
  850. memcpy(skb->data - NET_IP_ALIGN, data - NET_IP_ALIGN,
  851. len + NET_IP_ALIGN);
  852. dma_sync_single_for_device(&pdev->dev, mapping, bp->rx_copy_thresh,
  853. bp->rx_dir);
  854. skb_put(skb, len);
  855. return skb;
  856. }
  857. static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_napi *bnapi,
  858. u32 *raw_cons, void *cmp)
  859. {
  860. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  861. struct rx_cmp *rxcmp = cmp;
  862. u32 tmp_raw_cons = *raw_cons;
  863. u8 cmp_type, agg_bufs = 0;
  864. cmp_type = RX_CMP_TYPE(rxcmp);
  865. if (cmp_type == CMP_TYPE_RX_L2_CMP) {
  866. agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
  867. RX_CMP_AGG_BUFS) >>
  868. RX_CMP_AGG_BUFS_SHIFT;
  869. } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
  870. struct rx_tpa_end_cmp *tpa_end = cmp;
  871. agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
  872. RX_TPA_END_CMP_AGG_BUFS) >>
  873. RX_TPA_END_CMP_AGG_BUFS_SHIFT;
  874. }
  875. if (agg_bufs) {
  876. if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
  877. return -EBUSY;
  878. }
  879. *raw_cons = tmp_raw_cons;
  880. return 0;
  881. }
  882. static void bnxt_queue_sp_work(struct bnxt *bp)
  883. {
  884. if (BNXT_PF(bp))
  885. queue_work(bnxt_pf_wq, &bp->sp_task);
  886. else
  887. schedule_work(&bp->sp_task);
  888. }
  889. static void bnxt_cancel_sp_work(struct bnxt *bp)
  890. {
  891. if (BNXT_PF(bp))
  892. flush_workqueue(bnxt_pf_wq);
  893. else
  894. cancel_work_sync(&bp->sp_task);
  895. }
  896. static void bnxt_sched_reset(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
  897. {
  898. if (!rxr->bnapi->in_reset) {
  899. rxr->bnapi->in_reset = true;
  900. set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
  901. bnxt_queue_sp_work(bp);
  902. }
  903. rxr->rx_next_cons = 0xffff;
  904. }
  905. static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
  906. struct rx_tpa_start_cmp *tpa_start,
  907. struct rx_tpa_start_cmp_ext *tpa_start1)
  908. {
  909. u8 agg_id = TPA_START_AGG_ID(tpa_start);
  910. u16 cons, prod;
  911. struct bnxt_tpa_info *tpa_info;
  912. struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
  913. struct rx_bd *prod_bd;
  914. dma_addr_t mapping;
  915. cons = tpa_start->rx_tpa_start_cmp_opaque;
  916. prod = rxr->rx_prod;
  917. cons_rx_buf = &rxr->rx_buf_ring[cons];
  918. prod_rx_buf = &rxr->rx_buf_ring[prod];
  919. tpa_info = &rxr->rx_tpa[agg_id];
  920. if (unlikely(cons != rxr->rx_next_cons)) {
  921. bnxt_sched_reset(bp, rxr);
  922. return;
  923. }
  924. /* Store cfa_code in tpa_info to use in tpa_end
  925. * completion processing.
  926. */
  927. tpa_info->cfa_code = TPA_START_CFA_CODE(tpa_start1);
  928. prod_rx_buf->data = tpa_info->data;
  929. prod_rx_buf->data_ptr = tpa_info->data_ptr;
  930. mapping = tpa_info->mapping;
  931. prod_rx_buf->mapping = mapping;
  932. prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
  933. prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
  934. tpa_info->data = cons_rx_buf->data;
  935. tpa_info->data_ptr = cons_rx_buf->data_ptr;
  936. cons_rx_buf->data = NULL;
  937. tpa_info->mapping = cons_rx_buf->mapping;
  938. tpa_info->len =
  939. le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
  940. RX_TPA_START_CMP_LEN_SHIFT;
  941. if (likely(TPA_START_HASH_VALID(tpa_start))) {
  942. u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
  943. tpa_info->hash_type = PKT_HASH_TYPE_L4;
  944. tpa_info->gso_type = SKB_GSO_TCPV4;
  945. /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
  946. if (hash_type == 3 || TPA_START_IS_IPV6(tpa_start1))
  947. tpa_info->gso_type = SKB_GSO_TCPV6;
  948. tpa_info->rss_hash =
  949. le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
  950. } else {
  951. tpa_info->hash_type = PKT_HASH_TYPE_NONE;
  952. tpa_info->gso_type = 0;
  953. if (netif_msg_rx_err(bp))
  954. netdev_warn(bp->dev, "TPA packet without valid hash\n");
  955. }
  956. tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
  957. tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
  958. tpa_info->hdr_info = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_hdr_info);
  959. rxr->rx_prod = NEXT_RX(prod);
  960. cons = NEXT_RX(cons);
  961. rxr->rx_next_cons = NEXT_RX(cons);
  962. cons_rx_buf = &rxr->rx_buf_ring[cons];
  963. bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
  964. rxr->rx_prod = NEXT_RX(rxr->rx_prod);
  965. cons_rx_buf->data = NULL;
  966. }
  967. static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
  968. u16 cp_cons, u32 agg_bufs)
  969. {
  970. if (agg_bufs)
  971. bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
  972. }
  973. static struct sk_buff *bnxt_gro_func_5731x(struct bnxt_tpa_info *tpa_info,
  974. int payload_off, int tcp_ts,
  975. struct sk_buff *skb)
  976. {
  977. #ifdef CONFIG_INET
  978. struct tcphdr *th;
  979. int len, nw_off;
  980. u16 outer_ip_off, inner_ip_off, inner_mac_off;
  981. u32 hdr_info = tpa_info->hdr_info;
  982. bool loopback = false;
  983. inner_ip_off = BNXT_TPA_INNER_L3_OFF(hdr_info);
  984. inner_mac_off = BNXT_TPA_INNER_L2_OFF(hdr_info);
  985. outer_ip_off = BNXT_TPA_OUTER_L3_OFF(hdr_info);
  986. /* If the packet is an internal loopback packet, the offsets will
  987. * have an extra 4 bytes.
  988. */
  989. if (inner_mac_off == 4) {
  990. loopback = true;
  991. } else if (inner_mac_off > 4) {
  992. __be16 proto = *((__be16 *)(skb->data + inner_ip_off -
  993. ETH_HLEN - 2));
  994. /* We only support inner iPv4/ipv6. If we don't see the
  995. * correct protocol ID, it must be a loopback packet where
  996. * the offsets are off by 4.
  997. */
  998. if (proto != htons(ETH_P_IP) && proto != htons(ETH_P_IPV6))
  999. loopback = true;
  1000. }
  1001. if (loopback) {
  1002. /* internal loopback packet, subtract all offsets by 4 */
  1003. inner_ip_off -= 4;
  1004. inner_mac_off -= 4;
  1005. outer_ip_off -= 4;
  1006. }
  1007. nw_off = inner_ip_off - ETH_HLEN;
  1008. skb_set_network_header(skb, nw_off);
  1009. if (tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_IP_TYPE) {
  1010. struct ipv6hdr *iph = ipv6_hdr(skb);
  1011. skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
  1012. len = skb->len - skb_transport_offset(skb);
  1013. th = tcp_hdr(skb);
  1014. th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
  1015. } else {
  1016. struct iphdr *iph = ip_hdr(skb);
  1017. skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
  1018. len = skb->len - skb_transport_offset(skb);
  1019. th = tcp_hdr(skb);
  1020. th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
  1021. }
  1022. if (inner_mac_off) { /* tunnel */
  1023. struct udphdr *uh = NULL;
  1024. __be16 proto = *((__be16 *)(skb->data + outer_ip_off -
  1025. ETH_HLEN - 2));
  1026. if (proto == htons(ETH_P_IP)) {
  1027. struct iphdr *iph = (struct iphdr *)skb->data;
  1028. if (iph->protocol == IPPROTO_UDP)
  1029. uh = (struct udphdr *)(iph + 1);
  1030. } else {
  1031. struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
  1032. if (iph->nexthdr == IPPROTO_UDP)
  1033. uh = (struct udphdr *)(iph + 1);
  1034. }
  1035. if (uh) {
  1036. if (uh->check)
  1037. skb_shinfo(skb)->gso_type |=
  1038. SKB_GSO_UDP_TUNNEL_CSUM;
  1039. else
  1040. skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
  1041. }
  1042. }
  1043. #endif
  1044. return skb;
  1045. }
  1046. #define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
  1047. #define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
  1048. static struct sk_buff *bnxt_gro_func_5730x(struct bnxt_tpa_info *tpa_info,
  1049. int payload_off, int tcp_ts,
  1050. struct sk_buff *skb)
  1051. {
  1052. #ifdef CONFIG_INET
  1053. struct tcphdr *th;
  1054. int len, nw_off, tcp_opt_len = 0;
  1055. if (tcp_ts)
  1056. tcp_opt_len = 12;
  1057. if (tpa_info->gso_type == SKB_GSO_TCPV4) {
  1058. struct iphdr *iph;
  1059. nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
  1060. ETH_HLEN;
  1061. skb_set_network_header(skb, nw_off);
  1062. iph = ip_hdr(skb);
  1063. skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
  1064. len = skb->len - skb_transport_offset(skb);
  1065. th = tcp_hdr(skb);
  1066. th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
  1067. } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
  1068. struct ipv6hdr *iph;
  1069. nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
  1070. ETH_HLEN;
  1071. skb_set_network_header(skb, nw_off);
  1072. iph = ipv6_hdr(skb);
  1073. skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
  1074. len = skb->len - skb_transport_offset(skb);
  1075. th = tcp_hdr(skb);
  1076. th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
  1077. } else {
  1078. dev_kfree_skb_any(skb);
  1079. return NULL;
  1080. }
  1081. if (nw_off) { /* tunnel */
  1082. struct udphdr *uh = NULL;
  1083. if (skb->protocol == htons(ETH_P_IP)) {
  1084. struct iphdr *iph = (struct iphdr *)skb->data;
  1085. if (iph->protocol == IPPROTO_UDP)
  1086. uh = (struct udphdr *)(iph + 1);
  1087. } else {
  1088. struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
  1089. if (iph->nexthdr == IPPROTO_UDP)
  1090. uh = (struct udphdr *)(iph + 1);
  1091. }
  1092. if (uh) {
  1093. if (uh->check)
  1094. skb_shinfo(skb)->gso_type |=
  1095. SKB_GSO_UDP_TUNNEL_CSUM;
  1096. else
  1097. skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
  1098. }
  1099. }
  1100. #endif
  1101. return skb;
  1102. }
  1103. static inline struct sk_buff *bnxt_gro_skb(struct bnxt *bp,
  1104. struct bnxt_tpa_info *tpa_info,
  1105. struct rx_tpa_end_cmp *tpa_end,
  1106. struct rx_tpa_end_cmp_ext *tpa_end1,
  1107. struct sk_buff *skb)
  1108. {
  1109. #ifdef CONFIG_INET
  1110. int payload_off;
  1111. u16 segs;
  1112. segs = TPA_END_TPA_SEGS(tpa_end);
  1113. if (segs == 1)
  1114. return skb;
  1115. NAPI_GRO_CB(skb)->count = segs;
  1116. skb_shinfo(skb)->gso_size =
  1117. le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
  1118. skb_shinfo(skb)->gso_type = tpa_info->gso_type;
  1119. payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
  1120. RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
  1121. RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
  1122. skb = bp->gro_func(tpa_info, payload_off, TPA_END_GRO_TS(tpa_end), skb);
  1123. if (likely(skb))
  1124. tcp_gro_complete(skb);
  1125. #endif
  1126. return skb;
  1127. }
  1128. /* Given the cfa_code of a received packet determine which
  1129. * netdev (vf-rep or PF) the packet is destined to.
  1130. */
  1131. static struct net_device *bnxt_get_pkt_dev(struct bnxt *bp, u16 cfa_code)
  1132. {
  1133. struct net_device *dev = bnxt_get_vf_rep(bp, cfa_code);
  1134. /* if vf-rep dev is NULL, the must belongs to the PF */
  1135. return dev ? dev : bp->dev;
  1136. }
  1137. static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
  1138. struct bnxt_napi *bnapi,
  1139. u32 *raw_cons,
  1140. struct rx_tpa_end_cmp *tpa_end,
  1141. struct rx_tpa_end_cmp_ext *tpa_end1,
  1142. u8 *event)
  1143. {
  1144. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  1145. struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
  1146. u8 agg_id = TPA_END_AGG_ID(tpa_end);
  1147. u8 *data_ptr, agg_bufs;
  1148. u16 cp_cons = RING_CMP(*raw_cons);
  1149. unsigned int len;
  1150. struct bnxt_tpa_info *tpa_info;
  1151. dma_addr_t mapping;
  1152. struct sk_buff *skb;
  1153. void *data;
  1154. if (unlikely(bnapi->in_reset)) {
  1155. int rc = bnxt_discard_rx(bp, bnapi, raw_cons, tpa_end);
  1156. if (rc < 0)
  1157. return ERR_PTR(-EBUSY);
  1158. return NULL;
  1159. }
  1160. tpa_info = &rxr->rx_tpa[agg_id];
  1161. data = tpa_info->data;
  1162. data_ptr = tpa_info->data_ptr;
  1163. prefetch(data_ptr);
  1164. len = tpa_info->len;
  1165. mapping = tpa_info->mapping;
  1166. agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
  1167. RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
  1168. if (agg_bufs) {
  1169. if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
  1170. return ERR_PTR(-EBUSY);
  1171. *event |= BNXT_AGG_EVENT;
  1172. cp_cons = NEXT_CMP(cp_cons);
  1173. }
  1174. if (unlikely(agg_bufs > MAX_SKB_FRAGS || TPA_END_ERRORS(tpa_end1))) {
  1175. bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
  1176. if (agg_bufs > MAX_SKB_FRAGS)
  1177. netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
  1178. agg_bufs, (int)MAX_SKB_FRAGS);
  1179. return NULL;
  1180. }
  1181. if (len <= bp->rx_copy_thresh) {
  1182. skb = bnxt_copy_skb(bnapi, data_ptr, len, mapping);
  1183. if (!skb) {
  1184. bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
  1185. return NULL;
  1186. }
  1187. } else {
  1188. u8 *new_data;
  1189. dma_addr_t new_mapping;
  1190. new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
  1191. if (!new_data) {
  1192. bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
  1193. return NULL;
  1194. }
  1195. tpa_info->data = new_data;
  1196. tpa_info->data_ptr = new_data + bp->rx_offset;
  1197. tpa_info->mapping = new_mapping;
  1198. skb = build_skb(data, 0);
  1199. dma_unmap_single_attrs(&bp->pdev->dev, mapping,
  1200. bp->rx_buf_use_size, bp->rx_dir,
  1201. DMA_ATTR_WEAK_ORDERING);
  1202. if (!skb) {
  1203. kfree(data);
  1204. bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
  1205. return NULL;
  1206. }
  1207. skb_reserve(skb, bp->rx_offset);
  1208. skb_put(skb, len);
  1209. }
  1210. if (agg_bufs) {
  1211. skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
  1212. if (!skb) {
  1213. /* Page reuse already handled by bnxt_rx_pages(). */
  1214. return NULL;
  1215. }
  1216. }
  1217. skb->protocol =
  1218. eth_type_trans(skb, bnxt_get_pkt_dev(bp, tpa_info->cfa_code));
  1219. if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
  1220. skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
  1221. if ((tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) &&
  1222. (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
  1223. u16 vlan_proto = tpa_info->metadata >>
  1224. RX_CMP_FLAGS2_METADATA_TPID_SFT;
  1225. u16 vtag = tpa_info->metadata & RX_CMP_FLAGS2_METADATA_TCI_MASK;
  1226. __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
  1227. }
  1228. skb_checksum_none_assert(skb);
  1229. if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
  1230. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1231. skb->csum_level =
  1232. (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
  1233. }
  1234. if (TPA_END_GRO(tpa_end))
  1235. skb = bnxt_gro_skb(bp, tpa_info, tpa_end, tpa_end1, skb);
  1236. return skb;
  1237. }
  1238. static void bnxt_deliver_skb(struct bnxt *bp, struct bnxt_napi *bnapi,
  1239. struct sk_buff *skb)
  1240. {
  1241. if (skb->dev != bp->dev) {
  1242. /* this packet belongs to a vf-rep */
  1243. bnxt_vf_rep_rx(bp, skb);
  1244. return;
  1245. }
  1246. skb_record_rx_queue(skb, bnapi->index);
  1247. napi_gro_receive(&bnapi->napi, skb);
  1248. }
  1249. /* returns the following:
  1250. * 1 - 1 packet successfully received
  1251. * 0 - successful TPA_START, packet not completed yet
  1252. * -EBUSY - completion ring does not have all the agg buffers yet
  1253. * -ENOMEM - packet aborted due to out of memory
  1254. * -EIO - packet aborted due to hw error indicated in BD
  1255. */
  1256. static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
  1257. u8 *event)
  1258. {
  1259. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  1260. struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
  1261. struct net_device *dev = bp->dev;
  1262. struct rx_cmp *rxcmp;
  1263. struct rx_cmp_ext *rxcmp1;
  1264. u32 tmp_raw_cons = *raw_cons;
  1265. u16 cfa_code, cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
  1266. struct bnxt_sw_rx_bd *rx_buf;
  1267. unsigned int len;
  1268. u8 *data_ptr, agg_bufs, cmp_type;
  1269. dma_addr_t dma_addr;
  1270. struct sk_buff *skb;
  1271. void *data;
  1272. int rc = 0;
  1273. u32 misc;
  1274. rxcmp = (struct rx_cmp *)
  1275. &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
  1276. tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
  1277. cp_cons = RING_CMP(tmp_raw_cons);
  1278. rxcmp1 = (struct rx_cmp_ext *)
  1279. &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
  1280. if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
  1281. return -EBUSY;
  1282. cmp_type = RX_CMP_TYPE(rxcmp);
  1283. prod = rxr->rx_prod;
  1284. if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
  1285. bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
  1286. (struct rx_tpa_start_cmp_ext *)rxcmp1);
  1287. *event |= BNXT_RX_EVENT;
  1288. goto next_rx_no_prod_no_len;
  1289. } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
  1290. skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
  1291. (struct rx_tpa_end_cmp *)rxcmp,
  1292. (struct rx_tpa_end_cmp_ext *)rxcmp1, event);
  1293. if (IS_ERR(skb))
  1294. return -EBUSY;
  1295. rc = -ENOMEM;
  1296. if (likely(skb)) {
  1297. bnxt_deliver_skb(bp, bnapi, skb);
  1298. rc = 1;
  1299. }
  1300. *event |= BNXT_RX_EVENT;
  1301. goto next_rx_no_prod_no_len;
  1302. }
  1303. cons = rxcmp->rx_cmp_opaque;
  1304. rx_buf = &rxr->rx_buf_ring[cons];
  1305. data = rx_buf->data;
  1306. data_ptr = rx_buf->data_ptr;
  1307. if (unlikely(cons != rxr->rx_next_cons)) {
  1308. int rc1 = bnxt_discard_rx(bp, bnapi, raw_cons, rxcmp);
  1309. bnxt_sched_reset(bp, rxr);
  1310. return rc1;
  1311. }
  1312. prefetch(data_ptr);
  1313. misc = le32_to_cpu(rxcmp->rx_cmp_misc_v1);
  1314. agg_bufs = (misc & RX_CMP_AGG_BUFS) >> RX_CMP_AGG_BUFS_SHIFT;
  1315. if (agg_bufs) {
  1316. if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
  1317. return -EBUSY;
  1318. cp_cons = NEXT_CMP(cp_cons);
  1319. *event |= BNXT_AGG_EVENT;
  1320. }
  1321. *event |= BNXT_RX_EVENT;
  1322. rx_buf->data = NULL;
  1323. if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
  1324. bnxt_reuse_rx_data(rxr, cons, data);
  1325. if (agg_bufs)
  1326. bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
  1327. rc = -EIO;
  1328. goto next_rx;
  1329. }
  1330. len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
  1331. dma_addr = rx_buf->mapping;
  1332. if (bnxt_rx_xdp(bp, rxr, cons, data, &data_ptr, &len, event)) {
  1333. rc = 1;
  1334. goto next_rx;
  1335. }
  1336. if (len <= bp->rx_copy_thresh) {
  1337. skb = bnxt_copy_skb(bnapi, data_ptr, len, dma_addr);
  1338. bnxt_reuse_rx_data(rxr, cons, data);
  1339. if (!skb) {
  1340. rc = -ENOMEM;
  1341. goto next_rx;
  1342. }
  1343. } else {
  1344. u32 payload;
  1345. if (rx_buf->data_ptr == data_ptr)
  1346. payload = misc & RX_CMP_PAYLOAD_OFFSET;
  1347. else
  1348. payload = 0;
  1349. skb = bp->rx_skb_func(bp, rxr, cons, data, data_ptr, dma_addr,
  1350. payload | len);
  1351. if (!skb) {
  1352. rc = -ENOMEM;
  1353. goto next_rx;
  1354. }
  1355. }
  1356. if (agg_bufs) {
  1357. skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
  1358. if (!skb) {
  1359. rc = -ENOMEM;
  1360. goto next_rx;
  1361. }
  1362. }
  1363. if (RX_CMP_HASH_VALID(rxcmp)) {
  1364. u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
  1365. enum pkt_hash_types type = PKT_HASH_TYPE_L4;
  1366. /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
  1367. if (hash_type != 1 && hash_type != 3)
  1368. type = PKT_HASH_TYPE_L3;
  1369. skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
  1370. }
  1371. cfa_code = RX_CMP_CFA_CODE(rxcmp1);
  1372. skb->protocol = eth_type_trans(skb, bnxt_get_pkt_dev(bp, cfa_code));
  1373. if ((rxcmp1->rx_cmp_flags2 &
  1374. cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) &&
  1375. (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
  1376. u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
  1377. u16 vtag = meta_data & RX_CMP_FLAGS2_METADATA_TCI_MASK;
  1378. u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
  1379. __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
  1380. }
  1381. skb_checksum_none_assert(skb);
  1382. if (RX_CMP_L4_CS_OK(rxcmp1)) {
  1383. if (dev->features & NETIF_F_RXCSUM) {
  1384. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1385. skb->csum_level = RX_CMP_ENCAP(rxcmp1);
  1386. }
  1387. } else {
  1388. if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
  1389. if (dev->features & NETIF_F_RXCSUM)
  1390. cpr->rx_l4_csum_errors++;
  1391. }
  1392. }
  1393. bnxt_deliver_skb(bp, bnapi, skb);
  1394. rc = 1;
  1395. next_rx:
  1396. rxr->rx_prod = NEXT_RX(prod);
  1397. rxr->rx_next_cons = NEXT_RX(cons);
  1398. cpr->rx_packets += 1;
  1399. cpr->rx_bytes += len;
  1400. next_rx_no_prod_no_len:
  1401. *raw_cons = tmp_raw_cons;
  1402. return rc;
  1403. }
  1404. /* In netpoll mode, if we are using a combined completion ring, we need to
  1405. * discard the rx packets and recycle the buffers.
  1406. */
  1407. static int bnxt_force_rx_discard(struct bnxt *bp, struct bnxt_napi *bnapi,
  1408. u32 *raw_cons, u8 *event)
  1409. {
  1410. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  1411. u32 tmp_raw_cons = *raw_cons;
  1412. struct rx_cmp_ext *rxcmp1;
  1413. struct rx_cmp *rxcmp;
  1414. u16 cp_cons;
  1415. u8 cmp_type;
  1416. cp_cons = RING_CMP(tmp_raw_cons);
  1417. rxcmp = (struct rx_cmp *)
  1418. &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
  1419. tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
  1420. cp_cons = RING_CMP(tmp_raw_cons);
  1421. rxcmp1 = (struct rx_cmp_ext *)
  1422. &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
  1423. if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
  1424. return -EBUSY;
  1425. cmp_type = RX_CMP_TYPE(rxcmp);
  1426. if (cmp_type == CMP_TYPE_RX_L2_CMP) {
  1427. rxcmp1->rx_cmp_cfa_code_errors_v2 |=
  1428. cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
  1429. } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
  1430. struct rx_tpa_end_cmp_ext *tpa_end1;
  1431. tpa_end1 = (struct rx_tpa_end_cmp_ext *)rxcmp1;
  1432. tpa_end1->rx_tpa_end_cmp_errors_v2 |=
  1433. cpu_to_le32(RX_TPA_END_CMP_ERRORS);
  1434. }
  1435. return bnxt_rx_pkt(bp, bnapi, raw_cons, event);
  1436. }
  1437. #define BNXT_GET_EVENT_PORT(data) \
  1438. ((data) & \
  1439. ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
  1440. static int bnxt_async_event_process(struct bnxt *bp,
  1441. struct hwrm_async_event_cmpl *cmpl)
  1442. {
  1443. u16 event_id = le16_to_cpu(cmpl->event_id);
  1444. /* TODO CHIMP_FW: Define event id's for link change, error etc */
  1445. switch (event_id) {
  1446. case ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
  1447. u32 data1 = le32_to_cpu(cmpl->event_data1);
  1448. struct bnxt_link_info *link_info = &bp->link_info;
  1449. if (BNXT_VF(bp))
  1450. goto async_event_process_exit;
  1451. /* print unsupported speed warning in forced speed mode only */
  1452. if (!(link_info->autoneg & BNXT_AUTONEG_SPEED) &&
  1453. (data1 & 0x20000)) {
  1454. u16 fw_speed = link_info->force_link_speed;
  1455. u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
  1456. if (speed != SPEED_UNKNOWN)
  1457. netdev_warn(bp->dev, "Link speed %d no longer supported\n",
  1458. speed);
  1459. }
  1460. set_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT, &bp->sp_event);
  1461. }
  1462. /* fall through */
  1463. case ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
  1464. set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
  1465. break;
  1466. case ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
  1467. set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
  1468. break;
  1469. case ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
  1470. u32 data1 = le32_to_cpu(cmpl->event_data1);
  1471. u16 port_id = BNXT_GET_EVENT_PORT(data1);
  1472. if (BNXT_VF(bp))
  1473. break;
  1474. if (bp->pf.port_id != port_id)
  1475. break;
  1476. set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
  1477. break;
  1478. }
  1479. case ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE:
  1480. if (BNXT_PF(bp))
  1481. goto async_event_process_exit;
  1482. set_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event);
  1483. break;
  1484. default:
  1485. goto async_event_process_exit;
  1486. }
  1487. bnxt_queue_sp_work(bp);
  1488. async_event_process_exit:
  1489. bnxt_ulp_async_events(bp, cmpl);
  1490. return 0;
  1491. }
  1492. static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
  1493. {
  1494. u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
  1495. struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
  1496. struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
  1497. (struct hwrm_fwd_req_cmpl *)txcmp;
  1498. switch (cmpl_type) {
  1499. case CMPL_BASE_TYPE_HWRM_DONE:
  1500. seq_id = le16_to_cpu(h_cmpl->sequence_id);
  1501. if (seq_id == bp->hwrm_intr_seq_id)
  1502. bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
  1503. else
  1504. netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
  1505. break;
  1506. case CMPL_BASE_TYPE_HWRM_FWD_REQ:
  1507. vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
  1508. if ((vf_id < bp->pf.first_vf_id) ||
  1509. (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
  1510. netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
  1511. vf_id);
  1512. return -EINVAL;
  1513. }
  1514. set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
  1515. set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
  1516. bnxt_queue_sp_work(bp);
  1517. break;
  1518. case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
  1519. bnxt_async_event_process(bp,
  1520. (struct hwrm_async_event_cmpl *)txcmp);
  1521. default:
  1522. break;
  1523. }
  1524. return 0;
  1525. }
  1526. static irqreturn_t bnxt_msix(int irq, void *dev_instance)
  1527. {
  1528. struct bnxt_napi *bnapi = dev_instance;
  1529. struct bnxt *bp = bnapi->bp;
  1530. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  1531. u32 cons = RING_CMP(cpr->cp_raw_cons);
  1532. cpr->event_ctr++;
  1533. prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
  1534. napi_schedule(&bnapi->napi);
  1535. return IRQ_HANDLED;
  1536. }
  1537. static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
  1538. {
  1539. u32 raw_cons = cpr->cp_raw_cons;
  1540. u16 cons = RING_CMP(raw_cons);
  1541. struct tx_cmp *txcmp;
  1542. txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
  1543. return TX_CMP_VALID(txcmp, raw_cons);
  1544. }
  1545. static irqreturn_t bnxt_inta(int irq, void *dev_instance)
  1546. {
  1547. struct bnxt_napi *bnapi = dev_instance;
  1548. struct bnxt *bp = bnapi->bp;
  1549. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  1550. u32 cons = RING_CMP(cpr->cp_raw_cons);
  1551. u32 int_status;
  1552. prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
  1553. if (!bnxt_has_work(bp, cpr)) {
  1554. int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
  1555. /* return if erroneous interrupt */
  1556. if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
  1557. return IRQ_NONE;
  1558. }
  1559. /* disable ring IRQ */
  1560. BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
  1561. /* Return here if interrupt is shared and is disabled. */
  1562. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  1563. return IRQ_HANDLED;
  1564. napi_schedule(&bnapi->napi);
  1565. return IRQ_HANDLED;
  1566. }
  1567. static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
  1568. {
  1569. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  1570. u32 raw_cons = cpr->cp_raw_cons;
  1571. u32 cons;
  1572. int tx_pkts = 0;
  1573. int rx_pkts = 0;
  1574. u8 event = 0;
  1575. struct tx_cmp *txcmp;
  1576. while (1) {
  1577. int rc;
  1578. cons = RING_CMP(raw_cons);
  1579. txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
  1580. if (!TX_CMP_VALID(txcmp, raw_cons))
  1581. break;
  1582. /* The valid test of the entry must be done first before
  1583. * reading any further.
  1584. */
  1585. dma_rmb();
  1586. if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
  1587. tx_pkts++;
  1588. /* return full budget so NAPI will complete. */
  1589. if (unlikely(tx_pkts > bp->tx_wake_thresh)) {
  1590. rx_pkts = budget;
  1591. raw_cons = NEXT_RAW_CMP(raw_cons);
  1592. break;
  1593. }
  1594. } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
  1595. if (likely(budget))
  1596. rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
  1597. else
  1598. rc = bnxt_force_rx_discard(bp, bnapi, &raw_cons,
  1599. &event);
  1600. if (likely(rc >= 0))
  1601. rx_pkts += rc;
  1602. /* Increment rx_pkts when rc is -ENOMEM to count towards
  1603. * the NAPI budget. Otherwise, we may potentially loop
  1604. * here forever if we consistently cannot allocate
  1605. * buffers.
  1606. */
  1607. else if (rc == -ENOMEM && budget)
  1608. rx_pkts++;
  1609. else if (rc == -EBUSY) /* partial completion */
  1610. break;
  1611. } else if (unlikely((TX_CMP_TYPE(txcmp) ==
  1612. CMPL_BASE_TYPE_HWRM_DONE) ||
  1613. (TX_CMP_TYPE(txcmp) ==
  1614. CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
  1615. (TX_CMP_TYPE(txcmp) ==
  1616. CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
  1617. bnxt_hwrm_handler(bp, txcmp);
  1618. }
  1619. raw_cons = NEXT_RAW_CMP(raw_cons);
  1620. if (rx_pkts && rx_pkts == budget)
  1621. break;
  1622. }
  1623. if (event & BNXT_TX_EVENT) {
  1624. struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
  1625. void __iomem *db = txr->tx_doorbell;
  1626. u16 prod = txr->tx_prod;
  1627. /* Sync BD data before updating doorbell */
  1628. wmb();
  1629. bnxt_db_write_relaxed(bp, db, DB_KEY_TX | prod);
  1630. }
  1631. cpr->cp_raw_cons = raw_cons;
  1632. /* ACK completion ring before freeing tx ring and producing new
  1633. * buffers in rx/agg rings to prevent overflowing the completion
  1634. * ring.
  1635. */
  1636. BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
  1637. if (tx_pkts)
  1638. bnapi->tx_int(bp, bnapi, tx_pkts);
  1639. if (event & BNXT_RX_EVENT) {
  1640. struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
  1641. bnxt_db_write(bp, rxr->rx_doorbell, DB_KEY_RX | rxr->rx_prod);
  1642. if (event & BNXT_AGG_EVENT)
  1643. bnxt_db_write(bp, rxr->rx_agg_doorbell,
  1644. DB_KEY_RX | rxr->rx_agg_prod);
  1645. }
  1646. return rx_pkts;
  1647. }
  1648. static int bnxt_poll_nitroa0(struct napi_struct *napi, int budget)
  1649. {
  1650. struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
  1651. struct bnxt *bp = bnapi->bp;
  1652. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  1653. struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
  1654. struct tx_cmp *txcmp;
  1655. struct rx_cmp_ext *rxcmp1;
  1656. u32 cp_cons, tmp_raw_cons;
  1657. u32 raw_cons = cpr->cp_raw_cons;
  1658. u32 rx_pkts = 0;
  1659. u8 event = 0;
  1660. while (1) {
  1661. int rc;
  1662. cp_cons = RING_CMP(raw_cons);
  1663. txcmp = &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
  1664. if (!TX_CMP_VALID(txcmp, raw_cons))
  1665. break;
  1666. if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
  1667. tmp_raw_cons = NEXT_RAW_CMP(raw_cons);
  1668. cp_cons = RING_CMP(tmp_raw_cons);
  1669. rxcmp1 = (struct rx_cmp_ext *)
  1670. &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
  1671. if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
  1672. break;
  1673. /* force an error to recycle the buffer */
  1674. rxcmp1->rx_cmp_cfa_code_errors_v2 |=
  1675. cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
  1676. rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
  1677. if (likely(rc == -EIO) && budget)
  1678. rx_pkts++;
  1679. else if (rc == -EBUSY) /* partial completion */
  1680. break;
  1681. } else if (unlikely(TX_CMP_TYPE(txcmp) ==
  1682. CMPL_BASE_TYPE_HWRM_DONE)) {
  1683. bnxt_hwrm_handler(bp, txcmp);
  1684. } else {
  1685. netdev_err(bp->dev,
  1686. "Invalid completion received on special ring\n");
  1687. }
  1688. raw_cons = NEXT_RAW_CMP(raw_cons);
  1689. if (rx_pkts == budget)
  1690. break;
  1691. }
  1692. cpr->cp_raw_cons = raw_cons;
  1693. BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
  1694. bnxt_db_write(bp, rxr->rx_doorbell, DB_KEY_RX | rxr->rx_prod);
  1695. if (event & BNXT_AGG_EVENT)
  1696. bnxt_db_write(bp, rxr->rx_agg_doorbell,
  1697. DB_KEY_RX | rxr->rx_agg_prod);
  1698. if (!bnxt_has_work(bp, cpr) && rx_pkts < budget) {
  1699. napi_complete_done(napi, rx_pkts);
  1700. BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
  1701. }
  1702. return rx_pkts;
  1703. }
  1704. static int bnxt_poll(struct napi_struct *napi, int budget)
  1705. {
  1706. struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
  1707. struct bnxt *bp = bnapi->bp;
  1708. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  1709. int work_done = 0;
  1710. while (1) {
  1711. work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
  1712. if (work_done >= budget) {
  1713. if (!budget)
  1714. BNXT_CP_DB_REARM(cpr->cp_doorbell,
  1715. cpr->cp_raw_cons);
  1716. break;
  1717. }
  1718. if (!bnxt_has_work(bp, cpr)) {
  1719. if (napi_complete_done(napi, work_done))
  1720. BNXT_CP_DB_REARM(cpr->cp_doorbell,
  1721. cpr->cp_raw_cons);
  1722. break;
  1723. }
  1724. }
  1725. if (bp->flags & BNXT_FLAG_DIM) {
  1726. struct net_dim_sample dim_sample;
  1727. net_dim_sample(cpr->event_ctr,
  1728. cpr->rx_packets,
  1729. cpr->rx_bytes,
  1730. &dim_sample);
  1731. net_dim(&cpr->dim, dim_sample);
  1732. }
  1733. mmiowb();
  1734. return work_done;
  1735. }
  1736. static void bnxt_free_tx_skbs(struct bnxt *bp)
  1737. {
  1738. int i, max_idx;
  1739. struct pci_dev *pdev = bp->pdev;
  1740. if (!bp->tx_ring)
  1741. return;
  1742. max_idx = bp->tx_nr_pages * TX_DESC_CNT;
  1743. for (i = 0; i < bp->tx_nr_rings; i++) {
  1744. struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
  1745. int j;
  1746. for (j = 0; j < max_idx;) {
  1747. struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
  1748. struct sk_buff *skb = tx_buf->skb;
  1749. int k, last;
  1750. if (!skb) {
  1751. j++;
  1752. continue;
  1753. }
  1754. tx_buf->skb = NULL;
  1755. if (tx_buf->is_push) {
  1756. dev_kfree_skb(skb);
  1757. j += 2;
  1758. continue;
  1759. }
  1760. dma_unmap_single(&pdev->dev,
  1761. dma_unmap_addr(tx_buf, mapping),
  1762. skb_headlen(skb),
  1763. PCI_DMA_TODEVICE);
  1764. last = tx_buf->nr_frags;
  1765. j += 2;
  1766. for (k = 0; k < last; k++, j++) {
  1767. int ring_idx = j & bp->tx_ring_mask;
  1768. skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
  1769. tx_buf = &txr->tx_buf_ring[ring_idx];
  1770. dma_unmap_page(
  1771. &pdev->dev,
  1772. dma_unmap_addr(tx_buf, mapping),
  1773. skb_frag_size(frag), PCI_DMA_TODEVICE);
  1774. }
  1775. dev_kfree_skb(skb);
  1776. }
  1777. netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
  1778. }
  1779. }
  1780. static void bnxt_free_rx_skbs(struct bnxt *bp)
  1781. {
  1782. int i, max_idx, max_agg_idx;
  1783. struct pci_dev *pdev = bp->pdev;
  1784. if (!bp->rx_ring)
  1785. return;
  1786. max_idx = bp->rx_nr_pages * RX_DESC_CNT;
  1787. max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
  1788. for (i = 0; i < bp->rx_nr_rings; i++) {
  1789. struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
  1790. int j;
  1791. if (rxr->rx_tpa) {
  1792. for (j = 0; j < MAX_TPA; j++) {
  1793. struct bnxt_tpa_info *tpa_info =
  1794. &rxr->rx_tpa[j];
  1795. u8 *data = tpa_info->data;
  1796. if (!data)
  1797. continue;
  1798. dma_unmap_single_attrs(&pdev->dev,
  1799. tpa_info->mapping,
  1800. bp->rx_buf_use_size,
  1801. bp->rx_dir,
  1802. DMA_ATTR_WEAK_ORDERING);
  1803. tpa_info->data = NULL;
  1804. kfree(data);
  1805. }
  1806. }
  1807. for (j = 0; j < max_idx; j++) {
  1808. struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
  1809. dma_addr_t mapping = rx_buf->mapping;
  1810. void *data = rx_buf->data;
  1811. if (!data)
  1812. continue;
  1813. rx_buf->data = NULL;
  1814. if (BNXT_RX_PAGE_MODE(bp)) {
  1815. mapping -= bp->rx_dma_offset;
  1816. dma_unmap_page_attrs(&pdev->dev, mapping,
  1817. PAGE_SIZE, bp->rx_dir,
  1818. DMA_ATTR_WEAK_ORDERING);
  1819. __free_page(data);
  1820. } else {
  1821. dma_unmap_single_attrs(&pdev->dev, mapping,
  1822. bp->rx_buf_use_size,
  1823. bp->rx_dir,
  1824. DMA_ATTR_WEAK_ORDERING);
  1825. kfree(data);
  1826. }
  1827. }
  1828. for (j = 0; j < max_agg_idx; j++) {
  1829. struct bnxt_sw_rx_agg_bd *rx_agg_buf =
  1830. &rxr->rx_agg_ring[j];
  1831. struct page *page = rx_agg_buf->page;
  1832. if (!page)
  1833. continue;
  1834. dma_unmap_page_attrs(&pdev->dev, rx_agg_buf->mapping,
  1835. BNXT_RX_PAGE_SIZE,
  1836. PCI_DMA_FROMDEVICE,
  1837. DMA_ATTR_WEAK_ORDERING);
  1838. rx_agg_buf->page = NULL;
  1839. __clear_bit(j, rxr->rx_agg_bmap);
  1840. __free_page(page);
  1841. }
  1842. if (rxr->rx_page) {
  1843. __free_page(rxr->rx_page);
  1844. rxr->rx_page = NULL;
  1845. }
  1846. }
  1847. }
  1848. static void bnxt_free_skbs(struct bnxt *bp)
  1849. {
  1850. bnxt_free_tx_skbs(bp);
  1851. bnxt_free_rx_skbs(bp);
  1852. }
  1853. static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
  1854. {
  1855. struct pci_dev *pdev = bp->pdev;
  1856. int i;
  1857. for (i = 0; i < ring->nr_pages; i++) {
  1858. if (!ring->pg_arr[i])
  1859. continue;
  1860. dma_free_coherent(&pdev->dev, ring->page_size,
  1861. ring->pg_arr[i], ring->dma_arr[i]);
  1862. ring->pg_arr[i] = NULL;
  1863. }
  1864. if (ring->pg_tbl) {
  1865. dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
  1866. ring->pg_tbl, ring->pg_tbl_map);
  1867. ring->pg_tbl = NULL;
  1868. }
  1869. if (ring->vmem_size && *ring->vmem) {
  1870. vfree(*ring->vmem);
  1871. *ring->vmem = NULL;
  1872. }
  1873. }
  1874. static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
  1875. {
  1876. int i;
  1877. struct pci_dev *pdev = bp->pdev;
  1878. if (ring->nr_pages > 1) {
  1879. ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
  1880. ring->nr_pages * 8,
  1881. &ring->pg_tbl_map,
  1882. GFP_KERNEL);
  1883. if (!ring->pg_tbl)
  1884. return -ENOMEM;
  1885. }
  1886. for (i = 0; i < ring->nr_pages; i++) {
  1887. ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
  1888. ring->page_size,
  1889. &ring->dma_arr[i],
  1890. GFP_KERNEL);
  1891. if (!ring->pg_arr[i])
  1892. return -ENOMEM;
  1893. if (ring->nr_pages > 1)
  1894. ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
  1895. }
  1896. if (ring->vmem_size) {
  1897. *ring->vmem = vzalloc(ring->vmem_size);
  1898. if (!(*ring->vmem))
  1899. return -ENOMEM;
  1900. }
  1901. return 0;
  1902. }
  1903. static void bnxt_free_rx_rings(struct bnxt *bp)
  1904. {
  1905. int i;
  1906. if (!bp->rx_ring)
  1907. return;
  1908. for (i = 0; i < bp->rx_nr_rings; i++) {
  1909. struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
  1910. struct bnxt_ring_struct *ring;
  1911. if (rxr->xdp_prog)
  1912. bpf_prog_put(rxr->xdp_prog);
  1913. if (xdp_rxq_info_is_reg(&rxr->xdp_rxq))
  1914. xdp_rxq_info_unreg(&rxr->xdp_rxq);
  1915. kfree(rxr->rx_tpa);
  1916. rxr->rx_tpa = NULL;
  1917. kfree(rxr->rx_agg_bmap);
  1918. rxr->rx_agg_bmap = NULL;
  1919. ring = &rxr->rx_ring_struct;
  1920. bnxt_free_ring(bp, ring);
  1921. ring = &rxr->rx_agg_ring_struct;
  1922. bnxt_free_ring(bp, ring);
  1923. }
  1924. }
  1925. static int bnxt_alloc_rx_rings(struct bnxt *bp)
  1926. {
  1927. int i, rc, agg_rings = 0, tpa_rings = 0;
  1928. if (!bp->rx_ring)
  1929. return -ENOMEM;
  1930. if (bp->flags & BNXT_FLAG_AGG_RINGS)
  1931. agg_rings = 1;
  1932. if (bp->flags & BNXT_FLAG_TPA)
  1933. tpa_rings = 1;
  1934. for (i = 0; i < bp->rx_nr_rings; i++) {
  1935. struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
  1936. struct bnxt_ring_struct *ring;
  1937. ring = &rxr->rx_ring_struct;
  1938. rc = xdp_rxq_info_reg(&rxr->xdp_rxq, bp->dev, i);
  1939. if (rc < 0)
  1940. return rc;
  1941. rc = bnxt_alloc_ring(bp, ring);
  1942. if (rc)
  1943. return rc;
  1944. if (agg_rings) {
  1945. u16 mem_size;
  1946. ring = &rxr->rx_agg_ring_struct;
  1947. rc = bnxt_alloc_ring(bp, ring);
  1948. if (rc)
  1949. return rc;
  1950. ring->grp_idx = i;
  1951. rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
  1952. mem_size = rxr->rx_agg_bmap_size / 8;
  1953. rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
  1954. if (!rxr->rx_agg_bmap)
  1955. return -ENOMEM;
  1956. if (tpa_rings) {
  1957. rxr->rx_tpa = kcalloc(MAX_TPA,
  1958. sizeof(struct bnxt_tpa_info),
  1959. GFP_KERNEL);
  1960. if (!rxr->rx_tpa)
  1961. return -ENOMEM;
  1962. }
  1963. }
  1964. }
  1965. return 0;
  1966. }
  1967. static void bnxt_free_tx_rings(struct bnxt *bp)
  1968. {
  1969. int i;
  1970. struct pci_dev *pdev = bp->pdev;
  1971. if (!bp->tx_ring)
  1972. return;
  1973. for (i = 0; i < bp->tx_nr_rings; i++) {
  1974. struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
  1975. struct bnxt_ring_struct *ring;
  1976. if (txr->tx_push) {
  1977. dma_free_coherent(&pdev->dev, bp->tx_push_size,
  1978. txr->tx_push, txr->tx_push_mapping);
  1979. txr->tx_push = NULL;
  1980. }
  1981. ring = &txr->tx_ring_struct;
  1982. bnxt_free_ring(bp, ring);
  1983. }
  1984. }
  1985. static int bnxt_alloc_tx_rings(struct bnxt *bp)
  1986. {
  1987. int i, j, rc;
  1988. struct pci_dev *pdev = bp->pdev;
  1989. bp->tx_push_size = 0;
  1990. if (bp->tx_push_thresh) {
  1991. int push_size;
  1992. push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
  1993. bp->tx_push_thresh);
  1994. if (push_size > 256) {
  1995. push_size = 0;
  1996. bp->tx_push_thresh = 0;
  1997. }
  1998. bp->tx_push_size = push_size;
  1999. }
  2000. for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
  2001. struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
  2002. struct bnxt_ring_struct *ring;
  2003. u8 qidx;
  2004. ring = &txr->tx_ring_struct;
  2005. rc = bnxt_alloc_ring(bp, ring);
  2006. if (rc)
  2007. return rc;
  2008. ring->grp_idx = txr->bnapi->index;
  2009. if (bp->tx_push_size) {
  2010. dma_addr_t mapping;
  2011. /* One pre-allocated DMA buffer to backup
  2012. * TX push operation
  2013. */
  2014. txr->tx_push = dma_alloc_coherent(&pdev->dev,
  2015. bp->tx_push_size,
  2016. &txr->tx_push_mapping,
  2017. GFP_KERNEL);
  2018. if (!txr->tx_push)
  2019. return -ENOMEM;
  2020. mapping = txr->tx_push_mapping +
  2021. sizeof(struct tx_push_bd);
  2022. txr->data_mapping = cpu_to_le64(mapping);
  2023. memset(txr->tx_push, 0, sizeof(struct tx_push_bd));
  2024. }
  2025. qidx = bp->tc_to_qidx[j];
  2026. ring->queue_id = bp->q_info[qidx].queue_id;
  2027. if (i < bp->tx_nr_rings_xdp)
  2028. continue;
  2029. if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
  2030. j++;
  2031. }
  2032. return 0;
  2033. }
  2034. static void bnxt_free_cp_rings(struct bnxt *bp)
  2035. {
  2036. int i;
  2037. if (!bp->bnapi)
  2038. return;
  2039. for (i = 0; i < bp->cp_nr_rings; i++) {
  2040. struct bnxt_napi *bnapi = bp->bnapi[i];
  2041. struct bnxt_cp_ring_info *cpr;
  2042. struct bnxt_ring_struct *ring;
  2043. if (!bnapi)
  2044. continue;
  2045. cpr = &bnapi->cp_ring;
  2046. ring = &cpr->cp_ring_struct;
  2047. bnxt_free_ring(bp, ring);
  2048. }
  2049. }
  2050. static int bnxt_alloc_cp_rings(struct bnxt *bp)
  2051. {
  2052. int i, rc, ulp_base_vec, ulp_msix;
  2053. ulp_msix = bnxt_get_ulp_msix_num(bp);
  2054. ulp_base_vec = bnxt_get_ulp_msix_base(bp);
  2055. for (i = 0; i < bp->cp_nr_rings; i++) {
  2056. struct bnxt_napi *bnapi = bp->bnapi[i];
  2057. struct bnxt_cp_ring_info *cpr;
  2058. struct bnxt_ring_struct *ring;
  2059. if (!bnapi)
  2060. continue;
  2061. cpr = &bnapi->cp_ring;
  2062. ring = &cpr->cp_ring_struct;
  2063. rc = bnxt_alloc_ring(bp, ring);
  2064. if (rc)
  2065. return rc;
  2066. if (ulp_msix && i >= ulp_base_vec)
  2067. ring->map_idx = i + ulp_msix;
  2068. else
  2069. ring->map_idx = i;
  2070. }
  2071. return 0;
  2072. }
  2073. static void bnxt_init_ring_struct(struct bnxt *bp)
  2074. {
  2075. int i;
  2076. for (i = 0; i < bp->cp_nr_rings; i++) {
  2077. struct bnxt_napi *bnapi = bp->bnapi[i];
  2078. struct bnxt_cp_ring_info *cpr;
  2079. struct bnxt_rx_ring_info *rxr;
  2080. struct bnxt_tx_ring_info *txr;
  2081. struct bnxt_ring_struct *ring;
  2082. if (!bnapi)
  2083. continue;
  2084. cpr = &bnapi->cp_ring;
  2085. ring = &cpr->cp_ring_struct;
  2086. ring->nr_pages = bp->cp_nr_pages;
  2087. ring->page_size = HW_CMPD_RING_SIZE;
  2088. ring->pg_arr = (void **)cpr->cp_desc_ring;
  2089. ring->dma_arr = cpr->cp_desc_mapping;
  2090. ring->vmem_size = 0;
  2091. rxr = bnapi->rx_ring;
  2092. if (!rxr)
  2093. goto skip_rx;
  2094. ring = &rxr->rx_ring_struct;
  2095. ring->nr_pages = bp->rx_nr_pages;
  2096. ring->page_size = HW_RXBD_RING_SIZE;
  2097. ring->pg_arr = (void **)rxr->rx_desc_ring;
  2098. ring->dma_arr = rxr->rx_desc_mapping;
  2099. ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
  2100. ring->vmem = (void **)&rxr->rx_buf_ring;
  2101. ring = &rxr->rx_agg_ring_struct;
  2102. ring->nr_pages = bp->rx_agg_nr_pages;
  2103. ring->page_size = HW_RXBD_RING_SIZE;
  2104. ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
  2105. ring->dma_arr = rxr->rx_agg_desc_mapping;
  2106. ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
  2107. ring->vmem = (void **)&rxr->rx_agg_ring;
  2108. skip_rx:
  2109. txr = bnapi->tx_ring;
  2110. if (!txr)
  2111. continue;
  2112. ring = &txr->tx_ring_struct;
  2113. ring->nr_pages = bp->tx_nr_pages;
  2114. ring->page_size = HW_RXBD_RING_SIZE;
  2115. ring->pg_arr = (void **)txr->tx_desc_ring;
  2116. ring->dma_arr = txr->tx_desc_mapping;
  2117. ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
  2118. ring->vmem = (void **)&txr->tx_buf_ring;
  2119. }
  2120. }
  2121. static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
  2122. {
  2123. int i;
  2124. u32 prod;
  2125. struct rx_bd **rx_buf_ring;
  2126. rx_buf_ring = (struct rx_bd **)ring->pg_arr;
  2127. for (i = 0, prod = 0; i < ring->nr_pages; i++) {
  2128. int j;
  2129. struct rx_bd *rxbd;
  2130. rxbd = rx_buf_ring[i];
  2131. if (!rxbd)
  2132. continue;
  2133. for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
  2134. rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
  2135. rxbd->rx_bd_opaque = prod;
  2136. }
  2137. }
  2138. }
  2139. static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
  2140. {
  2141. struct net_device *dev = bp->dev;
  2142. struct bnxt_rx_ring_info *rxr;
  2143. struct bnxt_ring_struct *ring;
  2144. u32 prod, type;
  2145. int i;
  2146. type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
  2147. RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
  2148. if (NET_IP_ALIGN == 2)
  2149. type |= RX_BD_FLAGS_SOP;
  2150. rxr = &bp->rx_ring[ring_nr];
  2151. ring = &rxr->rx_ring_struct;
  2152. bnxt_init_rxbd_pages(ring, type);
  2153. if (BNXT_RX_PAGE_MODE(bp) && bp->xdp_prog) {
  2154. rxr->xdp_prog = bpf_prog_add(bp->xdp_prog, 1);
  2155. if (IS_ERR(rxr->xdp_prog)) {
  2156. int rc = PTR_ERR(rxr->xdp_prog);
  2157. rxr->xdp_prog = NULL;
  2158. return rc;
  2159. }
  2160. }
  2161. prod = rxr->rx_prod;
  2162. for (i = 0; i < bp->rx_ring_size; i++) {
  2163. if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
  2164. netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
  2165. ring_nr, i, bp->rx_ring_size);
  2166. break;
  2167. }
  2168. prod = NEXT_RX(prod);
  2169. }
  2170. rxr->rx_prod = prod;
  2171. ring->fw_ring_id = INVALID_HW_RING_ID;
  2172. ring = &rxr->rx_agg_ring_struct;
  2173. ring->fw_ring_id = INVALID_HW_RING_ID;
  2174. if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
  2175. return 0;
  2176. type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
  2177. RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
  2178. bnxt_init_rxbd_pages(ring, type);
  2179. prod = rxr->rx_agg_prod;
  2180. for (i = 0; i < bp->rx_agg_ring_size; i++) {
  2181. if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
  2182. netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
  2183. ring_nr, i, bp->rx_ring_size);
  2184. break;
  2185. }
  2186. prod = NEXT_RX_AGG(prod);
  2187. }
  2188. rxr->rx_agg_prod = prod;
  2189. if (bp->flags & BNXT_FLAG_TPA) {
  2190. if (rxr->rx_tpa) {
  2191. u8 *data;
  2192. dma_addr_t mapping;
  2193. for (i = 0; i < MAX_TPA; i++) {
  2194. data = __bnxt_alloc_rx_data(bp, &mapping,
  2195. GFP_KERNEL);
  2196. if (!data)
  2197. return -ENOMEM;
  2198. rxr->rx_tpa[i].data = data;
  2199. rxr->rx_tpa[i].data_ptr = data + bp->rx_offset;
  2200. rxr->rx_tpa[i].mapping = mapping;
  2201. }
  2202. } else {
  2203. netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
  2204. return -ENOMEM;
  2205. }
  2206. }
  2207. return 0;
  2208. }
  2209. static void bnxt_init_cp_rings(struct bnxt *bp)
  2210. {
  2211. int i;
  2212. for (i = 0; i < bp->cp_nr_rings; i++) {
  2213. struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
  2214. struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
  2215. ring->fw_ring_id = INVALID_HW_RING_ID;
  2216. cpr->rx_ring_coal.coal_ticks = bp->rx_coal.coal_ticks;
  2217. cpr->rx_ring_coal.coal_bufs = bp->rx_coal.coal_bufs;
  2218. }
  2219. }
  2220. static int bnxt_init_rx_rings(struct bnxt *bp)
  2221. {
  2222. int i, rc = 0;
  2223. if (BNXT_RX_PAGE_MODE(bp)) {
  2224. bp->rx_offset = NET_IP_ALIGN + XDP_PACKET_HEADROOM;
  2225. bp->rx_dma_offset = XDP_PACKET_HEADROOM;
  2226. } else {
  2227. bp->rx_offset = BNXT_RX_OFFSET;
  2228. bp->rx_dma_offset = BNXT_RX_DMA_OFFSET;
  2229. }
  2230. for (i = 0; i < bp->rx_nr_rings; i++) {
  2231. rc = bnxt_init_one_rx_ring(bp, i);
  2232. if (rc)
  2233. break;
  2234. }
  2235. return rc;
  2236. }
  2237. static int bnxt_init_tx_rings(struct bnxt *bp)
  2238. {
  2239. u16 i;
  2240. bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
  2241. MAX_SKB_FRAGS + 1);
  2242. for (i = 0; i < bp->tx_nr_rings; i++) {
  2243. struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
  2244. struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
  2245. ring->fw_ring_id = INVALID_HW_RING_ID;
  2246. }
  2247. return 0;
  2248. }
  2249. static void bnxt_free_ring_grps(struct bnxt *bp)
  2250. {
  2251. kfree(bp->grp_info);
  2252. bp->grp_info = NULL;
  2253. }
  2254. static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
  2255. {
  2256. int i;
  2257. if (irq_re_init) {
  2258. bp->grp_info = kcalloc(bp->cp_nr_rings,
  2259. sizeof(struct bnxt_ring_grp_info),
  2260. GFP_KERNEL);
  2261. if (!bp->grp_info)
  2262. return -ENOMEM;
  2263. }
  2264. for (i = 0; i < bp->cp_nr_rings; i++) {
  2265. if (irq_re_init)
  2266. bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
  2267. bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
  2268. bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
  2269. bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
  2270. bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
  2271. }
  2272. return 0;
  2273. }
  2274. static void bnxt_free_vnics(struct bnxt *bp)
  2275. {
  2276. kfree(bp->vnic_info);
  2277. bp->vnic_info = NULL;
  2278. bp->nr_vnics = 0;
  2279. }
  2280. static int bnxt_alloc_vnics(struct bnxt *bp)
  2281. {
  2282. int num_vnics = 1;
  2283. #ifdef CONFIG_RFS_ACCEL
  2284. if (bp->flags & BNXT_FLAG_RFS)
  2285. num_vnics += bp->rx_nr_rings;
  2286. #endif
  2287. if (BNXT_CHIP_TYPE_NITRO_A0(bp))
  2288. num_vnics++;
  2289. bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
  2290. GFP_KERNEL);
  2291. if (!bp->vnic_info)
  2292. return -ENOMEM;
  2293. bp->nr_vnics = num_vnics;
  2294. return 0;
  2295. }
  2296. static void bnxt_init_vnics(struct bnxt *bp)
  2297. {
  2298. int i;
  2299. for (i = 0; i < bp->nr_vnics; i++) {
  2300. struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
  2301. vnic->fw_vnic_id = INVALID_HW_RING_ID;
  2302. vnic->fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
  2303. vnic->fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
  2304. vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
  2305. if (bp->vnic_info[i].rss_hash_key) {
  2306. if (i == 0)
  2307. prandom_bytes(vnic->rss_hash_key,
  2308. HW_HASH_KEY_SIZE);
  2309. else
  2310. memcpy(vnic->rss_hash_key,
  2311. bp->vnic_info[0].rss_hash_key,
  2312. HW_HASH_KEY_SIZE);
  2313. }
  2314. }
  2315. }
  2316. static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
  2317. {
  2318. int pages;
  2319. pages = ring_size / desc_per_pg;
  2320. if (!pages)
  2321. return 1;
  2322. pages++;
  2323. while (pages & (pages - 1))
  2324. pages++;
  2325. return pages;
  2326. }
  2327. void bnxt_set_tpa_flags(struct bnxt *bp)
  2328. {
  2329. bp->flags &= ~BNXT_FLAG_TPA;
  2330. if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
  2331. return;
  2332. if (bp->dev->features & NETIF_F_LRO)
  2333. bp->flags |= BNXT_FLAG_LRO;
  2334. else if (bp->dev->features & NETIF_F_GRO_HW)
  2335. bp->flags |= BNXT_FLAG_GRO;
  2336. }
  2337. /* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
  2338. * be set on entry.
  2339. */
  2340. void bnxt_set_ring_params(struct bnxt *bp)
  2341. {
  2342. u32 ring_size, rx_size, rx_space;
  2343. u32 agg_factor = 0, agg_ring_size = 0;
  2344. /* 8 for CRC and VLAN */
  2345. rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
  2346. rx_space = rx_size + NET_SKB_PAD +
  2347. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  2348. bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
  2349. ring_size = bp->rx_ring_size;
  2350. bp->rx_agg_ring_size = 0;
  2351. bp->rx_agg_nr_pages = 0;
  2352. if (bp->flags & BNXT_FLAG_TPA)
  2353. agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
  2354. bp->flags &= ~BNXT_FLAG_JUMBO;
  2355. if (rx_space > PAGE_SIZE && !(bp->flags & BNXT_FLAG_NO_AGG_RINGS)) {
  2356. u32 jumbo_factor;
  2357. bp->flags |= BNXT_FLAG_JUMBO;
  2358. jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
  2359. if (jumbo_factor > agg_factor)
  2360. agg_factor = jumbo_factor;
  2361. }
  2362. agg_ring_size = ring_size * agg_factor;
  2363. if (agg_ring_size) {
  2364. bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
  2365. RX_DESC_CNT);
  2366. if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
  2367. u32 tmp = agg_ring_size;
  2368. bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
  2369. agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
  2370. netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
  2371. tmp, agg_ring_size);
  2372. }
  2373. bp->rx_agg_ring_size = agg_ring_size;
  2374. bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
  2375. rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
  2376. rx_space = rx_size + NET_SKB_PAD +
  2377. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  2378. }
  2379. bp->rx_buf_use_size = rx_size;
  2380. bp->rx_buf_size = rx_space;
  2381. bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
  2382. bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
  2383. ring_size = bp->tx_ring_size;
  2384. bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
  2385. bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
  2386. ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
  2387. bp->cp_ring_size = ring_size;
  2388. bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
  2389. if (bp->cp_nr_pages > MAX_CP_PAGES) {
  2390. bp->cp_nr_pages = MAX_CP_PAGES;
  2391. bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
  2392. netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
  2393. ring_size, bp->cp_ring_size);
  2394. }
  2395. bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
  2396. bp->cp_ring_mask = bp->cp_bit - 1;
  2397. }
  2398. /* Changing allocation mode of RX rings.
  2399. * TODO: Update when extending xdp_rxq_info to support allocation modes.
  2400. */
  2401. int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode)
  2402. {
  2403. if (page_mode) {
  2404. if (bp->dev->mtu > BNXT_MAX_PAGE_MODE_MTU)
  2405. return -EOPNOTSUPP;
  2406. bp->dev->max_mtu =
  2407. min_t(u16, bp->max_mtu, BNXT_MAX_PAGE_MODE_MTU);
  2408. bp->flags &= ~BNXT_FLAG_AGG_RINGS;
  2409. bp->flags |= BNXT_FLAG_NO_AGG_RINGS | BNXT_FLAG_RX_PAGE_MODE;
  2410. bp->rx_dir = DMA_BIDIRECTIONAL;
  2411. bp->rx_skb_func = bnxt_rx_page_skb;
  2412. /* Disable LRO or GRO_HW */
  2413. netdev_update_features(bp->dev);
  2414. } else {
  2415. bp->dev->max_mtu = bp->max_mtu;
  2416. bp->flags &= ~BNXT_FLAG_RX_PAGE_MODE;
  2417. bp->rx_dir = DMA_FROM_DEVICE;
  2418. bp->rx_skb_func = bnxt_rx_skb;
  2419. }
  2420. return 0;
  2421. }
  2422. static void bnxt_free_vnic_attributes(struct bnxt *bp)
  2423. {
  2424. int i;
  2425. struct bnxt_vnic_info *vnic;
  2426. struct pci_dev *pdev = bp->pdev;
  2427. if (!bp->vnic_info)
  2428. return;
  2429. for (i = 0; i < bp->nr_vnics; i++) {
  2430. vnic = &bp->vnic_info[i];
  2431. kfree(vnic->fw_grp_ids);
  2432. vnic->fw_grp_ids = NULL;
  2433. kfree(vnic->uc_list);
  2434. vnic->uc_list = NULL;
  2435. if (vnic->mc_list) {
  2436. dma_free_coherent(&pdev->dev, vnic->mc_list_size,
  2437. vnic->mc_list, vnic->mc_list_mapping);
  2438. vnic->mc_list = NULL;
  2439. }
  2440. if (vnic->rss_table) {
  2441. dma_free_coherent(&pdev->dev, PAGE_SIZE,
  2442. vnic->rss_table,
  2443. vnic->rss_table_dma_addr);
  2444. vnic->rss_table = NULL;
  2445. }
  2446. vnic->rss_hash_key = NULL;
  2447. vnic->flags = 0;
  2448. }
  2449. }
  2450. static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
  2451. {
  2452. int i, rc = 0, size;
  2453. struct bnxt_vnic_info *vnic;
  2454. struct pci_dev *pdev = bp->pdev;
  2455. int max_rings;
  2456. for (i = 0; i < bp->nr_vnics; i++) {
  2457. vnic = &bp->vnic_info[i];
  2458. if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
  2459. int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
  2460. if (mem_size > 0) {
  2461. vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
  2462. if (!vnic->uc_list) {
  2463. rc = -ENOMEM;
  2464. goto out;
  2465. }
  2466. }
  2467. }
  2468. if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
  2469. vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
  2470. vnic->mc_list =
  2471. dma_alloc_coherent(&pdev->dev,
  2472. vnic->mc_list_size,
  2473. &vnic->mc_list_mapping,
  2474. GFP_KERNEL);
  2475. if (!vnic->mc_list) {
  2476. rc = -ENOMEM;
  2477. goto out;
  2478. }
  2479. }
  2480. if (vnic->flags & BNXT_VNIC_RSS_FLAG)
  2481. max_rings = bp->rx_nr_rings;
  2482. else
  2483. max_rings = 1;
  2484. vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
  2485. if (!vnic->fw_grp_ids) {
  2486. rc = -ENOMEM;
  2487. goto out;
  2488. }
  2489. if ((bp->flags & BNXT_FLAG_NEW_RSS_CAP) &&
  2490. !(vnic->flags & BNXT_VNIC_RSS_FLAG))
  2491. continue;
  2492. /* Allocate rss table and hash key */
  2493. vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  2494. &vnic->rss_table_dma_addr,
  2495. GFP_KERNEL);
  2496. if (!vnic->rss_table) {
  2497. rc = -ENOMEM;
  2498. goto out;
  2499. }
  2500. size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
  2501. vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
  2502. vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
  2503. }
  2504. return 0;
  2505. out:
  2506. return rc;
  2507. }
  2508. static void bnxt_free_hwrm_resources(struct bnxt *bp)
  2509. {
  2510. struct pci_dev *pdev = bp->pdev;
  2511. dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
  2512. bp->hwrm_cmd_resp_dma_addr);
  2513. bp->hwrm_cmd_resp_addr = NULL;
  2514. }
  2515. static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
  2516. {
  2517. struct pci_dev *pdev = bp->pdev;
  2518. bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  2519. &bp->hwrm_cmd_resp_dma_addr,
  2520. GFP_KERNEL);
  2521. if (!bp->hwrm_cmd_resp_addr)
  2522. return -ENOMEM;
  2523. return 0;
  2524. }
  2525. static void bnxt_free_hwrm_short_cmd_req(struct bnxt *bp)
  2526. {
  2527. if (bp->hwrm_short_cmd_req_addr) {
  2528. struct pci_dev *pdev = bp->pdev;
  2529. dma_free_coherent(&pdev->dev, BNXT_HWRM_MAX_REQ_LEN,
  2530. bp->hwrm_short_cmd_req_addr,
  2531. bp->hwrm_short_cmd_req_dma_addr);
  2532. bp->hwrm_short_cmd_req_addr = NULL;
  2533. }
  2534. }
  2535. static int bnxt_alloc_hwrm_short_cmd_req(struct bnxt *bp)
  2536. {
  2537. struct pci_dev *pdev = bp->pdev;
  2538. bp->hwrm_short_cmd_req_addr =
  2539. dma_alloc_coherent(&pdev->dev, BNXT_HWRM_MAX_REQ_LEN,
  2540. &bp->hwrm_short_cmd_req_dma_addr,
  2541. GFP_KERNEL);
  2542. if (!bp->hwrm_short_cmd_req_addr)
  2543. return -ENOMEM;
  2544. return 0;
  2545. }
  2546. static void bnxt_free_stats(struct bnxt *bp)
  2547. {
  2548. u32 size, i;
  2549. struct pci_dev *pdev = bp->pdev;
  2550. bp->flags &= ~BNXT_FLAG_PORT_STATS;
  2551. bp->flags &= ~BNXT_FLAG_PORT_STATS_EXT;
  2552. if (bp->hw_rx_port_stats) {
  2553. dma_free_coherent(&pdev->dev, bp->hw_port_stats_size,
  2554. bp->hw_rx_port_stats,
  2555. bp->hw_rx_port_stats_map);
  2556. bp->hw_rx_port_stats = NULL;
  2557. }
  2558. if (bp->hw_rx_port_stats_ext) {
  2559. dma_free_coherent(&pdev->dev, sizeof(struct rx_port_stats_ext),
  2560. bp->hw_rx_port_stats_ext,
  2561. bp->hw_rx_port_stats_ext_map);
  2562. bp->hw_rx_port_stats_ext = NULL;
  2563. }
  2564. if (!bp->bnapi)
  2565. return;
  2566. size = sizeof(struct ctx_hw_stats);
  2567. for (i = 0; i < bp->cp_nr_rings; i++) {
  2568. struct bnxt_napi *bnapi = bp->bnapi[i];
  2569. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  2570. if (cpr->hw_stats) {
  2571. dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
  2572. cpr->hw_stats_map);
  2573. cpr->hw_stats = NULL;
  2574. }
  2575. }
  2576. }
  2577. static int bnxt_alloc_stats(struct bnxt *bp)
  2578. {
  2579. u32 size, i;
  2580. struct pci_dev *pdev = bp->pdev;
  2581. size = sizeof(struct ctx_hw_stats);
  2582. for (i = 0; i < bp->cp_nr_rings; i++) {
  2583. struct bnxt_napi *bnapi = bp->bnapi[i];
  2584. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  2585. cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
  2586. &cpr->hw_stats_map,
  2587. GFP_KERNEL);
  2588. if (!cpr->hw_stats)
  2589. return -ENOMEM;
  2590. cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
  2591. }
  2592. if (BNXT_PF(bp) && bp->chip_num != CHIP_NUM_58700) {
  2593. bp->hw_port_stats_size = sizeof(struct rx_port_stats) +
  2594. sizeof(struct tx_port_stats) + 1024;
  2595. bp->hw_rx_port_stats =
  2596. dma_alloc_coherent(&pdev->dev, bp->hw_port_stats_size,
  2597. &bp->hw_rx_port_stats_map,
  2598. GFP_KERNEL);
  2599. if (!bp->hw_rx_port_stats)
  2600. return -ENOMEM;
  2601. bp->hw_tx_port_stats = (void *)(bp->hw_rx_port_stats + 1) +
  2602. 512;
  2603. bp->hw_tx_port_stats_map = bp->hw_rx_port_stats_map +
  2604. sizeof(struct rx_port_stats) + 512;
  2605. bp->flags |= BNXT_FLAG_PORT_STATS;
  2606. /* Display extended statistics only if FW supports it */
  2607. if (bp->hwrm_spec_code < 0x10804 ||
  2608. bp->hwrm_spec_code == 0x10900)
  2609. return 0;
  2610. bp->hw_rx_port_stats_ext =
  2611. dma_zalloc_coherent(&pdev->dev,
  2612. sizeof(struct rx_port_stats_ext),
  2613. &bp->hw_rx_port_stats_ext_map,
  2614. GFP_KERNEL);
  2615. if (!bp->hw_rx_port_stats_ext)
  2616. return 0;
  2617. bp->flags |= BNXT_FLAG_PORT_STATS_EXT;
  2618. }
  2619. return 0;
  2620. }
  2621. static void bnxt_clear_ring_indices(struct bnxt *bp)
  2622. {
  2623. int i;
  2624. if (!bp->bnapi)
  2625. return;
  2626. for (i = 0; i < bp->cp_nr_rings; i++) {
  2627. struct bnxt_napi *bnapi = bp->bnapi[i];
  2628. struct bnxt_cp_ring_info *cpr;
  2629. struct bnxt_rx_ring_info *rxr;
  2630. struct bnxt_tx_ring_info *txr;
  2631. if (!bnapi)
  2632. continue;
  2633. cpr = &bnapi->cp_ring;
  2634. cpr->cp_raw_cons = 0;
  2635. txr = bnapi->tx_ring;
  2636. if (txr) {
  2637. txr->tx_prod = 0;
  2638. txr->tx_cons = 0;
  2639. }
  2640. rxr = bnapi->rx_ring;
  2641. if (rxr) {
  2642. rxr->rx_prod = 0;
  2643. rxr->rx_agg_prod = 0;
  2644. rxr->rx_sw_agg_prod = 0;
  2645. rxr->rx_next_cons = 0;
  2646. }
  2647. }
  2648. }
  2649. static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
  2650. {
  2651. #ifdef CONFIG_RFS_ACCEL
  2652. int i;
  2653. /* Under rtnl_lock and all our NAPIs have been disabled. It's
  2654. * safe to delete the hash table.
  2655. */
  2656. for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
  2657. struct hlist_head *head;
  2658. struct hlist_node *tmp;
  2659. struct bnxt_ntuple_filter *fltr;
  2660. head = &bp->ntp_fltr_hash_tbl[i];
  2661. hlist_for_each_entry_safe(fltr, tmp, head, hash) {
  2662. hlist_del(&fltr->hash);
  2663. kfree(fltr);
  2664. }
  2665. }
  2666. if (irq_reinit) {
  2667. kfree(bp->ntp_fltr_bmap);
  2668. bp->ntp_fltr_bmap = NULL;
  2669. }
  2670. bp->ntp_fltr_count = 0;
  2671. #endif
  2672. }
  2673. static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
  2674. {
  2675. #ifdef CONFIG_RFS_ACCEL
  2676. int i, rc = 0;
  2677. if (!(bp->flags & BNXT_FLAG_RFS))
  2678. return 0;
  2679. for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
  2680. INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
  2681. bp->ntp_fltr_count = 0;
  2682. bp->ntp_fltr_bmap = kcalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
  2683. sizeof(long),
  2684. GFP_KERNEL);
  2685. if (!bp->ntp_fltr_bmap)
  2686. rc = -ENOMEM;
  2687. return rc;
  2688. #else
  2689. return 0;
  2690. #endif
  2691. }
  2692. static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
  2693. {
  2694. bnxt_free_vnic_attributes(bp);
  2695. bnxt_free_tx_rings(bp);
  2696. bnxt_free_rx_rings(bp);
  2697. bnxt_free_cp_rings(bp);
  2698. bnxt_free_ntp_fltrs(bp, irq_re_init);
  2699. if (irq_re_init) {
  2700. bnxt_free_stats(bp);
  2701. bnxt_free_ring_grps(bp);
  2702. bnxt_free_vnics(bp);
  2703. kfree(bp->tx_ring_map);
  2704. bp->tx_ring_map = NULL;
  2705. kfree(bp->tx_ring);
  2706. bp->tx_ring = NULL;
  2707. kfree(bp->rx_ring);
  2708. bp->rx_ring = NULL;
  2709. kfree(bp->bnapi);
  2710. bp->bnapi = NULL;
  2711. } else {
  2712. bnxt_clear_ring_indices(bp);
  2713. }
  2714. }
  2715. static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
  2716. {
  2717. int i, j, rc, size, arr_size;
  2718. void *bnapi;
  2719. if (irq_re_init) {
  2720. /* Allocate bnapi mem pointer array and mem block for
  2721. * all queues
  2722. */
  2723. arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
  2724. bp->cp_nr_rings);
  2725. size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
  2726. bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
  2727. if (!bnapi)
  2728. return -ENOMEM;
  2729. bp->bnapi = bnapi;
  2730. bnapi += arr_size;
  2731. for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
  2732. bp->bnapi[i] = bnapi;
  2733. bp->bnapi[i]->index = i;
  2734. bp->bnapi[i]->bp = bp;
  2735. }
  2736. bp->rx_ring = kcalloc(bp->rx_nr_rings,
  2737. sizeof(struct bnxt_rx_ring_info),
  2738. GFP_KERNEL);
  2739. if (!bp->rx_ring)
  2740. return -ENOMEM;
  2741. for (i = 0; i < bp->rx_nr_rings; i++) {
  2742. bp->rx_ring[i].bnapi = bp->bnapi[i];
  2743. bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
  2744. }
  2745. bp->tx_ring = kcalloc(bp->tx_nr_rings,
  2746. sizeof(struct bnxt_tx_ring_info),
  2747. GFP_KERNEL);
  2748. if (!bp->tx_ring)
  2749. return -ENOMEM;
  2750. bp->tx_ring_map = kcalloc(bp->tx_nr_rings, sizeof(u16),
  2751. GFP_KERNEL);
  2752. if (!bp->tx_ring_map)
  2753. return -ENOMEM;
  2754. if (bp->flags & BNXT_FLAG_SHARED_RINGS)
  2755. j = 0;
  2756. else
  2757. j = bp->rx_nr_rings;
  2758. for (i = 0; i < bp->tx_nr_rings; i++, j++) {
  2759. bp->tx_ring[i].bnapi = bp->bnapi[j];
  2760. bp->bnapi[j]->tx_ring = &bp->tx_ring[i];
  2761. bp->tx_ring_map[i] = bp->tx_nr_rings_xdp + i;
  2762. if (i >= bp->tx_nr_rings_xdp) {
  2763. bp->tx_ring[i].txq_index = i -
  2764. bp->tx_nr_rings_xdp;
  2765. bp->bnapi[j]->tx_int = bnxt_tx_int;
  2766. } else {
  2767. bp->bnapi[j]->flags |= BNXT_NAPI_FLAG_XDP;
  2768. bp->bnapi[j]->tx_int = bnxt_tx_int_xdp;
  2769. }
  2770. }
  2771. rc = bnxt_alloc_stats(bp);
  2772. if (rc)
  2773. goto alloc_mem_err;
  2774. rc = bnxt_alloc_ntp_fltrs(bp);
  2775. if (rc)
  2776. goto alloc_mem_err;
  2777. rc = bnxt_alloc_vnics(bp);
  2778. if (rc)
  2779. goto alloc_mem_err;
  2780. }
  2781. bnxt_init_ring_struct(bp);
  2782. rc = bnxt_alloc_rx_rings(bp);
  2783. if (rc)
  2784. goto alloc_mem_err;
  2785. rc = bnxt_alloc_tx_rings(bp);
  2786. if (rc)
  2787. goto alloc_mem_err;
  2788. rc = bnxt_alloc_cp_rings(bp);
  2789. if (rc)
  2790. goto alloc_mem_err;
  2791. bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
  2792. BNXT_VNIC_UCAST_FLAG;
  2793. rc = bnxt_alloc_vnic_attributes(bp);
  2794. if (rc)
  2795. goto alloc_mem_err;
  2796. return 0;
  2797. alloc_mem_err:
  2798. bnxt_free_mem(bp, true);
  2799. return rc;
  2800. }
  2801. static void bnxt_disable_int(struct bnxt *bp)
  2802. {
  2803. int i;
  2804. if (!bp->bnapi)
  2805. return;
  2806. for (i = 0; i < bp->cp_nr_rings; i++) {
  2807. struct bnxt_napi *bnapi = bp->bnapi[i];
  2808. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  2809. struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
  2810. if (ring->fw_ring_id != INVALID_HW_RING_ID)
  2811. BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
  2812. }
  2813. }
  2814. static int bnxt_cp_num_to_irq_num(struct bnxt *bp, int n)
  2815. {
  2816. struct bnxt_napi *bnapi = bp->bnapi[n];
  2817. struct bnxt_cp_ring_info *cpr;
  2818. cpr = &bnapi->cp_ring;
  2819. return cpr->cp_ring_struct.map_idx;
  2820. }
  2821. static void bnxt_disable_int_sync(struct bnxt *bp)
  2822. {
  2823. int i;
  2824. atomic_inc(&bp->intr_sem);
  2825. bnxt_disable_int(bp);
  2826. for (i = 0; i < bp->cp_nr_rings; i++) {
  2827. int map_idx = bnxt_cp_num_to_irq_num(bp, i);
  2828. synchronize_irq(bp->irq_tbl[map_idx].vector);
  2829. }
  2830. }
  2831. static void bnxt_enable_int(struct bnxt *bp)
  2832. {
  2833. int i;
  2834. atomic_set(&bp->intr_sem, 0);
  2835. for (i = 0; i < bp->cp_nr_rings; i++) {
  2836. struct bnxt_napi *bnapi = bp->bnapi[i];
  2837. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  2838. BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
  2839. }
  2840. }
  2841. void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
  2842. u16 cmpl_ring, u16 target_id)
  2843. {
  2844. struct input *req = request;
  2845. req->req_type = cpu_to_le16(req_type);
  2846. req->cmpl_ring = cpu_to_le16(cmpl_ring);
  2847. req->target_id = cpu_to_le16(target_id);
  2848. req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
  2849. }
  2850. static int bnxt_hwrm_do_send_msg(struct bnxt *bp, void *msg, u32 msg_len,
  2851. int timeout, bool silent)
  2852. {
  2853. int i, intr_process, rc, tmo_count;
  2854. struct input *req = msg;
  2855. u32 *data = msg;
  2856. __le32 *resp_len;
  2857. u8 *valid;
  2858. u16 cp_ring_id, len = 0;
  2859. struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
  2860. u16 max_req_len = BNXT_HWRM_MAX_REQ_LEN;
  2861. struct hwrm_short_input short_input = {0};
  2862. req->seq_id = cpu_to_le16(bp->hwrm_cmd_seq++);
  2863. memset(resp, 0, PAGE_SIZE);
  2864. cp_ring_id = le16_to_cpu(req->cmpl_ring);
  2865. intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
  2866. if (bp->fw_cap & BNXT_FW_CAP_SHORT_CMD) {
  2867. void *short_cmd_req = bp->hwrm_short_cmd_req_addr;
  2868. memcpy(short_cmd_req, req, msg_len);
  2869. memset(short_cmd_req + msg_len, 0, BNXT_HWRM_MAX_REQ_LEN -
  2870. msg_len);
  2871. short_input.req_type = req->req_type;
  2872. short_input.signature =
  2873. cpu_to_le16(SHORT_REQ_SIGNATURE_SHORT_CMD);
  2874. short_input.size = cpu_to_le16(msg_len);
  2875. short_input.req_addr =
  2876. cpu_to_le64(bp->hwrm_short_cmd_req_dma_addr);
  2877. data = (u32 *)&short_input;
  2878. msg_len = sizeof(short_input);
  2879. /* Sync memory write before updating doorbell */
  2880. wmb();
  2881. max_req_len = BNXT_HWRM_SHORT_REQ_LEN;
  2882. }
  2883. /* Write request msg to hwrm channel */
  2884. __iowrite32_copy(bp->bar0, data, msg_len / 4);
  2885. for (i = msg_len; i < max_req_len; i += 4)
  2886. writel(0, bp->bar0 + i);
  2887. /* currently supports only one outstanding message */
  2888. if (intr_process)
  2889. bp->hwrm_intr_seq_id = le16_to_cpu(req->seq_id);
  2890. /* Ring channel doorbell */
  2891. writel(1, bp->bar0 + 0x100);
  2892. if (!timeout)
  2893. timeout = DFLT_HWRM_CMD_TIMEOUT;
  2894. /* convert timeout to usec */
  2895. timeout *= 1000;
  2896. i = 0;
  2897. /* Short timeout for the first few iterations:
  2898. * number of loops = number of loops for short timeout +
  2899. * number of loops for standard timeout.
  2900. */
  2901. tmo_count = HWRM_SHORT_TIMEOUT_COUNTER;
  2902. timeout = timeout - HWRM_SHORT_MIN_TIMEOUT * HWRM_SHORT_TIMEOUT_COUNTER;
  2903. tmo_count += DIV_ROUND_UP(timeout, HWRM_MIN_TIMEOUT);
  2904. resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
  2905. if (intr_process) {
  2906. /* Wait until hwrm response cmpl interrupt is processed */
  2907. while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
  2908. i++ < tmo_count) {
  2909. /* on first few passes, just barely sleep */
  2910. if (i < HWRM_SHORT_TIMEOUT_COUNTER)
  2911. usleep_range(HWRM_SHORT_MIN_TIMEOUT,
  2912. HWRM_SHORT_MAX_TIMEOUT);
  2913. else
  2914. usleep_range(HWRM_MIN_TIMEOUT,
  2915. HWRM_MAX_TIMEOUT);
  2916. }
  2917. if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
  2918. netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
  2919. le16_to_cpu(req->req_type));
  2920. return -1;
  2921. }
  2922. len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
  2923. HWRM_RESP_LEN_SFT;
  2924. valid = bp->hwrm_cmd_resp_addr + len - 1;
  2925. } else {
  2926. int j;
  2927. /* Check if response len is updated */
  2928. for (i = 0; i < tmo_count; i++) {
  2929. len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
  2930. HWRM_RESP_LEN_SFT;
  2931. if (len)
  2932. break;
  2933. /* on first few passes, just barely sleep */
  2934. if (i < DFLT_HWRM_CMD_TIMEOUT)
  2935. usleep_range(HWRM_SHORT_MIN_TIMEOUT,
  2936. HWRM_SHORT_MAX_TIMEOUT);
  2937. else
  2938. usleep_range(HWRM_MIN_TIMEOUT,
  2939. HWRM_MAX_TIMEOUT);
  2940. }
  2941. if (i >= tmo_count) {
  2942. netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
  2943. HWRM_TOTAL_TIMEOUT(i),
  2944. le16_to_cpu(req->req_type),
  2945. le16_to_cpu(req->seq_id), len);
  2946. return -1;
  2947. }
  2948. /* Last byte of resp contains valid bit */
  2949. valid = bp->hwrm_cmd_resp_addr + len - 1;
  2950. for (j = 0; j < HWRM_VALID_BIT_DELAY_USEC; j++) {
  2951. /* make sure we read from updated DMA memory */
  2952. dma_rmb();
  2953. if (*valid)
  2954. break;
  2955. udelay(1);
  2956. }
  2957. if (j >= HWRM_VALID_BIT_DELAY_USEC) {
  2958. netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
  2959. HWRM_TOTAL_TIMEOUT(i),
  2960. le16_to_cpu(req->req_type),
  2961. le16_to_cpu(req->seq_id), len, *valid);
  2962. return -1;
  2963. }
  2964. }
  2965. /* Zero valid bit for compatibility. Valid bit in an older spec
  2966. * may become a new field in a newer spec. We must make sure that
  2967. * a new field not implemented by old spec will read zero.
  2968. */
  2969. *valid = 0;
  2970. rc = le16_to_cpu(resp->error_code);
  2971. if (rc && !silent)
  2972. netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
  2973. le16_to_cpu(resp->req_type),
  2974. le16_to_cpu(resp->seq_id), rc);
  2975. return rc;
  2976. }
  2977. int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
  2978. {
  2979. return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, false);
  2980. }
  2981. int _hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
  2982. int timeout)
  2983. {
  2984. return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
  2985. }
  2986. int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
  2987. {
  2988. int rc;
  2989. mutex_lock(&bp->hwrm_cmd_lock);
  2990. rc = _hwrm_send_message(bp, msg, msg_len, timeout);
  2991. mutex_unlock(&bp->hwrm_cmd_lock);
  2992. return rc;
  2993. }
  2994. int hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
  2995. int timeout)
  2996. {
  2997. int rc;
  2998. mutex_lock(&bp->hwrm_cmd_lock);
  2999. rc = bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
  3000. mutex_unlock(&bp->hwrm_cmd_lock);
  3001. return rc;
  3002. }
  3003. int bnxt_hwrm_func_rgtr_async_events(struct bnxt *bp, unsigned long *bmap,
  3004. int bmap_size)
  3005. {
  3006. struct hwrm_func_drv_rgtr_input req = {0};
  3007. DECLARE_BITMAP(async_events_bmap, 256);
  3008. u32 *events = (u32 *)async_events_bmap;
  3009. int i;
  3010. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
  3011. req.enables =
  3012. cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
  3013. memset(async_events_bmap, 0, sizeof(async_events_bmap));
  3014. for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++)
  3015. __set_bit(bnxt_async_events_arr[i], async_events_bmap);
  3016. if (bmap && bmap_size) {
  3017. for (i = 0; i < bmap_size; i++) {
  3018. if (test_bit(i, bmap))
  3019. __set_bit(i, async_events_bmap);
  3020. }
  3021. }
  3022. for (i = 0; i < 8; i++)
  3023. req.async_event_fwd[i] |= cpu_to_le32(events[i]);
  3024. return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3025. }
  3026. static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
  3027. {
  3028. struct hwrm_func_drv_rgtr_output *resp = bp->hwrm_cmd_resp_addr;
  3029. struct hwrm_func_drv_rgtr_input req = {0};
  3030. int rc;
  3031. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
  3032. req.enables =
  3033. cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
  3034. FUNC_DRV_RGTR_REQ_ENABLES_VER);
  3035. req.os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
  3036. req.flags = cpu_to_le32(FUNC_DRV_RGTR_REQ_FLAGS_16BIT_VER_MODE);
  3037. req.ver_maj_8b = DRV_VER_MAJ;
  3038. req.ver_min_8b = DRV_VER_MIN;
  3039. req.ver_upd_8b = DRV_VER_UPD;
  3040. req.ver_maj = cpu_to_le16(DRV_VER_MAJ);
  3041. req.ver_min = cpu_to_le16(DRV_VER_MIN);
  3042. req.ver_upd = cpu_to_le16(DRV_VER_UPD);
  3043. if (BNXT_PF(bp)) {
  3044. u32 data[8];
  3045. int i;
  3046. memset(data, 0, sizeof(data));
  3047. for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++) {
  3048. u16 cmd = bnxt_vf_req_snif[i];
  3049. unsigned int bit, idx;
  3050. idx = cmd / 32;
  3051. bit = cmd % 32;
  3052. data[idx] |= 1 << bit;
  3053. }
  3054. for (i = 0; i < 8; i++)
  3055. req.vf_req_fwd[i] = cpu_to_le32(data[i]);
  3056. req.enables |=
  3057. cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
  3058. }
  3059. mutex_lock(&bp->hwrm_cmd_lock);
  3060. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3061. if (rc)
  3062. rc = -EIO;
  3063. else if (resp->flags &
  3064. cpu_to_le32(FUNC_DRV_RGTR_RESP_FLAGS_IF_CHANGE_SUPPORTED))
  3065. bp->fw_cap |= BNXT_FW_CAP_IF_CHANGE;
  3066. mutex_unlock(&bp->hwrm_cmd_lock);
  3067. return rc;
  3068. }
  3069. static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
  3070. {
  3071. struct hwrm_func_drv_unrgtr_input req = {0};
  3072. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
  3073. return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3074. }
  3075. static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
  3076. {
  3077. u32 rc = 0;
  3078. struct hwrm_tunnel_dst_port_free_input req = {0};
  3079. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
  3080. req.tunnel_type = tunnel_type;
  3081. switch (tunnel_type) {
  3082. case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
  3083. req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
  3084. break;
  3085. case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
  3086. req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
  3087. break;
  3088. default:
  3089. break;
  3090. }
  3091. rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3092. if (rc)
  3093. netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
  3094. rc);
  3095. return rc;
  3096. }
  3097. static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
  3098. u8 tunnel_type)
  3099. {
  3100. u32 rc = 0;
  3101. struct hwrm_tunnel_dst_port_alloc_input req = {0};
  3102. struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
  3103. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
  3104. req.tunnel_type = tunnel_type;
  3105. req.tunnel_dst_port_val = port;
  3106. mutex_lock(&bp->hwrm_cmd_lock);
  3107. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3108. if (rc) {
  3109. netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
  3110. rc);
  3111. goto err_out;
  3112. }
  3113. switch (tunnel_type) {
  3114. case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN:
  3115. bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
  3116. break;
  3117. case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE:
  3118. bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
  3119. break;
  3120. default:
  3121. break;
  3122. }
  3123. err_out:
  3124. mutex_unlock(&bp->hwrm_cmd_lock);
  3125. return rc;
  3126. }
  3127. static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
  3128. {
  3129. struct hwrm_cfa_l2_set_rx_mask_input req = {0};
  3130. struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
  3131. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
  3132. req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
  3133. req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
  3134. req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
  3135. req.mask = cpu_to_le32(vnic->rx_mask);
  3136. return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3137. }
  3138. #ifdef CONFIG_RFS_ACCEL
  3139. static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
  3140. struct bnxt_ntuple_filter *fltr)
  3141. {
  3142. struct hwrm_cfa_ntuple_filter_free_input req = {0};
  3143. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
  3144. req.ntuple_filter_id = fltr->filter_id;
  3145. return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3146. }
  3147. #define BNXT_NTP_FLTR_FLAGS \
  3148. (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
  3149. CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
  3150. CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
  3151. CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
  3152. CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
  3153. CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
  3154. CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
  3155. CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
  3156. CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
  3157. CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
  3158. CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
  3159. CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
  3160. CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
  3161. CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
  3162. #define BNXT_NTP_TUNNEL_FLTR_FLAG \
  3163. CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE
  3164. static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
  3165. struct bnxt_ntuple_filter *fltr)
  3166. {
  3167. int rc = 0;
  3168. struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
  3169. struct hwrm_cfa_ntuple_filter_alloc_output *resp =
  3170. bp->hwrm_cmd_resp_addr;
  3171. struct flow_keys *keys = &fltr->fkeys;
  3172. struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
  3173. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
  3174. req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[fltr->l2_fltr_idx];
  3175. req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
  3176. req.ethertype = htons(ETH_P_IP);
  3177. memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
  3178. req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
  3179. req.ip_protocol = keys->basic.ip_proto;
  3180. if (keys->basic.n_proto == htons(ETH_P_IPV6)) {
  3181. int i;
  3182. req.ethertype = htons(ETH_P_IPV6);
  3183. req.ip_addr_type =
  3184. CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6;
  3185. *(struct in6_addr *)&req.src_ipaddr[0] =
  3186. keys->addrs.v6addrs.src;
  3187. *(struct in6_addr *)&req.dst_ipaddr[0] =
  3188. keys->addrs.v6addrs.dst;
  3189. for (i = 0; i < 4; i++) {
  3190. req.src_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
  3191. req.dst_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
  3192. }
  3193. } else {
  3194. req.src_ipaddr[0] = keys->addrs.v4addrs.src;
  3195. req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
  3196. req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
  3197. req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
  3198. }
  3199. if (keys->control.flags & FLOW_DIS_ENCAPSULATION) {
  3200. req.enables |= cpu_to_le32(BNXT_NTP_TUNNEL_FLTR_FLAG);
  3201. req.tunnel_type =
  3202. CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL;
  3203. }
  3204. req.src_port = keys->ports.src;
  3205. req.src_port_mask = cpu_to_be16(0xffff);
  3206. req.dst_port = keys->ports.dst;
  3207. req.dst_port_mask = cpu_to_be16(0xffff);
  3208. req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
  3209. mutex_lock(&bp->hwrm_cmd_lock);
  3210. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3211. if (!rc)
  3212. fltr->filter_id = resp->ntuple_filter_id;
  3213. mutex_unlock(&bp->hwrm_cmd_lock);
  3214. return rc;
  3215. }
  3216. #endif
  3217. static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
  3218. u8 *mac_addr)
  3219. {
  3220. u32 rc = 0;
  3221. struct hwrm_cfa_l2_filter_alloc_input req = {0};
  3222. struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
  3223. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
  3224. req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX);
  3225. if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
  3226. req.flags |=
  3227. cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
  3228. req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
  3229. req.enables =
  3230. cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
  3231. CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
  3232. CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
  3233. memcpy(req.l2_addr, mac_addr, ETH_ALEN);
  3234. req.l2_addr_mask[0] = 0xff;
  3235. req.l2_addr_mask[1] = 0xff;
  3236. req.l2_addr_mask[2] = 0xff;
  3237. req.l2_addr_mask[3] = 0xff;
  3238. req.l2_addr_mask[4] = 0xff;
  3239. req.l2_addr_mask[5] = 0xff;
  3240. mutex_lock(&bp->hwrm_cmd_lock);
  3241. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3242. if (!rc)
  3243. bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
  3244. resp->l2_filter_id;
  3245. mutex_unlock(&bp->hwrm_cmd_lock);
  3246. return rc;
  3247. }
  3248. static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
  3249. {
  3250. u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
  3251. int rc = 0;
  3252. /* Any associated ntuple filters will also be cleared by firmware. */
  3253. mutex_lock(&bp->hwrm_cmd_lock);
  3254. for (i = 0; i < num_of_vnics; i++) {
  3255. struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
  3256. for (j = 0; j < vnic->uc_filter_count; j++) {
  3257. struct hwrm_cfa_l2_filter_free_input req = {0};
  3258. bnxt_hwrm_cmd_hdr_init(bp, &req,
  3259. HWRM_CFA_L2_FILTER_FREE, -1, -1);
  3260. req.l2_filter_id = vnic->fw_l2_filter_id[j];
  3261. rc = _hwrm_send_message(bp, &req, sizeof(req),
  3262. HWRM_CMD_TIMEOUT);
  3263. }
  3264. vnic->uc_filter_count = 0;
  3265. }
  3266. mutex_unlock(&bp->hwrm_cmd_lock);
  3267. return rc;
  3268. }
  3269. static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
  3270. {
  3271. struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
  3272. struct hwrm_vnic_tpa_cfg_input req = {0};
  3273. if (vnic->fw_vnic_id == INVALID_HW_RING_ID)
  3274. return 0;
  3275. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
  3276. if (tpa_flags) {
  3277. u16 mss = bp->dev->mtu - 40;
  3278. u32 nsegs, n, segs = 0, flags;
  3279. flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
  3280. VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
  3281. VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
  3282. VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
  3283. VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
  3284. if (tpa_flags & BNXT_FLAG_GRO)
  3285. flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
  3286. req.flags = cpu_to_le32(flags);
  3287. req.enables =
  3288. cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
  3289. VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
  3290. VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
  3291. /* Number of segs are log2 units, and first packet is not
  3292. * included as part of this units.
  3293. */
  3294. if (mss <= BNXT_RX_PAGE_SIZE) {
  3295. n = BNXT_RX_PAGE_SIZE / mss;
  3296. nsegs = (MAX_SKB_FRAGS - 1) * n;
  3297. } else {
  3298. n = mss / BNXT_RX_PAGE_SIZE;
  3299. if (mss & (BNXT_RX_PAGE_SIZE - 1))
  3300. n++;
  3301. nsegs = (MAX_SKB_FRAGS - n) / n;
  3302. }
  3303. segs = ilog2(nsegs);
  3304. req.max_agg_segs = cpu_to_le16(segs);
  3305. req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
  3306. req.min_agg_len = cpu_to_le32(512);
  3307. }
  3308. req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
  3309. return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3310. }
  3311. static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
  3312. {
  3313. u32 i, j, max_rings;
  3314. struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
  3315. struct hwrm_vnic_rss_cfg_input req = {0};
  3316. if (vnic->fw_rss_cos_lb_ctx[0] == INVALID_HW_RING_ID)
  3317. return 0;
  3318. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
  3319. if (set_rss) {
  3320. req.hash_type = cpu_to_le32(bp->rss_hash_cfg);
  3321. req.hash_mode_flags = VNIC_RSS_CFG_REQ_HASH_MODE_FLAGS_DEFAULT;
  3322. if (vnic->flags & BNXT_VNIC_RSS_FLAG) {
  3323. if (BNXT_CHIP_TYPE_NITRO_A0(bp))
  3324. max_rings = bp->rx_nr_rings - 1;
  3325. else
  3326. max_rings = bp->rx_nr_rings;
  3327. } else {
  3328. max_rings = 1;
  3329. }
  3330. /* Fill the RSS indirection table with ring group ids */
  3331. for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
  3332. if (j == max_rings)
  3333. j = 0;
  3334. vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
  3335. }
  3336. req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
  3337. req.hash_key_tbl_addr =
  3338. cpu_to_le64(vnic->rss_hash_key_dma_addr);
  3339. }
  3340. req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
  3341. return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3342. }
  3343. static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
  3344. {
  3345. struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
  3346. struct hwrm_vnic_plcmodes_cfg_input req = {0};
  3347. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
  3348. req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
  3349. VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
  3350. VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
  3351. req.enables =
  3352. cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
  3353. VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
  3354. /* thresholds not implemented in firmware yet */
  3355. req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
  3356. req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
  3357. req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
  3358. return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3359. }
  3360. static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id,
  3361. u16 ctx_idx)
  3362. {
  3363. struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
  3364. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
  3365. req.rss_cos_lb_ctx_id =
  3366. cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx]);
  3367. hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3368. bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] = INVALID_HW_RING_ID;
  3369. }
  3370. static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
  3371. {
  3372. int i, j;
  3373. for (i = 0; i < bp->nr_vnics; i++) {
  3374. struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
  3375. for (j = 0; j < BNXT_MAX_CTX_PER_VNIC; j++) {
  3376. if (vnic->fw_rss_cos_lb_ctx[j] != INVALID_HW_RING_ID)
  3377. bnxt_hwrm_vnic_ctx_free_one(bp, i, j);
  3378. }
  3379. }
  3380. bp->rsscos_nr_ctxs = 0;
  3381. }
  3382. static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id, u16 ctx_idx)
  3383. {
  3384. int rc;
  3385. struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
  3386. struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
  3387. bp->hwrm_cmd_resp_addr;
  3388. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
  3389. -1);
  3390. mutex_lock(&bp->hwrm_cmd_lock);
  3391. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3392. if (!rc)
  3393. bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] =
  3394. le16_to_cpu(resp->rss_cos_lb_ctx_id);
  3395. mutex_unlock(&bp->hwrm_cmd_lock);
  3396. return rc;
  3397. }
  3398. static u32 bnxt_get_roce_vnic_mode(struct bnxt *bp)
  3399. {
  3400. if (bp->flags & BNXT_FLAG_ROCE_MIRROR_CAP)
  3401. return VNIC_CFG_REQ_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_MODE;
  3402. return VNIC_CFG_REQ_FLAGS_ROCE_DUAL_VNIC_MODE;
  3403. }
  3404. int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
  3405. {
  3406. unsigned int ring = 0, grp_idx;
  3407. struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
  3408. struct hwrm_vnic_cfg_input req = {0};
  3409. u16 def_vlan = 0;
  3410. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
  3411. req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP);
  3412. /* Only RSS support for now TBD: COS & LB */
  3413. if (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID) {
  3414. req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
  3415. req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
  3416. VNIC_CFG_REQ_ENABLES_MRU);
  3417. } else if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG) {
  3418. req.rss_rule =
  3419. cpu_to_le16(bp->vnic_info[0].fw_rss_cos_lb_ctx[0]);
  3420. req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
  3421. VNIC_CFG_REQ_ENABLES_MRU);
  3422. req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_RSS_DFLT_CR_MODE);
  3423. } else {
  3424. req.rss_rule = cpu_to_le16(0xffff);
  3425. }
  3426. if (BNXT_CHIP_TYPE_NITRO_A0(bp) &&
  3427. (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID)) {
  3428. req.cos_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[1]);
  3429. req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_COS_RULE);
  3430. } else {
  3431. req.cos_rule = cpu_to_le16(0xffff);
  3432. }
  3433. if (vnic->flags & BNXT_VNIC_RSS_FLAG)
  3434. ring = 0;
  3435. else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
  3436. ring = vnic_id - 1;
  3437. else if ((vnic_id == 1) && BNXT_CHIP_TYPE_NITRO_A0(bp))
  3438. ring = bp->rx_nr_rings - 1;
  3439. grp_idx = bp->rx_ring[ring].bnapi->index;
  3440. req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
  3441. req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
  3442. req.lb_rule = cpu_to_le16(0xffff);
  3443. req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
  3444. VLAN_HLEN);
  3445. #ifdef CONFIG_BNXT_SRIOV
  3446. if (BNXT_VF(bp))
  3447. def_vlan = bp->vf.vlan;
  3448. #endif
  3449. if ((bp->flags & BNXT_FLAG_STRIP_VLAN) || def_vlan)
  3450. req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
  3451. if (!vnic_id && bnxt_ulp_registered(bp->edev, BNXT_ROCE_ULP))
  3452. req.flags |= cpu_to_le32(bnxt_get_roce_vnic_mode(bp));
  3453. return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3454. }
  3455. static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
  3456. {
  3457. u32 rc = 0;
  3458. if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
  3459. struct hwrm_vnic_free_input req = {0};
  3460. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
  3461. req.vnic_id =
  3462. cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
  3463. rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3464. if (rc)
  3465. return rc;
  3466. bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
  3467. }
  3468. return rc;
  3469. }
  3470. static void bnxt_hwrm_vnic_free(struct bnxt *bp)
  3471. {
  3472. u16 i;
  3473. for (i = 0; i < bp->nr_vnics; i++)
  3474. bnxt_hwrm_vnic_free_one(bp, i);
  3475. }
  3476. static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
  3477. unsigned int start_rx_ring_idx,
  3478. unsigned int nr_rings)
  3479. {
  3480. int rc = 0;
  3481. unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
  3482. struct hwrm_vnic_alloc_input req = {0};
  3483. struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
  3484. /* map ring groups to this vnic */
  3485. for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
  3486. grp_idx = bp->rx_ring[i].bnapi->index;
  3487. if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
  3488. netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
  3489. j, nr_rings);
  3490. break;
  3491. }
  3492. bp->vnic_info[vnic_id].fw_grp_ids[j] =
  3493. bp->grp_info[grp_idx].fw_grp_id;
  3494. }
  3495. bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
  3496. bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
  3497. if (vnic_id == 0)
  3498. req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
  3499. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
  3500. mutex_lock(&bp->hwrm_cmd_lock);
  3501. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3502. if (!rc)
  3503. bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
  3504. mutex_unlock(&bp->hwrm_cmd_lock);
  3505. return rc;
  3506. }
  3507. static int bnxt_hwrm_vnic_qcaps(struct bnxt *bp)
  3508. {
  3509. struct hwrm_vnic_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
  3510. struct hwrm_vnic_qcaps_input req = {0};
  3511. int rc;
  3512. if (bp->hwrm_spec_code < 0x10600)
  3513. return 0;
  3514. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_QCAPS, -1, -1);
  3515. mutex_lock(&bp->hwrm_cmd_lock);
  3516. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3517. if (!rc) {
  3518. u32 flags = le32_to_cpu(resp->flags);
  3519. if (flags & VNIC_QCAPS_RESP_FLAGS_RSS_DFLT_CR_CAP)
  3520. bp->flags |= BNXT_FLAG_NEW_RSS_CAP;
  3521. if (flags &
  3522. VNIC_QCAPS_RESP_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_CAP)
  3523. bp->flags |= BNXT_FLAG_ROCE_MIRROR_CAP;
  3524. }
  3525. mutex_unlock(&bp->hwrm_cmd_lock);
  3526. return rc;
  3527. }
  3528. static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
  3529. {
  3530. u16 i;
  3531. u32 rc = 0;
  3532. mutex_lock(&bp->hwrm_cmd_lock);
  3533. for (i = 0; i < bp->rx_nr_rings; i++) {
  3534. struct hwrm_ring_grp_alloc_input req = {0};
  3535. struct hwrm_ring_grp_alloc_output *resp =
  3536. bp->hwrm_cmd_resp_addr;
  3537. unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
  3538. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
  3539. req.cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
  3540. req.rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
  3541. req.ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
  3542. req.sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
  3543. rc = _hwrm_send_message(bp, &req, sizeof(req),
  3544. HWRM_CMD_TIMEOUT);
  3545. if (rc)
  3546. break;
  3547. bp->grp_info[grp_idx].fw_grp_id =
  3548. le32_to_cpu(resp->ring_group_id);
  3549. }
  3550. mutex_unlock(&bp->hwrm_cmd_lock);
  3551. return rc;
  3552. }
  3553. static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
  3554. {
  3555. u16 i;
  3556. u32 rc = 0;
  3557. struct hwrm_ring_grp_free_input req = {0};
  3558. if (!bp->grp_info)
  3559. return 0;
  3560. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
  3561. mutex_lock(&bp->hwrm_cmd_lock);
  3562. for (i = 0; i < bp->cp_nr_rings; i++) {
  3563. if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
  3564. continue;
  3565. req.ring_group_id =
  3566. cpu_to_le32(bp->grp_info[i].fw_grp_id);
  3567. rc = _hwrm_send_message(bp, &req, sizeof(req),
  3568. HWRM_CMD_TIMEOUT);
  3569. if (rc)
  3570. break;
  3571. bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
  3572. }
  3573. mutex_unlock(&bp->hwrm_cmd_lock);
  3574. return rc;
  3575. }
  3576. static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
  3577. struct bnxt_ring_struct *ring,
  3578. u32 ring_type, u32 map_index)
  3579. {
  3580. int rc = 0, err = 0;
  3581. struct hwrm_ring_alloc_input req = {0};
  3582. struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
  3583. struct bnxt_ring_grp_info *grp_info;
  3584. u16 ring_id;
  3585. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
  3586. req.enables = 0;
  3587. if (ring->nr_pages > 1) {
  3588. req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
  3589. /* Page size is in log2 units */
  3590. req.page_size = BNXT_PAGE_SHIFT;
  3591. req.page_tbl_depth = 1;
  3592. } else {
  3593. req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
  3594. }
  3595. req.fbo = 0;
  3596. /* Association of ring index with doorbell index and MSIX number */
  3597. req.logical_id = cpu_to_le16(map_index);
  3598. switch (ring_type) {
  3599. case HWRM_RING_ALLOC_TX:
  3600. req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
  3601. /* Association of transmit ring with completion ring */
  3602. grp_info = &bp->grp_info[ring->grp_idx];
  3603. req.cmpl_ring_id = cpu_to_le16(grp_info->cp_fw_ring_id);
  3604. req.length = cpu_to_le32(bp->tx_ring_mask + 1);
  3605. req.stat_ctx_id = cpu_to_le32(grp_info->fw_stats_ctx);
  3606. req.queue_id = cpu_to_le16(ring->queue_id);
  3607. break;
  3608. case HWRM_RING_ALLOC_RX:
  3609. req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
  3610. req.length = cpu_to_le32(bp->rx_ring_mask + 1);
  3611. break;
  3612. case HWRM_RING_ALLOC_AGG:
  3613. req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
  3614. req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
  3615. break;
  3616. case HWRM_RING_ALLOC_CMPL:
  3617. req.ring_type = RING_ALLOC_REQ_RING_TYPE_L2_CMPL;
  3618. req.length = cpu_to_le32(bp->cp_ring_mask + 1);
  3619. if (bp->flags & BNXT_FLAG_USING_MSIX)
  3620. req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
  3621. break;
  3622. default:
  3623. netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
  3624. ring_type);
  3625. return -1;
  3626. }
  3627. mutex_lock(&bp->hwrm_cmd_lock);
  3628. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3629. err = le16_to_cpu(resp->error_code);
  3630. ring_id = le16_to_cpu(resp->ring_id);
  3631. mutex_unlock(&bp->hwrm_cmd_lock);
  3632. if (rc || err) {
  3633. netdev_err(bp->dev, "hwrm_ring_alloc type %d failed. rc:%x err:%x\n",
  3634. ring_type, rc, err);
  3635. return -EIO;
  3636. }
  3637. ring->fw_ring_id = ring_id;
  3638. return rc;
  3639. }
  3640. static int bnxt_hwrm_set_async_event_cr(struct bnxt *bp, int idx)
  3641. {
  3642. int rc;
  3643. if (BNXT_PF(bp)) {
  3644. struct hwrm_func_cfg_input req = {0};
  3645. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
  3646. req.fid = cpu_to_le16(0xffff);
  3647. req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
  3648. req.async_event_cr = cpu_to_le16(idx);
  3649. rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3650. } else {
  3651. struct hwrm_func_vf_cfg_input req = {0};
  3652. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_VF_CFG, -1, -1);
  3653. req.enables =
  3654. cpu_to_le32(FUNC_VF_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
  3655. req.async_event_cr = cpu_to_le16(idx);
  3656. rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3657. }
  3658. return rc;
  3659. }
  3660. static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
  3661. {
  3662. int i, rc = 0;
  3663. for (i = 0; i < bp->cp_nr_rings; i++) {
  3664. struct bnxt_napi *bnapi = bp->bnapi[i];
  3665. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  3666. struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
  3667. u32 map_idx = ring->map_idx;
  3668. cpr->cp_doorbell = bp->bar1 + map_idx * 0x80;
  3669. rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL,
  3670. map_idx);
  3671. if (rc)
  3672. goto err_out;
  3673. BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
  3674. bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
  3675. if (!i) {
  3676. rc = bnxt_hwrm_set_async_event_cr(bp, ring->fw_ring_id);
  3677. if (rc)
  3678. netdev_warn(bp->dev, "Failed to set async event completion ring.\n");
  3679. }
  3680. }
  3681. for (i = 0; i < bp->tx_nr_rings; i++) {
  3682. struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
  3683. struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
  3684. u32 map_idx = i;
  3685. rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX,
  3686. map_idx);
  3687. if (rc)
  3688. goto err_out;
  3689. txr->tx_doorbell = bp->bar1 + map_idx * 0x80;
  3690. }
  3691. for (i = 0; i < bp->rx_nr_rings; i++) {
  3692. struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
  3693. struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
  3694. u32 map_idx = rxr->bnapi->index;
  3695. rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX,
  3696. map_idx);
  3697. if (rc)
  3698. goto err_out;
  3699. rxr->rx_doorbell = bp->bar1 + map_idx * 0x80;
  3700. writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
  3701. bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
  3702. }
  3703. if (bp->flags & BNXT_FLAG_AGG_RINGS) {
  3704. for (i = 0; i < bp->rx_nr_rings; i++) {
  3705. struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
  3706. struct bnxt_ring_struct *ring =
  3707. &rxr->rx_agg_ring_struct;
  3708. u32 grp_idx = ring->grp_idx;
  3709. u32 map_idx = grp_idx + bp->rx_nr_rings;
  3710. rc = hwrm_ring_alloc_send_msg(bp, ring,
  3711. HWRM_RING_ALLOC_AGG,
  3712. map_idx);
  3713. if (rc)
  3714. goto err_out;
  3715. rxr->rx_agg_doorbell = bp->bar1 + map_idx * 0x80;
  3716. writel(DB_KEY_RX | rxr->rx_agg_prod,
  3717. rxr->rx_agg_doorbell);
  3718. bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
  3719. }
  3720. }
  3721. err_out:
  3722. return rc;
  3723. }
  3724. static int hwrm_ring_free_send_msg(struct bnxt *bp,
  3725. struct bnxt_ring_struct *ring,
  3726. u32 ring_type, int cmpl_ring_id)
  3727. {
  3728. int rc;
  3729. struct hwrm_ring_free_input req = {0};
  3730. struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
  3731. u16 error_code;
  3732. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, cmpl_ring_id, -1);
  3733. req.ring_type = ring_type;
  3734. req.ring_id = cpu_to_le16(ring->fw_ring_id);
  3735. mutex_lock(&bp->hwrm_cmd_lock);
  3736. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3737. error_code = le16_to_cpu(resp->error_code);
  3738. mutex_unlock(&bp->hwrm_cmd_lock);
  3739. if (rc || error_code) {
  3740. netdev_err(bp->dev, "hwrm_ring_free type %d failed. rc:%x err:%x\n",
  3741. ring_type, rc, error_code);
  3742. return -EIO;
  3743. }
  3744. return 0;
  3745. }
  3746. static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
  3747. {
  3748. int i;
  3749. if (!bp->bnapi)
  3750. return;
  3751. for (i = 0; i < bp->tx_nr_rings; i++) {
  3752. struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
  3753. struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
  3754. u32 grp_idx = txr->bnapi->index;
  3755. u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
  3756. if (ring->fw_ring_id != INVALID_HW_RING_ID) {
  3757. hwrm_ring_free_send_msg(bp, ring,
  3758. RING_FREE_REQ_RING_TYPE_TX,
  3759. close_path ? cmpl_ring_id :
  3760. INVALID_HW_RING_ID);
  3761. ring->fw_ring_id = INVALID_HW_RING_ID;
  3762. }
  3763. }
  3764. for (i = 0; i < bp->rx_nr_rings; i++) {
  3765. struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
  3766. struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
  3767. u32 grp_idx = rxr->bnapi->index;
  3768. u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
  3769. if (ring->fw_ring_id != INVALID_HW_RING_ID) {
  3770. hwrm_ring_free_send_msg(bp, ring,
  3771. RING_FREE_REQ_RING_TYPE_RX,
  3772. close_path ? cmpl_ring_id :
  3773. INVALID_HW_RING_ID);
  3774. ring->fw_ring_id = INVALID_HW_RING_ID;
  3775. bp->grp_info[grp_idx].rx_fw_ring_id =
  3776. INVALID_HW_RING_ID;
  3777. }
  3778. }
  3779. for (i = 0; i < bp->rx_nr_rings; i++) {
  3780. struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
  3781. struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
  3782. u32 grp_idx = rxr->bnapi->index;
  3783. u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
  3784. if (ring->fw_ring_id != INVALID_HW_RING_ID) {
  3785. hwrm_ring_free_send_msg(bp, ring,
  3786. RING_FREE_REQ_RING_TYPE_RX,
  3787. close_path ? cmpl_ring_id :
  3788. INVALID_HW_RING_ID);
  3789. ring->fw_ring_id = INVALID_HW_RING_ID;
  3790. bp->grp_info[grp_idx].agg_fw_ring_id =
  3791. INVALID_HW_RING_ID;
  3792. }
  3793. }
  3794. /* The completion rings are about to be freed. After that the
  3795. * IRQ doorbell will not work anymore. So we need to disable
  3796. * IRQ here.
  3797. */
  3798. bnxt_disable_int_sync(bp);
  3799. for (i = 0; i < bp->cp_nr_rings; i++) {
  3800. struct bnxt_napi *bnapi = bp->bnapi[i];
  3801. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  3802. struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
  3803. if (ring->fw_ring_id != INVALID_HW_RING_ID) {
  3804. hwrm_ring_free_send_msg(bp, ring,
  3805. RING_FREE_REQ_RING_TYPE_L2_CMPL,
  3806. INVALID_HW_RING_ID);
  3807. ring->fw_ring_id = INVALID_HW_RING_ID;
  3808. bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
  3809. }
  3810. }
  3811. }
  3812. static int bnxt_hwrm_get_rings(struct bnxt *bp)
  3813. {
  3814. struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
  3815. struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
  3816. struct hwrm_func_qcfg_input req = {0};
  3817. int rc;
  3818. if (bp->hwrm_spec_code < 0x10601)
  3819. return 0;
  3820. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
  3821. req.fid = cpu_to_le16(0xffff);
  3822. mutex_lock(&bp->hwrm_cmd_lock);
  3823. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3824. if (rc) {
  3825. mutex_unlock(&bp->hwrm_cmd_lock);
  3826. return -EIO;
  3827. }
  3828. hw_resc->resv_tx_rings = le16_to_cpu(resp->alloc_tx_rings);
  3829. if (BNXT_NEW_RM(bp)) {
  3830. u16 cp, stats;
  3831. hw_resc->resv_rx_rings = le16_to_cpu(resp->alloc_rx_rings);
  3832. hw_resc->resv_hw_ring_grps =
  3833. le32_to_cpu(resp->alloc_hw_ring_grps);
  3834. hw_resc->resv_vnics = le16_to_cpu(resp->alloc_vnics);
  3835. cp = le16_to_cpu(resp->alloc_cmpl_rings);
  3836. stats = le16_to_cpu(resp->alloc_stat_ctx);
  3837. cp = min_t(u16, cp, stats);
  3838. hw_resc->resv_cp_rings = cp;
  3839. }
  3840. mutex_unlock(&bp->hwrm_cmd_lock);
  3841. return 0;
  3842. }
  3843. /* Caller must hold bp->hwrm_cmd_lock */
  3844. int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings)
  3845. {
  3846. struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
  3847. struct hwrm_func_qcfg_input req = {0};
  3848. int rc;
  3849. if (bp->hwrm_spec_code < 0x10601)
  3850. return 0;
  3851. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
  3852. req.fid = cpu_to_le16(fid);
  3853. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3854. if (!rc)
  3855. *tx_rings = le16_to_cpu(resp->alloc_tx_rings);
  3856. return rc;
  3857. }
  3858. static void
  3859. __bnxt_hwrm_reserve_pf_rings(struct bnxt *bp, struct hwrm_func_cfg_input *req,
  3860. int tx_rings, int rx_rings, int ring_grps,
  3861. int cp_rings, int vnics)
  3862. {
  3863. u32 enables = 0;
  3864. bnxt_hwrm_cmd_hdr_init(bp, req, HWRM_FUNC_CFG, -1, -1);
  3865. req->fid = cpu_to_le16(0xffff);
  3866. enables |= tx_rings ? FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS : 0;
  3867. req->num_tx_rings = cpu_to_le16(tx_rings);
  3868. if (BNXT_NEW_RM(bp)) {
  3869. enables |= rx_rings ? FUNC_CFG_REQ_ENABLES_NUM_RX_RINGS : 0;
  3870. enables |= cp_rings ? FUNC_CFG_REQ_ENABLES_NUM_CMPL_RINGS |
  3871. FUNC_CFG_REQ_ENABLES_NUM_STAT_CTXS : 0;
  3872. enables |= ring_grps ?
  3873. FUNC_CFG_REQ_ENABLES_NUM_HW_RING_GRPS : 0;
  3874. enables |= vnics ? FUNC_VF_CFG_REQ_ENABLES_NUM_VNICS : 0;
  3875. req->num_rx_rings = cpu_to_le16(rx_rings);
  3876. req->num_hw_ring_grps = cpu_to_le16(ring_grps);
  3877. req->num_cmpl_rings = cpu_to_le16(cp_rings);
  3878. req->num_stat_ctxs = req->num_cmpl_rings;
  3879. req->num_vnics = cpu_to_le16(vnics);
  3880. }
  3881. req->enables = cpu_to_le32(enables);
  3882. }
  3883. static void
  3884. __bnxt_hwrm_reserve_vf_rings(struct bnxt *bp,
  3885. struct hwrm_func_vf_cfg_input *req, int tx_rings,
  3886. int rx_rings, int ring_grps, int cp_rings,
  3887. int vnics)
  3888. {
  3889. u32 enables = 0;
  3890. bnxt_hwrm_cmd_hdr_init(bp, req, HWRM_FUNC_VF_CFG, -1, -1);
  3891. enables |= tx_rings ? FUNC_VF_CFG_REQ_ENABLES_NUM_TX_RINGS : 0;
  3892. enables |= rx_rings ? FUNC_VF_CFG_REQ_ENABLES_NUM_RX_RINGS : 0;
  3893. enables |= cp_rings ? FUNC_VF_CFG_REQ_ENABLES_NUM_CMPL_RINGS |
  3894. FUNC_VF_CFG_REQ_ENABLES_NUM_STAT_CTXS : 0;
  3895. enables |= ring_grps ? FUNC_VF_CFG_REQ_ENABLES_NUM_HW_RING_GRPS : 0;
  3896. enables |= vnics ? FUNC_VF_CFG_REQ_ENABLES_NUM_VNICS : 0;
  3897. req->num_tx_rings = cpu_to_le16(tx_rings);
  3898. req->num_rx_rings = cpu_to_le16(rx_rings);
  3899. req->num_hw_ring_grps = cpu_to_le16(ring_grps);
  3900. req->num_cmpl_rings = cpu_to_le16(cp_rings);
  3901. req->num_stat_ctxs = req->num_cmpl_rings;
  3902. req->num_vnics = cpu_to_le16(vnics);
  3903. req->enables = cpu_to_le32(enables);
  3904. }
  3905. static int
  3906. bnxt_hwrm_reserve_pf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
  3907. int ring_grps, int cp_rings, int vnics)
  3908. {
  3909. struct hwrm_func_cfg_input req = {0};
  3910. int rc;
  3911. __bnxt_hwrm_reserve_pf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
  3912. cp_rings, vnics);
  3913. if (!req.enables)
  3914. return 0;
  3915. rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3916. if (rc)
  3917. return -ENOMEM;
  3918. if (bp->hwrm_spec_code < 0x10601)
  3919. bp->hw_resc.resv_tx_rings = tx_rings;
  3920. rc = bnxt_hwrm_get_rings(bp);
  3921. return rc;
  3922. }
  3923. static int
  3924. bnxt_hwrm_reserve_vf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
  3925. int ring_grps, int cp_rings, int vnics)
  3926. {
  3927. struct hwrm_func_vf_cfg_input req = {0};
  3928. int rc;
  3929. if (!BNXT_NEW_RM(bp)) {
  3930. bp->hw_resc.resv_tx_rings = tx_rings;
  3931. return 0;
  3932. }
  3933. __bnxt_hwrm_reserve_vf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
  3934. cp_rings, vnics);
  3935. req.enables |= cpu_to_le32(FUNC_VF_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS |
  3936. FUNC_VF_CFG_REQ_ENABLES_NUM_L2_CTXS);
  3937. req.num_rsscos_ctxs = cpu_to_le16(BNXT_VF_MAX_RSS_CTX);
  3938. req.num_l2_ctxs = cpu_to_le16(BNXT_VF_MAX_L2_CTX);
  3939. rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  3940. if (rc)
  3941. return -ENOMEM;
  3942. rc = bnxt_hwrm_get_rings(bp);
  3943. return rc;
  3944. }
  3945. static int bnxt_hwrm_reserve_rings(struct bnxt *bp, int tx, int rx, int grp,
  3946. int cp, int vnic)
  3947. {
  3948. if (BNXT_PF(bp))
  3949. return bnxt_hwrm_reserve_pf_rings(bp, tx, rx, grp, cp, vnic);
  3950. else
  3951. return bnxt_hwrm_reserve_vf_rings(bp, tx, rx, grp, cp, vnic);
  3952. }
  3953. static int bnxt_cp_rings_in_use(struct bnxt *bp)
  3954. {
  3955. int cp = bp->cp_nr_rings;
  3956. int ulp_msix, ulp_base;
  3957. ulp_msix = bnxt_get_ulp_msix_num(bp);
  3958. if (ulp_msix) {
  3959. ulp_base = bnxt_get_ulp_msix_base(bp);
  3960. cp += ulp_msix;
  3961. if ((ulp_base + ulp_msix) > cp)
  3962. cp = ulp_base + ulp_msix;
  3963. }
  3964. return cp;
  3965. }
  3966. static bool bnxt_need_reserve_rings(struct bnxt *bp)
  3967. {
  3968. struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
  3969. int cp = bnxt_cp_rings_in_use(bp);
  3970. int rx = bp->rx_nr_rings;
  3971. int vnic = 1, grp = rx;
  3972. if (bp->hwrm_spec_code < 0x10601)
  3973. return false;
  3974. if (hw_resc->resv_tx_rings != bp->tx_nr_rings)
  3975. return true;
  3976. if (bp->flags & BNXT_FLAG_RFS)
  3977. vnic = rx + 1;
  3978. if (bp->flags & BNXT_FLAG_AGG_RINGS)
  3979. rx <<= 1;
  3980. if (BNXT_NEW_RM(bp) &&
  3981. (hw_resc->resv_rx_rings != rx || hw_resc->resv_cp_rings != cp ||
  3982. hw_resc->resv_hw_ring_grps != grp || hw_resc->resv_vnics != vnic))
  3983. return true;
  3984. return false;
  3985. }
  3986. static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
  3987. bool shared);
  3988. static int __bnxt_reserve_rings(struct bnxt *bp)
  3989. {
  3990. struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
  3991. int cp = bnxt_cp_rings_in_use(bp);
  3992. int tx = bp->tx_nr_rings;
  3993. int rx = bp->rx_nr_rings;
  3994. int grp, rx_rings, rc;
  3995. bool sh = false;
  3996. int vnic = 1;
  3997. if (!bnxt_need_reserve_rings(bp))
  3998. return 0;
  3999. if (bp->flags & BNXT_FLAG_SHARED_RINGS)
  4000. sh = true;
  4001. if (bp->flags & BNXT_FLAG_RFS)
  4002. vnic = rx + 1;
  4003. if (bp->flags & BNXT_FLAG_AGG_RINGS)
  4004. rx <<= 1;
  4005. grp = bp->rx_nr_rings;
  4006. rc = bnxt_hwrm_reserve_rings(bp, tx, rx, grp, cp, vnic);
  4007. if (rc)
  4008. return rc;
  4009. tx = hw_resc->resv_tx_rings;
  4010. if (BNXT_NEW_RM(bp)) {
  4011. rx = hw_resc->resv_rx_rings;
  4012. cp = hw_resc->resv_cp_rings;
  4013. grp = hw_resc->resv_hw_ring_grps;
  4014. vnic = hw_resc->resv_vnics;
  4015. }
  4016. rx_rings = rx;
  4017. if (bp->flags & BNXT_FLAG_AGG_RINGS) {
  4018. if (rx >= 2) {
  4019. rx_rings = rx >> 1;
  4020. } else {
  4021. if (netif_running(bp->dev))
  4022. return -ENOMEM;
  4023. bp->flags &= ~BNXT_FLAG_AGG_RINGS;
  4024. bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
  4025. bp->dev->hw_features &= ~NETIF_F_LRO;
  4026. bp->dev->features &= ~NETIF_F_LRO;
  4027. bnxt_set_ring_params(bp);
  4028. }
  4029. }
  4030. rx_rings = min_t(int, rx_rings, grp);
  4031. rc = bnxt_trim_rings(bp, &rx_rings, &tx, cp, sh);
  4032. if (bp->flags & BNXT_FLAG_AGG_RINGS)
  4033. rx = rx_rings << 1;
  4034. cp = sh ? max_t(int, tx, rx_rings) : tx + rx_rings;
  4035. bp->tx_nr_rings = tx;
  4036. bp->rx_nr_rings = rx_rings;
  4037. bp->cp_nr_rings = cp;
  4038. if (!tx || !rx || !cp || !grp || !vnic)
  4039. return -ENOMEM;
  4040. return rc;
  4041. }
  4042. static int bnxt_hwrm_check_vf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
  4043. int ring_grps, int cp_rings, int vnics)
  4044. {
  4045. struct hwrm_func_vf_cfg_input req = {0};
  4046. u32 flags;
  4047. int rc;
  4048. if (!BNXT_NEW_RM(bp))
  4049. return 0;
  4050. __bnxt_hwrm_reserve_vf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
  4051. cp_rings, vnics);
  4052. flags = FUNC_VF_CFG_REQ_FLAGS_TX_ASSETS_TEST |
  4053. FUNC_VF_CFG_REQ_FLAGS_RX_ASSETS_TEST |
  4054. FUNC_VF_CFG_REQ_FLAGS_CMPL_ASSETS_TEST |
  4055. FUNC_VF_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST |
  4056. FUNC_VF_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST |
  4057. FUNC_VF_CFG_REQ_FLAGS_VNIC_ASSETS_TEST;
  4058. req.flags = cpu_to_le32(flags);
  4059. rc = hwrm_send_message_silent(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  4060. if (rc)
  4061. return -ENOMEM;
  4062. return 0;
  4063. }
  4064. static int bnxt_hwrm_check_pf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
  4065. int ring_grps, int cp_rings, int vnics)
  4066. {
  4067. struct hwrm_func_cfg_input req = {0};
  4068. u32 flags;
  4069. int rc;
  4070. __bnxt_hwrm_reserve_pf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
  4071. cp_rings, vnics);
  4072. flags = FUNC_CFG_REQ_FLAGS_TX_ASSETS_TEST;
  4073. if (BNXT_NEW_RM(bp))
  4074. flags |= FUNC_CFG_REQ_FLAGS_RX_ASSETS_TEST |
  4075. FUNC_CFG_REQ_FLAGS_CMPL_ASSETS_TEST |
  4076. FUNC_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST |
  4077. FUNC_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST |
  4078. FUNC_CFG_REQ_FLAGS_VNIC_ASSETS_TEST;
  4079. req.flags = cpu_to_le32(flags);
  4080. rc = hwrm_send_message_silent(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  4081. if (rc)
  4082. return -ENOMEM;
  4083. return 0;
  4084. }
  4085. static int bnxt_hwrm_check_rings(struct bnxt *bp, int tx_rings, int rx_rings,
  4086. int ring_grps, int cp_rings, int vnics)
  4087. {
  4088. if (bp->hwrm_spec_code < 0x10801)
  4089. return 0;
  4090. if (BNXT_PF(bp))
  4091. return bnxt_hwrm_check_pf_rings(bp, tx_rings, rx_rings,
  4092. ring_grps, cp_rings, vnics);
  4093. return bnxt_hwrm_check_vf_rings(bp, tx_rings, rx_rings, ring_grps,
  4094. cp_rings, vnics);
  4095. }
  4096. static void bnxt_hwrm_set_coal_params(struct bnxt_coal *hw_coal,
  4097. struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
  4098. {
  4099. u16 val, tmr, max, flags;
  4100. max = hw_coal->bufs_per_record * 128;
  4101. if (hw_coal->budget)
  4102. max = hw_coal->bufs_per_record * hw_coal->budget;
  4103. val = clamp_t(u16, hw_coal->coal_bufs, 1, max);
  4104. req->num_cmpl_aggr_int = cpu_to_le16(val);
  4105. /* This is a 6-bit value and must not be 0, or we'll get non stop IRQ */
  4106. val = min_t(u16, val, 63);
  4107. req->num_cmpl_dma_aggr = cpu_to_le16(val);
  4108. /* This is a 6-bit value and must not be 0, or we'll get non stop IRQ */
  4109. val = clamp_t(u16, hw_coal->coal_bufs_irq, 1, 63);
  4110. req->num_cmpl_dma_aggr_during_int = cpu_to_le16(val);
  4111. tmr = BNXT_USEC_TO_COAL_TIMER(hw_coal->coal_ticks);
  4112. tmr = max_t(u16, tmr, 1);
  4113. req->int_lat_tmr_max = cpu_to_le16(tmr);
  4114. /* min timer set to 1/2 of interrupt timer */
  4115. val = tmr / 2;
  4116. req->int_lat_tmr_min = cpu_to_le16(val);
  4117. /* buf timer set to 1/4 of interrupt timer */
  4118. val = max_t(u16, tmr / 4, 1);
  4119. req->cmpl_aggr_dma_tmr = cpu_to_le16(val);
  4120. tmr = BNXT_USEC_TO_COAL_TIMER(hw_coal->coal_ticks_irq);
  4121. tmr = max_t(u16, tmr, 1);
  4122. req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(tmr);
  4123. flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
  4124. if (hw_coal->idle_thresh && hw_coal->coal_ticks < hw_coal->idle_thresh)
  4125. flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
  4126. req->flags = cpu_to_le16(flags);
  4127. }
  4128. int bnxt_hwrm_set_ring_coal(struct bnxt *bp, struct bnxt_napi *bnapi)
  4129. {
  4130. struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0};
  4131. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  4132. struct bnxt_coal coal;
  4133. unsigned int grp_idx;
  4134. /* Tick values in micro seconds.
  4135. * 1 coal_buf x bufs_per_record = 1 completion record.
  4136. */
  4137. memcpy(&coal, &bp->rx_coal, sizeof(struct bnxt_coal));
  4138. coal.coal_ticks = cpr->rx_ring_coal.coal_ticks;
  4139. coal.coal_bufs = cpr->rx_ring_coal.coal_bufs;
  4140. if (!bnapi->rx_ring)
  4141. return -ENODEV;
  4142. bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
  4143. HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
  4144. bnxt_hwrm_set_coal_params(&coal, &req_rx);
  4145. grp_idx = bnapi->index;
  4146. req_rx.ring_id = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
  4147. return hwrm_send_message(bp, &req_rx, sizeof(req_rx),
  4148. HWRM_CMD_TIMEOUT);
  4149. }
  4150. int bnxt_hwrm_set_coal(struct bnxt *bp)
  4151. {
  4152. int i, rc = 0;
  4153. struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0},
  4154. req_tx = {0}, *req;
  4155. bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
  4156. HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
  4157. bnxt_hwrm_cmd_hdr_init(bp, &req_tx,
  4158. HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
  4159. bnxt_hwrm_set_coal_params(&bp->rx_coal, &req_rx);
  4160. bnxt_hwrm_set_coal_params(&bp->tx_coal, &req_tx);
  4161. mutex_lock(&bp->hwrm_cmd_lock);
  4162. for (i = 0; i < bp->cp_nr_rings; i++) {
  4163. struct bnxt_napi *bnapi = bp->bnapi[i];
  4164. req = &req_rx;
  4165. if (!bnapi->rx_ring)
  4166. req = &req_tx;
  4167. req->ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
  4168. rc = _hwrm_send_message(bp, req, sizeof(*req),
  4169. HWRM_CMD_TIMEOUT);
  4170. if (rc)
  4171. break;
  4172. }
  4173. mutex_unlock(&bp->hwrm_cmd_lock);
  4174. return rc;
  4175. }
  4176. static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
  4177. {
  4178. int rc = 0, i;
  4179. struct hwrm_stat_ctx_free_input req = {0};
  4180. if (!bp->bnapi)
  4181. return 0;
  4182. if (BNXT_CHIP_TYPE_NITRO_A0(bp))
  4183. return 0;
  4184. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
  4185. mutex_lock(&bp->hwrm_cmd_lock);
  4186. for (i = 0; i < bp->cp_nr_rings; i++) {
  4187. struct bnxt_napi *bnapi = bp->bnapi[i];
  4188. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  4189. if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
  4190. req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
  4191. rc = _hwrm_send_message(bp, &req, sizeof(req),
  4192. HWRM_CMD_TIMEOUT);
  4193. if (rc)
  4194. break;
  4195. cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
  4196. }
  4197. }
  4198. mutex_unlock(&bp->hwrm_cmd_lock);
  4199. return rc;
  4200. }
  4201. static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
  4202. {
  4203. int rc = 0, i;
  4204. struct hwrm_stat_ctx_alloc_input req = {0};
  4205. struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
  4206. if (BNXT_CHIP_TYPE_NITRO_A0(bp))
  4207. return 0;
  4208. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
  4209. req.update_period_ms = cpu_to_le32(bp->stats_coal_ticks / 1000);
  4210. mutex_lock(&bp->hwrm_cmd_lock);
  4211. for (i = 0; i < bp->cp_nr_rings; i++) {
  4212. struct bnxt_napi *bnapi = bp->bnapi[i];
  4213. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  4214. req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
  4215. rc = _hwrm_send_message(bp, &req, sizeof(req),
  4216. HWRM_CMD_TIMEOUT);
  4217. if (rc)
  4218. break;
  4219. cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
  4220. bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
  4221. }
  4222. mutex_unlock(&bp->hwrm_cmd_lock);
  4223. return rc;
  4224. }
  4225. static int bnxt_hwrm_func_qcfg(struct bnxt *bp)
  4226. {
  4227. struct hwrm_func_qcfg_input req = {0};
  4228. struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
  4229. u16 flags;
  4230. int rc;
  4231. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
  4232. req.fid = cpu_to_le16(0xffff);
  4233. mutex_lock(&bp->hwrm_cmd_lock);
  4234. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  4235. if (rc)
  4236. goto func_qcfg_exit;
  4237. #ifdef CONFIG_BNXT_SRIOV
  4238. if (BNXT_VF(bp)) {
  4239. struct bnxt_vf_info *vf = &bp->vf;
  4240. vf->vlan = le16_to_cpu(resp->vlan) & VLAN_VID_MASK;
  4241. }
  4242. #endif
  4243. flags = le16_to_cpu(resp->flags);
  4244. if (flags & (FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED |
  4245. FUNC_QCFG_RESP_FLAGS_FW_LLDP_AGENT_ENABLED)) {
  4246. bp->fw_cap |= BNXT_FW_CAP_LLDP_AGENT;
  4247. if (flags & FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED)
  4248. bp->fw_cap |= BNXT_FW_CAP_DCBX_AGENT;
  4249. }
  4250. if (BNXT_PF(bp) && (flags & FUNC_QCFG_RESP_FLAGS_MULTI_HOST))
  4251. bp->flags |= BNXT_FLAG_MULTI_HOST;
  4252. switch (resp->port_partition_type) {
  4253. case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0:
  4254. case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5:
  4255. case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0:
  4256. bp->port_partition_type = resp->port_partition_type;
  4257. break;
  4258. }
  4259. if (bp->hwrm_spec_code < 0x10707 ||
  4260. resp->evb_mode == FUNC_QCFG_RESP_EVB_MODE_VEB)
  4261. bp->br_mode = BRIDGE_MODE_VEB;
  4262. else if (resp->evb_mode == FUNC_QCFG_RESP_EVB_MODE_VEPA)
  4263. bp->br_mode = BRIDGE_MODE_VEPA;
  4264. else
  4265. bp->br_mode = BRIDGE_MODE_UNDEF;
  4266. bp->max_mtu = le16_to_cpu(resp->max_mtu_configured);
  4267. if (!bp->max_mtu)
  4268. bp->max_mtu = BNXT_MAX_MTU;
  4269. func_qcfg_exit:
  4270. mutex_unlock(&bp->hwrm_cmd_lock);
  4271. return rc;
  4272. }
  4273. int bnxt_hwrm_func_resc_qcaps(struct bnxt *bp, bool all)
  4274. {
  4275. struct hwrm_func_resource_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
  4276. struct hwrm_func_resource_qcaps_input req = {0};
  4277. struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
  4278. int rc;
  4279. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESOURCE_QCAPS, -1, -1);
  4280. req.fid = cpu_to_le16(0xffff);
  4281. mutex_lock(&bp->hwrm_cmd_lock);
  4282. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  4283. if (rc) {
  4284. rc = -EIO;
  4285. goto hwrm_func_resc_qcaps_exit;
  4286. }
  4287. hw_resc->max_tx_sch_inputs = le16_to_cpu(resp->max_tx_scheduler_inputs);
  4288. if (!all)
  4289. goto hwrm_func_resc_qcaps_exit;
  4290. hw_resc->min_rsscos_ctxs = le16_to_cpu(resp->min_rsscos_ctx);
  4291. hw_resc->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
  4292. hw_resc->min_cp_rings = le16_to_cpu(resp->min_cmpl_rings);
  4293. hw_resc->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
  4294. hw_resc->min_tx_rings = le16_to_cpu(resp->min_tx_rings);
  4295. hw_resc->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
  4296. hw_resc->min_rx_rings = le16_to_cpu(resp->min_rx_rings);
  4297. hw_resc->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
  4298. hw_resc->min_hw_ring_grps = le16_to_cpu(resp->min_hw_ring_grps);
  4299. hw_resc->max_hw_ring_grps = le16_to_cpu(resp->max_hw_ring_grps);
  4300. hw_resc->min_l2_ctxs = le16_to_cpu(resp->min_l2_ctxs);
  4301. hw_resc->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
  4302. hw_resc->min_vnics = le16_to_cpu(resp->min_vnics);
  4303. hw_resc->max_vnics = le16_to_cpu(resp->max_vnics);
  4304. hw_resc->min_stat_ctxs = le16_to_cpu(resp->min_stat_ctx);
  4305. hw_resc->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
  4306. if (BNXT_PF(bp)) {
  4307. struct bnxt_pf_info *pf = &bp->pf;
  4308. pf->vf_resv_strategy =
  4309. le16_to_cpu(resp->vf_reservation_strategy);
  4310. if (pf->vf_resv_strategy > BNXT_VF_RESV_STRATEGY_MINIMAL_STATIC)
  4311. pf->vf_resv_strategy = BNXT_VF_RESV_STRATEGY_MAXIMAL;
  4312. }
  4313. hwrm_func_resc_qcaps_exit:
  4314. mutex_unlock(&bp->hwrm_cmd_lock);
  4315. return rc;
  4316. }
  4317. static int __bnxt_hwrm_func_qcaps(struct bnxt *bp)
  4318. {
  4319. int rc = 0;
  4320. struct hwrm_func_qcaps_input req = {0};
  4321. struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
  4322. struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
  4323. u32 flags;
  4324. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
  4325. req.fid = cpu_to_le16(0xffff);
  4326. mutex_lock(&bp->hwrm_cmd_lock);
  4327. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  4328. if (rc)
  4329. goto hwrm_func_qcaps_exit;
  4330. flags = le32_to_cpu(resp->flags);
  4331. if (flags & FUNC_QCAPS_RESP_FLAGS_ROCE_V1_SUPPORTED)
  4332. bp->flags |= BNXT_FLAG_ROCEV1_CAP;
  4333. if (flags & FUNC_QCAPS_RESP_FLAGS_ROCE_V2_SUPPORTED)
  4334. bp->flags |= BNXT_FLAG_ROCEV2_CAP;
  4335. bp->tx_push_thresh = 0;
  4336. if (flags & FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED)
  4337. bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
  4338. hw_resc->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
  4339. hw_resc->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
  4340. hw_resc->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
  4341. hw_resc->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
  4342. hw_resc->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
  4343. if (!hw_resc->max_hw_ring_grps)
  4344. hw_resc->max_hw_ring_grps = hw_resc->max_tx_rings;
  4345. hw_resc->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
  4346. hw_resc->max_vnics = le16_to_cpu(resp->max_vnics);
  4347. hw_resc->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
  4348. if (BNXT_PF(bp)) {
  4349. struct bnxt_pf_info *pf = &bp->pf;
  4350. pf->fw_fid = le16_to_cpu(resp->fid);
  4351. pf->port_id = le16_to_cpu(resp->port_id);
  4352. bp->dev->dev_port = pf->port_id;
  4353. memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
  4354. pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
  4355. pf->max_vfs = le16_to_cpu(resp->max_vfs);
  4356. pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
  4357. pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
  4358. pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
  4359. pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
  4360. pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
  4361. pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
  4362. if (flags & FUNC_QCAPS_RESP_FLAGS_WOL_MAGICPKT_SUPPORTED)
  4363. bp->flags |= BNXT_FLAG_WOL_CAP;
  4364. } else {
  4365. #ifdef CONFIG_BNXT_SRIOV
  4366. struct bnxt_vf_info *vf = &bp->vf;
  4367. vf->fw_fid = le16_to_cpu(resp->fid);
  4368. memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
  4369. #endif
  4370. }
  4371. hwrm_func_qcaps_exit:
  4372. mutex_unlock(&bp->hwrm_cmd_lock);
  4373. return rc;
  4374. }
  4375. static int bnxt_hwrm_func_qcaps(struct bnxt *bp)
  4376. {
  4377. int rc;
  4378. rc = __bnxt_hwrm_func_qcaps(bp);
  4379. if (rc)
  4380. return rc;
  4381. if (bp->hwrm_spec_code >= 0x10803) {
  4382. rc = bnxt_hwrm_func_resc_qcaps(bp, true);
  4383. if (!rc)
  4384. bp->fw_cap |= BNXT_FW_CAP_NEW_RM;
  4385. }
  4386. return 0;
  4387. }
  4388. static int bnxt_hwrm_func_reset(struct bnxt *bp)
  4389. {
  4390. struct hwrm_func_reset_input req = {0};
  4391. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
  4392. req.enables = 0;
  4393. return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
  4394. }
  4395. static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
  4396. {
  4397. int rc = 0;
  4398. struct hwrm_queue_qportcfg_input req = {0};
  4399. struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
  4400. u8 i, j, *qptr;
  4401. bool no_rdma;
  4402. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
  4403. mutex_lock(&bp->hwrm_cmd_lock);
  4404. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  4405. if (rc)
  4406. goto qportcfg_exit;
  4407. if (!resp->max_configurable_queues) {
  4408. rc = -EINVAL;
  4409. goto qportcfg_exit;
  4410. }
  4411. bp->max_tc = resp->max_configurable_queues;
  4412. bp->max_lltc = resp->max_configurable_lossless_queues;
  4413. if (bp->max_tc > BNXT_MAX_QUEUE)
  4414. bp->max_tc = BNXT_MAX_QUEUE;
  4415. no_rdma = !(bp->flags & BNXT_FLAG_ROCE_CAP);
  4416. qptr = &resp->queue_id0;
  4417. for (i = 0, j = 0; i < bp->max_tc; i++) {
  4418. bp->q_info[j].queue_id = *qptr++;
  4419. bp->q_info[j].queue_profile = *qptr++;
  4420. bp->tc_to_qidx[j] = j;
  4421. if (!BNXT_CNPQ(bp->q_info[j].queue_profile) ||
  4422. (no_rdma && BNXT_PF(bp)))
  4423. j++;
  4424. }
  4425. bp->max_tc = max_t(u8, j, 1);
  4426. if (resp->queue_cfg_info & QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG)
  4427. bp->max_tc = 1;
  4428. if (bp->max_lltc > bp->max_tc)
  4429. bp->max_lltc = bp->max_tc;
  4430. qportcfg_exit:
  4431. mutex_unlock(&bp->hwrm_cmd_lock);
  4432. return rc;
  4433. }
  4434. static int bnxt_hwrm_ver_get(struct bnxt *bp)
  4435. {
  4436. int rc;
  4437. struct hwrm_ver_get_input req = {0};
  4438. struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
  4439. u32 dev_caps_cfg;
  4440. bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
  4441. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
  4442. req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
  4443. req.hwrm_intf_min = HWRM_VERSION_MINOR;
  4444. req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
  4445. mutex_lock(&bp->hwrm_cmd_lock);
  4446. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  4447. if (rc)
  4448. goto hwrm_ver_get_exit;
  4449. memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
  4450. bp->hwrm_spec_code = resp->hwrm_intf_maj_8b << 16 |
  4451. resp->hwrm_intf_min_8b << 8 |
  4452. resp->hwrm_intf_upd_8b;
  4453. if (resp->hwrm_intf_maj_8b < 1) {
  4454. netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
  4455. resp->hwrm_intf_maj_8b, resp->hwrm_intf_min_8b,
  4456. resp->hwrm_intf_upd_8b);
  4457. netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
  4458. }
  4459. snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "%d.%d.%d.%d",
  4460. resp->hwrm_fw_maj_8b, resp->hwrm_fw_min_8b,
  4461. resp->hwrm_fw_bld_8b, resp->hwrm_fw_rsvd_8b);
  4462. bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
  4463. if (!bp->hwrm_cmd_timeout)
  4464. bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
  4465. if (resp->hwrm_intf_maj_8b >= 1)
  4466. bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
  4467. bp->chip_num = le16_to_cpu(resp->chip_num);
  4468. if (bp->chip_num == CHIP_NUM_58700 && !resp->chip_rev &&
  4469. !resp->chip_metal)
  4470. bp->flags |= BNXT_FLAG_CHIP_NITRO_A0;
  4471. dev_caps_cfg = le32_to_cpu(resp->dev_caps_cfg);
  4472. if ((dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_SUPPORTED) &&
  4473. (dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_REQUIRED))
  4474. bp->fw_cap |= BNXT_FW_CAP_SHORT_CMD;
  4475. hwrm_ver_get_exit:
  4476. mutex_unlock(&bp->hwrm_cmd_lock);
  4477. return rc;
  4478. }
  4479. int bnxt_hwrm_fw_set_time(struct bnxt *bp)
  4480. {
  4481. struct hwrm_fw_set_time_input req = {0};
  4482. struct tm tm;
  4483. time64_t now = ktime_get_real_seconds();
  4484. if ((BNXT_VF(bp) && bp->hwrm_spec_code < 0x10901) ||
  4485. bp->hwrm_spec_code < 0x10400)
  4486. return -EOPNOTSUPP;
  4487. time64_to_tm(now, 0, &tm);
  4488. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FW_SET_TIME, -1, -1);
  4489. req.year = cpu_to_le16(1900 + tm.tm_year);
  4490. req.month = 1 + tm.tm_mon;
  4491. req.day = tm.tm_mday;
  4492. req.hour = tm.tm_hour;
  4493. req.minute = tm.tm_min;
  4494. req.second = tm.tm_sec;
  4495. return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  4496. }
  4497. static int bnxt_hwrm_port_qstats(struct bnxt *bp)
  4498. {
  4499. int rc;
  4500. struct bnxt_pf_info *pf = &bp->pf;
  4501. struct hwrm_port_qstats_input req = {0};
  4502. if (!(bp->flags & BNXT_FLAG_PORT_STATS))
  4503. return 0;
  4504. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS, -1, -1);
  4505. req.port_id = cpu_to_le16(pf->port_id);
  4506. req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_map);
  4507. req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_map);
  4508. rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  4509. return rc;
  4510. }
  4511. static int bnxt_hwrm_port_qstats_ext(struct bnxt *bp)
  4512. {
  4513. struct hwrm_port_qstats_ext_input req = {0};
  4514. struct bnxt_pf_info *pf = &bp->pf;
  4515. if (!(bp->flags & BNXT_FLAG_PORT_STATS_EXT))
  4516. return 0;
  4517. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS_EXT, -1, -1);
  4518. req.port_id = cpu_to_le16(pf->port_id);
  4519. req.rx_stat_size = cpu_to_le16(sizeof(struct rx_port_stats_ext));
  4520. req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_ext_map);
  4521. return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  4522. }
  4523. static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
  4524. {
  4525. if (bp->vxlan_port_cnt) {
  4526. bnxt_hwrm_tunnel_dst_port_free(
  4527. bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
  4528. }
  4529. bp->vxlan_port_cnt = 0;
  4530. if (bp->nge_port_cnt) {
  4531. bnxt_hwrm_tunnel_dst_port_free(
  4532. bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
  4533. }
  4534. bp->nge_port_cnt = 0;
  4535. }
  4536. static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
  4537. {
  4538. int rc, i;
  4539. u32 tpa_flags = 0;
  4540. if (set_tpa)
  4541. tpa_flags = bp->flags & BNXT_FLAG_TPA;
  4542. for (i = 0; i < bp->nr_vnics; i++) {
  4543. rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
  4544. if (rc) {
  4545. netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
  4546. i, rc);
  4547. return rc;
  4548. }
  4549. }
  4550. return 0;
  4551. }
  4552. static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
  4553. {
  4554. int i;
  4555. for (i = 0; i < bp->nr_vnics; i++)
  4556. bnxt_hwrm_vnic_set_rss(bp, i, false);
  4557. }
  4558. static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
  4559. bool irq_re_init)
  4560. {
  4561. if (bp->vnic_info) {
  4562. bnxt_hwrm_clear_vnic_filter(bp);
  4563. /* clear all RSS setting before free vnic ctx */
  4564. bnxt_hwrm_clear_vnic_rss(bp);
  4565. bnxt_hwrm_vnic_ctx_free(bp);
  4566. /* before free the vnic, undo the vnic tpa settings */
  4567. if (bp->flags & BNXT_FLAG_TPA)
  4568. bnxt_set_tpa(bp, false);
  4569. bnxt_hwrm_vnic_free(bp);
  4570. }
  4571. bnxt_hwrm_ring_free(bp, close_path);
  4572. bnxt_hwrm_ring_grp_free(bp);
  4573. if (irq_re_init) {
  4574. bnxt_hwrm_stat_ctx_free(bp);
  4575. bnxt_hwrm_free_tunnel_ports(bp);
  4576. }
  4577. }
  4578. static int bnxt_hwrm_set_br_mode(struct bnxt *bp, u16 br_mode)
  4579. {
  4580. struct hwrm_func_cfg_input req = {0};
  4581. int rc;
  4582. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
  4583. req.fid = cpu_to_le16(0xffff);
  4584. req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_EVB_MODE);
  4585. if (br_mode == BRIDGE_MODE_VEB)
  4586. req.evb_mode = FUNC_CFG_REQ_EVB_MODE_VEB;
  4587. else if (br_mode == BRIDGE_MODE_VEPA)
  4588. req.evb_mode = FUNC_CFG_REQ_EVB_MODE_VEPA;
  4589. else
  4590. return -EINVAL;
  4591. rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  4592. if (rc)
  4593. rc = -EIO;
  4594. return rc;
  4595. }
  4596. static int bnxt_hwrm_set_cache_line_size(struct bnxt *bp, int size)
  4597. {
  4598. struct hwrm_func_cfg_input req = {0};
  4599. int rc;
  4600. if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10803)
  4601. return 0;
  4602. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
  4603. req.fid = cpu_to_le16(0xffff);
  4604. req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_CACHE_LINESIZE);
  4605. req.options = FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_64;
  4606. if (size == 128)
  4607. req.options = FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_128;
  4608. rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  4609. if (rc)
  4610. rc = -EIO;
  4611. return rc;
  4612. }
  4613. static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
  4614. {
  4615. struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
  4616. int rc;
  4617. if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG)
  4618. goto skip_rss_ctx;
  4619. /* allocate context for vnic */
  4620. rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 0);
  4621. if (rc) {
  4622. netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
  4623. vnic_id, rc);
  4624. goto vnic_setup_err;
  4625. }
  4626. bp->rsscos_nr_ctxs++;
  4627. if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
  4628. rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 1);
  4629. if (rc) {
  4630. netdev_err(bp->dev, "hwrm vnic %d cos ctx alloc failure rc: %x\n",
  4631. vnic_id, rc);
  4632. goto vnic_setup_err;
  4633. }
  4634. bp->rsscos_nr_ctxs++;
  4635. }
  4636. skip_rss_ctx:
  4637. /* configure default vnic, ring grp */
  4638. rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
  4639. if (rc) {
  4640. netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
  4641. vnic_id, rc);
  4642. goto vnic_setup_err;
  4643. }
  4644. /* Enable RSS hashing on vnic */
  4645. rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
  4646. if (rc) {
  4647. netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
  4648. vnic_id, rc);
  4649. goto vnic_setup_err;
  4650. }
  4651. if (bp->flags & BNXT_FLAG_AGG_RINGS) {
  4652. rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
  4653. if (rc) {
  4654. netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
  4655. vnic_id, rc);
  4656. }
  4657. }
  4658. vnic_setup_err:
  4659. return rc;
  4660. }
  4661. static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
  4662. {
  4663. #ifdef CONFIG_RFS_ACCEL
  4664. int i, rc = 0;
  4665. for (i = 0; i < bp->rx_nr_rings; i++) {
  4666. struct bnxt_vnic_info *vnic;
  4667. u16 vnic_id = i + 1;
  4668. u16 ring_id = i;
  4669. if (vnic_id >= bp->nr_vnics)
  4670. break;
  4671. vnic = &bp->vnic_info[vnic_id];
  4672. vnic->flags |= BNXT_VNIC_RFS_FLAG;
  4673. if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
  4674. vnic->flags |= BNXT_VNIC_RFS_NEW_RSS_FLAG;
  4675. rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
  4676. if (rc) {
  4677. netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
  4678. vnic_id, rc);
  4679. break;
  4680. }
  4681. rc = bnxt_setup_vnic(bp, vnic_id);
  4682. if (rc)
  4683. break;
  4684. }
  4685. return rc;
  4686. #else
  4687. return 0;
  4688. #endif
  4689. }
  4690. /* Allow PF and VF with default VLAN to be in promiscuous mode */
  4691. static bool bnxt_promisc_ok(struct bnxt *bp)
  4692. {
  4693. #ifdef CONFIG_BNXT_SRIOV
  4694. if (BNXT_VF(bp) && !bp->vf.vlan)
  4695. return false;
  4696. #endif
  4697. return true;
  4698. }
  4699. static int bnxt_setup_nitroa0_vnic(struct bnxt *bp)
  4700. {
  4701. unsigned int rc = 0;
  4702. rc = bnxt_hwrm_vnic_alloc(bp, 1, bp->rx_nr_rings - 1, 1);
  4703. if (rc) {
  4704. netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
  4705. rc);
  4706. return rc;
  4707. }
  4708. rc = bnxt_hwrm_vnic_cfg(bp, 1);
  4709. if (rc) {
  4710. netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
  4711. rc);
  4712. return rc;
  4713. }
  4714. return rc;
  4715. }
  4716. static int bnxt_cfg_rx_mode(struct bnxt *);
  4717. static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
  4718. static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
  4719. {
  4720. struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
  4721. int rc = 0;
  4722. unsigned int rx_nr_rings = bp->rx_nr_rings;
  4723. if (irq_re_init) {
  4724. rc = bnxt_hwrm_stat_ctx_alloc(bp);
  4725. if (rc) {
  4726. netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
  4727. rc);
  4728. goto err_out;
  4729. }
  4730. }
  4731. rc = bnxt_hwrm_ring_alloc(bp);
  4732. if (rc) {
  4733. netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
  4734. goto err_out;
  4735. }
  4736. rc = bnxt_hwrm_ring_grp_alloc(bp);
  4737. if (rc) {
  4738. netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
  4739. goto err_out;
  4740. }
  4741. if (BNXT_CHIP_TYPE_NITRO_A0(bp))
  4742. rx_nr_rings--;
  4743. /* default vnic 0 */
  4744. rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, rx_nr_rings);
  4745. if (rc) {
  4746. netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
  4747. goto err_out;
  4748. }
  4749. rc = bnxt_setup_vnic(bp, 0);
  4750. if (rc)
  4751. goto err_out;
  4752. if (bp->flags & BNXT_FLAG_RFS) {
  4753. rc = bnxt_alloc_rfs_vnics(bp);
  4754. if (rc)
  4755. goto err_out;
  4756. }
  4757. if (bp->flags & BNXT_FLAG_TPA) {
  4758. rc = bnxt_set_tpa(bp, true);
  4759. if (rc)
  4760. goto err_out;
  4761. }
  4762. if (BNXT_VF(bp))
  4763. bnxt_update_vf_mac(bp);
  4764. /* Filter for default vnic 0 */
  4765. rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
  4766. if (rc) {
  4767. netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
  4768. goto err_out;
  4769. }
  4770. vnic->uc_filter_count = 1;
  4771. vnic->rx_mask = 0;
  4772. if (bp->dev->flags & IFF_BROADCAST)
  4773. vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
  4774. if ((bp->dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
  4775. vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
  4776. if (bp->dev->flags & IFF_ALLMULTI) {
  4777. vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
  4778. vnic->mc_list_count = 0;
  4779. } else {
  4780. u32 mask = 0;
  4781. bnxt_mc_list_updated(bp, &mask);
  4782. vnic->rx_mask |= mask;
  4783. }
  4784. rc = bnxt_cfg_rx_mode(bp);
  4785. if (rc)
  4786. goto err_out;
  4787. rc = bnxt_hwrm_set_coal(bp);
  4788. if (rc)
  4789. netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
  4790. rc);
  4791. if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
  4792. rc = bnxt_setup_nitroa0_vnic(bp);
  4793. if (rc)
  4794. netdev_err(bp->dev, "Special vnic setup failure for NS2 A0 rc: %x\n",
  4795. rc);
  4796. }
  4797. if (BNXT_VF(bp)) {
  4798. bnxt_hwrm_func_qcfg(bp);
  4799. netdev_update_features(bp->dev);
  4800. }
  4801. return 0;
  4802. err_out:
  4803. bnxt_hwrm_resource_free(bp, 0, true);
  4804. return rc;
  4805. }
  4806. static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
  4807. {
  4808. bnxt_hwrm_resource_free(bp, 1, irq_re_init);
  4809. return 0;
  4810. }
  4811. static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
  4812. {
  4813. bnxt_init_cp_rings(bp);
  4814. bnxt_init_rx_rings(bp);
  4815. bnxt_init_tx_rings(bp);
  4816. bnxt_init_ring_grps(bp, irq_re_init);
  4817. bnxt_init_vnics(bp);
  4818. return bnxt_init_chip(bp, irq_re_init);
  4819. }
  4820. static int bnxt_set_real_num_queues(struct bnxt *bp)
  4821. {
  4822. int rc;
  4823. struct net_device *dev = bp->dev;
  4824. rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings -
  4825. bp->tx_nr_rings_xdp);
  4826. if (rc)
  4827. return rc;
  4828. rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
  4829. if (rc)
  4830. return rc;
  4831. #ifdef CONFIG_RFS_ACCEL
  4832. if (bp->flags & BNXT_FLAG_RFS)
  4833. dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
  4834. #endif
  4835. return rc;
  4836. }
  4837. static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
  4838. bool shared)
  4839. {
  4840. int _rx = *rx, _tx = *tx;
  4841. if (shared) {
  4842. *rx = min_t(int, _rx, max);
  4843. *tx = min_t(int, _tx, max);
  4844. } else {
  4845. if (max < 2)
  4846. return -ENOMEM;
  4847. while (_rx + _tx > max) {
  4848. if (_rx > _tx && _rx > 1)
  4849. _rx--;
  4850. else if (_tx > 1)
  4851. _tx--;
  4852. }
  4853. *rx = _rx;
  4854. *tx = _tx;
  4855. }
  4856. return 0;
  4857. }
  4858. static void bnxt_setup_msix(struct bnxt *bp)
  4859. {
  4860. const int len = sizeof(bp->irq_tbl[0].name);
  4861. struct net_device *dev = bp->dev;
  4862. int tcs, i;
  4863. tcs = netdev_get_num_tc(dev);
  4864. if (tcs > 1) {
  4865. int i, off, count;
  4866. for (i = 0; i < tcs; i++) {
  4867. count = bp->tx_nr_rings_per_tc;
  4868. off = i * count;
  4869. netdev_set_tc_queue(dev, i, count, off);
  4870. }
  4871. }
  4872. for (i = 0; i < bp->cp_nr_rings; i++) {
  4873. int map_idx = bnxt_cp_num_to_irq_num(bp, i);
  4874. char *attr;
  4875. if (bp->flags & BNXT_FLAG_SHARED_RINGS)
  4876. attr = "TxRx";
  4877. else if (i < bp->rx_nr_rings)
  4878. attr = "rx";
  4879. else
  4880. attr = "tx";
  4881. snprintf(bp->irq_tbl[map_idx].name, len, "%s-%s-%d", dev->name,
  4882. attr, i);
  4883. bp->irq_tbl[map_idx].handler = bnxt_msix;
  4884. }
  4885. }
  4886. static void bnxt_setup_inta(struct bnxt *bp)
  4887. {
  4888. const int len = sizeof(bp->irq_tbl[0].name);
  4889. if (netdev_get_num_tc(bp->dev))
  4890. netdev_reset_tc(bp->dev);
  4891. snprintf(bp->irq_tbl[0].name, len, "%s-%s-%d", bp->dev->name, "TxRx",
  4892. 0);
  4893. bp->irq_tbl[0].handler = bnxt_inta;
  4894. }
  4895. static int bnxt_setup_int_mode(struct bnxt *bp)
  4896. {
  4897. int rc;
  4898. if (bp->flags & BNXT_FLAG_USING_MSIX)
  4899. bnxt_setup_msix(bp);
  4900. else
  4901. bnxt_setup_inta(bp);
  4902. rc = bnxt_set_real_num_queues(bp);
  4903. return rc;
  4904. }
  4905. #ifdef CONFIG_RFS_ACCEL
  4906. static unsigned int bnxt_get_max_func_rss_ctxs(struct bnxt *bp)
  4907. {
  4908. return bp->hw_resc.max_rsscos_ctxs;
  4909. }
  4910. static unsigned int bnxt_get_max_func_vnics(struct bnxt *bp)
  4911. {
  4912. return bp->hw_resc.max_vnics;
  4913. }
  4914. #endif
  4915. unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp)
  4916. {
  4917. return bp->hw_resc.max_stat_ctxs;
  4918. }
  4919. void bnxt_set_max_func_stat_ctxs(struct bnxt *bp, unsigned int max)
  4920. {
  4921. bp->hw_resc.max_stat_ctxs = max;
  4922. }
  4923. unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp)
  4924. {
  4925. return bp->hw_resc.max_cp_rings;
  4926. }
  4927. unsigned int bnxt_get_max_func_cp_rings_for_en(struct bnxt *bp)
  4928. {
  4929. return bp->hw_resc.max_cp_rings - bnxt_get_ulp_msix_num(bp);
  4930. }
  4931. static unsigned int bnxt_get_max_func_irqs(struct bnxt *bp)
  4932. {
  4933. struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
  4934. return min_t(unsigned int, hw_resc->max_irqs, hw_resc->max_cp_rings);
  4935. }
  4936. static void bnxt_set_max_func_irqs(struct bnxt *bp, unsigned int max_irqs)
  4937. {
  4938. bp->hw_resc.max_irqs = max_irqs;
  4939. }
  4940. int bnxt_get_avail_msix(struct bnxt *bp, int num)
  4941. {
  4942. int max_cp = bnxt_get_max_func_cp_rings(bp);
  4943. int max_irq = bnxt_get_max_func_irqs(bp);
  4944. int total_req = bp->cp_nr_rings + num;
  4945. int max_idx, avail_msix;
  4946. max_idx = min_t(int, bp->total_irqs, max_cp);
  4947. avail_msix = max_idx - bp->cp_nr_rings;
  4948. if (!BNXT_NEW_RM(bp) || avail_msix >= num)
  4949. return avail_msix;
  4950. if (max_irq < total_req) {
  4951. num = max_irq - bp->cp_nr_rings;
  4952. if (num <= 0)
  4953. return 0;
  4954. }
  4955. return num;
  4956. }
  4957. static int bnxt_get_num_msix(struct bnxt *bp)
  4958. {
  4959. if (!BNXT_NEW_RM(bp))
  4960. return bnxt_get_max_func_irqs(bp);
  4961. return bnxt_cp_rings_in_use(bp);
  4962. }
  4963. static int bnxt_init_msix(struct bnxt *bp)
  4964. {
  4965. int i, total_vecs, max, rc = 0, min = 1, ulp_msix;
  4966. struct msix_entry *msix_ent;
  4967. total_vecs = bnxt_get_num_msix(bp);
  4968. max = bnxt_get_max_func_irqs(bp);
  4969. if (total_vecs > max)
  4970. total_vecs = max;
  4971. if (!total_vecs)
  4972. return 0;
  4973. msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
  4974. if (!msix_ent)
  4975. return -ENOMEM;
  4976. for (i = 0; i < total_vecs; i++) {
  4977. msix_ent[i].entry = i;
  4978. msix_ent[i].vector = 0;
  4979. }
  4980. if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
  4981. min = 2;
  4982. total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
  4983. ulp_msix = bnxt_get_ulp_msix_num(bp);
  4984. if (total_vecs < 0 || total_vecs < ulp_msix) {
  4985. rc = -ENODEV;
  4986. goto msix_setup_exit;
  4987. }
  4988. bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
  4989. if (bp->irq_tbl) {
  4990. for (i = 0; i < total_vecs; i++)
  4991. bp->irq_tbl[i].vector = msix_ent[i].vector;
  4992. bp->total_irqs = total_vecs;
  4993. /* Trim rings based upon num of vectors allocated */
  4994. rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
  4995. total_vecs - ulp_msix, min == 1);
  4996. if (rc)
  4997. goto msix_setup_exit;
  4998. bp->cp_nr_rings = (min == 1) ?
  4999. max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
  5000. bp->tx_nr_rings + bp->rx_nr_rings;
  5001. } else {
  5002. rc = -ENOMEM;
  5003. goto msix_setup_exit;
  5004. }
  5005. bp->flags |= BNXT_FLAG_USING_MSIX;
  5006. kfree(msix_ent);
  5007. return 0;
  5008. msix_setup_exit:
  5009. netdev_err(bp->dev, "bnxt_init_msix err: %x\n", rc);
  5010. kfree(bp->irq_tbl);
  5011. bp->irq_tbl = NULL;
  5012. pci_disable_msix(bp->pdev);
  5013. kfree(msix_ent);
  5014. return rc;
  5015. }
  5016. static int bnxt_init_inta(struct bnxt *bp)
  5017. {
  5018. bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
  5019. if (!bp->irq_tbl)
  5020. return -ENOMEM;
  5021. bp->total_irqs = 1;
  5022. bp->rx_nr_rings = 1;
  5023. bp->tx_nr_rings = 1;
  5024. bp->cp_nr_rings = 1;
  5025. bp->flags |= BNXT_FLAG_SHARED_RINGS;
  5026. bp->irq_tbl[0].vector = bp->pdev->irq;
  5027. return 0;
  5028. }
  5029. static int bnxt_init_int_mode(struct bnxt *bp)
  5030. {
  5031. int rc = 0;
  5032. if (bp->flags & BNXT_FLAG_MSIX_CAP)
  5033. rc = bnxt_init_msix(bp);
  5034. if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
  5035. /* fallback to INTA */
  5036. rc = bnxt_init_inta(bp);
  5037. }
  5038. return rc;
  5039. }
  5040. static void bnxt_clear_int_mode(struct bnxt *bp)
  5041. {
  5042. if (bp->flags & BNXT_FLAG_USING_MSIX)
  5043. pci_disable_msix(bp->pdev);
  5044. kfree(bp->irq_tbl);
  5045. bp->irq_tbl = NULL;
  5046. bp->flags &= ~BNXT_FLAG_USING_MSIX;
  5047. }
  5048. int bnxt_reserve_rings(struct bnxt *bp)
  5049. {
  5050. int tcs = netdev_get_num_tc(bp->dev);
  5051. int rc;
  5052. if (!bnxt_need_reserve_rings(bp))
  5053. return 0;
  5054. rc = __bnxt_reserve_rings(bp);
  5055. if (rc) {
  5056. netdev_err(bp->dev, "ring reservation failure rc: %d\n", rc);
  5057. return rc;
  5058. }
  5059. if (BNXT_NEW_RM(bp) && (bnxt_get_num_msix(bp) != bp->total_irqs)) {
  5060. bnxt_ulp_irq_stop(bp);
  5061. bnxt_clear_int_mode(bp);
  5062. rc = bnxt_init_int_mode(bp);
  5063. bnxt_ulp_irq_restart(bp, rc);
  5064. if (rc)
  5065. return rc;
  5066. }
  5067. if (tcs && (bp->tx_nr_rings_per_tc * tcs != bp->tx_nr_rings)) {
  5068. netdev_err(bp->dev, "tx ring reservation failure\n");
  5069. netdev_reset_tc(bp->dev);
  5070. bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
  5071. return -ENOMEM;
  5072. }
  5073. bp->num_stat_ctxs = bp->cp_nr_rings;
  5074. return 0;
  5075. }
  5076. static void bnxt_free_irq(struct bnxt *bp)
  5077. {
  5078. struct bnxt_irq *irq;
  5079. int i;
  5080. #ifdef CONFIG_RFS_ACCEL
  5081. free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
  5082. bp->dev->rx_cpu_rmap = NULL;
  5083. #endif
  5084. if (!bp->irq_tbl || !bp->bnapi)
  5085. return;
  5086. for (i = 0; i < bp->cp_nr_rings; i++) {
  5087. int map_idx = bnxt_cp_num_to_irq_num(bp, i);
  5088. irq = &bp->irq_tbl[map_idx];
  5089. if (irq->requested) {
  5090. if (irq->have_cpumask) {
  5091. irq_set_affinity_hint(irq->vector, NULL);
  5092. free_cpumask_var(irq->cpu_mask);
  5093. irq->have_cpumask = 0;
  5094. }
  5095. free_irq(irq->vector, bp->bnapi[i]);
  5096. }
  5097. irq->requested = 0;
  5098. }
  5099. }
  5100. static int bnxt_request_irq(struct bnxt *bp)
  5101. {
  5102. int i, j, rc = 0;
  5103. unsigned long flags = 0;
  5104. #ifdef CONFIG_RFS_ACCEL
  5105. struct cpu_rmap *rmap;
  5106. #endif
  5107. rc = bnxt_setup_int_mode(bp);
  5108. if (rc) {
  5109. netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
  5110. rc);
  5111. return rc;
  5112. }
  5113. #ifdef CONFIG_RFS_ACCEL
  5114. rmap = bp->dev->rx_cpu_rmap;
  5115. #endif
  5116. if (!(bp->flags & BNXT_FLAG_USING_MSIX))
  5117. flags = IRQF_SHARED;
  5118. for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
  5119. int map_idx = bnxt_cp_num_to_irq_num(bp, i);
  5120. struct bnxt_irq *irq = &bp->irq_tbl[map_idx];
  5121. #ifdef CONFIG_RFS_ACCEL
  5122. if (rmap && bp->bnapi[i]->rx_ring) {
  5123. rc = irq_cpu_rmap_add(rmap, irq->vector);
  5124. if (rc)
  5125. netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
  5126. j);
  5127. j++;
  5128. }
  5129. #endif
  5130. rc = request_irq(irq->vector, irq->handler, flags, irq->name,
  5131. bp->bnapi[i]);
  5132. if (rc)
  5133. break;
  5134. irq->requested = 1;
  5135. if (zalloc_cpumask_var(&irq->cpu_mask, GFP_KERNEL)) {
  5136. int numa_node = dev_to_node(&bp->pdev->dev);
  5137. irq->have_cpumask = 1;
  5138. cpumask_set_cpu(cpumask_local_spread(i, numa_node),
  5139. irq->cpu_mask);
  5140. rc = irq_set_affinity_hint(irq->vector, irq->cpu_mask);
  5141. if (rc) {
  5142. netdev_warn(bp->dev,
  5143. "Set affinity failed, IRQ = %d\n",
  5144. irq->vector);
  5145. break;
  5146. }
  5147. }
  5148. }
  5149. return rc;
  5150. }
  5151. static void bnxt_del_napi(struct bnxt *bp)
  5152. {
  5153. int i;
  5154. if (!bp->bnapi)
  5155. return;
  5156. for (i = 0; i < bp->cp_nr_rings; i++) {
  5157. struct bnxt_napi *bnapi = bp->bnapi[i];
  5158. napi_hash_del(&bnapi->napi);
  5159. netif_napi_del(&bnapi->napi);
  5160. }
  5161. /* We called napi_hash_del() before netif_napi_del(), we need
  5162. * to respect an RCU grace period before freeing napi structures.
  5163. */
  5164. synchronize_net();
  5165. }
  5166. static void bnxt_init_napi(struct bnxt *bp)
  5167. {
  5168. int i;
  5169. unsigned int cp_nr_rings = bp->cp_nr_rings;
  5170. struct bnxt_napi *bnapi;
  5171. if (bp->flags & BNXT_FLAG_USING_MSIX) {
  5172. if (BNXT_CHIP_TYPE_NITRO_A0(bp))
  5173. cp_nr_rings--;
  5174. for (i = 0; i < cp_nr_rings; i++) {
  5175. bnapi = bp->bnapi[i];
  5176. netif_napi_add(bp->dev, &bnapi->napi,
  5177. bnxt_poll, 64);
  5178. }
  5179. if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
  5180. bnapi = bp->bnapi[cp_nr_rings];
  5181. netif_napi_add(bp->dev, &bnapi->napi,
  5182. bnxt_poll_nitroa0, 64);
  5183. }
  5184. } else {
  5185. bnapi = bp->bnapi[0];
  5186. netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
  5187. }
  5188. }
  5189. static void bnxt_disable_napi(struct bnxt *bp)
  5190. {
  5191. int i;
  5192. if (!bp->bnapi)
  5193. return;
  5194. for (i = 0; i < bp->cp_nr_rings; i++) {
  5195. struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
  5196. if (bp->bnapi[i]->rx_ring)
  5197. cancel_work_sync(&cpr->dim.work);
  5198. napi_disable(&bp->bnapi[i]->napi);
  5199. }
  5200. }
  5201. static void bnxt_enable_napi(struct bnxt *bp)
  5202. {
  5203. int i;
  5204. for (i = 0; i < bp->cp_nr_rings; i++) {
  5205. struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
  5206. bp->bnapi[i]->in_reset = false;
  5207. if (bp->bnapi[i]->rx_ring) {
  5208. INIT_WORK(&cpr->dim.work, bnxt_dim_work);
  5209. cpr->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
  5210. }
  5211. napi_enable(&bp->bnapi[i]->napi);
  5212. }
  5213. }
  5214. void bnxt_tx_disable(struct bnxt *bp)
  5215. {
  5216. int i;
  5217. struct bnxt_tx_ring_info *txr;
  5218. if (bp->tx_ring) {
  5219. for (i = 0; i < bp->tx_nr_rings; i++) {
  5220. txr = &bp->tx_ring[i];
  5221. txr->dev_state = BNXT_DEV_STATE_CLOSING;
  5222. }
  5223. }
  5224. /* Stop all TX queues */
  5225. netif_tx_disable(bp->dev);
  5226. netif_carrier_off(bp->dev);
  5227. }
  5228. void bnxt_tx_enable(struct bnxt *bp)
  5229. {
  5230. int i;
  5231. struct bnxt_tx_ring_info *txr;
  5232. for (i = 0; i < bp->tx_nr_rings; i++) {
  5233. txr = &bp->tx_ring[i];
  5234. txr->dev_state = 0;
  5235. }
  5236. netif_tx_wake_all_queues(bp->dev);
  5237. if (bp->link_info.link_up)
  5238. netif_carrier_on(bp->dev);
  5239. }
  5240. static void bnxt_report_link(struct bnxt *bp)
  5241. {
  5242. if (bp->link_info.link_up) {
  5243. const char *duplex;
  5244. const char *flow_ctrl;
  5245. u32 speed;
  5246. u16 fec;
  5247. netif_carrier_on(bp->dev);
  5248. if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
  5249. duplex = "full";
  5250. else
  5251. duplex = "half";
  5252. if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
  5253. flow_ctrl = "ON - receive & transmit";
  5254. else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
  5255. flow_ctrl = "ON - transmit";
  5256. else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
  5257. flow_ctrl = "ON - receive";
  5258. else
  5259. flow_ctrl = "none";
  5260. speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
  5261. netdev_info(bp->dev, "NIC Link is Up, %u Mbps %s duplex, Flow control: %s\n",
  5262. speed, duplex, flow_ctrl);
  5263. if (bp->flags & BNXT_FLAG_EEE_CAP)
  5264. netdev_info(bp->dev, "EEE is %s\n",
  5265. bp->eee.eee_active ? "active" :
  5266. "not active");
  5267. fec = bp->link_info.fec_cfg;
  5268. if (!(fec & PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED))
  5269. netdev_info(bp->dev, "FEC autoneg %s encodings: %s\n",
  5270. (fec & BNXT_FEC_AUTONEG) ? "on" : "off",
  5271. (fec & BNXT_FEC_ENC_BASE_R) ? "BaseR" :
  5272. (fec & BNXT_FEC_ENC_RS) ? "RS" : "None");
  5273. } else {
  5274. netif_carrier_off(bp->dev);
  5275. netdev_err(bp->dev, "NIC Link is Down\n");
  5276. }
  5277. }
  5278. static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
  5279. {
  5280. int rc = 0;
  5281. struct hwrm_port_phy_qcaps_input req = {0};
  5282. struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
  5283. struct bnxt_link_info *link_info = &bp->link_info;
  5284. if (bp->hwrm_spec_code < 0x10201)
  5285. return 0;
  5286. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCAPS, -1, -1);
  5287. mutex_lock(&bp->hwrm_cmd_lock);
  5288. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  5289. if (rc)
  5290. goto hwrm_phy_qcaps_exit;
  5291. if (resp->flags & PORT_PHY_QCAPS_RESP_FLAGS_EEE_SUPPORTED) {
  5292. struct ethtool_eee *eee = &bp->eee;
  5293. u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
  5294. bp->flags |= BNXT_FLAG_EEE_CAP;
  5295. eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
  5296. bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
  5297. PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
  5298. bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
  5299. PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
  5300. }
  5301. if (resp->flags & PORT_PHY_QCAPS_RESP_FLAGS_EXTERNAL_LPBK_SUPPORTED) {
  5302. if (bp->test_info)
  5303. bp->test_info->flags |= BNXT_TEST_FL_EXT_LPBK;
  5304. }
  5305. if (resp->supported_speeds_auto_mode)
  5306. link_info->support_auto_speeds =
  5307. le16_to_cpu(resp->supported_speeds_auto_mode);
  5308. bp->port_count = resp->port_cnt;
  5309. hwrm_phy_qcaps_exit:
  5310. mutex_unlock(&bp->hwrm_cmd_lock);
  5311. return rc;
  5312. }
  5313. static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
  5314. {
  5315. int rc = 0;
  5316. struct bnxt_link_info *link_info = &bp->link_info;
  5317. struct hwrm_port_phy_qcfg_input req = {0};
  5318. struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
  5319. u8 link_up = link_info->link_up;
  5320. u16 diff;
  5321. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
  5322. mutex_lock(&bp->hwrm_cmd_lock);
  5323. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  5324. if (rc) {
  5325. mutex_unlock(&bp->hwrm_cmd_lock);
  5326. return rc;
  5327. }
  5328. memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
  5329. link_info->phy_link_status = resp->link;
  5330. link_info->duplex = resp->duplex_cfg;
  5331. if (bp->hwrm_spec_code >= 0x10800)
  5332. link_info->duplex = resp->duplex_state;
  5333. link_info->pause = resp->pause;
  5334. link_info->auto_mode = resp->auto_mode;
  5335. link_info->auto_pause_setting = resp->auto_pause;
  5336. link_info->lp_pause = resp->link_partner_adv_pause;
  5337. link_info->force_pause_setting = resp->force_pause;
  5338. link_info->duplex_setting = resp->duplex_cfg;
  5339. if (link_info->phy_link_status == BNXT_LINK_LINK)
  5340. link_info->link_speed = le16_to_cpu(resp->link_speed);
  5341. else
  5342. link_info->link_speed = 0;
  5343. link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
  5344. link_info->support_speeds = le16_to_cpu(resp->support_speeds);
  5345. link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
  5346. link_info->lp_auto_link_speeds =
  5347. le16_to_cpu(resp->link_partner_adv_speeds);
  5348. link_info->preemphasis = le32_to_cpu(resp->preemphasis);
  5349. link_info->phy_ver[0] = resp->phy_maj;
  5350. link_info->phy_ver[1] = resp->phy_min;
  5351. link_info->phy_ver[2] = resp->phy_bld;
  5352. link_info->media_type = resp->media_type;
  5353. link_info->phy_type = resp->phy_type;
  5354. link_info->transceiver = resp->xcvr_pkg_type;
  5355. link_info->phy_addr = resp->eee_config_phy_addr &
  5356. PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
  5357. link_info->module_status = resp->module_status;
  5358. if (bp->flags & BNXT_FLAG_EEE_CAP) {
  5359. struct ethtool_eee *eee = &bp->eee;
  5360. u16 fw_speeds;
  5361. eee->eee_active = 0;
  5362. if (resp->eee_config_phy_addr &
  5363. PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
  5364. eee->eee_active = 1;
  5365. fw_speeds = le16_to_cpu(
  5366. resp->link_partner_adv_eee_link_speed_mask);
  5367. eee->lp_advertised =
  5368. _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
  5369. }
  5370. /* Pull initial EEE config */
  5371. if (!chng_link_state) {
  5372. if (resp->eee_config_phy_addr &
  5373. PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
  5374. eee->eee_enabled = 1;
  5375. fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
  5376. eee->advertised =
  5377. _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
  5378. if (resp->eee_config_phy_addr &
  5379. PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
  5380. __le32 tmr;
  5381. eee->tx_lpi_enabled = 1;
  5382. tmr = resp->xcvr_identifier_type_tx_lpi_timer;
  5383. eee->tx_lpi_timer = le32_to_cpu(tmr) &
  5384. PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
  5385. }
  5386. }
  5387. }
  5388. link_info->fec_cfg = PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED;
  5389. if (bp->hwrm_spec_code >= 0x10504)
  5390. link_info->fec_cfg = le16_to_cpu(resp->fec_cfg);
  5391. /* TODO: need to add more logic to report VF link */
  5392. if (chng_link_state) {
  5393. if (link_info->phy_link_status == BNXT_LINK_LINK)
  5394. link_info->link_up = 1;
  5395. else
  5396. link_info->link_up = 0;
  5397. if (link_up != link_info->link_up)
  5398. bnxt_report_link(bp);
  5399. } else {
  5400. /* alwasy link down if not require to update link state */
  5401. link_info->link_up = 0;
  5402. }
  5403. mutex_unlock(&bp->hwrm_cmd_lock);
  5404. if (!BNXT_SINGLE_PF(bp))
  5405. return 0;
  5406. diff = link_info->support_auto_speeds ^ link_info->advertising;
  5407. if ((link_info->support_auto_speeds | diff) !=
  5408. link_info->support_auto_speeds) {
  5409. /* An advertised speed is no longer supported, so we need to
  5410. * update the advertisement settings. Caller holds RTNL
  5411. * so we can modify link settings.
  5412. */
  5413. link_info->advertising = link_info->support_auto_speeds;
  5414. if (link_info->autoneg & BNXT_AUTONEG_SPEED)
  5415. bnxt_hwrm_set_link_setting(bp, true, false);
  5416. }
  5417. return 0;
  5418. }
  5419. static void bnxt_get_port_module_status(struct bnxt *bp)
  5420. {
  5421. struct bnxt_link_info *link_info = &bp->link_info;
  5422. struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
  5423. u8 module_status;
  5424. if (bnxt_update_link(bp, true))
  5425. return;
  5426. module_status = link_info->module_status;
  5427. switch (module_status) {
  5428. case PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX:
  5429. case PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN:
  5430. case PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG:
  5431. netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
  5432. bp->pf.port_id);
  5433. if (bp->hwrm_spec_code >= 0x10201) {
  5434. netdev_warn(bp->dev, "Module part number %s\n",
  5435. resp->phy_vendor_partnumber);
  5436. }
  5437. if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX)
  5438. netdev_warn(bp->dev, "TX is disabled\n");
  5439. if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN)
  5440. netdev_warn(bp->dev, "SFP+ module is shutdown\n");
  5441. }
  5442. }
  5443. static void
  5444. bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
  5445. {
  5446. if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
  5447. if (bp->hwrm_spec_code >= 0x10201)
  5448. req->auto_pause =
  5449. PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
  5450. if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
  5451. req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
  5452. if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
  5453. req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
  5454. req->enables |=
  5455. cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
  5456. } else {
  5457. if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
  5458. req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
  5459. if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
  5460. req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
  5461. req->enables |=
  5462. cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
  5463. if (bp->hwrm_spec_code >= 0x10201) {
  5464. req->auto_pause = req->force_pause;
  5465. req->enables |= cpu_to_le32(
  5466. PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
  5467. }
  5468. }
  5469. }
  5470. static void bnxt_hwrm_set_link_common(struct bnxt *bp,
  5471. struct hwrm_port_phy_cfg_input *req)
  5472. {
  5473. u8 autoneg = bp->link_info.autoneg;
  5474. u16 fw_link_speed = bp->link_info.req_link_speed;
  5475. u16 advertising = bp->link_info.advertising;
  5476. if (autoneg & BNXT_AUTONEG_SPEED) {
  5477. req->auto_mode |=
  5478. PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
  5479. req->enables |= cpu_to_le32(
  5480. PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
  5481. req->auto_link_speed_mask = cpu_to_le16(advertising);
  5482. req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
  5483. req->flags |=
  5484. cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
  5485. } else {
  5486. req->force_link_speed = cpu_to_le16(fw_link_speed);
  5487. req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
  5488. }
  5489. /* tell chimp that the setting takes effect immediately */
  5490. req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
  5491. }
  5492. int bnxt_hwrm_set_pause(struct bnxt *bp)
  5493. {
  5494. struct hwrm_port_phy_cfg_input req = {0};
  5495. int rc;
  5496. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
  5497. bnxt_hwrm_set_pause_common(bp, &req);
  5498. if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
  5499. bp->link_info.force_link_chng)
  5500. bnxt_hwrm_set_link_common(bp, &req);
  5501. mutex_lock(&bp->hwrm_cmd_lock);
  5502. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  5503. if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
  5504. /* since changing of pause setting doesn't trigger any link
  5505. * change event, the driver needs to update the current pause
  5506. * result upon successfully return of the phy_cfg command
  5507. */
  5508. bp->link_info.pause =
  5509. bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
  5510. bp->link_info.auto_pause_setting = 0;
  5511. if (!bp->link_info.force_link_chng)
  5512. bnxt_report_link(bp);
  5513. }
  5514. bp->link_info.force_link_chng = false;
  5515. mutex_unlock(&bp->hwrm_cmd_lock);
  5516. return rc;
  5517. }
  5518. static void bnxt_hwrm_set_eee(struct bnxt *bp,
  5519. struct hwrm_port_phy_cfg_input *req)
  5520. {
  5521. struct ethtool_eee *eee = &bp->eee;
  5522. if (eee->eee_enabled) {
  5523. u16 eee_speeds;
  5524. u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
  5525. if (eee->tx_lpi_enabled)
  5526. flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
  5527. else
  5528. flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
  5529. req->flags |= cpu_to_le32(flags);
  5530. eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
  5531. req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
  5532. req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
  5533. } else {
  5534. req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
  5535. }
  5536. }
  5537. int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
  5538. {
  5539. struct hwrm_port_phy_cfg_input req = {0};
  5540. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
  5541. if (set_pause)
  5542. bnxt_hwrm_set_pause_common(bp, &req);
  5543. bnxt_hwrm_set_link_common(bp, &req);
  5544. if (set_eee)
  5545. bnxt_hwrm_set_eee(bp, &req);
  5546. return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  5547. }
  5548. static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
  5549. {
  5550. struct hwrm_port_phy_cfg_input req = {0};
  5551. if (!BNXT_SINGLE_PF(bp))
  5552. return 0;
  5553. if (pci_num_vf(bp->pdev))
  5554. return 0;
  5555. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
  5556. req.flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DWN);
  5557. return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  5558. }
  5559. static int bnxt_hwrm_if_change(struct bnxt *bp, bool up)
  5560. {
  5561. struct hwrm_func_drv_if_change_output *resp = bp->hwrm_cmd_resp_addr;
  5562. struct hwrm_func_drv_if_change_input req = {0};
  5563. bool resc_reinit = false;
  5564. int rc;
  5565. if (!(bp->fw_cap & BNXT_FW_CAP_IF_CHANGE))
  5566. return 0;
  5567. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_IF_CHANGE, -1, -1);
  5568. if (up)
  5569. req.flags = cpu_to_le32(FUNC_DRV_IF_CHANGE_REQ_FLAGS_UP);
  5570. mutex_lock(&bp->hwrm_cmd_lock);
  5571. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  5572. if (!rc && (resp->flags &
  5573. cpu_to_le32(FUNC_DRV_IF_CHANGE_RESP_FLAGS_RESC_CHANGE)))
  5574. resc_reinit = true;
  5575. mutex_unlock(&bp->hwrm_cmd_lock);
  5576. if (up && resc_reinit && BNXT_NEW_RM(bp)) {
  5577. struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
  5578. rc = bnxt_hwrm_func_resc_qcaps(bp, true);
  5579. hw_resc->resv_cp_rings = 0;
  5580. hw_resc->resv_tx_rings = 0;
  5581. hw_resc->resv_rx_rings = 0;
  5582. hw_resc->resv_hw_ring_grps = 0;
  5583. hw_resc->resv_vnics = 0;
  5584. bp->tx_nr_rings = 0;
  5585. bp->rx_nr_rings = 0;
  5586. }
  5587. return rc;
  5588. }
  5589. static int bnxt_hwrm_port_led_qcaps(struct bnxt *bp)
  5590. {
  5591. struct hwrm_port_led_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
  5592. struct hwrm_port_led_qcaps_input req = {0};
  5593. struct bnxt_pf_info *pf = &bp->pf;
  5594. int rc;
  5595. if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10601)
  5596. return 0;
  5597. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_LED_QCAPS, -1, -1);
  5598. req.port_id = cpu_to_le16(pf->port_id);
  5599. mutex_lock(&bp->hwrm_cmd_lock);
  5600. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  5601. if (rc) {
  5602. mutex_unlock(&bp->hwrm_cmd_lock);
  5603. return rc;
  5604. }
  5605. if (resp->num_leds > 0 && resp->num_leds < BNXT_MAX_LED) {
  5606. int i;
  5607. bp->num_leds = resp->num_leds;
  5608. memcpy(bp->leds, &resp->led0_id, sizeof(bp->leds[0]) *
  5609. bp->num_leds);
  5610. for (i = 0; i < bp->num_leds; i++) {
  5611. struct bnxt_led_info *led = &bp->leds[i];
  5612. __le16 caps = led->led_state_caps;
  5613. if (!led->led_group_id ||
  5614. !BNXT_LED_ALT_BLINK_CAP(caps)) {
  5615. bp->num_leds = 0;
  5616. break;
  5617. }
  5618. }
  5619. }
  5620. mutex_unlock(&bp->hwrm_cmd_lock);
  5621. return 0;
  5622. }
  5623. int bnxt_hwrm_alloc_wol_fltr(struct bnxt *bp)
  5624. {
  5625. struct hwrm_wol_filter_alloc_input req = {0};
  5626. struct hwrm_wol_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
  5627. int rc;
  5628. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_ALLOC, -1, -1);
  5629. req.port_id = cpu_to_le16(bp->pf.port_id);
  5630. req.wol_type = WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT;
  5631. req.enables = cpu_to_le32(WOL_FILTER_ALLOC_REQ_ENABLES_MAC_ADDRESS);
  5632. memcpy(req.mac_address, bp->dev->dev_addr, ETH_ALEN);
  5633. mutex_lock(&bp->hwrm_cmd_lock);
  5634. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  5635. if (!rc)
  5636. bp->wol_filter_id = resp->wol_filter_id;
  5637. mutex_unlock(&bp->hwrm_cmd_lock);
  5638. return rc;
  5639. }
  5640. int bnxt_hwrm_free_wol_fltr(struct bnxt *bp)
  5641. {
  5642. struct hwrm_wol_filter_free_input req = {0};
  5643. int rc;
  5644. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_FREE, -1, -1);
  5645. req.port_id = cpu_to_le16(bp->pf.port_id);
  5646. req.enables = cpu_to_le32(WOL_FILTER_FREE_REQ_ENABLES_WOL_FILTER_ID);
  5647. req.wol_filter_id = bp->wol_filter_id;
  5648. rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  5649. return rc;
  5650. }
  5651. static u16 bnxt_hwrm_get_wol_fltrs(struct bnxt *bp, u16 handle)
  5652. {
  5653. struct hwrm_wol_filter_qcfg_input req = {0};
  5654. struct hwrm_wol_filter_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
  5655. u16 next_handle = 0;
  5656. int rc;
  5657. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_QCFG, -1, -1);
  5658. req.port_id = cpu_to_le16(bp->pf.port_id);
  5659. req.handle = cpu_to_le16(handle);
  5660. mutex_lock(&bp->hwrm_cmd_lock);
  5661. rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
  5662. if (!rc) {
  5663. next_handle = le16_to_cpu(resp->next_handle);
  5664. if (next_handle != 0) {
  5665. if (resp->wol_type ==
  5666. WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT) {
  5667. bp->wol = 1;
  5668. bp->wol_filter_id = resp->wol_filter_id;
  5669. }
  5670. }
  5671. }
  5672. mutex_unlock(&bp->hwrm_cmd_lock);
  5673. return next_handle;
  5674. }
  5675. static void bnxt_get_wol_settings(struct bnxt *bp)
  5676. {
  5677. u16 handle = 0;
  5678. if (!BNXT_PF(bp) || !(bp->flags & BNXT_FLAG_WOL_CAP))
  5679. return;
  5680. do {
  5681. handle = bnxt_hwrm_get_wol_fltrs(bp, handle);
  5682. } while (handle && handle != 0xffff);
  5683. }
  5684. #ifdef CONFIG_BNXT_HWMON
  5685. static ssize_t bnxt_show_temp(struct device *dev,
  5686. struct device_attribute *devattr, char *buf)
  5687. {
  5688. struct hwrm_temp_monitor_query_input req = {0};
  5689. struct hwrm_temp_monitor_query_output *resp;
  5690. struct bnxt *bp = dev_get_drvdata(dev);
  5691. u32 temp = 0;
  5692. resp = bp->hwrm_cmd_resp_addr;
  5693. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TEMP_MONITOR_QUERY, -1, -1);
  5694. mutex_lock(&bp->hwrm_cmd_lock);
  5695. if (!_hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT))
  5696. temp = resp->temp * 1000; /* display millidegree */
  5697. mutex_unlock(&bp->hwrm_cmd_lock);
  5698. return sprintf(buf, "%u\n", temp);
  5699. }
  5700. static SENSOR_DEVICE_ATTR(temp1_input, 0444, bnxt_show_temp, NULL, 0);
  5701. static struct attribute *bnxt_attrs[] = {
  5702. &sensor_dev_attr_temp1_input.dev_attr.attr,
  5703. NULL
  5704. };
  5705. ATTRIBUTE_GROUPS(bnxt);
  5706. static void bnxt_hwmon_close(struct bnxt *bp)
  5707. {
  5708. if (bp->hwmon_dev) {
  5709. hwmon_device_unregister(bp->hwmon_dev);
  5710. bp->hwmon_dev = NULL;
  5711. }
  5712. }
  5713. static void bnxt_hwmon_open(struct bnxt *bp)
  5714. {
  5715. struct pci_dev *pdev = bp->pdev;
  5716. bp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev,
  5717. DRV_MODULE_NAME, bp,
  5718. bnxt_groups);
  5719. if (IS_ERR(bp->hwmon_dev)) {
  5720. bp->hwmon_dev = NULL;
  5721. dev_warn(&pdev->dev, "Cannot register hwmon device\n");
  5722. }
  5723. }
  5724. #else
  5725. static void bnxt_hwmon_close(struct bnxt *bp)
  5726. {
  5727. }
  5728. static void bnxt_hwmon_open(struct bnxt *bp)
  5729. {
  5730. }
  5731. #endif
  5732. static bool bnxt_eee_config_ok(struct bnxt *bp)
  5733. {
  5734. struct ethtool_eee *eee = &bp->eee;
  5735. struct bnxt_link_info *link_info = &bp->link_info;
  5736. if (!(bp->flags & BNXT_FLAG_EEE_CAP))
  5737. return true;
  5738. if (eee->eee_enabled) {
  5739. u32 advertising =
  5740. _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
  5741. if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
  5742. eee->eee_enabled = 0;
  5743. return false;
  5744. }
  5745. if (eee->advertised & ~advertising) {
  5746. eee->advertised = advertising & eee->supported;
  5747. return false;
  5748. }
  5749. }
  5750. return true;
  5751. }
  5752. static int bnxt_update_phy_setting(struct bnxt *bp)
  5753. {
  5754. int rc;
  5755. bool update_link = false;
  5756. bool update_pause = false;
  5757. bool update_eee = false;
  5758. struct bnxt_link_info *link_info = &bp->link_info;
  5759. rc = bnxt_update_link(bp, true);
  5760. if (rc) {
  5761. netdev_err(bp->dev, "failed to update link (rc: %x)\n",
  5762. rc);
  5763. return rc;
  5764. }
  5765. if (!BNXT_SINGLE_PF(bp))
  5766. return 0;
  5767. if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
  5768. (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
  5769. link_info->req_flow_ctrl)
  5770. update_pause = true;
  5771. if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
  5772. link_info->force_pause_setting != link_info->req_flow_ctrl)
  5773. update_pause = true;
  5774. if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
  5775. if (BNXT_AUTO_MODE(link_info->auto_mode))
  5776. update_link = true;
  5777. if (link_info->req_link_speed != link_info->force_link_speed)
  5778. update_link = true;
  5779. if (link_info->req_duplex != link_info->duplex_setting)
  5780. update_link = true;
  5781. } else {
  5782. if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
  5783. update_link = true;
  5784. if (link_info->advertising != link_info->auto_link_speeds)
  5785. update_link = true;
  5786. }
  5787. /* The last close may have shutdown the link, so need to call
  5788. * PHY_CFG to bring it back up.
  5789. */
  5790. if (!netif_carrier_ok(bp->dev))
  5791. update_link = true;
  5792. if (!bnxt_eee_config_ok(bp))
  5793. update_eee = true;
  5794. if (update_link)
  5795. rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
  5796. else if (update_pause)
  5797. rc = bnxt_hwrm_set_pause(bp);
  5798. if (rc) {
  5799. netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
  5800. rc);
  5801. return rc;
  5802. }
  5803. return rc;
  5804. }
  5805. /* Common routine to pre-map certain register block to different GRC window.
  5806. * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
  5807. * in PF and 3 windows in VF that can be customized to map in different
  5808. * register blocks.
  5809. */
  5810. static void bnxt_preset_reg_win(struct bnxt *bp)
  5811. {
  5812. if (BNXT_PF(bp)) {
  5813. /* CAG registers map to GRC window #4 */
  5814. writel(BNXT_CAG_REG_BASE,
  5815. bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
  5816. }
  5817. }
  5818. static int bnxt_init_dflt_ring_mode(struct bnxt *bp);
  5819. static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
  5820. {
  5821. int rc = 0;
  5822. bnxt_preset_reg_win(bp);
  5823. netif_carrier_off(bp->dev);
  5824. if (irq_re_init) {
  5825. /* Reserve rings now if none were reserved at driver probe. */
  5826. rc = bnxt_init_dflt_ring_mode(bp);
  5827. if (rc) {
  5828. netdev_err(bp->dev, "Failed to reserve default rings at open\n");
  5829. return rc;
  5830. }
  5831. rc = bnxt_reserve_rings(bp);
  5832. if (rc)
  5833. return rc;
  5834. }
  5835. if ((bp->flags & BNXT_FLAG_RFS) &&
  5836. !(bp->flags & BNXT_FLAG_USING_MSIX)) {
  5837. /* disable RFS if falling back to INTA */
  5838. bp->dev->hw_features &= ~NETIF_F_NTUPLE;
  5839. bp->flags &= ~BNXT_FLAG_RFS;
  5840. }
  5841. rc = bnxt_alloc_mem(bp, irq_re_init);
  5842. if (rc) {
  5843. netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
  5844. goto open_err_free_mem;
  5845. }
  5846. if (irq_re_init) {
  5847. bnxt_init_napi(bp);
  5848. rc = bnxt_request_irq(bp);
  5849. if (rc) {
  5850. netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
  5851. goto open_err_irq;
  5852. }
  5853. }
  5854. bnxt_enable_napi(bp);
  5855. bnxt_debug_dev_init(bp);
  5856. rc = bnxt_init_nic(bp, irq_re_init);
  5857. if (rc) {
  5858. netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
  5859. goto open_err;
  5860. }
  5861. if (link_re_init) {
  5862. mutex_lock(&bp->link_lock);
  5863. rc = bnxt_update_phy_setting(bp);
  5864. mutex_unlock(&bp->link_lock);
  5865. if (rc) {
  5866. netdev_warn(bp->dev, "failed to update phy settings\n");
  5867. if (BNXT_SINGLE_PF(bp)) {
  5868. bp->link_info.phy_retry = true;
  5869. bp->link_info.phy_retry_expires =
  5870. jiffies + 5 * HZ;
  5871. }
  5872. }
  5873. }
  5874. if (irq_re_init)
  5875. udp_tunnel_get_rx_info(bp->dev);
  5876. set_bit(BNXT_STATE_OPEN, &bp->state);
  5877. bnxt_enable_int(bp);
  5878. /* Enable TX queues */
  5879. bnxt_tx_enable(bp);
  5880. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5881. /* Poll link status and check for SFP+ module status */
  5882. bnxt_get_port_module_status(bp);
  5883. /* VF-reps may need to be re-opened after the PF is re-opened */
  5884. if (BNXT_PF(bp))
  5885. bnxt_vf_reps_open(bp);
  5886. return 0;
  5887. open_err:
  5888. bnxt_debug_dev_exit(bp);
  5889. bnxt_disable_napi(bp);
  5890. open_err_irq:
  5891. bnxt_del_napi(bp);
  5892. open_err_free_mem:
  5893. bnxt_free_skbs(bp);
  5894. bnxt_free_irq(bp);
  5895. bnxt_free_mem(bp, true);
  5896. return rc;
  5897. }
  5898. /* rtnl_lock held */
  5899. int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
  5900. {
  5901. int rc = 0;
  5902. rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
  5903. if (rc) {
  5904. netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
  5905. dev_close(bp->dev);
  5906. }
  5907. return rc;
  5908. }
  5909. /* rtnl_lock held, open the NIC half way by allocating all resources, but
  5910. * NAPI, IRQ, and TX are not enabled. This is mainly used for offline
  5911. * self tests.
  5912. */
  5913. int bnxt_half_open_nic(struct bnxt *bp)
  5914. {
  5915. int rc = 0;
  5916. rc = bnxt_alloc_mem(bp, false);
  5917. if (rc) {
  5918. netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
  5919. goto half_open_err;
  5920. }
  5921. rc = bnxt_init_nic(bp, false);
  5922. if (rc) {
  5923. netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
  5924. goto half_open_err;
  5925. }
  5926. return 0;
  5927. half_open_err:
  5928. bnxt_free_skbs(bp);
  5929. bnxt_free_mem(bp, false);
  5930. dev_close(bp->dev);
  5931. return rc;
  5932. }
  5933. /* rtnl_lock held, this call can only be made after a previous successful
  5934. * call to bnxt_half_open_nic().
  5935. */
  5936. void bnxt_half_close_nic(struct bnxt *bp)
  5937. {
  5938. bnxt_hwrm_resource_free(bp, false, false);
  5939. bnxt_free_skbs(bp);
  5940. bnxt_free_mem(bp, false);
  5941. }
  5942. static int bnxt_open(struct net_device *dev)
  5943. {
  5944. struct bnxt *bp = netdev_priv(dev);
  5945. int rc;
  5946. bnxt_hwrm_if_change(bp, true);
  5947. rc = __bnxt_open_nic(bp, true, true);
  5948. if (rc)
  5949. bnxt_hwrm_if_change(bp, false);
  5950. bnxt_hwmon_open(bp);
  5951. return rc;
  5952. }
  5953. static bool bnxt_drv_busy(struct bnxt *bp)
  5954. {
  5955. return (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state) ||
  5956. test_bit(BNXT_STATE_READ_STATS, &bp->state));
  5957. }
  5958. static void __bnxt_close_nic(struct bnxt *bp, bool irq_re_init,
  5959. bool link_re_init)
  5960. {
  5961. /* Close the VF-reps before closing PF */
  5962. if (BNXT_PF(bp))
  5963. bnxt_vf_reps_close(bp);
  5964. /* Change device state to avoid TX queue wake up's */
  5965. bnxt_tx_disable(bp);
  5966. clear_bit(BNXT_STATE_OPEN, &bp->state);
  5967. smp_mb__after_atomic();
  5968. while (bnxt_drv_busy(bp))
  5969. msleep(20);
  5970. /* Flush rings and and disable interrupts */
  5971. bnxt_shutdown_nic(bp, irq_re_init);
  5972. /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
  5973. bnxt_debug_dev_exit(bp);
  5974. bnxt_disable_napi(bp);
  5975. del_timer_sync(&bp->timer);
  5976. bnxt_free_skbs(bp);
  5977. if (irq_re_init) {
  5978. bnxt_free_irq(bp);
  5979. bnxt_del_napi(bp);
  5980. }
  5981. bnxt_free_mem(bp, irq_re_init);
  5982. }
  5983. int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
  5984. {
  5985. int rc = 0;
  5986. #ifdef CONFIG_BNXT_SRIOV
  5987. if (bp->sriov_cfg) {
  5988. rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
  5989. !bp->sriov_cfg,
  5990. BNXT_SRIOV_CFG_WAIT_TMO);
  5991. if (rc)
  5992. netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
  5993. }
  5994. #endif
  5995. __bnxt_close_nic(bp, irq_re_init, link_re_init);
  5996. return rc;
  5997. }
  5998. static int bnxt_close(struct net_device *dev)
  5999. {
  6000. struct bnxt *bp = netdev_priv(dev);
  6001. bnxt_hwmon_close(bp);
  6002. bnxt_close_nic(bp, true, true);
  6003. bnxt_hwrm_shutdown_link(bp);
  6004. bnxt_hwrm_if_change(bp, false);
  6005. return 0;
  6006. }
  6007. /* rtnl_lock held */
  6008. static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  6009. {
  6010. switch (cmd) {
  6011. case SIOCGMIIPHY:
  6012. /* fallthru */
  6013. case SIOCGMIIREG: {
  6014. if (!netif_running(dev))
  6015. return -EAGAIN;
  6016. return 0;
  6017. }
  6018. case SIOCSMIIREG:
  6019. if (!netif_running(dev))
  6020. return -EAGAIN;
  6021. return 0;
  6022. default:
  6023. /* do nothing */
  6024. break;
  6025. }
  6026. return -EOPNOTSUPP;
  6027. }
  6028. static void
  6029. bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
  6030. {
  6031. u32 i;
  6032. struct bnxt *bp = netdev_priv(dev);
  6033. set_bit(BNXT_STATE_READ_STATS, &bp->state);
  6034. /* Make sure bnxt_close_nic() sees that we are reading stats before
  6035. * we check the BNXT_STATE_OPEN flag.
  6036. */
  6037. smp_mb__after_atomic();
  6038. if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
  6039. clear_bit(BNXT_STATE_READ_STATS, &bp->state);
  6040. return;
  6041. }
  6042. /* TODO check if we need to synchronize with bnxt_close path */
  6043. for (i = 0; i < bp->cp_nr_rings; i++) {
  6044. struct bnxt_napi *bnapi = bp->bnapi[i];
  6045. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  6046. struct ctx_hw_stats *hw_stats = cpr->hw_stats;
  6047. stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
  6048. stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
  6049. stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
  6050. stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
  6051. stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
  6052. stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
  6053. stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
  6054. stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
  6055. stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
  6056. stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
  6057. stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
  6058. stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
  6059. stats->rx_missed_errors +=
  6060. le64_to_cpu(hw_stats->rx_discard_pkts);
  6061. stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
  6062. stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
  6063. }
  6064. if (bp->flags & BNXT_FLAG_PORT_STATS) {
  6065. struct rx_port_stats *rx = bp->hw_rx_port_stats;
  6066. struct tx_port_stats *tx = bp->hw_tx_port_stats;
  6067. stats->rx_crc_errors = le64_to_cpu(rx->rx_fcs_err_frames);
  6068. stats->rx_frame_errors = le64_to_cpu(rx->rx_align_err_frames);
  6069. stats->rx_length_errors = le64_to_cpu(rx->rx_undrsz_frames) +
  6070. le64_to_cpu(rx->rx_ovrsz_frames) +
  6071. le64_to_cpu(rx->rx_runt_frames);
  6072. stats->rx_errors = le64_to_cpu(rx->rx_false_carrier_frames) +
  6073. le64_to_cpu(rx->rx_jbr_frames);
  6074. stats->collisions = le64_to_cpu(tx->tx_total_collisions);
  6075. stats->tx_fifo_errors = le64_to_cpu(tx->tx_fifo_underruns);
  6076. stats->tx_errors = le64_to_cpu(tx->tx_err);
  6077. }
  6078. clear_bit(BNXT_STATE_READ_STATS, &bp->state);
  6079. }
  6080. static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
  6081. {
  6082. struct net_device *dev = bp->dev;
  6083. struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
  6084. struct netdev_hw_addr *ha;
  6085. u8 *haddr;
  6086. int mc_count = 0;
  6087. bool update = false;
  6088. int off = 0;
  6089. netdev_for_each_mc_addr(ha, dev) {
  6090. if (mc_count >= BNXT_MAX_MC_ADDRS) {
  6091. *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
  6092. vnic->mc_list_count = 0;
  6093. return false;
  6094. }
  6095. haddr = ha->addr;
  6096. if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
  6097. memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
  6098. update = true;
  6099. }
  6100. off += ETH_ALEN;
  6101. mc_count++;
  6102. }
  6103. if (mc_count)
  6104. *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
  6105. if (mc_count != vnic->mc_list_count) {
  6106. vnic->mc_list_count = mc_count;
  6107. update = true;
  6108. }
  6109. return update;
  6110. }
  6111. static bool bnxt_uc_list_updated(struct bnxt *bp)
  6112. {
  6113. struct net_device *dev = bp->dev;
  6114. struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
  6115. struct netdev_hw_addr *ha;
  6116. int off = 0;
  6117. if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
  6118. return true;
  6119. netdev_for_each_uc_addr(ha, dev) {
  6120. if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
  6121. return true;
  6122. off += ETH_ALEN;
  6123. }
  6124. return false;
  6125. }
  6126. static void bnxt_set_rx_mode(struct net_device *dev)
  6127. {
  6128. struct bnxt *bp = netdev_priv(dev);
  6129. struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
  6130. u32 mask = vnic->rx_mask;
  6131. bool mc_update = false;
  6132. bool uc_update;
  6133. if (!netif_running(dev))
  6134. return;
  6135. mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
  6136. CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
  6137. CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST |
  6138. CFA_L2_SET_RX_MASK_REQ_MASK_BCAST);
  6139. if ((dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
  6140. mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
  6141. uc_update = bnxt_uc_list_updated(bp);
  6142. if (dev->flags & IFF_BROADCAST)
  6143. mask |= CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
  6144. if (dev->flags & IFF_ALLMULTI) {
  6145. mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
  6146. vnic->mc_list_count = 0;
  6147. } else {
  6148. mc_update = bnxt_mc_list_updated(bp, &mask);
  6149. }
  6150. if (mask != vnic->rx_mask || uc_update || mc_update) {
  6151. vnic->rx_mask = mask;
  6152. set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
  6153. bnxt_queue_sp_work(bp);
  6154. }
  6155. }
  6156. static int bnxt_cfg_rx_mode(struct bnxt *bp)
  6157. {
  6158. struct net_device *dev = bp->dev;
  6159. struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
  6160. struct netdev_hw_addr *ha;
  6161. int i, off = 0, rc;
  6162. bool uc_update;
  6163. netif_addr_lock_bh(dev);
  6164. uc_update = bnxt_uc_list_updated(bp);
  6165. netif_addr_unlock_bh(dev);
  6166. if (!uc_update)
  6167. goto skip_uc;
  6168. mutex_lock(&bp->hwrm_cmd_lock);
  6169. for (i = 1; i < vnic->uc_filter_count; i++) {
  6170. struct hwrm_cfa_l2_filter_free_input req = {0};
  6171. bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
  6172. -1);
  6173. req.l2_filter_id = vnic->fw_l2_filter_id[i];
  6174. rc = _hwrm_send_message(bp, &req, sizeof(req),
  6175. HWRM_CMD_TIMEOUT);
  6176. }
  6177. mutex_unlock(&bp->hwrm_cmd_lock);
  6178. vnic->uc_filter_count = 1;
  6179. netif_addr_lock_bh(dev);
  6180. if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
  6181. vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
  6182. } else {
  6183. netdev_for_each_uc_addr(ha, dev) {
  6184. memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
  6185. off += ETH_ALEN;
  6186. vnic->uc_filter_count++;
  6187. }
  6188. }
  6189. netif_addr_unlock_bh(dev);
  6190. for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
  6191. rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
  6192. if (rc) {
  6193. netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
  6194. rc);
  6195. vnic->uc_filter_count = i;
  6196. return rc;
  6197. }
  6198. }
  6199. skip_uc:
  6200. rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
  6201. if (rc)
  6202. netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
  6203. rc);
  6204. return rc;
  6205. }
  6206. static bool bnxt_can_reserve_rings(struct bnxt *bp)
  6207. {
  6208. #ifdef CONFIG_BNXT_SRIOV
  6209. if (BNXT_NEW_RM(bp) && BNXT_VF(bp)) {
  6210. struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
  6211. /* No minimum rings were provisioned by the PF. Don't
  6212. * reserve rings by default when device is down.
  6213. */
  6214. if (hw_resc->min_tx_rings || hw_resc->resv_tx_rings)
  6215. return true;
  6216. if (!netif_running(bp->dev))
  6217. return false;
  6218. }
  6219. #endif
  6220. return true;
  6221. }
  6222. /* If the chip and firmware supports RFS */
  6223. static bool bnxt_rfs_supported(struct bnxt *bp)
  6224. {
  6225. if (BNXT_PF(bp) && !BNXT_CHIP_TYPE_NITRO_A0(bp))
  6226. return true;
  6227. if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
  6228. return true;
  6229. return false;
  6230. }
  6231. /* If runtime conditions support RFS */
  6232. static bool bnxt_rfs_capable(struct bnxt *bp)
  6233. {
  6234. #ifdef CONFIG_RFS_ACCEL
  6235. int vnics, max_vnics, max_rss_ctxs;
  6236. if (!(bp->flags & BNXT_FLAG_MSIX_CAP) || !bnxt_can_reserve_rings(bp))
  6237. return false;
  6238. vnics = 1 + bp->rx_nr_rings;
  6239. max_vnics = bnxt_get_max_func_vnics(bp);
  6240. max_rss_ctxs = bnxt_get_max_func_rss_ctxs(bp);
  6241. /* RSS contexts not a limiting factor */
  6242. if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
  6243. max_rss_ctxs = max_vnics;
  6244. if (vnics > max_vnics || vnics > max_rss_ctxs) {
  6245. if (bp->rx_nr_rings > 1)
  6246. netdev_warn(bp->dev,
  6247. "Not enough resources to support NTUPLE filters, enough resources for up to %d rx rings\n",
  6248. min(max_rss_ctxs - 1, max_vnics - 1));
  6249. return false;
  6250. }
  6251. if (!BNXT_NEW_RM(bp))
  6252. return true;
  6253. if (vnics == bp->hw_resc.resv_vnics)
  6254. return true;
  6255. bnxt_hwrm_reserve_rings(bp, 0, 0, 0, 0, vnics);
  6256. if (vnics <= bp->hw_resc.resv_vnics)
  6257. return true;
  6258. netdev_warn(bp->dev, "Unable to reserve resources to support NTUPLE filters.\n");
  6259. bnxt_hwrm_reserve_rings(bp, 0, 0, 0, 0, 1);
  6260. return false;
  6261. #else
  6262. return false;
  6263. #endif
  6264. }
  6265. static netdev_features_t bnxt_fix_features(struct net_device *dev,
  6266. netdev_features_t features)
  6267. {
  6268. struct bnxt *bp = netdev_priv(dev);
  6269. if ((features & NETIF_F_NTUPLE) && !bnxt_rfs_capable(bp))
  6270. features &= ~NETIF_F_NTUPLE;
  6271. if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
  6272. features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
  6273. if (!(features & NETIF_F_GRO))
  6274. features &= ~NETIF_F_GRO_HW;
  6275. if (features & NETIF_F_GRO_HW)
  6276. features &= ~NETIF_F_LRO;
  6277. /* Both CTAG and STAG VLAN accelaration on the RX side have to be
  6278. * turned on or off together.
  6279. */
  6280. if ((features & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) !=
  6281. (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) {
  6282. if (dev->features & NETIF_F_HW_VLAN_CTAG_RX)
  6283. features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
  6284. NETIF_F_HW_VLAN_STAG_RX);
  6285. else
  6286. features |= NETIF_F_HW_VLAN_CTAG_RX |
  6287. NETIF_F_HW_VLAN_STAG_RX;
  6288. }
  6289. #ifdef CONFIG_BNXT_SRIOV
  6290. if (BNXT_VF(bp)) {
  6291. if (bp->vf.vlan) {
  6292. features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
  6293. NETIF_F_HW_VLAN_STAG_RX);
  6294. }
  6295. }
  6296. #endif
  6297. return features;
  6298. }
  6299. static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
  6300. {
  6301. struct bnxt *bp = netdev_priv(dev);
  6302. u32 flags = bp->flags;
  6303. u32 changes;
  6304. int rc = 0;
  6305. bool re_init = false;
  6306. bool update_tpa = false;
  6307. flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
  6308. if (features & NETIF_F_GRO_HW)
  6309. flags |= BNXT_FLAG_GRO;
  6310. else if (features & NETIF_F_LRO)
  6311. flags |= BNXT_FLAG_LRO;
  6312. if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
  6313. flags &= ~BNXT_FLAG_TPA;
  6314. if (features & NETIF_F_HW_VLAN_CTAG_RX)
  6315. flags |= BNXT_FLAG_STRIP_VLAN;
  6316. if (features & NETIF_F_NTUPLE)
  6317. flags |= BNXT_FLAG_RFS;
  6318. changes = flags ^ bp->flags;
  6319. if (changes & BNXT_FLAG_TPA) {
  6320. update_tpa = true;
  6321. if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
  6322. (flags & BNXT_FLAG_TPA) == 0)
  6323. re_init = true;
  6324. }
  6325. if (changes & ~BNXT_FLAG_TPA)
  6326. re_init = true;
  6327. if (flags != bp->flags) {
  6328. u32 old_flags = bp->flags;
  6329. bp->flags = flags;
  6330. if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
  6331. if (update_tpa)
  6332. bnxt_set_ring_params(bp);
  6333. return rc;
  6334. }
  6335. if (re_init) {
  6336. bnxt_close_nic(bp, false, false);
  6337. if (update_tpa)
  6338. bnxt_set_ring_params(bp);
  6339. return bnxt_open_nic(bp, false, false);
  6340. }
  6341. if (update_tpa) {
  6342. rc = bnxt_set_tpa(bp,
  6343. (flags & BNXT_FLAG_TPA) ?
  6344. true : false);
  6345. if (rc)
  6346. bp->flags = old_flags;
  6347. }
  6348. }
  6349. return rc;
  6350. }
  6351. static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
  6352. {
  6353. struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
  6354. int i = bnapi->index;
  6355. if (!txr)
  6356. return;
  6357. netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
  6358. i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
  6359. txr->tx_cons);
  6360. }
  6361. static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
  6362. {
  6363. struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
  6364. int i = bnapi->index;
  6365. if (!rxr)
  6366. return;
  6367. netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
  6368. i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
  6369. rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
  6370. rxr->rx_sw_agg_prod);
  6371. }
  6372. static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
  6373. {
  6374. struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
  6375. int i = bnapi->index;
  6376. netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
  6377. i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
  6378. }
  6379. static void bnxt_dbg_dump_states(struct bnxt *bp)
  6380. {
  6381. int i;
  6382. struct bnxt_napi *bnapi;
  6383. for (i = 0; i < bp->cp_nr_rings; i++) {
  6384. bnapi = bp->bnapi[i];
  6385. if (netif_msg_drv(bp)) {
  6386. bnxt_dump_tx_sw_state(bnapi);
  6387. bnxt_dump_rx_sw_state(bnapi);
  6388. bnxt_dump_cp_sw_state(bnapi);
  6389. }
  6390. }
  6391. }
  6392. static void bnxt_reset_task(struct bnxt *bp, bool silent)
  6393. {
  6394. if (!silent)
  6395. bnxt_dbg_dump_states(bp);
  6396. if (netif_running(bp->dev)) {
  6397. int rc;
  6398. if (!silent)
  6399. bnxt_ulp_stop(bp);
  6400. bnxt_close_nic(bp, false, false);
  6401. rc = bnxt_open_nic(bp, false, false);
  6402. if (!silent && !rc)
  6403. bnxt_ulp_start(bp);
  6404. }
  6405. }
  6406. static void bnxt_tx_timeout(struct net_device *dev)
  6407. {
  6408. struct bnxt *bp = netdev_priv(dev);
  6409. netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
  6410. set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
  6411. bnxt_queue_sp_work(bp);
  6412. }
  6413. static void bnxt_timer(struct timer_list *t)
  6414. {
  6415. struct bnxt *bp = from_timer(bp, t, timer);
  6416. struct net_device *dev = bp->dev;
  6417. if (!netif_running(dev))
  6418. return;
  6419. if (atomic_read(&bp->intr_sem) != 0)
  6420. goto bnxt_restart_timer;
  6421. if (bp->link_info.link_up && (bp->flags & BNXT_FLAG_PORT_STATS) &&
  6422. bp->stats_coal_ticks) {
  6423. set_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event);
  6424. bnxt_queue_sp_work(bp);
  6425. }
  6426. if (bnxt_tc_flower_enabled(bp)) {
  6427. set_bit(BNXT_FLOW_STATS_SP_EVENT, &bp->sp_event);
  6428. bnxt_queue_sp_work(bp);
  6429. }
  6430. if (bp->link_info.phy_retry) {
  6431. if (time_after(jiffies, bp->link_info.phy_retry_expires)) {
  6432. bp->link_info.phy_retry = 0;
  6433. netdev_warn(bp->dev, "failed to update phy settings after maximum retries.\n");
  6434. } else {
  6435. set_bit(BNXT_UPDATE_PHY_SP_EVENT, &bp->sp_event);
  6436. bnxt_queue_sp_work(bp);
  6437. }
  6438. }
  6439. bnxt_restart_timer:
  6440. mod_timer(&bp->timer, jiffies + bp->current_interval);
  6441. }
  6442. static void bnxt_rtnl_lock_sp(struct bnxt *bp)
  6443. {
  6444. /* We are called from bnxt_sp_task which has BNXT_STATE_IN_SP_TASK
  6445. * set. If the device is being closed, bnxt_close() may be holding
  6446. * rtnl() and waiting for BNXT_STATE_IN_SP_TASK to clear. So we
  6447. * must clear BNXT_STATE_IN_SP_TASK before holding rtnl().
  6448. */
  6449. clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
  6450. rtnl_lock();
  6451. }
  6452. static void bnxt_rtnl_unlock_sp(struct bnxt *bp)
  6453. {
  6454. set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
  6455. rtnl_unlock();
  6456. }
  6457. /* Only called from bnxt_sp_task() */
  6458. static void bnxt_reset(struct bnxt *bp, bool silent)
  6459. {
  6460. bnxt_rtnl_lock_sp(bp);
  6461. if (test_bit(BNXT_STATE_OPEN, &bp->state))
  6462. bnxt_reset_task(bp, silent);
  6463. bnxt_rtnl_unlock_sp(bp);
  6464. }
  6465. static void bnxt_cfg_ntp_filters(struct bnxt *);
  6466. static void bnxt_sp_task(struct work_struct *work)
  6467. {
  6468. struct bnxt *bp = container_of(work, struct bnxt, sp_task);
  6469. set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
  6470. smp_mb__after_atomic();
  6471. if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
  6472. clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
  6473. return;
  6474. }
  6475. if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
  6476. bnxt_cfg_rx_mode(bp);
  6477. if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
  6478. bnxt_cfg_ntp_filters(bp);
  6479. if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
  6480. bnxt_hwrm_exec_fwd_req(bp);
  6481. if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
  6482. bnxt_hwrm_tunnel_dst_port_alloc(
  6483. bp, bp->vxlan_port,
  6484. TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
  6485. }
  6486. if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
  6487. bnxt_hwrm_tunnel_dst_port_free(
  6488. bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
  6489. }
  6490. if (test_and_clear_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event)) {
  6491. bnxt_hwrm_tunnel_dst_port_alloc(
  6492. bp, bp->nge_port,
  6493. TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
  6494. }
  6495. if (test_and_clear_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event)) {
  6496. bnxt_hwrm_tunnel_dst_port_free(
  6497. bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
  6498. }
  6499. if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event)) {
  6500. bnxt_hwrm_port_qstats(bp);
  6501. bnxt_hwrm_port_qstats_ext(bp);
  6502. }
  6503. if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
  6504. int rc;
  6505. mutex_lock(&bp->link_lock);
  6506. if (test_and_clear_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT,
  6507. &bp->sp_event))
  6508. bnxt_hwrm_phy_qcaps(bp);
  6509. rc = bnxt_update_link(bp, true);
  6510. mutex_unlock(&bp->link_lock);
  6511. if (rc)
  6512. netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
  6513. rc);
  6514. }
  6515. if (test_and_clear_bit(BNXT_UPDATE_PHY_SP_EVENT, &bp->sp_event)) {
  6516. int rc;
  6517. mutex_lock(&bp->link_lock);
  6518. rc = bnxt_update_phy_setting(bp);
  6519. mutex_unlock(&bp->link_lock);
  6520. if (rc) {
  6521. netdev_warn(bp->dev, "update phy settings retry failed\n");
  6522. } else {
  6523. bp->link_info.phy_retry = false;
  6524. netdev_info(bp->dev, "update phy settings retry succeeded\n");
  6525. }
  6526. }
  6527. if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event)) {
  6528. mutex_lock(&bp->link_lock);
  6529. bnxt_get_port_module_status(bp);
  6530. mutex_unlock(&bp->link_lock);
  6531. }
  6532. if (test_and_clear_bit(BNXT_FLOW_STATS_SP_EVENT, &bp->sp_event))
  6533. bnxt_tc_flow_stats_work(bp);
  6534. /* These functions below will clear BNXT_STATE_IN_SP_TASK. They
  6535. * must be the last functions to be called before exiting.
  6536. */
  6537. if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event))
  6538. bnxt_reset(bp, false);
  6539. if (test_and_clear_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event))
  6540. bnxt_reset(bp, true);
  6541. smp_mb__before_atomic();
  6542. clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
  6543. }
  6544. /* Under rtnl_lock */
  6545. int bnxt_check_rings(struct bnxt *bp, int tx, int rx, bool sh, int tcs,
  6546. int tx_xdp)
  6547. {
  6548. int max_rx, max_tx, tx_sets = 1;
  6549. int tx_rings_needed;
  6550. int rx_rings = rx;
  6551. int cp, vnics, rc;
  6552. if (tcs)
  6553. tx_sets = tcs;
  6554. rc = bnxt_get_max_rings(bp, &max_rx, &max_tx, sh);
  6555. if (rc)
  6556. return rc;
  6557. if (max_rx < rx)
  6558. return -ENOMEM;
  6559. tx_rings_needed = tx * tx_sets + tx_xdp;
  6560. if (max_tx < tx_rings_needed)
  6561. return -ENOMEM;
  6562. vnics = 1;
  6563. if (bp->flags & BNXT_FLAG_RFS)
  6564. vnics += rx_rings;
  6565. if (bp->flags & BNXT_FLAG_AGG_RINGS)
  6566. rx_rings <<= 1;
  6567. cp = sh ? max_t(int, tx_rings_needed, rx) : tx_rings_needed + rx;
  6568. if (BNXT_NEW_RM(bp))
  6569. cp += bnxt_get_ulp_msix_num(bp);
  6570. return bnxt_hwrm_check_rings(bp, tx_rings_needed, rx_rings, rx, cp,
  6571. vnics);
  6572. }
  6573. static void bnxt_unmap_bars(struct bnxt *bp, struct pci_dev *pdev)
  6574. {
  6575. if (bp->bar2) {
  6576. pci_iounmap(pdev, bp->bar2);
  6577. bp->bar2 = NULL;
  6578. }
  6579. if (bp->bar1) {
  6580. pci_iounmap(pdev, bp->bar1);
  6581. bp->bar1 = NULL;
  6582. }
  6583. if (bp->bar0) {
  6584. pci_iounmap(pdev, bp->bar0);
  6585. bp->bar0 = NULL;
  6586. }
  6587. }
  6588. static void bnxt_cleanup_pci(struct bnxt *bp)
  6589. {
  6590. bnxt_unmap_bars(bp, bp->pdev);
  6591. pci_release_regions(bp->pdev);
  6592. pci_disable_device(bp->pdev);
  6593. }
  6594. static void bnxt_init_dflt_coal(struct bnxt *bp)
  6595. {
  6596. struct bnxt_coal *coal;
  6597. /* Tick values in micro seconds.
  6598. * 1 coal_buf x bufs_per_record = 1 completion record.
  6599. */
  6600. coal = &bp->rx_coal;
  6601. coal->coal_ticks = 14;
  6602. coal->coal_bufs = 30;
  6603. coal->coal_ticks_irq = 1;
  6604. coal->coal_bufs_irq = 2;
  6605. coal->idle_thresh = 50;
  6606. coal->bufs_per_record = 2;
  6607. coal->budget = 64; /* NAPI budget */
  6608. coal = &bp->tx_coal;
  6609. coal->coal_ticks = 28;
  6610. coal->coal_bufs = 30;
  6611. coal->coal_ticks_irq = 2;
  6612. coal->coal_bufs_irq = 2;
  6613. coal->bufs_per_record = 1;
  6614. bp->stats_coal_ticks = BNXT_DEF_STATS_COAL_TICKS;
  6615. }
  6616. static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
  6617. {
  6618. int rc;
  6619. struct bnxt *bp = netdev_priv(dev);
  6620. SET_NETDEV_DEV(dev, &pdev->dev);
  6621. /* enable device (incl. PCI PM wakeup), and bus-mastering */
  6622. rc = pci_enable_device(pdev);
  6623. if (rc) {
  6624. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  6625. goto init_err;
  6626. }
  6627. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  6628. dev_err(&pdev->dev,
  6629. "Cannot find PCI device base address, aborting\n");
  6630. rc = -ENODEV;
  6631. goto init_err_disable;
  6632. }
  6633. rc = pci_request_regions(pdev, DRV_MODULE_NAME);
  6634. if (rc) {
  6635. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  6636. goto init_err_disable;
  6637. }
  6638. if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
  6639. dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
  6640. dev_err(&pdev->dev, "System does not support DMA, aborting\n");
  6641. goto init_err_disable;
  6642. }
  6643. pci_set_master(pdev);
  6644. bp->dev = dev;
  6645. bp->pdev = pdev;
  6646. bp->bar0 = pci_ioremap_bar(pdev, 0);
  6647. if (!bp->bar0) {
  6648. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  6649. rc = -ENOMEM;
  6650. goto init_err_release;
  6651. }
  6652. bp->bar1 = pci_ioremap_bar(pdev, 2);
  6653. if (!bp->bar1) {
  6654. dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
  6655. rc = -ENOMEM;
  6656. goto init_err_release;
  6657. }
  6658. bp->bar2 = pci_ioremap_bar(pdev, 4);
  6659. if (!bp->bar2) {
  6660. dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
  6661. rc = -ENOMEM;
  6662. goto init_err_release;
  6663. }
  6664. pci_enable_pcie_error_reporting(pdev);
  6665. INIT_WORK(&bp->sp_task, bnxt_sp_task);
  6666. spin_lock_init(&bp->ntp_fltr_lock);
  6667. bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
  6668. bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
  6669. bnxt_init_dflt_coal(bp);
  6670. timer_setup(&bp->timer, bnxt_timer, 0);
  6671. bp->current_interval = BNXT_TIMER_INTERVAL;
  6672. clear_bit(BNXT_STATE_OPEN, &bp->state);
  6673. return 0;
  6674. init_err_release:
  6675. bnxt_unmap_bars(bp, pdev);
  6676. pci_release_regions(pdev);
  6677. init_err_disable:
  6678. pci_disable_device(pdev);
  6679. init_err:
  6680. return rc;
  6681. }
  6682. /* rtnl_lock held */
  6683. static int bnxt_change_mac_addr(struct net_device *dev, void *p)
  6684. {
  6685. struct sockaddr *addr = p;
  6686. struct bnxt *bp = netdev_priv(dev);
  6687. int rc = 0;
  6688. if (!is_valid_ether_addr(addr->sa_data))
  6689. return -EADDRNOTAVAIL;
  6690. if (ether_addr_equal(addr->sa_data, dev->dev_addr))
  6691. return 0;
  6692. rc = bnxt_approve_mac(bp, addr->sa_data, true);
  6693. if (rc)
  6694. return rc;
  6695. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6696. if (netif_running(dev)) {
  6697. bnxt_close_nic(bp, false, false);
  6698. rc = bnxt_open_nic(bp, false, false);
  6699. }
  6700. return rc;
  6701. }
  6702. /* rtnl_lock held */
  6703. static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
  6704. {
  6705. struct bnxt *bp = netdev_priv(dev);
  6706. if (netif_running(dev))
  6707. bnxt_close_nic(bp, false, false);
  6708. dev->mtu = new_mtu;
  6709. bnxt_set_ring_params(bp);
  6710. if (netif_running(dev))
  6711. return bnxt_open_nic(bp, false, false);
  6712. return 0;
  6713. }
  6714. int bnxt_setup_mq_tc(struct net_device *dev, u8 tc)
  6715. {
  6716. struct bnxt *bp = netdev_priv(dev);
  6717. bool sh = false;
  6718. int rc;
  6719. if (tc > bp->max_tc) {
  6720. netdev_err(dev, "Too many traffic classes requested: %d. Max supported is %d.\n",
  6721. tc, bp->max_tc);
  6722. return -EINVAL;
  6723. }
  6724. if (netdev_get_num_tc(dev) == tc)
  6725. return 0;
  6726. if (bp->flags & BNXT_FLAG_SHARED_RINGS)
  6727. sh = true;
  6728. rc = bnxt_check_rings(bp, bp->tx_nr_rings_per_tc, bp->rx_nr_rings,
  6729. sh, tc, bp->tx_nr_rings_xdp);
  6730. if (rc)
  6731. return rc;
  6732. /* Needs to close the device and do hw resource re-allocations */
  6733. if (netif_running(bp->dev))
  6734. bnxt_close_nic(bp, true, false);
  6735. if (tc) {
  6736. bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
  6737. netdev_set_num_tc(dev, tc);
  6738. } else {
  6739. bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
  6740. netdev_reset_tc(dev);
  6741. }
  6742. bp->tx_nr_rings += bp->tx_nr_rings_xdp;
  6743. bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
  6744. bp->tx_nr_rings + bp->rx_nr_rings;
  6745. bp->num_stat_ctxs = bp->cp_nr_rings;
  6746. if (netif_running(bp->dev))
  6747. return bnxt_open_nic(bp, true, false);
  6748. return 0;
  6749. }
  6750. static int bnxt_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
  6751. void *cb_priv)
  6752. {
  6753. struct bnxt *bp = cb_priv;
  6754. if (!bnxt_tc_flower_enabled(bp) ||
  6755. !tc_cls_can_offload_and_chain0(bp->dev, type_data))
  6756. return -EOPNOTSUPP;
  6757. switch (type) {
  6758. case TC_SETUP_CLSFLOWER:
  6759. return bnxt_tc_setup_flower(bp, bp->pf.fw_fid, type_data);
  6760. default:
  6761. return -EOPNOTSUPP;
  6762. }
  6763. }
  6764. static int bnxt_setup_tc_block(struct net_device *dev,
  6765. struct tc_block_offload *f)
  6766. {
  6767. struct bnxt *bp = netdev_priv(dev);
  6768. if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
  6769. return -EOPNOTSUPP;
  6770. switch (f->command) {
  6771. case TC_BLOCK_BIND:
  6772. return tcf_block_cb_register(f->block, bnxt_setup_tc_block_cb,
  6773. bp, bp, f->extack);
  6774. case TC_BLOCK_UNBIND:
  6775. tcf_block_cb_unregister(f->block, bnxt_setup_tc_block_cb, bp);
  6776. return 0;
  6777. default:
  6778. return -EOPNOTSUPP;
  6779. }
  6780. }
  6781. static int bnxt_setup_tc(struct net_device *dev, enum tc_setup_type type,
  6782. void *type_data)
  6783. {
  6784. switch (type) {
  6785. case TC_SETUP_BLOCK:
  6786. return bnxt_setup_tc_block(dev, type_data);
  6787. case TC_SETUP_QDISC_MQPRIO: {
  6788. struct tc_mqprio_qopt *mqprio = type_data;
  6789. mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
  6790. return bnxt_setup_mq_tc(dev, mqprio->num_tc);
  6791. }
  6792. default:
  6793. return -EOPNOTSUPP;
  6794. }
  6795. }
  6796. #ifdef CONFIG_RFS_ACCEL
  6797. static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
  6798. struct bnxt_ntuple_filter *f2)
  6799. {
  6800. struct flow_keys *keys1 = &f1->fkeys;
  6801. struct flow_keys *keys2 = &f2->fkeys;
  6802. if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
  6803. keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
  6804. keys1->ports.ports == keys2->ports.ports &&
  6805. keys1->basic.ip_proto == keys2->basic.ip_proto &&
  6806. keys1->basic.n_proto == keys2->basic.n_proto &&
  6807. keys1->control.flags == keys2->control.flags &&
  6808. ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr) &&
  6809. ether_addr_equal(f1->dst_mac_addr, f2->dst_mac_addr))
  6810. return true;
  6811. return false;
  6812. }
  6813. static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
  6814. u16 rxq_index, u32 flow_id)
  6815. {
  6816. struct bnxt *bp = netdev_priv(dev);
  6817. struct bnxt_ntuple_filter *fltr, *new_fltr;
  6818. struct flow_keys *fkeys;
  6819. struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
  6820. int rc = 0, idx, bit_id, l2_idx = 0;
  6821. struct hlist_head *head;
  6822. if (!ether_addr_equal(dev->dev_addr, eth->h_dest)) {
  6823. struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
  6824. int off = 0, j;
  6825. netif_addr_lock_bh(dev);
  6826. for (j = 0; j < vnic->uc_filter_count; j++, off += ETH_ALEN) {
  6827. if (ether_addr_equal(eth->h_dest,
  6828. vnic->uc_list + off)) {
  6829. l2_idx = j + 1;
  6830. break;
  6831. }
  6832. }
  6833. netif_addr_unlock_bh(dev);
  6834. if (!l2_idx)
  6835. return -EINVAL;
  6836. }
  6837. new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
  6838. if (!new_fltr)
  6839. return -ENOMEM;
  6840. fkeys = &new_fltr->fkeys;
  6841. if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
  6842. rc = -EPROTONOSUPPORT;
  6843. goto err_free;
  6844. }
  6845. if ((fkeys->basic.n_proto != htons(ETH_P_IP) &&
  6846. fkeys->basic.n_proto != htons(ETH_P_IPV6)) ||
  6847. ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
  6848. (fkeys->basic.ip_proto != IPPROTO_UDP))) {
  6849. rc = -EPROTONOSUPPORT;
  6850. goto err_free;
  6851. }
  6852. if (fkeys->basic.n_proto == htons(ETH_P_IPV6) &&
  6853. bp->hwrm_spec_code < 0x10601) {
  6854. rc = -EPROTONOSUPPORT;
  6855. goto err_free;
  6856. }
  6857. if ((fkeys->control.flags & FLOW_DIS_ENCAPSULATION) &&
  6858. bp->hwrm_spec_code < 0x10601) {
  6859. rc = -EPROTONOSUPPORT;
  6860. goto err_free;
  6861. }
  6862. memcpy(new_fltr->dst_mac_addr, eth->h_dest, ETH_ALEN);
  6863. memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
  6864. idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
  6865. head = &bp->ntp_fltr_hash_tbl[idx];
  6866. rcu_read_lock();
  6867. hlist_for_each_entry_rcu(fltr, head, hash) {
  6868. if (bnxt_fltr_match(fltr, new_fltr)) {
  6869. rcu_read_unlock();
  6870. rc = 0;
  6871. goto err_free;
  6872. }
  6873. }
  6874. rcu_read_unlock();
  6875. spin_lock_bh(&bp->ntp_fltr_lock);
  6876. bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
  6877. BNXT_NTP_FLTR_MAX_FLTR, 0);
  6878. if (bit_id < 0) {
  6879. spin_unlock_bh(&bp->ntp_fltr_lock);
  6880. rc = -ENOMEM;
  6881. goto err_free;
  6882. }
  6883. new_fltr->sw_id = (u16)bit_id;
  6884. new_fltr->flow_id = flow_id;
  6885. new_fltr->l2_fltr_idx = l2_idx;
  6886. new_fltr->rxq = rxq_index;
  6887. hlist_add_head_rcu(&new_fltr->hash, head);
  6888. bp->ntp_fltr_count++;
  6889. spin_unlock_bh(&bp->ntp_fltr_lock);
  6890. set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
  6891. bnxt_queue_sp_work(bp);
  6892. return new_fltr->sw_id;
  6893. err_free:
  6894. kfree(new_fltr);
  6895. return rc;
  6896. }
  6897. static void bnxt_cfg_ntp_filters(struct bnxt *bp)
  6898. {
  6899. int i;
  6900. for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
  6901. struct hlist_head *head;
  6902. struct hlist_node *tmp;
  6903. struct bnxt_ntuple_filter *fltr;
  6904. int rc;
  6905. head = &bp->ntp_fltr_hash_tbl[i];
  6906. hlist_for_each_entry_safe(fltr, tmp, head, hash) {
  6907. bool del = false;
  6908. if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
  6909. if (rps_may_expire_flow(bp->dev, fltr->rxq,
  6910. fltr->flow_id,
  6911. fltr->sw_id)) {
  6912. bnxt_hwrm_cfa_ntuple_filter_free(bp,
  6913. fltr);
  6914. del = true;
  6915. }
  6916. } else {
  6917. rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
  6918. fltr);
  6919. if (rc)
  6920. del = true;
  6921. else
  6922. set_bit(BNXT_FLTR_VALID, &fltr->state);
  6923. }
  6924. if (del) {
  6925. spin_lock_bh(&bp->ntp_fltr_lock);
  6926. hlist_del_rcu(&fltr->hash);
  6927. bp->ntp_fltr_count--;
  6928. spin_unlock_bh(&bp->ntp_fltr_lock);
  6929. synchronize_rcu();
  6930. clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
  6931. kfree(fltr);
  6932. }
  6933. }
  6934. }
  6935. if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
  6936. netdev_info(bp->dev, "Receive PF driver unload event!");
  6937. }
  6938. #else
  6939. static void bnxt_cfg_ntp_filters(struct bnxt *bp)
  6940. {
  6941. }
  6942. #endif /* CONFIG_RFS_ACCEL */
  6943. static void bnxt_udp_tunnel_add(struct net_device *dev,
  6944. struct udp_tunnel_info *ti)
  6945. {
  6946. struct bnxt *bp = netdev_priv(dev);
  6947. if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
  6948. return;
  6949. if (!netif_running(dev))
  6950. return;
  6951. switch (ti->type) {
  6952. case UDP_TUNNEL_TYPE_VXLAN:
  6953. if (bp->vxlan_port_cnt && bp->vxlan_port != ti->port)
  6954. return;
  6955. bp->vxlan_port_cnt++;
  6956. if (bp->vxlan_port_cnt == 1) {
  6957. bp->vxlan_port = ti->port;
  6958. set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
  6959. bnxt_queue_sp_work(bp);
  6960. }
  6961. break;
  6962. case UDP_TUNNEL_TYPE_GENEVE:
  6963. if (bp->nge_port_cnt && bp->nge_port != ti->port)
  6964. return;
  6965. bp->nge_port_cnt++;
  6966. if (bp->nge_port_cnt == 1) {
  6967. bp->nge_port = ti->port;
  6968. set_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event);
  6969. }
  6970. break;
  6971. default:
  6972. return;
  6973. }
  6974. bnxt_queue_sp_work(bp);
  6975. }
  6976. static void bnxt_udp_tunnel_del(struct net_device *dev,
  6977. struct udp_tunnel_info *ti)
  6978. {
  6979. struct bnxt *bp = netdev_priv(dev);
  6980. if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
  6981. return;
  6982. if (!netif_running(dev))
  6983. return;
  6984. switch (ti->type) {
  6985. case UDP_TUNNEL_TYPE_VXLAN:
  6986. if (!bp->vxlan_port_cnt || bp->vxlan_port != ti->port)
  6987. return;
  6988. bp->vxlan_port_cnt--;
  6989. if (bp->vxlan_port_cnt != 0)
  6990. return;
  6991. set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
  6992. break;
  6993. case UDP_TUNNEL_TYPE_GENEVE:
  6994. if (!bp->nge_port_cnt || bp->nge_port != ti->port)
  6995. return;
  6996. bp->nge_port_cnt--;
  6997. if (bp->nge_port_cnt != 0)
  6998. return;
  6999. set_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event);
  7000. break;
  7001. default:
  7002. return;
  7003. }
  7004. bnxt_queue_sp_work(bp);
  7005. }
  7006. static int bnxt_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
  7007. struct net_device *dev, u32 filter_mask,
  7008. int nlflags)
  7009. {
  7010. struct bnxt *bp = netdev_priv(dev);
  7011. return ndo_dflt_bridge_getlink(skb, pid, seq, dev, bp->br_mode, 0, 0,
  7012. nlflags, filter_mask, NULL);
  7013. }
  7014. static int bnxt_bridge_setlink(struct net_device *dev, struct nlmsghdr *nlh,
  7015. u16 flags)
  7016. {
  7017. struct bnxt *bp = netdev_priv(dev);
  7018. struct nlattr *attr, *br_spec;
  7019. int rem, rc = 0;
  7020. if (bp->hwrm_spec_code < 0x10708 || !BNXT_SINGLE_PF(bp))
  7021. return -EOPNOTSUPP;
  7022. br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
  7023. if (!br_spec)
  7024. return -EINVAL;
  7025. nla_for_each_nested(attr, br_spec, rem) {
  7026. u16 mode;
  7027. if (nla_type(attr) != IFLA_BRIDGE_MODE)
  7028. continue;
  7029. if (nla_len(attr) < sizeof(mode))
  7030. return -EINVAL;
  7031. mode = nla_get_u16(attr);
  7032. if (mode == bp->br_mode)
  7033. break;
  7034. rc = bnxt_hwrm_set_br_mode(bp, mode);
  7035. if (!rc)
  7036. bp->br_mode = mode;
  7037. break;
  7038. }
  7039. return rc;
  7040. }
  7041. static int bnxt_get_phys_port_name(struct net_device *dev, char *buf,
  7042. size_t len)
  7043. {
  7044. struct bnxt *bp = netdev_priv(dev);
  7045. int rc;
  7046. /* The PF and it's VF-reps only support the switchdev framework */
  7047. if (!BNXT_PF(bp))
  7048. return -EOPNOTSUPP;
  7049. rc = snprintf(buf, len, "p%d", bp->pf.port_id);
  7050. if (rc >= len)
  7051. return -EOPNOTSUPP;
  7052. return 0;
  7053. }
  7054. int bnxt_port_attr_get(struct bnxt *bp, struct switchdev_attr *attr)
  7055. {
  7056. if (bp->eswitch_mode != DEVLINK_ESWITCH_MODE_SWITCHDEV)
  7057. return -EOPNOTSUPP;
  7058. /* The PF and it's VF-reps only support the switchdev framework */
  7059. if (!BNXT_PF(bp))
  7060. return -EOPNOTSUPP;
  7061. switch (attr->id) {
  7062. case SWITCHDEV_ATTR_ID_PORT_PARENT_ID:
  7063. attr->u.ppid.id_len = sizeof(bp->switch_id);
  7064. memcpy(attr->u.ppid.id, bp->switch_id, attr->u.ppid.id_len);
  7065. break;
  7066. default:
  7067. return -EOPNOTSUPP;
  7068. }
  7069. return 0;
  7070. }
  7071. static int bnxt_swdev_port_attr_get(struct net_device *dev,
  7072. struct switchdev_attr *attr)
  7073. {
  7074. return bnxt_port_attr_get(netdev_priv(dev), attr);
  7075. }
  7076. static const struct switchdev_ops bnxt_switchdev_ops = {
  7077. .switchdev_port_attr_get = bnxt_swdev_port_attr_get
  7078. };
  7079. static const struct net_device_ops bnxt_netdev_ops = {
  7080. .ndo_open = bnxt_open,
  7081. .ndo_start_xmit = bnxt_start_xmit,
  7082. .ndo_stop = bnxt_close,
  7083. .ndo_get_stats64 = bnxt_get_stats64,
  7084. .ndo_set_rx_mode = bnxt_set_rx_mode,
  7085. .ndo_do_ioctl = bnxt_ioctl,
  7086. .ndo_validate_addr = eth_validate_addr,
  7087. .ndo_set_mac_address = bnxt_change_mac_addr,
  7088. .ndo_change_mtu = bnxt_change_mtu,
  7089. .ndo_fix_features = bnxt_fix_features,
  7090. .ndo_set_features = bnxt_set_features,
  7091. .ndo_tx_timeout = bnxt_tx_timeout,
  7092. #ifdef CONFIG_BNXT_SRIOV
  7093. .ndo_get_vf_config = bnxt_get_vf_config,
  7094. .ndo_set_vf_mac = bnxt_set_vf_mac,
  7095. .ndo_set_vf_vlan = bnxt_set_vf_vlan,
  7096. .ndo_set_vf_rate = bnxt_set_vf_bw,
  7097. .ndo_set_vf_link_state = bnxt_set_vf_link_state,
  7098. .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
  7099. .ndo_set_vf_trust = bnxt_set_vf_trust,
  7100. #endif
  7101. .ndo_setup_tc = bnxt_setup_tc,
  7102. #ifdef CONFIG_RFS_ACCEL
  7103. .ndo_rx_flow_steer = bnxt_rx_flow_steer,
  7104. #endif
  7105. .ndo_udp_tunnel_add = bnxt_udp_tunnel_add,
  7106. .ndo_udp_tunnel_del = bnxt_udp_tunnel_del,
  7107. .ndo_bpf = bnxt_xdp,
  7108. .ndo_bridge_getlink = bnxt_bridge_getlink,
  7109. .ndo_bridge_setlink = bnxt_bridge_setlink,
  7110. .ndo_get_phys_port_name = bnxt_get_phys_port_name
  7111. };
  7112. static void bnxt_remove_one(struct pci_dev *pdev)
  7113. {
  7114. struct net_device *dev = pci_get_drvdata(pdev);
  7115. struct bnxt *bp = netdev_priv(dev);
  7116. if (BNXT_PF(bp)) {
  7117. bnxt_sriov_disable(bp);
  7118. bnxt_dl_unregister(bp);
  7119. }
  7120. pci_disable_pcie_error_reporting(pdev);
  7121. unregister_netdev(dev);
  7122. bnxt_shutdown_tc(bp);
  7123. bnxt_cancel_sp_work(bp);
  7124. bp->sp_event = 0;
  7125. bnxt_clear_int_mode(bp);
  7126. bnxt_hwrm_func_drv_unrgtr(bp);
  7127. bnxt_free_hwrm_resources(bp);
  7128. bnxt_free_hwrm_short_cmd_req(bp);
  7129. bnxt_ethtool_free(bp);
  7130. bnxt_dcb_free(bp);
  7131. kfree(bp->edev);
  7132. bp->edev = NULL;
  7133. bnxt_cleanup_pci(bp);
  7134. free_netdev(dev);
  7135. }
  7136. static int bnxt_probe_phy(struct bnxt *bp)
  7137. {
  7138. int rc = 0;
  7139. struct bnxt_link_info *link_info = &bp->link_info;
  7140. rc = bnxt_hwrm_phy_qcaps(bp);
  7141. if (rc) {
  7142. netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
  7143. rc);
  7144. return rc;
  7145. }
  7146. mutex_init(&bp->link_lock);
  7147. rc = bnxt_update_link(bp, false);
  7148. if (rc) {
  7149. netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
  7150. rc);
  7151. return rc;
  7152. }
  7153. /* Older firmware does not have supported_auto_speeds, so assume
  7154. * that all supported speeds can be autonegotiated.
  7155. */
  7156. if (link_info->auto_link_speeds && !link_info->support_auto_speeds)
  7157. link_info->support_auto_speeds = link_info->support_speeds;
  7158. /*initialize the ethool setting copy with NVM settings */
  7159. if (BNXT_AUTO_MODE(link_info->auto_mode)) {
  7160. link_info->autoneg = BNXT_AUTONEG_SPEED;
  7161. if (bp->hwrm_spec_code >= 0x10201) {
  7162. if (link_info->auto_pause_setting &
  7163. PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
  7164. link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
  7165. } else {
  7166. link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
  7167. }
  7168. link_info->advertising = link_info->auto_link_speeds;
  7169. } else {
  7170. link_info->req_link_speed = link_info->force_link_speed;
  7171. link_info->req_duplex = link_info->duplex_setting;
  7172. }
  7173. if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
  7174. link_info->req_flow_ctrl =
  7175. link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
  7176. else
  7177. link_info->req_flow_ctrl = link_info->force_pause_setting;
  7178. return rc;
  7179. }
  7180. static int bnxt_get_max_irq(struct pci_dev *pdev)
  7181. {
  7182. u16 ctrl;
  7183. if (!pdev->msix_cap)
  7184. return 1;
  7185. pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
  7186. return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
  7187. }
  7188. static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
  7189. int *max_cp)
  7190. {
  7191. struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
  7192. int max_ring_grps = 0;
  7193. *max_tx = hw_resc->max_tx_rings;
  7194. *max_rx = hw_resc->max_rx_rings;
  7195. *max_cp = min_t(int, bnxt_get_max_func_cp_rings_for_en(bp),
  7196. hw_resc->max_irqs);
  7197. *max_cp = min_t(int, *max_cp, hw_resc->max_stat_ctxs);
  7198. max_ring_grps = hw_resc->max_hw_ring_grps;
  7199. if (BNXT_CHIP_TYPE_NITRO_A0(bp) && BNXT_PF(bp)) {
  7200. *max_cp -= 1;
  7201. *max_rx -= 2;
  7202. }
  7203. if (bp->flags & BNXT_FLAG_AGG_RINGS)
  7204. *max_rx >>= 1;
  7205. *max_rx = min_t(int, *max_rx, max_ring_grps);
  7206. }
  7207. int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
  7208. {
  7209. int rx, tx, cp;
  7210. _bnxt_get_max_rings(bp, &rx, &tx, &cp);
  7211. *max_rx = rx;
  7212. *max_tx = tx;
  7213. if (!rx || !tx || !cp)
  7214. return -ENOMEM;
  7215. return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
  7216. }
  7217. static int bnxt_get_dflt_rings(struct bnxt *bp, int *max_rx, int *max_tx,
  7218. bool shared)
  7219. {
  7220. int rc;
  7221. rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
  7222. if (rc && (bp->flags & BNXT_FLAG_AGG_RINGS)) {
  7223. /* Not enough rings, try disabling agg rings. */
  7224. bp->flags &= ~BNXT_FLAG_AGG_RINGS;
  7225. rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
  7226. if (rc) {
  7227. /* set BNXT_FLAG_AGG_RINGS back for consistency */
  7228. bp->flags |= BNXT_FLAG_AGG_RINGS;
  7229. return rc;
  7230. }
  7231. bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
  7232. bp->dev->hw_features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
  7233. bp->dev->features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
  7234. bnxt_set_ring_params(bp);
  7235. }
  7236. if (bp->flags & BNXT_FLAG_ROCE_CAP) {
  7237. int max_cp, max_stat, max_irq;
  7238. /* Reserve minimum resources for RoCE */
  7239. max_cp = bnxt_get_max_func_cp_rings(bp);
  7240. max_stat = bnxt_get_max_func_stat_ctxs(bp);
  7241. max_irq = bnxt_get_max_func_irqs(bp);
  7242. if (max_cp <= BNXT_MIN_ROCE_CP_RINGS ||
  7243. max_irq <= BNXT_MIN_ROCE_CP_RINGS ||
  7244. max_stat <= BNXT_MIN_ROCE_STAT_CTXS)
  7245. return 0;
  7246. max_cp -= BNXT_MIN_ROCE_CP_RINGS;
  7247. max_irq -= BNXT_MIN_ROCE_CP_RINGS;
  7248. max_stat -= BNXT_MIN_ROCE_STAT_CTXS;
  7249. max_cp = min_t(int, max_cp, max_irq);
  7250. max_cp = min_t(int, max_cp, max_stat);
  7251. rc = bnxt_trim_rings(bp, max_rx, max_tx, max_cp, shared);
  7252. if (rc)
  7253. rc = 0;
  7254. }
  7255. return rc;
  7256. }
  7257. /* In initial default shared ring setting, each shared ring must have a
  7258. * RX/TX ring pair.
  7259. */
  7260. static void bnxt_trim_dflt_sh_rings(struct bnxt *bp)
  7261. {
  7262. bp->cp_nr_rings = min_t(int, bp->tx_nr_rings_per_tc, bp->rx_nr_rings);
  7263. bp->rx_nr_rings = bp->cp_nr_rings;
  7264. bp->tx_nr_rings_per_tc = bp->cp_nr_rings;
  7265. bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
  7266. }
  7267. static int bnxt_set_dflt_rings(struct bnxt *bp, bool sh)
  7268. {
  7269. int dflt_rings, max_rx_rings, max_tx_rings, rc;
  7270. if (!bnxt_can_reserve_rings(bp))
  7271. return 0;
  7272. if (sh)
  7273. bp->flags |= BNXT_FLAG_SHARED_RINGS;
  7274. dflt_rings = netif_get_num_default_rss_queues();
  7275. /* Reduce default rings on multi-port cards so that total default
  7276. * rings do not exceed CPU count.
  7277. */
  7278. if (bp->port_count > 1) {
  7279. int max_rings =
  7280. max_t(int, num_online_cpus() / bp->port_count, 1);
  7281. dflt_rings = min_t(int, dflt_rings, max_rings);
  7282. }
  7283. rc = bnxt_get_dflt_rings(bp, &max_rx_rings, &max_tx_rings, sh);
  7284. if (rc)
  7285. return rc;
  7286. bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
  7287. bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
  7288. if (sh)
  7289. bnxt_trim_dflt_sh_rings(bp);
  7290. else
  7291. bp->cp_nr_rings = bp->tx_nr_rings_per_tc + bp->rx_nr_rings;
  7292. bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
  7293. rc = __bnxt_reserve_rings(bp);
  7294. if (rc)
  7295. netdev_warn(bp->dev, "Unable to reserve tx rings\n");
  7296. bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
  7297. if (sh)
  7298. bnxt_trim_dflt_sh_rings(bp);
  7299. /* Rings may have been trimmed, re-reserve the trimmed rings. */
  7300. if (bnxt_need_reserve_rings(bp)) {
  7301. rc = __bnxt_reserve_rings(bp);
  7302. if (rc)
  7303. netdev_warn(bp->dev, "2nd rings reservation failed.\n");
  7304. bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
  7305. }
  7306. bp->num_stat_ctxs = bp->cp_nr_rings;
  7307. if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
  7308. bp->rx_nr_rings++;
  7309. bp->cp_nr_rings++;
  7310. }
  7311. return rc;
  7312. }
  7313. static int bnxt_init_dflt_ring_mode(struct bnxt *bp)
  7314. {
  7315. int rc;
  7316. if (bp->tx_nr_rings)
  7317. return 0;
  7318. bnxt_ulp_irq_stop(bp);
  7319. bnxt_clear_int_mode(bp);
  7320. rc = bnxt_set_dflt_rings(bp, true);
  7321. if (rc) {
  7322. netdev_err(bp->dev, "Not enough rings available.\n");
  7323. goto init_dflt_ring_err;
  7324. }
  7325. rc = bnxt_init_int_mode(bp);
  7326. if (rc)
  7327. goto init_dflt_ring_err;
  7328. bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
  7329. if (bnxt_rfs_supported(bp) && bnxt_rfs_capable(bp)) {
  7330. bp->flags |= BNXT_FLAG_RFS;
  7331. bp->dev->features |= NETIF_F_NTUPLE;
  7332. }
  7333. init_dflt_ring_err:
  7334. bnxt_ulp_irq_restart(bp, rc);
  7335. return rc;
  7336. }
  7337. int bnxt_restore_pf_fw_resources(struct bnxt *bp)
  7338. {
  7339. int rc;
  7340. ASSERT_RTNL();
  7341. bnxt_hwrm_func_qcaps(bp);
  7342. if (netif_running(bp->dev))
  7343. __bnxt_close_nic(bp, true, false);
  7344. bnxt_ulp_irq_stop(bp);
  7345. bnxt_clear_int_mode(bp);
  7346. rc = bnxt_init_int_mode(bp);
  7347. bnxt_ulp_irq_restart(bp, rc);
  7348. if (netif_running(bp->dev)) {
  7349. if (rc)
  7350. dev_close(bp->dev);
  7351. else
  7352. rc = bnxt_open_nic(bp, true, false);
  7353. }
  7354. return rc;
  7355. }
  7356. static int bnxt_init_mac_addr(struct bnxt *bp)
  7357. {
  7358. int rc = 0;
  7359. if (BNXT_PF(bp)) {
  7360. memcpy(bp->dev->dev_addr, bp->pf.mac_addr, ETH_ALEN);
  7361. } else {
  7362. #ifdef CONFIG_BNXT_SRIOV
  7363. struct bnxt_vf_info *vf = &bp->vf;
  7364. bool strict_approval = true;
  7365. if (is_valid_ether_addr(vf->mac_addr)) {
  7366. /* overwrite netdev dev_addr with admin VF MAC */
  7367. memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
  7368. /* Older PF driver or firmware may not approve this
  7369. * correctly.
  7370. */
  7371. strict_approval = false;
  7372. } else {
  7373. eth_hw_addr_random(bp->dev);
  7374. }
  7375. rc = bnxt_approve_mac(bp, bp->dev->dev_addr, strict_approval);
  7376. #endif
  7377. }
  7378. return rc;
  7379. }
  7380. static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  7381. {
  7382. static int version_printed;
  7383. struct net_device *dev;
  7384. struct bnxt *bp;
  7385. int rc, max_irqs;
  7386. if (pci_is_bridge(pdev))
  7387. return -ENODEV;
  7388. if (version_printed++ == 0)
  7389. pr_info("%s", version);
  7390. max_irqs = bnxt_get_max_irq(pdev);
  7391. dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
  7392. if (!dev)
  7393. return -ENOMEM;
  7394. bp = netdev_priv(dev);
  7395. if (bnxt_vf_pciid(ent->driver_data))
  7396. bp->flags |= BNXT_FLAG_VF;
  7397. if (pdev->msix_cap)
  7398. bp->flags |= BNXT_FLAG_MSIX_CAP;
  7399. rc = bnxt_init_board(pdev, dev);
  7400. if (rc < 0)
  7401. goto init_err_free;
  7402. dev->netdev_ops = &bnxt_netdev_ops;
  7403. dev->watchdog_timeo = BNXT_TX_TIMEOUT;
  7404. dev->ethtool_ops = &bnxt_ethtool_ops;
  7405. SWITCHDEV_SET_OPS(dev, &bnxt_switchdev_ops);
  7406. pci_set_drvdata(pdev, dev);
  7407. rc = bnxt_alloc_hwrm_resources(bp);
  7408. if (rc)
  7409. goto init_err_pci_clean;
  7410. mutex_init(&bp->hwrm_cmd_lock);
  7411. rc = bnxt_hwrm_ver_get(bp);
  7412. if (rc)
  7413. goto init_err_pci_clean;
  7414. if (bp->fw_cap & BNXT_FW_CAP_SHORT_CMD) {
  7415. rc = bnxt_alloc_hwrm_short_cmd_req(bp);
  7416. if (rc)
  7417. goto init_err_pci_clean;
  7418. }
  7419. rc = bnxt_hwrm_func_reset(bp);
  7420. if (rc)
  7421. goto init_err_pci_clean;
  7422. bnxt_hwrm_fw_set_time(bp);
  7423. dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
  7424. NETIF_F_TSO | NETIF_F_TSO6 |
  7425. NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
  7426. NETIF_F_GSO_IPXIP4 |
  7427. NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
  7428. NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
  7429. NETIF_F_RXCSUM | NETIF_F_GRO;
  7430. if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
  7431. dev->hw_features |= NETIF_F_LRO;
  7432. dev->hw_enc_features =
  7433. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
  7434. NETIF_F_TSO | NETIF_F_TSO6 |
  7435. NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
  7436. NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
  7437. NETIF_F_GSO_IPXIP4 | NETIF_F_GSO_PARTIAL;
  7438. dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
  7439. NETIF_F_GSO_GRE_CSUM;
  7440. dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
  7441. dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
  7442. NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
  7443. if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
  7444. dev->hw_features |= NETIF_F_GRO_HW;
  7445. dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
  7446. if (dev->features & NETIF_F_GRO_HW)
  7447. dev->features &= ~NETIF_F_LRO;
  7448. dev->priv_flags |= IFF_UNICAST_FLT;
  7449. #ifdef CONFIG_BNXT_SRIOV
  7450. init_waitqueue_head(&bp->sriov_cfg_wait);
  7451. mutex_init(&bp->sriov_lock);
  7452. #endif
  7453. bp->gro_func = bnxt_gro_func_5730x;
  7454. if (BNXT_CHIP_P4_PLUS(bp))
  7455. bp->gro_func = bnxt_gro_func_5731x;
  7456. else
  7457. bp->flags |= BNXT_FLAG_DOUBLE_DB;
  7458. rc = bnxt_hwrm_func_drv_rgtr(bp);
  7459. if (rc)
  7460. goto init_err_pci_clean;
  7461. rc = bnxt_hwrm_func_rgtr_async_events(bp, NULL, 0);
  7462. if (rc)
  7463. goto init_err_pci_clean;
  7464. bp->ulp_probe = bnxt_ulp_probe;
  7465. /* Get the MAX capabilities for this function */
  7466. rc = bnxt_hwrm_func_qcaps(bp);
  7467. if (rc) {
  7468. netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
  7469. rc);
  7470. rc = -1;
  7471. goto init_err_pci_clean;
  7472. }
  7473. rc = bnxt_init_mac_addr(bp);
  7474. if (rc) {
  7475. dev_err(&pdev->dev, "Unable to initialize mac address.\n");
  7476. rc = -EADDRNOTAVAIL;
  7477. goto init_err_pci_clean;
  7478. }
  7479. rc = bnxt_hwrm_queue_qportcfg(bp);
  7480. if (rc) {
  7481. netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
  7482. rc);
  7483. rc = -1;
  7484. goto init_err_pci_clean;
  7485. }
  7486. bnxt_hwrm_func_qcfg(bp);
  7487. bnxt_hwrm_port_led_qcaps(bp);
  7488. bnxt_ethtool_init(bp);
  7489. bnxt_dcb_init(bp);
  7490. /* MTU range: 60 - FW defined max */
  7491. dev->min_mtu = ETH_ZLEN;
  7492. dev->max_mtu = bp->max_mtu;
  7493. rc = bnxt_probe_phy(bp);
  7494. if (rc)
  7495. goto init_err_pci_clean;
  7496. bnxt_set_rx_skb_mode(bp, false);
  7497. bnxt_set_tpa_flags(bp);
  7498. bnxt_set_ring_params(bp);
  7499. bnxt_set_max_func_irqs(bp, max_irqs);
  7500. rc = bnxt_set_dflt_rings(bp, true);
  7501. if (rc) {
  7502. netdev_err(bp->dev, "Not enough rings available.\n");
  7503. rc = -ENOMEM;
  7504. goto init_err_pci_clean;
  7505. }
  7506. /* Default RSS hash cfg. */
  7507. bp->rss_hash_cfg = VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4 |
  7508. VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4 |
  7509. VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6 |
  7510. VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6;
  7511. if (BNXT_CHIP_P4_PLUS(bp) && bp->hwrm_spec_code >= 0x10501) {
  7512. bp->flags |= BNXT_FLAG_UDP_RSS_CAP;
  7513. bp->rss_hash_cfg |= VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4 |
  7514. VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6;
  7515. }
  7516. bnxt_hwrm_vnic_qcaps(bp);
  7517. if (bnxt_rfs_supported(bp)) {
  7518. dev->hw_features |= NETIF_F_NTUPLE;
  7519. if (bnxt_rfs_capable(bp)) {
  7520. bp->flags |= BNXT_FLAG_RFS;
  7521. dev->features |= NETIF_F_NTUPLE;
  7522. }
  7523. }
  7524. if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
  7525. bp->flags |= BNXT_FLAG_STRIP_VLAN;
  7526. rc = bnxt_init_int_mode(bp);
  7527. if (rc)
  7528. goto init_err_pci_clean;
  7529. /* No TC has been set yet and rings may have been trimmed due to
  7530. * limited MSIX, so we re-initialize the TX rings per TC.
  7531. */
  7532. bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
  7533. bnxt_get_wol_settings(bp);
  7534. if (bp->flags & BNXT_FLAG_WOL_CAP)
  7535. device_set_wakeup_enable(&pdev->dev, bp->wol);
  7536. else
  7537. device_set_wakeup_capable(&pdev->dev, false);
  7538. bnxt_hwrm_set_cache_line_size(bp, cache_line_size());
  7539. if (BNXT_PF(bp)) {
  7540. if (!bnxt_pf_wq) {
  7541. bnxt_pf_wq =
  7542. create_singlethread_workqueue("bnxt_pf_wq");
  7543. if (!bnxt_pf_wq) {
  7544. dev_err(&pdev->dev, "Unable to create workqueue.\n");
  7545. goto init_err_pci_clean;
  7546. }
  7547. }
  7548. bnxt_init_tc(bp);
  7549. }
  7550. rc = register_netdev(dev);
  7551. if (rc)
  7552. goto init_err_cleanup_tc;
  7553. if (BNXT_PF(bp))
  7554. bnxt_dl_register(bp);
  7555. netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
  7556. board_info[ent->driver_data].name,
  7557. (long)pci_resource_start(pdev, 0), dev->dev_addr);
  7558. pcie_print_link_status(pdev);
  7559. return 0;
  7560. init_err_cleanup_tc:
  7561. bnxt_shutdown_tc(bp);
  7562. bnxt_clear_int_mode(bp);
  7563. init_err_pci_clean:
  7564. bnxt_cleanup_pci(bp);
  7565. init_err_free:
  7566. free_netdev(dev);
  7567. return rc;
  7568. }
  7569. static void bnxt_shutdown(struct pci_dev *pdev)
  7570. {
  7571. struct net_device *dev = pci_get_drvdata(pdev);
  7572. struct bnxt *bp;
  7573. if (!dev)
  7574. return;
  7575. rtnl_lock();
  7576. bp = netdev_priv(dev);
  7577. if (!bp)
  7578. goto shutdown_exit;
  7579. if (netif_running(dev))
  7580. dev_close(dev);
  7581. bnxt_ulp_shutdown(bp);
  7582. if (system_state == SYSTEM_POWER_OFF) {
  7583. bnxt_clear_int_mode(bp);
  7584. pci_wake_from_d3(pdev, bp->wol);
  7585. pci_set_power_state(pdev, PCI_D3hot);
  7586. }
  7587. shutdown_exit:
  7588. rtnl_unlock();
  7589. }
  7590. #ifdef CONFIG_PM_SLEEP
  7591. static int bnxt_suspend(struct device *device)
  7592. {
  7593. struct pci_dev *pdev = to_pci_dev(device);
  7594. struct net_device *dev = pci_get_drvdata(pdev);
  7595. struct bnxt *bp = netdev_priv(dev);
  7596. int rc = 0;
  7597. rtnl_lock();
  7598. if (netif_running(dev)) {
  7599. netif_device_detach(dev);
  7600. rc = bnxt_close(dev);
  7601. }
  7602. bnxt_hwrm_func_drv_unrgtr(bp);
  7603. rtnl_unlock();
  7604. return rc;
  7605. }
  7606. static int bnxt_resume(struct device *device)
  7607. {
  7608. struct pci_dev *pdev = to_pci_dev(device);
  7609. struct net_device *dev = pci_get_drvdata(pdev);
  7610. struct bnxt *bp = netdev_priv(dev);
  7611. int rc = 0;
  7612. rtnl_lock();
  7613. if (bnxt_hwrm_ver_get(bp) || bnxt_hwrm_func_drv_rgtr(bp)) {
  7614. rc = -ENODEV;
  7615. goto resume_exit;
  7616. }
  7617. rc = bnxt_hwrm_func_reset(bp);
  7618. if (rc) {
  7619. rc = -EBUSY;
  7620. goto resume_exit;
  7621. }
  7622. bnxt_get_wol_settings(bp);
  7623. if (netif_running(dev)) {
  7624. rc = bnxt_open(dev);
  7625. if (!rc)
  7626. netif_device_attach(dev);
  7627. }
  7628. resume_exit:
  7629. rtnl_unlock();
  7630. return rc;
  7631. }
  7632. static SIMPLE_DEV_PM_OPS(bnxt_pm_ops, bnxt_suspend, bnxt_resume);
  7633. #define BNXT_PM_OPS (&bnxt_pm_ops)
  7634. #else
  7635. #define BNXT_PM_OPS NULL
  7636. #endif /* CONFIG_PM_SLEEP */
  7637. /**
  7638. * bnxt_io_error_detected - called when PCI error is detected
  7639. * @pdev: Pointer to PCI device
  7640. * @state: The current pci connection state
  7641. *
  7642. * This function is called after a PCI bus error affecting
  7643. * this device has been detected.
  7644. */
  7645. static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
  7646. pci_channel_state_t state)
  7647. {
  7648. struct net_device *netdev = pci_get_drvdata(pdev);
  7649. struct bnxt *bp = netdev_priv(netdev);
  7650. netdev_info(netdev, "PCI I/O error detected\n");
  7651. rtnl_lock();
  7652. netif_device_detach(netdev);
  7653. bnxt_ulp_stop(bp);
  7654. if (state == pci_channel_io_perm_failure) {
  7655. rtnl_unlock();
  7656. return PCI_ERS_RESULT_DISCONNECT;
  7657. }
  7658. if (netif_running(netdev))
  7659. bnxt_close(netdev);
  7660. pci_disable_device(pdev);
  7661. rtnl_unlock();
  7662. /* Request a slot slot reset. */
  7663. return PCI_ERS_RESULT_NEED_RESET;
  7664. }
  7665. /**
  7666. * bnxt_io_slot_reset - called after the pci bus has been reset.
  7667. * @pdev: Pointer to PCI device
  7668. *
  7669. * Restart the card from scratch, as if from a cold-boot.
  7670. * At this point, the card has exprienced a hard reset,
  7671. * followed by fixups by BIOS, and has its config space
  7672. * set up identically to what it was at cold boot.
  7673. */
  7674. static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
  7675. {
  7676. struct net_device *netdev = pci_get_drvdata(pdev);
  7677. struct bnxt *bp = netdev_priv(netdev);
  7678. int err = 0;
  7679. pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
  7680. netdev_info(bp->dev, "PCI Slot Reset\n");
  7681. rtnl_lock();
  7682. if (pci_enable_device(pdev)) {
  7683. dev_err(&pdev->dev,
  7684. "Cannot re-enable PCI device after reset.\n");
  7685. } else {
  7686. pci_set_master(pdev);
  7687. err = bnxt_hwrm_func_reset(bp);
  7688. if (!err && netif_running(netdev))
  7689. err = bnxt_open(netdev);
  7690. if (!err) {
  7691. result = PCI_ERS_RESULT_RECOVERED;
  7692. bnxt_ulp_start(bp);
  7693. }
  7694. }
  7695. if (result != PCI_ERS_RESULT_RECOVERED && netif_running(netdev))
  7696. dev_close(netdev);
  7697. rtnl_unlock();
  7698. err = pci_cleanup_aer_uncorrect_error_status(pdev);
  7699. if (err) {
  7700. dev_err(&pdev->dev,
  7701. "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
  7702. err); /* non-fatal, continue */
  7703. }
  7704. return PCI_ERS_RESULT_RECOVERED;
  7705. }
  7706. /**
  7707. * bnxt_io_resume - called when traffic can start flowing again.
  7708. * @pdev: Pointer to PCI device
  7709. *
  7710. * This callback is called when the error recovery driver tells
  7711. * us that its OK to resume normal operation.
  7712. */
  7713. static void bnxt_io_resume(struct pci_dev *pdev)
  7714. {
  7715. struct net_device *netdev = pci_get_drvdata(pdev);
  7716. rtnl_lock();
  7717. netif_device_attach(netdev);
  7718. rtnl_unlock();
  7719. }
  7720. static const struct pci_error_handlers bnxt_err_handler = {
  7721. .error_detected = bnxt_io_error_detected,
  7722. .slot_reset = bnxt_io_slot_reset,
  7723. .resume = bnxt_io_resume
  7724. };
  7725. static struct pci_driver bnxt_pci_driver = {
  7726. .name = DRV_MODULE_NAME,
  7727. .id_table = bnxt_pci_tbl,
  7728. .probe = bnxt_init_one,
  7729. .remove = bnxt_remove_one,
  7730. .shutdown = bnxt_shutdown,
  7731. .driver.pm = BNXT_PM_OPS,
  7732. .err_handler = &bnxt_err_handler,
  7733. #if defined(CONFIG_BNXT_SRIOV)
  7734. .sriov_configure = bnxt_sriov_configure,
  7735. #endif
  7736. };
  7737. static int __init bnxt_init(void)
  7738. {
  7739. bnxt_debug_init();
  7740. return pci_register_driver(&bnxt_pci_driver);
  7741. }
  7742. static void __exit bnxt_exit(void)
  7743. {
  7744. pci_unregister_driver(&bnxt_pci_driver);
  7745. if (bnxt_pf_wq)
  7746. destroy_workqueue(bnxt_pf_wq);
  7747. bnxt_debug_exit();
  7748. }
  7749. module_init(bnxt_init);
  7750. module_exit(bnxt_exit);