dce_virtual.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "atom.h"
  28. #include "amdgpu_pll.h"
  29. #include "amdgpu_connectors.h"
  30. #ifdef CONFIG_DRM_AMDGPU_SI
  31. #include "dce_v6_0.h"
  32. #endif
  33. #ifdef CONFIG_DRM_AMDGPU_CIK
  34. #include "dce_v8_0.h"
  35. #endif
  36. #include "dce_v10_0.h"
  37. #include "dce_v11_0.h"
  38. #include "dce_virtual.h"
  39. #define DCE_VIRTUAL_VBLANK_PERIOD 16666666
  40. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
  41. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
  42. static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
  43. int index);
  44. static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  45. int crtc,
  46. enum amdgpu_interrupt_state state);
  47. /**
  48. * dce_virtual_vblank_wait - vblank wait asic callback.
  49. *
  50. * @adev: amdgpu_device pointer
  51. * @crtc: crtc to wait for vblank on
  52. *
  53. * Wait for vblank on the requested crtc (evergreen+).
  54. */
  55. static void dce_virtual_vblank_wait(struct amdgpu_device *adev, int crtc)
  56. {
  57. return;
  58. }
  59. static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  60. {
  61. return 0;
  62. }
  63. static void dce_virtual_page_flip(struct amdgpu_device *adev,
  64. int crtc_id, u64 crtc_base, bool async)
  65. {
  66. return;
  67. }
  68. static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  69. u32 *vbl, u32 *position)
  70. {
  71. *vbl = 0;
  72. *position = 0;
  73. return -EINVAL;
  74. }
  75. static bool dce_virtual_hpd_sense(struct amdgpu_device *adev,
  76. enum amdgpu_hpd_id hpd)
  77. {
  78. return true;
  79. }
  80. static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev,
  81. enum amdgpu_hpd_id hpd)
  82. {
  83. return;
  84. }
  85. static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev)
  86. {
  87. return 0;
  88. }
  89. /**
  90. * dce_virtual_bandwidth_update - program display watermarks
  91. *
  92. * @adev: amdgpu_device pointer
  93. *
  94. * Calculate and program the display watermarks and line
  95. * buffer allocation (CIK).
  96. */
  97. static void dce_virtual_bandwidth_update(struct amdgpu_device *adev)
  98. {
  99. return;
  100. }
  101. static int dce_virtual_crtc_gamma_set(struct drm_crtc *crtc, u16 *red,
  102. u16 *green, u16 *blue, uint32_t size,
  103. struct drm_modeset_acquire_ctx *ctx)
  104. {
  105. return 0;
  106. }
  107. static void dce_virtual_crtc_destroy(struct drm_crtc *crtc)
  108. {
  109. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  110. drm_crtc_cleanup(crtc);
  111. kfree(amdgpu_crtc);
  112. }
  113. static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
  114. .cursor_set2 = NULL,
  115. .cursor_move = NULL,
  116. .gamma_set = dce_virtual_crtc_gamma_set,
  117. .set_config = amdgpu_display_crtc_set_config,
  118. .destroy = dce_virtual_crtc_destroy,
  119. .page_flip_target = amdgpu_display_crtc_page_flip_target,
  120. };
  121. static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode)
  122. {
  123. struct drm_device *dev = crtc->dev;
  124. struct amdgpu_device *adev = dev->dev_private;
  125. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  126. unsigned type;
  127. if (amdgpu_sriov_vf(adev))
  128. return;
  129. switch (mode) {
  130. case DRM_MODE_DPMS_ON:
  131. amdgpu_crtc->enabled = true;
  132. /* Make sure VBLANK interrupts are still enabled */
  133. type = amdgpu_display_crtc_idx_to_irq_type(adev,
  134. amdgpu_crtc->crtc_id);
  135. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  136. drm_crtc_vblank_on(crtc);
  137. break;
  138. case DRM_MODE_DPMS_STANDBY:
  139. case DRM_MODE_DPMS_SUSPEND:
  140. case DRM_MODE_DPMS_OFF:
  141. drm_crtc_vblank_off(crtc);
  142. amdgpu_crtc->enabled = false;
  143. break;
  144. }
  145. }
  146. static void dce_virtual_crtc_prepare(struct drm_crtc *crtc)
  147. {
  148. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  149. }
  150. static void dce_virtual_crtc_commit(struct drm_crtc *crtc)
  151. {
  152. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  153. }
  154. static void dce_virtual_crtc_disable(struct drm_crtc *crtc)
  155. {
  156. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  157. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  158. if (crtc->primary->fb) {
  159. int r;
  160. struct amdgpu_framebuffer *amdgpu_fb;
  161. struct amdgpu_bo *abo;
  162. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  163. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  164. r = amdgpu_bo_reserve(abo, true);
  165. if (unlikely(r))
  166. DRM_ERROR("failed to reserve abo before unpin\n");
  167. else {
  168. amdgpu_bo_unpin(abo);
  169. amdgpu_bo_unreserve(abo);
  170. }
  171. }
  172. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  173. amdgpu_crtc->encoder = NULL;
  174. amdgpu_crtc->connector = NULL;
  175. }
  176. static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc,
  177. struct drm_display_mode *mode,
  178. struct drm_display_mode *adjusted_mode,
  179. int x, int y, struct drm_framebuffer *old_fb)
  180. {
  181. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  182. /* update the hw version fpr dpm */
  183. amdgpu_crtc->hw_mode = *adjusted_mode;
  184. return 0;
  185. }
  186. static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc,
  187. const struct drm_display_mode *mode,
  188. struct drm_display_mode *adjusted_mode)
  189. {
  190. return true;
  191. }
  192. static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  193. struct drm_framebuffer *old_fb)
  194. {
  195. return 0;
  196. }
  197. static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc,
  198. struct drm_framebuffer *fb,
  199. int x, int y, enum mode_set_atomic state)
  200. {
  201. return 0;
  202. }
  203. static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
  204. .dpms = dce_virtual_crtc_dpms,
  205. .mode_fixup = dce_virtual_crtc_mode_fixup,
  206. .mode_set = dce_virtual_crtc_mode_set,
  207. .mode_set_base = dce_virtual_crtc_set_base,
  208. .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic,
  209. .prepare = dce_virtual_crtc_prepare,
  210. .commit = dce_virtual_crtc_commit,
  211. .disable = dce_virtual_crtc_disable,
  212. };
  213. static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
  214. {
  215. struct amdgpu_crtc *amdgpu_crtc;
  216. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  217. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  218. if (amdgpu_crtc == NULL)
  219. return -ENOMEM;
  220. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
  221. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  222. amdgpu_crtc->crtc_id = index;
  223. adev->mode_info.crtcs[index] = amdgpu_crtc;
  224. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  225. amdgpu_crtc->encoder = NULL;
  226. amdgpu_crtc->connector = NULL;
  227. amdgpu_crtc->vsync_timer_enabled = AMDGPU_IRQ_STATE_DISABLE;
  228. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
  229. return 0;
  230. }
  231. static int dce_virtual_early_init(void *handle)
  232. {
  233. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  234. dce_virtual_set_display_funcs(adev);
  235. dce_virtual_set_irq_funcs(adev);
  236. adev->mode_info.num_hpd = 1;
  237. adev->mode_info.num_dig = 1;
  238. return 0;
  239. }
  240. static struct drm_encoder *
  241. dce_virtual_encoder(struct drm_connector *connector)
  242. {
  243. int enc_id = connector->encoder_ids[0];
  244. struct drm_encoder *encoder;
  245. int i;
  246. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  247. if (connector->encoder_ids[i] == 0)
  248. break;
  249. encoder = drm_encoder_find(connector->dev, NULL, connector->encoder_ids[i]);
  250. if (!encoder)
  251. continue;
  252. if (encoder->encoder_type == DRM_MODE_ENCODER_VIRTUAL)
  253. return encoder;
  254. }
  255. /* pick the first one */
  256. if (enc_id)
  257. return drm_encoder_find(connector->dev, NULL, enc_id);
  258. return NULL;
  259. }
  260. static int dce_virtual_get_modes(struct drm_connector *connector)
  261. {
  262. struct drm_device *dev = connector->dev;
  263. struct drm_display_mode *mode = NULL;
  264. unsigned i;
  265. static const struct mode_size {
  266. int w;
  267. int h;
  268. } common_modes[17] = {
  269. { 640, 480},
  270. { 720, 480},
  271. { 800, 600},
  272. { 848, 480},
  273. {1024, 768},
  274. {1152, 768},
  275. {1280, 720},
  276. {1280, 800},
  277. {1280, 854},
  278. {1280, 960},
  279. {1280, 1024},
  280. {1440, 900},
  281. {1400, 1050},
  282. {1680, 1050},
  283. {1600, 1200},
  284. {1920, 1080},
  285. {1920, 1200}
  286. };
  287. for (i = 0; i < 17; i++) {
  288. mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
  289. drm_mode_probed_add(connector, mode);
  290. }
  291. return 0;
  292. }
  293. static int dce_virtual_mode_valid(struct drm_connector *connector,
  294. struct drm_display_mode *mode)
  295. {
  296. return MODE_OK;
  297. }
  298. static int
  299. dce_virtual_dpms(struct drm_connector *connector, int mode)
  300. {
  301. return 0;
  302. }
  303. static int
  304. dce_virtual_set_property(struct drm_connector *connector,
  305. struct drm_property *property,
  306. uint64_t val)
  307. {
  308. return 0;
  309. }
  310. static void dce_virtual_destroy(struct drm_connector *connector)
  311. {
  312. drm_connector_unregister(connector);
  313. drm_connector_cleanup(connector);
  314. kfree(connector);
  315. }
  316. static void dce_virtual_force(struct drm_connector *connector)
  317. {
  318. return;
  319. }
  320. static const struct drm_connector_helper_funcs dce_virtual_connector_helper_funcs = {
  321. .get_modes = dce_virtual_get_modes,
  322. .mode_valid = dce_virtual_mode_valid,
  323. .best_encoder = dce_virtual_encoder,
  324. };
  325. static const struct drm_connector_funcs dce_virtual_connector_funcs = {
  326. .dpms = dce_virtual_dpms,
  327. .fill_modes = drm_helper_probe_single_connector_modes,
  328. .set_property = dce_virtual_set_property,
  329. .destroy = dce_virtual_destroy,
  330. .force = dce_virtual_force,
  331. };
  332. static int dce_virtual_sw_init(void *handle)
  333. {
  334. int r, i;
  335. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  336. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 229, &adev->crtc_irq);
  337. if (r)
  338. return r;
  339. adev->ddev->max_vblank_count = 0;
  340. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  341. adev->ddev->mode_config.max_width = 16384;
  342. adev->ddev->mode_config.max_height = 16384;
  343. adev->ddev->mode_config.preferred_depth = 24;
  344. adev->ddev->mode_config.prefer_shadow = 1;
  345. adev->ddev->mode_config.fb_base = adev->gmc.aper_base;
  346. r = amdgpu_display_modeset_create_props(adev);
  347. if (r)
  348. return r;
  349. adev->ddev->mode_config.max_width = 16384;
  350. adev->ddev->mode_config.max_height = 16384;
  351. /* allocate crtcs, encoders, connectors */
  352. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  353. r = dce_virtual_crtc_init(adev, i);
  354. if (r)
  355. return r;
  356. r = dce_virtual_connector_encoder_init(adev, i);
  357. if (r)
  358. return r;
  359. }
  360. drm_kms_helper_poll_init(adev->ddev);
  361. adev->mode_info.mode_config_initialized = true;
  362. return 0;
  363. }
  364. static int dce_virtual_sw_fini(void *handle)
  365. {
  366. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  367. kfree(adev->mode_info.bios_hardcoded_edid);
  368. drm_kms_helper_poll_fini(adev->ddev);
  369. drm_mode_config_cleanup(adev->ddev);
  370. /* clear crtcs pointer to avoid dce irq finish routine access freed data */
  371. memset(adev->mode_info.crtcs, 0, sizeof(adev->mode_info.crtcs[0]) * AMDGPU_MAX_CRTCS);
  372. adev->mode_info.mode_config_initialized = false;
  373. return 0;
  374. }
  375. static int dce_virtual_hw_init(void *handle)
  376. {
  377. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  378. switch (adev->asic_type) {
  379. #ifdef CONFIG_DRM_AMDGPU_SI
  380. case CHIP_TAHITI:
  381. case CHIP_PITCAIRN:
  382. case CHIP_VERDE:
  383. case CHIP_OLAND:
  384. dce_v6_0_disable_dce(adev);
  385. break;
  386. #endif
  387. #ifdef CONFIG_DRM_AMDGPU_CIK
  388. case CHIP_BONAIRE:
  389. case CHIP_HAWAII:
  390. case CHIP_KAVERI:
  391. case CHIP_KABINI:
  392. case CHIP_MULLINS:
  393. dce_v8_0_disable_dce(adev);
  394. break;
  395. #endif
  396. case CHIP_FIJI:
  397. case CHIP_TONGA:
  398. dce_v10_0_disable_dce(adev);
  399. break;
  400. case CHIP_CARRIZO:
  401. case CHIP_STONEY:
  402. case CHIP_POLARIS11:
  403. case CHIP_POLARIS10:
  404. dce_v11_0_disable_dce(adev);
  405. break;
  406. case CHIP_TOPAZ:
  407. #ifdef CONFIG_DRM_AMDGPU_SI
  408. case CHIP_HAINAN:
  409. #endif
  410. /* no DCE */
  411. break;
  412. case CHIP_VEGA10:
  413. break;
  414. default:
  415. DRM_ERROR("Virtual display unsupported ASIC type: 0x%X\n", adev->asic_type);
  416. }
  417. return 0;
  418. }
  419. static int dce_virtual_hw_fini(void *handle)
  420. {
  421. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  422. int i = 0;
  423. for (i = 0; i<adev->mode_info.num_crtc; i++)
  424. if (adev->mode_info.crtcs[i])
  425. dce_virtual_set_crtc_vblank_interrupt_state(adev, i, AMDGPU_IRQ_STATE_DISABLE);
  426. return 0;
  427. }
  428. static int dce_virtual_suspend(void *handle)
  429. {
  430. return dce_virtual_hw_fini(handle);
  431. }
  432. static int dce_virtual_resume(void *handle)
  433. {
  434. return dce_virtual_hw_init(handle);
  435. }
  436. static bool dce_virtual_is_idle(void *handle)
  437. {
  438. return true;
  439. }
  440. static int dce_virtual_wait_for_idle(void *handle)
  441. {
  442. return 0;
  443. }
  444. static int dce_virtual_soft_reset(void *handle)
  445. {
  446. return 0;
  447. }
  448. static int dce_virtual_set_clockgating_state(void *handle,
  449. enum amd_clockgating_state state)
  450. {
  451. return 0;
  452. }
  453. static int dce_virtual_set_powergating_state(void *handle,
  454. enum amd_powergating_state state)
  455. {
  456. return 0;
  457. }
  458. static const struct amd_ip_funcs dce_virtual_ip_funcs = {
  459. .name = "dce_virtual",
  460. .early_init = dce_virtual_early_init,
  461. .late_init = NULL,
  462. .sw_init = dce_virtual_sw_init,
  463. .sw_fini = dce_virtual_sw_fini,
  464. .hw_init = dce_virtual_hw_init,
  465. .hw_fini = dce_virtual_hw_fini,
  466. .suspend = dce_virtual_suspend,
  467. .resume = dce_virtual_resume,
  468. .is_idle = dce_virtual_is_idle,
  469. .wait_for_idle = dce_virtual_wait_for_idle,
  470. .soft_reset = dce_virtual_soft_reset,
  471. .set_clockgating_state = dce_virtual_set_clockgating_state,
  472. .set_powergating_state = dce_virtual_set_powergating_state,
  473. };
  474. /* these are handled by the primary encoders */
  475. static void dce_virtual_encoder_prepare(struct drm_encoder *encoder)
  476. {
  477. return;
  478. }
  479. static void dce_virtual_encoder_commit(struct drm_encoder *encoder)
  480. {
  481. return;
  482. }
  483. static void
  484. dce_virtual_encoder_mode_set(struct drm_encoder *encoder,
  485. struct drm_display_mode *mode,
  486. struct drm_display_mode *adjusted_mode)
  487. {
  488. return;
  489. }
  490. static void dce_virtual_encoder_disable(struct drm_encoder *encoder)
  491. {
  492. return;
  493. }
  494. static void
  495. dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode)
  496. {
  497. return;
  498. }
  499. static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder,
  500. const struct drm_display_mode *mode,
  501. struct drm_display_mode *adjusted_mode)
  502. {
  503. return true;
  504. }
  505. static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = {
  506. .dpms = dce_virtual_encoder_dpms,
  507. .mode_fixup = dce_virtual_encoder_mode_fixup,
  508. .prepare = dce_virtual_encoder_prepare,
  509. .mode_set = dce_virtual_encoder_mode_set,
  510. .commit = dce_virtual_encoder_commit,
  511. .disable = dce_virtual_encoder_disable,
  512. };
  513. static void dce_virtual_encoder_destroy(struct drm_encoder *encoder)
  514. {
  515. drm_encoder_cleanup(encoder);
  516. kfree(encoder);
  517. }
  518. static const struct drm_encoder_funcs dce_virtual_encoder_funcs = {
  519. .destroy = dce_virtual_encoder_destroy,
  520. };
  521. static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
  522. int index)
  523. {
  524. struct drm_encoder *encoder;
  525. struct drm_connector *connector;
  526. /* add a new encoder */
  527. encoder = kzalloc(sizeof(struct drm_encoder), GFP_KERNEL);
  528. if (!encoder)
  529. return -ENOMEM;
  530. encoder->possible_crtcs = 1 << index;
  531. drm_encoder_init(adev->ddev, encoder, &dce_virtual_encoder_funcs,
  532. DRM_MODE_ENCODER_VIRTUAL, NULL);
  533. drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs);
  534. connector = kzalloc(sizeof(struct drm_connector), GFP_KERNEL);
  535. if (!connector) {
  536. kfree(encoder);
  537. return -ENOMEM;
  538. }
  539. /* add a new connector */
  540. drm_connector_init(adev->ddev, connector, &dce_virtual_connector_funcs,
  541. DRM_MODE_CONNECTOR_VIRTUAL);
  542. drm_connector_helper_add(connector, &dce_virtual_connector_helper_funcs);
  543. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  544. connector->interlace_allowed = false;
  545. connector->doublescan_allowed = false;
  546. drm_connector_register(connector);
  547. /* link them */
  548. drm_mode_connector_attach_encoder(connector, encoder);
  549. return 0;
  550. }
  551. static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
  552. .bandwidth_update = &dce_virtual_bandwidth_update,
  553. .vblank_get_counter = &dce_virtual_vblank_get_counter,
  554. .vblank_wait = &dce_virtual_vblank_wait,
  555. .backlight_set_level = NULL,
  556. .backlight_get_level = NULL,
  557. .hpd_sense = &dce_virtual_hpd_sense,
  558. .hpd_set_polarity = &dce_virtual_hpd_set_polarity,
  559. .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg,
  560. .page_flip = &dce_virtual_page_flip,
  561. .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos,
  562. .add_encoder = NULL,
  563. .add_connector = NULL,
  564. };
  565. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
  566. {
  567. if (adev->mode_info.funcs == NULL)
  568. adev->mode_info.funcs = &dce_virtual_display_funcs;
  569. }
  570. static int dce_virtual_pageflip(struct amdgpu_device *adev,
  571. unsigned crtc_id)
  572. {
  573. unsigned long flags;
  574. struct amdgpu_crtc *amdgpu_crtc;
  575. struct amdgpu_flip_work *works;
  576. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  577. if (crtc_id >= adev->mode_info.num_crtc) {
  578. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  579. return -EINVAL;
  580. }
  581. /* IRQ could occur when in initial stage */
  582. if (amdgpu_crtc == NULL)
  583. return 0;
  584. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  585. works = amdgpu_crtc->pflip_works;
  586. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  587. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  588. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  589. amdgpu_crtc->pflip_status,
  590. AMDGPU_FLIP_SUBMITTED);
  591. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  592. return 0;
  593. }
  594. /* page flip completed. clean up */
  595. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  596. amdgpu_crtc->pflip_works = NULL;
  597. /* wakeup usersapce */
  598. if (works->event)
  599. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  600. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  601. drm_crtc_vblank_put(&amdgpu_crtc->base);
  602. schedule_work(&works->unpin_work);
  603. return 0;
  604. }
  605. static enum hrtimer_restart dce_virtual_vblank_timer_handle(struct hrtimer *vblank_timer)
  606. {
  607. struct amdgpu_crtc *amdgpu_crtc = container_of(vblank_timer,
  608. struct amdgpu_crtc, vblank_timer);
  609. struct drm_device *ddev = amdgpu_crtc->base.dev;
  610. struct amdgpu_device *adev = ddev->dev_private;
  611. drm_handle_vblank(ddev, amdgpu_crtc->crtc_id);
  612. dce_virtual_pageflip(adev, amdgpu_crtc->crtc_id);
  613. hrtimer_start(vblank_timer, DCE_VIRTUAL_VBLANK_PERIOD,
  614. HRTIMER_MODE_REL);
  615. return HRTIMER_NORESTART;
  616. }
  617. static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  618. int crtc,
  619. enum amdgpu_interrupt_state state)
  620. {
  621. if (crtc >= adev->mode_info.num_crtc || !adev->mode_info.crtcs[crtc]) {
  622. DRM_DEBUG("invalid crtc %d\n", crtc);
  623. return;
  624. }
  625. if (state && !adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
  626. DRM_DEBUG("Enable software vsync timer\n");
  627. hrtimer_init(&adev->mode_info.crtcs[crtc]->vblank_timer,
  628. CLOCK_MONOTONIC, HRTIMER_MODE_REL);
  629. hrtimer_set_expires(&adev->mode_info.crtcs[crtc]->vblank_timer,
  630. DCE_VIRTUAL_VBLANK_PERIOD);
  631. adev->mode_info.crtcs[crtc]->vblank_timer.function =
  632. dce_virtual_vblank_timer_handle;
  633. hrtimer_start(&adev->mode_info.crtcs[crtc]->vblank_timer,
  634. DCE_VIRTUAL_VBLANK_PERIOD, HRTIMER_MODE_REL);
  635. } else if (!state && adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
  636. DRM_DEBUG("Disable software vsync timer\n");
  637. hrtimer_cancel(&adev->mode_info.crtcs[crtc]->vblank_timer);
  638. }
  639. adev->mode_info.crtcs[crtc]->vsync_timer_enabled = state;
  640. DRM_DEBUG("[FM]set crtc %d vblank interrupt state %d\n", crtc, state);
  641. }
  642. static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev,
  643. struct amdgpu_irq_src *source,
  644. unsigned type,
  645. enum amdgpu_interrupt_state state)
  646. {
  647. if (type > AMDGPU_CRTC_IRQ_VBLANK6)
  648. return -EINVAL;
  649. dce_virtual_set_crtc_vblank_interrupt_state(adev, type, state);
  650. return 0;
  651. }
  652. static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
  653. .set = dce_virtual_set_crtc_irq_state,
  654. .process = NULL,
  655. };
  656. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
  657. {
  658. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_VBLANK6 + 1;
  659. adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
  660. }
  661. const struct amdgpu_ip_block_version dce_virtual_ip_block =
  662. {
  663. .type = AMD_IP_BLOCK_TYPE_DCE,
  664. .major = 1,
  665. .minor = 0,
  666. .rev = 0,
  667. .funcs = &dce_virtual_ip_funcs,
  668. };