gpio-tegra.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501
  1. /*
  2. * arch/arm/mach-tegra/gpio.c
  3. *
  4. * Copyright (c) 2010 Google, Inc
  5. *
  6. * Author:
  7. * Erik Gilling <konkers@google.com>
  8. *
  9. * This software is licensed under the terms of the GNU General Public
  10. * License version 2, as published by the Free Software Foundation, and
  11. * may be copied, distributed, and modified under those terms.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. */
  19. #include <linux/init.h>
  20. #include <linux/irq.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/io.h>
  23. #include <linux/gpio.h>
  24. #include <linux/of.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/module.h>
  27. #include <linux/irqdomain.h>
  28. #include <asm/mach/irq.h>
  29. #include <mach/gpio-tegra.h>
  30. #include <mach/iomap.h>
  31. #include <mach/suspend.h>
  32. #define GPIO_BANK(x) ((x) >> 5)
  33. #define GPIO_PORT(x) (((x) >> 3) & 0x3)
  34. #define GPIO_BIT(x) ((x) & 0x7)
  35. #define GPIO_REG(x) (GPIO_BANK(x) * 0x80 + GPIO_PORT(x) * 4)
  36. #define GPIO_CNF(x) (GPIO_REG(x) + 0x00)
  37. #define GPIO_OE(x) (GPIO_REG(x) + 0x10)
  38. #define GPIO_OUT(x) (GPIO_REG(x) + 0X20)
  39. #define GPIO_IN(x) (GPIO_REG(x) + 0x30)
  40. #define GPIO_INT_STA(x) (GPIO_REG(x) + 0x40)
  41. #define GPIO_INT_ENB(x) (GPIO_REG(x) + 0x50)
  42. #define GPIO_INT_LVL(x) (GPIO_REG(x) + 0x60)
  43. #define GPIO_INT_CLR(x) (GPIO_REG(x) + 0x70)
  44. #define GPIO_MSK_CNF(x) (GPIO_REG(x) + 0x800)
  45. #define GPIO_MSK_OE(x) (GPIO_REG(x) + 0x810)
  46. #define GPIO_MSK_OUT(x) (GPIO_REG(x) + 0X820)
  47. #define GPIO_MSK_INT_STA(x) (GPIO_REG(x) + 0x840)
  48. #define GPIO_MSK_INT_ENB(x) (GPIO_REG(x) + 0x850)
  49. #define GPIO_MSK_INT_LVL(x) (GPIO_REG(x) + 0x860)
  50. #define GPIO_INT_LVL_MASK 0x010101
  51. #define GPIO_INT_LVL_EDGE_RISING 0x000101
  52. #define GPIO_INT_LVL_EDGE_FALLING 0x000100
  53. #define GPIO_INT_LVL_EDGE_BOTH 0x010100
  54. #define GPIO_INT_LVL_LEVEL_HIGH 0x000001
  55. #define GPIO_INT_LVL_LEVEL_LOW 0x000000
  56. struct tegra_gpio_bank {
  57. int bank;
  58. int irq;
  59. spinlock_t lvl_lock[4];
  60. #ifdef CONFIG_PM
  61. u32 cnf[4];
  62. u32 out[4];
  63. u32 oe[4];
  64. u32 int_enb[4];
  65. u32 int_lvl[4];
  66. #endif
  67. };
  68. static struct irq_domain irq_domain;
  69. static void __iomem *regs;
  70. static struct tegra_gpio_bank tegra_gpio_banks[7];
  71. static inline void tegra_gpio_writel(u32 val, u32 reg)
  72. {
  73. __raw_writel(val, regs + reg);
  74. }
  75. static inline u32 tegra_gpio_readl(u32 reg)
  76. {
  77. return __raw_readl(regs + reg);
  78. }
  79. static int tegra_gpio_compose(int bank, int port, int bit)
  80. {
  81. return (bank << 5) | ((port & 0x3) << 3) | (bit & 0x7);
  82. }
  83. static void tegra_gpio_mask_write(u32 reg, int gpio, int value)
  84. {
  85. u32 val;
  86. val = 0x100 << GPIO_BIT(gpio);
  87. if (value)
  88. val |= 1 << GPIO_BIT(gpio);
  89. tegra_gpio_writel(val, reg);
  90. }
  91. void tegra_gpio_enable(int gpio)
  92. {
  93. tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 1);
  94. }
  95. void tegra_gpio_disable(int gpio)
  96. {
  97. tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 0);
  98. }
  99. static void tegra_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  100. {
  101. tegra_gpio_mask_write(GPIO_MSK_OUT(offset), offset, value);
  102. }
  103. static int tegra_gpio_get(struct gpio_chip *chip, unsigned offset)
  104. {
  105. return (tegra_gpio_readl(GPIO_IN(offset)) >> GPIO_BIT(offset)) & 0x1;
  106. }
  107. static int tegra_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  108. {
  109. tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 0);
  110. return 0;
  111. }
  112. static int tegra_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
  113. int value)
  114. {
  115. tegra_gpio_set(chip, offset, value);
  116. tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 1);
  117. return 0;
  118. }
  119. static int tegra_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  120. {
  121. return irq_domain_to_irq(&irq_domain, offset);
  122. }
  123. static struct gpio_chip tegra_gpio_chip = {
  124. .label = "tegra-gpio",
  125. .direction_input = tegra_gpio_direction_input,
  126. .get = tegra_gpio_get,
  127. .direction_output = tegra_gpio_direction_output,
  128. .set = tegra_gpio_set,
  129. .to_irq = tegra_gpio_to_irq,
  130. .base = 0,
  131. .ngpio = TEGRA_NR_GPIOS,
  132. };
  133. static void tegra_gpio_irq_ack(struct irq_data *d)
  134. {
  135. int gpio = d->hwirq;
  136. tegra_gpio_writel(1 << GPIO_BIT(gpio), GPIO_INT_CLR(gpio));
  137. }
  138. static void tegra_gpio_irq_mask(struct irq_data *d)
  139. {
  140. int gpio = d->hwirq;
  141. tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 0);
  142. }
  143. static void tegra_gpio_irq_unmask(struct irq_data *d)
  144. {
  145. int gpio = d->hwirq;
  146. tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 1);
  147. }
  148. static int tegra_gpio_irq_set_type(struct irq_data *d, unsigned int type)
  149. {
  150. int gpio = d->hwirq;
  151. struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  152. int port = GPIO_PORT(gpio);
  153. int lvl_type;
  154. int val;
  155. unsigned long flags;
  156. switch (type & IRQ_TYPE_SENSE_MASK) {
  157. case IRQ_TYPE_EDGE_RISING:
  158. lvl_type = GPIO_INT_LVL_EDGE_RISING;
  159. break;
  160. case IRQ_TYPE_EDGE_FALLING:
  161. lvl_type = GPIO_INT_LVL_EDGE_FALLING;
  162. break;
  163. case IRQ_TYPE_EDGE_BOTH:
  164. lvl_type = GPIO_INT_LVL_EDGE_BOTH;
  165. break;
  166. case IRQ_TYPE_LEVEL_HIGH:
  167. lvl_type = GPIO_INT_LVL_LEVEL_HIGH;
  168. break;
  169. case IRQ_TYPE_LEVEL_LOW:
  170. lvl_type = GPIO_INT_LVL_LEVEL_LOW;
  171. break;
  172. default:
  173. return -EINVAL;
  174. }
  175. spin_lock_irqsave(&bank->lvl_lock[port], flags);
  176. val = tegra_gpio_readl(GPIO_INT_LVL(gpio));
  177. val &= ~(GPIO_INT_LVL_MASK << GPIO_BIT(gpio));
  178. val |= lvl_type << GPIO_BIT(gpio);
  179. tegra_gpio_writel(val, GPIO_INT_LVL(gpio));
  180. spin_unlock_irqrestore(&bank->lvl_lock[port], flags);
  181. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  182. __irq_set_handler_locked(d->irq, handle_level_irq);
  183. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  184. __irq_set_handler_locked(d->irq, handle_edge_irq);
  185. return 0;
  186. }
  187. static void tegra_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  188. {
  189. struct tegra_gpio_bank *bank;
  190. int port;
  191. int pin;
  192. int unmasked = 0;
  193. struct irq_chip *chip = irq_desc_get_chip(desc);
  194. chained_irq_enter(chip, desc);
  195. bank = irq_get_handler_data(irq);
  196. for (port = 0; port < 4; port++) {
  197. int gpio = tegra_gpio_compose(bank->bank, port, 0);
  198. unsigned long sta = tegra_gpio_readl(GPIO_INT_STA(gpio)) &
  199. tegra_gpio_readl(GPIO_INT_ENB(gpio));
  200. u32 lvl = tegra_gpio_readl(GPIO_INT_LVL(gpio));
  201. for_each_set_bit(pin, &sta, 8) {
  202. tegra_gpio_writel(1 << pin, GPIO_INT_CLR(gpio));
  203. /* if gpio is edge triggered, clear condition
  204. * before executing the hander so that we don't
  205. * miss edges
  206. */
  207. if (lvl & (0x100 << pin)) {
  208. unmasked = 1;
  209. chained_irq_exit(chip, desc);
  210. }
  211. generic_handle_irq(gpio_to_irq(gpio + pin));
  212. }
  213. }
  214. if (!unmasked)
  215. chained_irq_exit(chip, desc);
  216. }
  217. #ifdef CONFIG_PM
  218. void tegra_gpio_resume(void)
  219. {
  220. unsigned long flags;
  221. int b;
  222. int p;
  223. local_irq_save(flags);
  224. for (b = 0; b < ARRAY_SIZE(tegra_gpio_banks); b++) {
  225. struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
  226. for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
  227. unsigned int gpio = (b<<5) | (p<<3);
  228. tegra_gpio_writel(bank->cnf[p], GPIO_CNF(gpio));
  229. tegra_gpio_writel(bank->out[p], GPIO_OUT(gpio));
  230. tegra_gpio_writel(bank->oe[p], GPIO_OE(gpio));
  231. tegra_gpio_writel(bank->int_lvl[p], GPIO_INT_LVL(gpio));
  232. tegra_gpio_writel(bank->int_enb[p], GPIO_INT_ENB(gpio));
  233. }
  234. }
  235. local_irq_restore(flags);
  236. }
  237. void tegra_gpio_suspend(void)
  238. {
  239. unsigned long flags;
  240. int b;
  241. int p;
  242. local_irq_save(flags);
  243. for (b = 0; b < ARRAY_SIZE(tegra_gpio_banks); b++) {
  244. struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
  245. for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
  246. unsigned int gpio = (b<<5) | (p<<3);
  247. bank->cnf[p] = tegra_gpio_readl(GPIO_CNF(gpio));
  248. bank->out[p] = tegra_gpio_readl(GPIO_OUT(gpio));
  249. bank->oe[p] = tegra_gpio_readl(GPIO_OE(gpio));
  250. bank->int_enb[p] = tegra_gpio_readl(GPIO_INT_ENB(gpio));
  251. bank->int_lvl[p] = tegra_gpio_readl(GPIO_INT_LVL(gpio));
  252. }
  253. }
  254. local_irq_restore(flags);
  255. }
  256. static int tegra_gpio_wake_enable(struct irq_data *d, unsigned int enable)
  257. {
  258. struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  259. return irq_set_irq_wake(bank->irq, enable);
  260. }
  261. #endif
  262. static struct irq_chip tegra_gpio_irq_chip = {
  263. .name = "GPIO",
  264. .irq_ack = tegra_gpio_irq_ack,
  265. .irq_mask = tegra_gpio_irq_mask,
  266. .irq_unmask = tegra_gpio_irq_unmask,
  267. .irq_set_type = tegra_gpio_irq_set_type,
  268. #ifdef CONFIG_PM
  269. .irq_set_wake = tegra_gpio_wake_enable,
  270. #endif
  271. };
  272. /* This lock class tells lockdep that GPIO irqs are in a different
  273. * category than their parents, so it won't report false recursion.
  274. */
  275. static struct lock_class_key gpio_lock_class;
  276. static int __devinit tegra_gpio_probe(struct platform_device *pdev)
  277. {
  278. struct resource *res;
  279. struct tegra_gpio_bank *bank;
  280. int gpio;
  281. int i;
  282. int j;
  283. irq_domain.irq_base = irq_alloc_descs(-1, 0, TEGRA_NR_GPIOS, 0);
  284. if (irq_domain.irq_base < 0) {
  285. dev_err(&pdev->dev, "Couldn't allocate IRQ numbers\n");
  286. return -ENODEV;
  287. }
  288. irq_domain.nr_irq = TEGRA_NR_GPIOS;
  289. irq_domain.ops = &irq_domain_simple_ops;
  290. irq_domain.of_node = pdev->dev.of_node;
  291. irq_domain_add(&irq_domain);
  292. for (i = 0; i < ARRAY_SIZE(tegra_gpio_banks); i++) {
  293. res = platform_get_resource(pdev, IORESOURCE_IRQ, i);
  294. if (!res) {
  295. dev_err(&pdev->dev, "Missing IRQ resource\n");
  296. return -ENODEV;
  297. }
  298. bank = &tegra_gpio_banks[i];
  299. bank->bank = i;
  300. bank->irq = res->start;
  301. }
  302. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  303. if (!res) {
  304. dev_err(&pdev->dev, "Missing MEM resource\n");
  305. return -ENODEV;
  306. }
  307. regs = devm_request_and_ioremap(&pdev->dev, res);
  308. if (!regs) {
  309. dev_err(&pdev->dev, "Couldn't ioremap regs\n");
  310. return -ENODEV;
  311. }
  312. for (i = 0; i < 7; i++) {
  313. for (j = 0; j < 4; j++) {
  314. int gpio = tegra_gpio_compose(i, j, 0);
  315. tegra_gpio_writel(0x00, GPIO_INT_ENB(gpio));
  316. }
  317. }
  318. #ifdef CONFIG_OF_GPIO
  319. tegra_gpio_chip.of_node = pdev->dev.of_node;
  320. #endif
  321. gpiochip_add(&tegra_gpio_chip);
  322. for (gpio = 0; gpio < TEGRA_NR_GPIOS; gpio++) {
  323. int irq = irq_domain_to_irq(&irq_domain, gpio);
  324. /* No validity check; all Tegra GPIOs are valid IRQs */
  325. bank = &tegra_gpio_banks[GPIO_BANK(gpio)];
  326. irq_set_lockdep_class(irq, &gpio_lock_class);
  327. irq_set_chip_data(irq, bank);
  328. irq_set_chip_and_handler(irq, &tegra_gpio_irq_chip,
  329. handle_simple_irq);
  330. set_irq_flags(irq, IRQF_VALID);
  331. }
  332. for (i = 0; i < ARRAY_SIZE(tegra_gpio_banks); i++) {
  333. bank = &tegra_gpio_banks[i];
  334. irq_set_chained_handler(bank->irq, tegra_gpio_irq_handler);
  335. irq_set_handler_data(bank->irq, bank);
  336. for (j = 0; j < 4; j++)
  337. spin_lock_init(&bank->lvl_lock[j]);
  338. }
  339. return 0;
  340. }
  341. static struct of_device_id tegra_gpio_of_match[] __devinitdata = {
  342. { .compatible = "nvidia,tegra20-gpio", },
  343. { },
  344. };
  345. static struct platform_driver tegra_gpio_driver = {
  346. .driver = {
  347. .name = "tegra-gpio",
  348. .owner = THIS_MODULE,
  349. .of_match_table = tegra_gpio_of_match,
  350. },
  351. .probe = tegra_gpio_probe,
  352. };
  353. static int __init tegra_gpio_init(void)
  354. {
  355. return platform_driver_register(&tegra_gpio_driver);
  356. }
  357. postcore_initcall(tegra_gpio_init);
  358. void __init tegra_gpio_config(struct tegra_gpio_table *table, int num)
  359. {
  360. int i;
  361. for (i = 0; i < num; i++) {
  362. int gpio = table[i].gpio;
  363. if (table[i].enable)
  364. tegra_gpio_enable(gpio);
  365. else
  366. tegra_gpio_disable(gpio);
  367. }
  368. }
  369. #ifdef CONFIG_DEBUG_FS
  370. #include <linux/debugfs.h>
  371. #include <linux/seq_file.h>
  372. static int dbg_gpio_show(struct seq_file *s, void *unused)
  373. {
  374. int i;
  375. int j;
  376. for (i = 0; i < 7; i++) {
  377. for (j = 0; j < 4; j++) {
  378. int gpio = tegra_gpio_compose(i, j, 0);
  379. seq_printf(s,
  380. "%d:%d %02x %02x %02x %02x %02x %02x %06x\n",
  381. i, j,
  382. tegra_gpio_readl(GPIO_CNF(gpio)),
  383. tegra_gpio_readl(GPIO_OE(gpio)),
  384. tegra_gpio_readl(GPIO_OUT(gpio)),
  385. tegra_gpio_readl(GPIO_IN(gpio)),
  386. tegra_gpio_readl(GPIO_INT_STA(gpio)),
  387. tegra_gpio_readl(GPIO_INT_ENB(gpio)),
  388. tegra_gpio_readl(GPIO_INT_LVL(gpio)));
  389. }
  390. }
  391. return 0;
  392. }
  393. static int dbg_gpio_open(struct inode *inode, struct file *file)
  394. {
  395. return single_open(file, dbg_gpio_show, &inode->i_private);
  396. }
  397. static const struct file_operations debug_fops = {
  398. .open = dbg_gpio_open,
  399. .read = seq_read,
  400. .llseek = seq_lseek,
  401. .release = single_release,
  402. };
  403. static int __init tegra_gpio_debuginit(void)
  404. {
  405. (void) debugfs_create_file("tegra_gpio", S_IRUGO,
  406. NULL, NULL, &debug_fops);
  407. return 0;
  408. }
  409. late_initcall(tegra_gpio_debuginit);
  410. #endif