vector.S 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. #include <asm/processor.h>
  2. #include <asm/ppc_asm.h>
  3. #include <asm/reg.h>
  4. #include <asm/asm-offsets.h>
  5. #include <asm/cputable.h>
  6. #include <asm/thread_info.h>
  7. #include <asm/page.h>
  8. #include <asm/ptrace.h>
  9. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  10. /* void do_load_up_transact_altivec(struct thread_struct *thread)
  11. *
  12. * This is similar to load_up_altivec but for the transactional version of the
  13. * vector regs. It doesn't mess with the task MSR or valid flags.
  14. * Furthermore, VEC laziness is not supported with TM currently.
  15. */
  16. _GLOBAL(do_load_up_transact_altivec)
  17. mfmsr r6
  18. oris r5,r6,MSR_VEC@h
  19. MTMSRD(r5)
  20. isync
  21. li r4,1
  22. stw r4,THREAD_USED_VR(r3)
  23. li r10,THREAD_TRANSACT_VRSTATE+VRSTATE_VSCR
  24. lvx v0,r10,r3
  25. mtvscr v0
  26. addi r10,r3,THREAD_TRANSACT_VRSTATE
  27. REST_32VRS(0,r4,r10)
  28. blr
  29. #endif
  30. /*
  31. * Load state from memory into VMX registers including VSCR.
  32. * Assumes the caller has enabled VMX in the MSR.
  33. */
  34. _GLOBAL(load_vr_state)
  35. li r4,VRSTATE_VSCR
  36. lvx v0,r4,r3
  37. mtvscr v0
  38. REST_32VRS(0,r4,r3)
  39. blr
  40. /*
  41. * Store VMX state into memory, including VSCR.
  42. * Assumes the caller has enabled VMX in the MSR.
  43. */
  44. _GLOBAL(store_vr_state)
  45. SAVE_32VRS(0, r4, r3)
  46. mfvscr v0
  47. li r4, VRSTATE_VSCR
  48. stvx v0, r4, r3
  49. blr
  50. /*
  51. * Disable VMX for the task which had it previously,
  52. * and save its vector registers in its thread_struct.
  53. * Enables the VMX for use in the kernel on return.
  54. * On SMP we know the VMX is free, since we give it up every
  55. * switch (ie, no lazy save of the vector registers).
  56. *
  57. * Note that on 32-bit this can only use registers that will be
  58. * restored by fast_exception_return, i.e. r3 - r6, r10 and r11.
  59. */
  60. _GLOBAL(load_up_altivec)
  61. mfmsr r5 /* grab the current MSR */
  62. oris r5,r5,MSR_VEC@h
  63. MTMSRD(r5) /* enable use of AltiVec now */
  64. isync
  65. /* Hack: if we get an altivec unavailable trap with VRSAVE
  66. * set to all zeros, we assume this is a broken application
  67. * that fails to set it properly, and thus we switch it to
  68. * all 1's
  69. */
  70. mfspr r4,SPRN_VRSAVE
  71. cmpwi 0,r4,0
  72. bne+ 1f
  73. li r4,-1
  74. mtspr SPRN_VRSAVE,r4
  75. 1:
  76. /* enable use of VMX after return */
  77. #ifdef CONFIG_PPC32
  78. mfspr r5,SPRN_SPRG_THREAD /* current task's THREAD (phys) */
  79. oris r9,r9,MSR_VEC@h
  80. #else
  81. ld r4,PACACURRENT(r13)
  82. addi r5,r4,THREAD /* Get THREAD */
  83. oris r12,r12,MSR_VEC@h
  84. std r12,_MSR(r1)
  85. #endif
  86. /* Don't care if r4 overflows, this is desired behaviour */
  87. lbz r4,THREAD_LOAD_VEC(r5)
  88. addi r4,r4,1
  89. stb r4,THREAD_LOAD_VEC(r5)
  90. addi r6,r5,THREAD_VRSTATE
  91. li r4,1
  92. li r10,VRSTATE_VSCR
  93. stw r4,THREAD_USED_VR(r5)
  94. lvx v0,r10,r6
  95. mtvscr v0
  96. REST_32VRS(0,r4,r6)
  97. /* restore registers and return */
  98. blr
  99. /*
  100. * save_altivec(tsk)
  101. * Save the vector registers to its thread_struct
  102. */
  103. _GLOBAL(save_altivec)
  104. addi r3,r3,THREAD /* want THREAD of task */
  105. PPC_LL r7,THREAD_VRSAVEAREA(r3)
  106. PPC_LL r5,PT_REGS(r3)
  107. PPC_LCMPI 0,r7,0
  108. bne 2f
  109. addi r7,r3,THREAD_VRSTATE
  110. 2: SAVE_32VRS(0,r4,r7)
  111. mfvscr v0
  112. li r4,VRSTATE_VSCR
  113. stvx v0,r4,r7
  114. blr
  115. #ifdef CONFIG_VSX
  116. #ifdef CONFIG_PPC32
  117. #error This asm code isn't ready for 32-bit kernels
  118. #endif
  119. /*
  120. * load_up_vsx(unused, unused, tsk)
  121. * Disable VSX for the task which had it previously,
  122. * and save its vector registers in its thread_struct.
  123. * Reuse the fp and vsx saves, but first check to see if they have
  124. * been saved already.
  125. */
  126. _GLOBAL(load_up_vsx)
  127. /* Load FP and VSX registers if they haven't been done yet */
  128. andi. r5,r12,MSR_FP
  129. beql+ load_up_fpu /* skip if already loaded */
  130. andis. r5,r12,MSR_VEC@h
  131. beql+ load_up_altivec /* skip if already loaded */
  132. ld r4,PACACURRENT(r13)
  133. addi r4,r4,THREAD /* Get THREAD */
  134. li r6,1
  135. stw r6,THREAD_USED_VSR(r4) /* ... also set thread used vsr */
  136. /* enable use of VSX after return */
  137. oris r12,r12,MSR_VSX@h
  138. std r12,_MSR(r1)
  139. b fast_exception_return
  140. /*
  141. * __giveup_vsx(tsk)
  142. * Disable VSX for the task given as the argument.
  143. * Does NOT save vsx registers.
  144. */
  145. _GLOBAL(__giveup_vsx)
  146. addi r3,r3,THREAD /* want THREAD of task */
  147. ld r5,PT_REGS(r3)
  148. cmpdi 0,r5,0
  149. beq 1f
  150. ld r4,_MSR-STACK_FRAME_OVERHEAD(r5)
  151. lis r3,MSR_VSX@h
  152. andc r4,r4,r3 /* disable VSX for previous task */
  153. std r4,_MSR-STACK_FRAME_OVERHEAD(r5)
  154. 1:
  155. blr
  156. #endif /* CONFIG_VSX */
  157. /*
  158. * The routines below are in assembler so we can closely control the
  159. * usage of floating-point registers. These routines must be called
  160. * with preempt disabled.
  161. */
  162. #ifdef CONFIG_PPC32
  163. .data
  164. fpzero:
  165. .long 0
  166. fpone:
  167. .long 0x3f800000 /* 1.0 in single-precision FP */
  168. fphalf:
  169. .long 0x3f000000 /* 0.5 in single-precision FP */
  170. #define LDCONST(fr, name) \
  171. lis r11,name@ha; \
  172. lfs fr,name@l(r11)
  173. #else
  174. .section ".toc","aw"
  175. fpzero:
  176. .tc FD_0_0[TC],0
  177. fpone:
  178. .tc FD_3ff00000_0[TC],0x3ff0000000000000 /* 1.0 */
  179. fphalf:
  180. .tc FD_3fe00000_0[TC],0x3fe0000000000000 /* 0.5 */
  181. #define LDCONST(fr, name) \
  182. lfd fr,name@toc(r2)
  183. #endif
  184. .text
  185. /*
  186. * Internal routine to enable floating point and set FPSCR to 0.
  187. * Don't call it from C; it doesn't use the normal calling convention.
  188. */
  189. fpenable:
  190. #ifdef CONFIG_PPC32
  191. stwu r1,-64(r1)
  192. #else
  193. stdu r1,-64(r1)
  194. #endif
  195. mfmsr r10
  196. ori r11,r10,MSR_FP
  197. mtmsr r11
  198. isync
  199. stfd fr0,24(r1)
  200. stfd fr1,16(r1)
  201. stfd fr31,8(r1)
  202. LDCONST(fr1, fpzero)
  203. mffs fr31
  204. MTFSF_L(fr1)
  205. blr
  206. fpdisable:
  207. mtlr r12
  208. MTFSF_L(fr31)
  209. lfd fr31,8(r1)
  210. lfd fr1,16(r1)
  211. lfd fr0,24(r1)
  212. mtmsr r10
  213. isync
  214. addi r1,r1,64
  215. blr
  216. /*
  217. * Vector add, floating point.
  218. */
  219. _GLOBAL(vaddfp)
  220. mflr r12
  221. bl fpenable
  222. li r0,4
  223. mtctr r0
  224. li r6,0
  225. 1: lfsx fr0,r4,r6
  226. lfsx fr1,r5,r6
  227. fadds fr0,fr0,fr1
  228. stfsx fr0,r3,r6
  229. addi r6,r6,4
  230. bdnz 1b
  231. b fpdisable
  232. /*
  233. * Vector subtract, floating point.
  234. */
  235. _GLOBAL(vsubfp)
  236. mflr r12
  237. bl fpenable
  238. li r0,4
  239. mtctr r0
  240. li r6,0
  241. 1: lfsx fr0,r4,r6
  242. lfsx fr1,r5,r6
  243. fsubs fr0,fr0,fr1
  244. stfsx fr0,r3,r6
  245. addi r6,r6,4
  246. bdnz 1b
  247. b fpdisable
  248. /*
  249. * Vector multiply and add, floating point.
  250. */
  251. _GLOBAL(vmaddfp)
  252. mflr r12
  253. bl fpenable
  254. stfd fr2,32(r1)
  255. li r0,4
  256. mtctr r0
  257. li r7,0
  258. 1: lfsx fr0,r4,r7
  259. lfsx fr1,r5,r7
  260. lfsx fr2,r6,r7
  261. fmadds fr0,fr0,fr2,fr1
  262. stfsx fr0,r3,r7
  263. addi r7,r7,4
  264. bdnz 1b
  265. lfd fr2,32(r1)
  266. b fpdisable
  267. /*
  268. * Vector negative multiply and subtract, floating point.
  269. */
  270. _GLOBAL(vnmsubfp)
  271. mflr r12
  272. bl fpenable
  273. stfd fr2,32(r1)
  274. li r0,4
  275. mtctr r0
  276. li r7,0
  277. 1: lfsx fr0,r4,r7
  278. lfsx fr1,r5,r7
  279. lfsx fr2,r6,r7
  280. fnmsubs fr0,fr0,fr2,fr1
  281. stfsx fr0,r3,r7
  282. addi r7,r7,4
  283. bdnz 1b
  284. lfd fr2,32(r1)
  285. b fpdisable
  286. /*
  287. * Vector reciprocal estimate. We just compute 1.0/x.
  288. * r3 -> destination, r4 -> source.
  289. */
  290. _GLOBAL(vrefp)
  291. mflr r12
  292. bl fpenable
  293. li r0,4
  294. LDCONST(fr1, fpone)
  295. mtctr r0
  296. li r6,0
  297. 1: lfsx fr0,r4,r6
  298. fdivs fr0,fr1,fr0
  299. stfsx fr0,r3,r6
  300. addi r6,r6,4
  301. bdnz 1b
  302. b fpdisable
  303. /*
  304. * Vector reciprocal square-root estimate, floating point.
  305. * We use the frsqrte instruction for the initial estimate followed
  306. * by 2 iterations of Newton-Raphson to get sufficient accuracy.
  307. * r3 -> destination, r4 -> source.
  308. */
  309. _GLOBAL(vrsqrtefp)
  310. mflr r12
  311. bl fpenable
  312. stfd fr2,32(r1)
  313. stfd fr3,40(r1)
  314. stfd fr4,48(r1)
  315. stfd fr5,56(r1)
  316. li r0,4
  317. LDCONST(fr4, fpone)
  318. LDCONST(fr5, fphalf)
  319. mtctr r0
  320. li r6,0
  321. 1: lfsx fr0,r4,r6
  322. frsqrte fr1,fr0 /* r = frsqrte(s) */
  323. fmuls fr3,fr1,fr0 /* r * s */
  324. fmuls fr2,fr1,fr5 /* r * 0.5 */
  325. fnmsubs fr3,fr1,fr3,fr4 /* 1 - s * r * r */
  326. fmadds fr1,fr2,fr3,fr1 /* r = r + 0.5 * r * (1 - s * r * r) */
  327. fmuls fr3,fr1,fr0 /* r * s */
  328. fmuls fr2,fr1,fr5 /* r * 0.5 */
  329. fnmsubs fr3,fr1,fr3,fr4 /* 1 - s * r * r */
  330. fmadds fr1,fr2,fr3,fr1 /* r = r + 0.5 * r * (1 - s * r * r) */
  331. stfsx fr1,r3,r6
  332. addi r6,r6,4
  333. bdnz 1b
  334. lfd fr5,56(r1)
  335. lfd fr4,48(r1)
  336. lfd fr3,40(r1)
  337. lfd fr2,32(r1)
  338. b fpdisable