amdgpu_device.c 99 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. #include "amdgpu_vf_error.h"
  57. #include "amdgpu_amdkfd.h"
  58. #include "amdgpu_pm.h"
  59. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  60. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  61. #define AMDGPU_RESUME_MS 2000
  62. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  63. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  64. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  65. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev);
  66. static const char *amdgpu_asic_name[] = {
  67. "TAHITI",
  68. "PITCAIRN",
  69. "VERDE",
  70. "OLAND",
  71. "HAINAN",
  72. "BONAIRE",
  73. "KAVERI",
  74. "KABINI",
  75. "HAWAII",
  76. "MULLINS",
  77. "TOPAZ",
  78. "TONGA",
  79. "FIJI",
  80. "CARRIZO",
  81. "STONEY",
  82. "POLARIS10",
  83. "POLARIS11",
  84. "POLARIS12",
  85. "VEGA10",
  86. "RAVEN",
  87. "LAST",
  88. };
  89. bool amdgpu_device_is_px(struct drm_device *dev)
  90. {
  91. struct amdgpu_device *adev = dev->dev_private;
  92. if (adev->flags & AMD_IS_PX)
  93. return true;
  94. return false;
  95. }
  96. /*
  97. * MMIO register access helper functions.
  98. */
  99. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  100. uint32_t acc_flags)
  101. {
  102. uint32_t ret;
  103. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  104. BUG_ON(in_interrupt());
  105. return amdgpu_virt_kiq_rreg(adev, reg);
  106. }
  107. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  108. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  109. else {
  110. unsigned long flags;
  111. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  112. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  113. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  114. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  115. }
  116. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  117. return ret;
  118. }
  119. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  120. uint32_t acc_flags)
  121. {
  122. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  123. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  124. adev->last_mm_index = v;
  125. }
  126. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  127. BUG_ON(in_interrupt());
  128. return amdgpu_virt_kiq_wreg(adev, reg, v);
  129. }
  130. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  131. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  132. else {
  133. unsigned long flags;
  134. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  135. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  136. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  137. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  138. }
  139. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  140. udelay(500);
  141. }
  142. }
  143. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  144. {
  145. if ((reg * 4) < adev->rio_mem_size)
  146. return ioread32(adev->rio_mem + (reg * 4));
  147. else {
  148. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  149. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  150. }
  151. }
  152. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  153. {
  154. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  155. adev->last_mm_index = v;
  156. }
  157. if ((reg * 4) < adev->rio_mem_size)
  158. iowrite32(v, adev->rio_mem + (reg * 4));
  159. else {
  160. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  161. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  162. }
  163. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  164. udelay(500);
  165. }
  166. }
  167. /**
  168. * amdgpu_mm_rdoorbell - read a doorbell dword
  169. *
  170. * @adev: amdgpu_device pointer
  171. * @index: doorbell index
  172. *
  173. * Returns the value in the doorbell aperture at the
  174. * requested doorbell index (CIK).
  175. */
  176. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  177. {
  178. if (index < adev->doorbell.num_doorbells) {
  179. return readl(adev->doorbell.ptr + index);
  180. } else {
  181. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  182. return 0;
  183. }
  184. }
  185. /**
  186. * amdgpu_mm_wdoorbell - write a doorbell dword
  187. *
  188. * @adev: amdgpu_device pointer
  189. * @index: doorbell index
  190. * @v: value to write
  191. *
  192. * Writes @v to the doorbell aperture at the
  193. * requested doorbell index (CIK).
  194. */
  195. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  196. {
  197. if (index < adev->doorbell.num_doorbells) {
  198. writel(v, adev->doorbell.ptr + index);
  199. } else {
  200. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  201. }
  202. }
  203. /**
  204. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  205. *
  206. * @adev: amdgpu_device pointer
  207. * @index: doorbell index
  208. *
  209. * Returns the value in the doorbell aperture at the
  210. * requested doorbell index (VEGA10+).
  211. */
  212. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  213. {
  214. if (index < adev->doorbell.num_doorbells) {
  215. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  216. } else {
  217. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  218. return 0;
  219. }
  220. }
  221. /**
  222. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  223. *
  224. * @adev: amdgpu_device pointer
  225. * @index: doorbell index
  226. * @v: value to write
  227. *
  228. * Writes @v to the doorbell aperture at the
  229. * requested doorbell index (VEGA10+).
  230. */
  231. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  232. {
  233. if (index < adev->doorbell.num_doorbells) {
  234. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  235. } else {
  236. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  237. }
  238. }
  239. /**
  240. * amdgpu_invalid_rreg - dummy reg read function
  241. *
  242. * @adev: amdgpu device pointer
  243. * @reg: offset of register
  244. *
  245. * Dummy register read function. Used for register blocks
  246. * that certain asics don't have (all asics).
  247. * Returns the value in the register.
  248. */
  249. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  250. {
  251. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  252. BUG();
  253. return 0;
  254. }
  255. /**
  256. * amdgpu_invalid_wreg - dummy reg write function
  257. *
  258. * @adev: amdgpu device pointer
  259. * @reg: offset of register
  260. * @v: value to write to the register
  261. *
  262. * Dummy register read function. Used for register blocks
  263. * that certain asics don't have (all asics).
  264. */
  265. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  266. {
  267. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  268. reg, v);
  269. BUG();
  270. }
  271. /**
  272. * amdgpu_block_invalid_rreg - dummy reg read function
  273. *
  274. * @adev: amdgpu device pointer
  275. * @block: offset of instance
  276. * @reg: offset of register
  277. *
  278. * Dummy register read function. Used for register blocks
  279. * that certain asics don't have (all asics).
  280. * Returns the value in the register.
  281. */
  282. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  283. uint32_t block, uint32_t reg)
  284. {
  285. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  286. reg, block);
  287. BUG();
  288. return 0;
  289. }
  290. /**
  291. * amdgpu_block_invalid_wreg - dummy reg write function
  292. *
  293. * @adev: amdgpu device pointer
  294. * @block: offset of instance
  295. * @reg: offset of register
  296. * @v: value to write to the register
  297. *
  298. * Dummy register read function. Used for register blocks
  299. * that certain asics don't have (all asics).
  300. */
  301. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  302. uint32_t block,
  303. uint32_t reg, uint32_t v)
  304. {
  305. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  306. reg, block, v);
  307. BUG();
  308. }
  309. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  310. {
  311. return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
  312. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  313. &adev->vram_scratch.robj,
  314. &adev->vram_scratch.gpu_addr,
  315. (void **)&adev->vram_scratch.ptr);
  316. }
  317. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  318. {
  319. amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
  320. }
  321. /**
  322. * amdgpu_program_register_sequence - program an array of registers.
  323. *
  324. * @adev: amdgpu_device pointer
  325. * @registers: pointer to the register array
  326. * @array_size: size of the register array
  327. *
  328. * Programs an array or registers with and and or masks.
  329. * This is a helper for setting golden registers.
  330. */
  331. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  332. const u32 *registers,
  333. const u32 array_size)
  334. {
  335. u32 tmp, reg, and_mask, or_mask;
  336. int i;
  337. if (array_size % 3)
  338. return;
  339. for (i = 0; i < array_size; i +=3) {
  340. reg = registers[i + 0];
  341. and_mask = registers[i + 1];
  342. or_mask = registers[i + 2];
  343. if (and_mask == 0xffffffff) {
  344. tmp = or_mask;
  345. } else {
  346. tmp = RREG32(reg);
  347. tmp &= ~and_mask;
  348. tmp |= or_mask;
  349. }
  350. WREG32(reg, tmp);
  351. }
  352. }
  353. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  354. {
  355. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  356. }
  357. /*
  358. * GPU doorbell aperture helpers function.
  359. */
  360. /**
  361. * amdgpu_doorbell_init - Init doorbell driver information.
  362. *
  363. * @adev: amdgpu_device pointer
  364. *
  365. * Init doorbell driver information (CIK)
  366. * Returns 0 on success, error on failure.
  367. */
  368. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  369. {
  370. /* No doorbell on SI hardware generation */
  371. if (adev->asic_type < CHIP_BONAIRE) {
  372. adev->doorbell.base = 0;
  373. adev->doorbell.size = 0;
  374. adev->doorbell.num_doorbells = 0;
  375. adev->doorbell.ptr = NULL;
  376. return 0;
  377. }
  378. /* doorbell bar mapping */
  379. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  380. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  381. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  382. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  383. if (adev->doorbell.num_doorbells == 0)
  384. return -EINVAL;
  385. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  386. adev->doorbell.num_doorbells *
  387. sizeof(u32));
  388. if (adev->doorbell.ptr == NULL)
  389. return -ENOMEM;
  390. return 0;
  391. }
  392. /**
  393. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  394. *
  395. * @adev: amdgpu_device pointer
  396. *
  397. * Tear down doorbell driver information (CIK)
  398. */
  399. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  400. {
  401. iounmap(adev->doorbell.ptr);
  402. adev->doorbell.ptr = NULL;
  403. }
  404. /**
  405. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  406. * setup amdkfd
  407. *
  408. * @adev: amdgpu_device pointer
  409. * @aperture_base: output returning doorbell aperture base physical address
  410. * @aperture_size: output returning doorbell aperture size in bytes
  411. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  412. *
  413. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  414. * takes doorbells required for its own rings and reports the setup to amdkfd.
  415. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  416. */
  417. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  418. phys_addr_t *aperture_base,
  419. size_t *aperture_size,
  420. size_t *start_offset)
  421. {
  422. /*
  423. * The first num_doorbells are used by amdgpu.
  424. * amdkfd takes whatever's left in the aperture.
  425. */
  426. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  427. *aperture_base = adev->doorbell.base;
  428. *aperture_size = adev->doorbell.size;
  429. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  430. } else {
  431. *aperture_base = 0;
  432. *aperture_size = 0;
  433. *start_offset = 0;
  434. }
  435. }
  436. /*
  437. * amdgpu_wb_*()
  438. * Writeback is the method by which the GPU updates special pages in memory
  439. * with the status of certain GPU events (fences, ring pointers,etc.).
  440. */
  441. /**
  442. * amdgpu_wb_fini - Disable Writeback and free memory
  443. *
  444. * @adev: amdgpu_device pointer
  445. *
  446. * Disables Writeback and frees the Writeback memory (all asics).
  447. * Used at driver shutdown.
  448. */
  449. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  450. {
  451. if (adev->wb.wb_obj) {
  452. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  453. &adev->wb.gpu_addr,
  454. (void **)&adev->wb.wb);
  455. adev->wb.wb_obj = NULL;
  456. }
  457. }
  458. /**
  459. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  460. *
  461. * @adev: amdgpu_device pointer
  462. *
  463. * Initializes writeback and allocates writeback memory (all asics).
  464. * Used at driver startup.
  465. * Returns 0 on success or an -error on failure.
  466. */
  467. static int amdgpu_wb_init(struct amdgpu_device *adev)
  468. {
  469. int r;
  470. if (adev->wb.wb_obj == NULL) {
  471. /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
  472. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
  473. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  474. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  475. (void **)&adev->wb.wb);
  476. if (r) {
  477. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  478. return r;
  479. }
  480. adev->wb.num_wb = AMDGPU_MAX_WB;
  481. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  482. /* clear wb memory */
  483. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  484. }
  485. return 0;
  486. }
  487. /**
  488. * amdgpu_wb_get - Allocate a wb entry
  489. *
  490. * @adev: amdgpu_device pointer
  491. * @wb: wb index
  492. *
  493. * Allocate a wb slot for use by the driver (all asics).
  494. * Returns 0 on success or -EINVAL on failure.
  495. */
  496. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  497. {
  498. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  499. if (offset < adev->wb.num_wb) {
  500. __set_bit(offset, adev->wb.used);
  501. *wb = offset * 8; /* convert to dw offset */
  502. return 0;
  503. } else {
  504. return -EINVAL;
  505. }
  506. }
  507. /**
  508. * amdgpu_wb_free - Free a wb entry
  509. *
  510. * @adev: amdgpu_device pointer
  511. * @wb: wb index
  512. *
  513. * Free a wb slot allocated for use by the driver (all asics)
  514. */
  515. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  516. {
  517. if (wb < adev->wb.num_wb)
  518. __clear_bit(wb, adev->wb.used);
  519. }
  520. /**
  521. * amdgpu_vram_location - try to find VRAM location
  522. * @adev: amdgpu device structure holding all necessary informations
  523. * @mc: memory controller structure holding memory informations
  524. * @base: base address at which to put VRAM
  525. *
  526. * Function will try to place VRAM at base address provided
  527. * as parameter (which is so far either PCI aperture address or
  528. * for IGP TOM base address).
  529. *
  530. * If there is not enough space to fit the unvisible VRAM in the 32bits
  531. * address space then we limit the VRAM size to the aperture.
  532. *
  533. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  534. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  535. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  536. * not IGP.
  537. *
  538. * Note: we use mc_vram_size as on some board we need to program the mc to
  539. * cover the whole aperture even if VRAM size is inferior to aperture size
  540. * Novell bug 204882 + along with lots of ubuntu ones
  541. *
  542. * Note: when limiting vram it's safe to overwritte real_vram_size because
  543. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  544. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  545. * ones)
  546. *
  547. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  548. * explicitly check for that though.
  549. *
  550. * FIXME: when reducing VRAM size align new size on power of 2.
  551. */
  552. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  553. {
  554. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  555. mc->vram_start = base;
  556. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  557. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  558. mc->real_vram_size = mc->aper_size;
  559. mc->mc_vram_size = mc->aper_size;
  560. }
  561. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  562. if (limit && limit < mc->real_vram_size)
  563. mc->real_vram_size = limit;
  564. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  565. mc->mc_vram_size >> 20, mc->vram_start,
  566. mc->vram_end, mc->real_vram_size >> 20);
  567. }
  568. /**
  569. * amdgpu_gart_location - try to find GTT location
  570. * @adev: amdgpu device structure holding all necessary informations
  571. * @mc: memory controller structure holding memory informations
  572. *
  573. * Function will place try to place GTT before or after VRAM.
  574. *
  575. * If GTT size is bigger than space left then we ajust GTT size.
  576. * Thus function will never fails.
  577. *
  578. * FIXME: when reducing GTT size align new size on power of 2.
  579. */
  580. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  581. {
  582. u64 size_af, size_bf;
  583. size_af = adev->mc.mc_mask - mc->vram_end;
  584. size_bf = mc->vram_start;
  585. if (size_bf > size_af) {
  586. if (mc->gart_size > size_bf) {
  587. dev_warn(adev->dev, "limiting GTT\n");
  588. mc->gart_size = size_bf;
  589. }
  590. mc->gart_start = 0;
  591. } else {
  592. if (mc->gart_size > size_af) {
  593. dev_warn(adev->dev, "limiting GTT\n");
  594. mc->gart_size = size_af;
  595. }
  596. mc->gart_start = mc->vram_end + 1;
  597. }
  598. mc->gart_end = mc->gart_start + mc->gart_size - 1;
  599. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  600. mc->gart_size >> 20, mc->gart_start, mc->gart_end);
  601. }
  602. /*
  603. * Firmware Reservation functions
  604. */
  605. /**
  606. * amdgpu_fw_reserve_vram_fini - free fw reserved vram
  607. *
  608. * @adev: amdgpu_device pointer
  609. *
  610. * free fw reserved vram if it has been reserved.
  611. */
  612. void amdgpu_fw_reserve_vram_fini(struct amdgpu_device *adev)
  613. {
  614. amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
  615. NULL, &adev->fw_vram_usage.va);
  616. }
  617. /**
  618. * amdgpu_fw_reserve_vram_init - create bo vram reservation from fw
  619. *
  620. * @adev: amdgpu_device pointer
  621. *
  622. * create bo vram reservation from fw.
  623. */
  624. int amdgpu_fw_reserve_vram_init(struct amdgpu_device *adev)
  625. {
  626. int r = 0;
  627. u64 gpu_addr;
  628. u64 vram_size = adev->mc.visible_vram_size;
  629. adev->fw_vram_usage.va = NULL;
  630. adev->fw_vram_usage.reserved_bo = NULL;
  631. if (adev->fw_vram_usage.size > 0 &&
  632. adev->fw_vram_usage.size <= vram_size) {
  633. r = amdgpu_bo_create(adev, adev->fw_vram_usage.size,
  634. PAGE_SIZE, true, 0,
  635. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  636. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS, NULL, NULL, 0,
  637. &adev->fw_vram_usage.reserved_bo);
  638. if (r)
  639. goto error_create;
  640. r = amdgpu_bo_reserve(adev->fw_vram_usage.reserved_bo, false);
  641. if (r)
  642. goto error_reserve;
  643. r = amdgpu_bo_pin_restricted(adev->fw_vram_usage.reserved_bo,
  644. AMDGPU_GEM_DOMAIN_VRAM,
  645. adev->fw_vram_usage.start_offset,
  646. (adev->fw_vram_usage.start_offset +
  647. adev->fw_vram_usage.size), &gpu_addr);
  648. if (r)
  649. goto error_pin;
  650. r = amdgpu_bo_kmap(adev->fw_vram_usage.reserved_bo,
  651. &adev->fw_vram_usage.va);
  652. if (r)
  653. goto error_kmap;
  654. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  655. }
  656. return r;
  657. error_kmap:
  658. amdgpu_bo_unpin(adev->fw_vram_usage.reserved_bo);
  659. error_pin:
  660. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  661. error_reserve:
  662. amdgpu_bo_unref(&adev->fw_vram_usage.reserved_bo);
  663. error_create:
  664. adev->fw_vram_usage.va = NULL;
  665. adev->fw_vram_usage.reserved_bo = NULL;
  666. return r;
  667. }
  668. /*
  669. * GPU helpers function.
  670. */
  671. /**
  672. * amdgpu_need_post - check if the hw need post or not
  673. *
  674. * @adev: amdgpu_device pointer
  675. *
  676. * Check if the asic has been initialized (all asics) at driver startup
  677. * or post is needed if hw reset is performed.
  678. * Returns true if need or false if not.
  679. */
  680. bool amdgpu_need_post(struct amdgpu_device *adev)
  681. {
  682. uint32_t reg;
  683. if (adev->has_hw_reset) {
  684. adev->has_hw_reset = false;
  685. return true;
  686. }
  687. /* bios scratch used on CIK+ */
  688. if (adev->asic_type >= CHIP_BONAIRE)
  689. return amdgpu_atombios_scratch_need_asic_init(adev);
  690. /* check MEM_SIZE for older asics */
  691. reg = amdgpu_asic_get_config_memsize(adev);
  692. if ((reg != 0) && (reg != 0xffffffff))
  693. return false;
  694. return true;
  695. }
  696. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  697. {
  698. if (amdgpu_sriov_vf(adev))
  699. return false;
  700. if (amdgpu_passthrough(adev)) {
  701. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  702. * some old smc fw still need driver do vPost otherwise gpu hang, while
  703. * those smc fw version above 22.15 doesn't have this flaw, so we force
  704. * vpost executed for smc version below 22.15
  705. */
  706. if (adev->asic_type == CHIP_FIJI) {
  707. int err;
  708. uint32_t fw_ver;
  709. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  710. /* force vPost if error occured */
  711. if (err)
  712. return true;
  713. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  714. if (fw_ver < 0x00160e00)
  715. return true;
  716. }
  717. }
  718. return amdgpu_need_post(adev);
  719. }
  720. /**
  721. * amdgpu_dummy_page_init - init dummy page used by the driver
  722. *
  723. * @adev: amdgpu_device pointer
  724. *
  725. * Allocate the dummy page used by the driver (all asics).
  726. * This dummy page is used by the driver as a filler for gart entries
  727. * when pages are taken out of the GART
  728. * Returns 0 on sucess, -ENOMEM on failure.
  729. */
  730. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  731. {
  732. if (adev->dummy_page.page)
  733. return 0;
  734. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  735. if (adev->dummy_page.page == NULL)
  736. return -ENOMEM;
  737. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  738. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  739. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  740. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  741. __free_page(adev->dummy_page.page);
  742. adev->dummy_page.page = NULL;
  743. return -ENOMEM;
  744. }
  745. return 0;
  746. }
  747. /**
  748. * amdgpu_dummy_page_fini - free dummy page used by the driver
  749. *
  750. * @adev: amdgpu_device pointer
  751. *
  752. * Frees the dummy page used by the driver (all asics).
  753. */
  754. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  755. {
  756. if (adev->dummy_page.page == NULL)
  757. return;
  758. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  759. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  760. __free_page(adev->dummy_page.page);
  761. adev->dummy_page.page = NULL;
  762. }
  763. /* ATOM accessor methods */
  764. /*
  765. * ATOM is an interpreted byte code stored in tables in the vbios. The
  766. * driver registers callbacks to access registers and the interpreter
  767. * in the driver parses the tables and executes then to program specific
  768. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  769. * atombios.h, and atom.c
  770. */
  771. /**
  772. * cail_pll_read - read PLL register
  773. *
  774. * @info: atom card_info pointer
  775. * @reg: PLL register offset
  776. *
  777. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  778. * Returns the value of the PLL register.
  779. */
  780. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  781. {
  782. return 0;
  783. }
  784. /**
  785. * cail_pll_write - write PLL register
  786. *
  787. * @info: atom card_info pointer
  788. * @reg: PLL register offset
  789. * @val: value to write to the pll register
  790. *
  791. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  792. */
  793. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  794. {
  795. }
  796. /**
  797. * cail_mc_read - read MC (Memory Controller) register
  798. *
  799. * @info: atom card_info pointer
  800. * @reg: MC register offset
  801. *
  802. * Provides an MC register accessor for the atom interpreter (r4xx+).
  803. * Returns the value of the MC register.
  804. */
  805. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  806. {
  807. return 0;
  808. }
  809. /**
  810. * cail_mc_write - write MC (Memory Controller) register
  811. *
  812. * @info: atom card_info pointer
  813. * @reg: MC register offset
  814. * @val: value to write to the pll register
  815. *
  816. * Provides a MC register accessor for the atom interpreter (r4xx+).
  817. */
  818. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  819. {
  820. }
  821. /**
  822. * cail_reg_write - write MMIO register
  823. *
  824. * @info: atom card_info pointer
  825. * @reg: MMIO register offset
  826. * @val: value to write to the pll register
  827. *
  828. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  829. */
  830. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  831. {
  832. struct amdgpu_device *adev = info->dev->dev_private;
  833. WREG32(reg, val);
  834. }
  835. /**
  836. * cail_reg_read - read MMIO register
  837. *
  838. * @info: atom card_info pointer
  839. * @reg: MMIO register offset
  840. *
  841. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  842. * Returns the value of the MMIO register.
  843. */
  844. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  845. {
  846. struct amdgpu_device *adev = info->dev->dev_private;
  847. uint32_t r;
  848. r = RREG32(reg);
  849. return r;
  850. }
  851. /**
  852. * cail_ioreg_write - write IO register
  853. *
  854. * @info: atom card_info pointer
  855. * @reg: IO register offset
  856. * @val: value to write to the pll register
  857. *
  858. * Provides a IO register accessor for the atom interpreter (r4xx+).
  859. */
  860. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  861. {
  862. struct amdgpu_device *adev = info->dev->dev_private;
  863. WREG32_IO(reg, val);
  864. }
  865. /**
  866. * cail_ioreg_read - read IO register
  867. *
  868. * @info: atom card_info pointer
  869. * @reg: IO register offset
  870. *
  871. * Provides an IO register accessor for the atom interpreter (r4xx+).
  872. * Returns the value of the IO register.
  873. */
  874. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  875. {
  876. struct amdgpu_device *adev = info->dev->dev_private;
  877. uint32_t r;
  878. r = RREG32_IO(reg);
  879. return r;
  880. }
  881. static ssize_t amdgpu_atombios_get_vbios_version(struct device *dev,
  882. struct device_attribute *attr,
  883. char *buf)
  884. {
  885. struct drm_device *ddev = dev_get_drvdata(dev);
  886. struct amdgpu_device *adev = ddev->dev_private;
  887. struct atom_context *ctx = adev->mode_info.atom_context;
  888. return snprintf(buf, PAGE_SIZE, "%s\n", ctx->vbios_version);
  889. }
  890. static DEVICE_ATTR(vbios_version, 0444, amdgpu_atombios_get_vbios_version,
  891. NULL);
  892. /**
  893. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  894. *
  895. * @adev: amdgpu_device pointer
  896. *
  897. * Frees the driver info and register access callbacks for the ATOM
  898. * interpreter (r4xx+).
  899. * Called at driver shutdown.
  900. */
  901. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  902. {
  903. if (adev->mode_info.atom_context) {
  904. kfree(adev->mode_info.atom_context->scratch);
  905. kfree(adev->mode_info.atom_context->iio);
  906. }
  907. kfree(adev->mode_info.atom_context);
  908. adev->mode_info.atom_context = NULL;
  909. kfree(adev->mode_info.atom_card_info);
  910. adev->mode_info.atom_card_info = NULL;
  911. device_remove_file(adev->dev, &dev_attr_vbios_version);
  912. }
  913. /**
  914. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  915. *
  916. * @adev: amdgpu_device pointer
  917. *
  918. * Initializes the driver info and register access callbacks for the
  919. * ATOM interpreter (r4xx+).
  920. * Returns 0 on sucess, -ENOMEM on failure.
  921. * Called at driver startup.
  922. */
  923. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  924. {
  925. struct card_info *atom_card_info =
  926. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  927. int ret;
  928. if (!atom_card_info)
  929. return -ENOMEM;
  930. adev->mode_info.atom_card_info = atom_card_info;
  931. atom_card_info->dev = adev->ddev;
  932. atom_card_info->reg_read = cail_reg_read;
  933. atom_card_info->reg_write = cail_reg_write;
  934. /* needed for iio ops */
  935. if (adev->rio_mem) {
  936. atom_card_info->ioreg_read = cail_ioreg_read;
  937. atom_card_info->ioreg_write = cail_ioreg_write;
  938. } else {
  939. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  940. atom_card_info->ioreg_read = cail_reg_read;
  941. atom_card_info->ioreg_write = cail_reg_write;
  942. }
  943. atom_card_info->mc_read = cail_mc_read;
  944. atom_card_info->mc_write = cail_mc_write;
  945. atom_card_info->pll_read = cail_pll_read;
  946. atom_card_info->pll_write = cail_pll_write;
  947. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  948. if (!adev->mode_info.atom_context) {
  949. amdgpu_atombios_fini(adev);
  950. return -ENOMEM;
  951. }
  952. mutex_init(&adev->mode_info.atom_context->mutex);
  953. if (adev->is_atom_fw) {
  954. amdgpu_atomfirmware_scratch_regs_init(adev);
  955. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  956. } else {
  957. amdgpu_atombios_scratch_regs_init(adev);
  958. amdgpu_atombios_allocate_fb_scratch(adev);
  959. }
  960. ret = device_create_file(adev->dev, &dev_attr_vbios_version);
  961. if (ret) {
  962. DRM_ERROR("Failed to create device file for VBIOS version\n");
  963. return ret;
  964. }
  965. return 0;
  966. }
  967. /* if we get transitioned to only one device, take VGA back */
  968. /**
  969. * amdgpu_vga_set_decode - enable/disable vga decode
  970. *
  971. * @cookie: amdgpu_device pointer
  972. * @state: enable/disable vga decode
  973. *
  974. * Enable/disable vga decode (all asics).
  975. * Returns VGA resource flags.
  976. */
  977. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  978. {
  979. struct amdgpu_device *adev = cookie;
  980. amdgpu_asic_set_vga_state(adev, state);
  981. if (state)
  982. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  983. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  984. else
  985. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  986. }
  987. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  988. {
  989. /* defines number of bits in page table versus page directory,
  990. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  991. * page table and the remaining bits are in the page directory */
  992. if (amdgpu_vm_block_size == -1)
  993. return;
  994. if (amdgpu_vm_block_size < 9) {
  995. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  996. amdgpu_vm_block_size);
  997. goto def_value;
  998. }
  999. if (amdgpu_vm_block_size > 24 ||
  1000. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  1001. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  1002. amdgpu_vm_block_size);
  1003. goto def_value;
  1004. }
  1005. return;
  1006. def_value:
  1007. amdgpu_vm_block_size = -1;
  1008. }
  1009. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  1010. {
  1011. /* no need to check the default value */
  1012. if (amdgpu_vm_size == -1)
  1013. return;
  1014. if (!is_power_of_2(amdgpu_vm_size)) {
  1015. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  1016. amdgpu_vm_size);
  1017. goto def_value;
  1018. }
  1019. if (amdgpu_vm_size < 1) {
  1020. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  1021. amdgpu_vm_size);
  1022. goto def_value;
  1023. }
  1024. /*
  1025. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  1026. */
  1027. if (amdgpu_vm_size > 1024) {
  1028. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  1029. amdgpu_vm_size);
  1030. goto def_value;
  1031. }
  1032. return;
  1033. def_value:
  1034. amdgpu_vm_size = -1;
  1035. }
  1036. /**
  1037. * amdgpu_check_arguments - validate module params
  1038. *
  1039. * @adev: amdgpu_device pointer
  1040. *
  1041. * Validates certain module parameters and updates
  1042. * the associated values used by the driver (all asics).
  1043. */
  1044. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  1045. {
  1046. if (amdgpu_sched_jobs < 4) {
  1047. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  1048. amdgpu_sched_jobs);
  1049. amdgpu_sched_jobs = 4;
  1050. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  1051. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  1052. amdgpu_sched_jobs);
  1053. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  1054. }
  1055. if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
  1056. /* gart size must be greater or equal to 32M */
  1057. dev_warn(adev->dev, "gart size (%d) too small\n",
  1058. amdgpu_gart_size);
  1059. amdgpu_gart_size = -1;
  1060. }
  1061. if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
  1062. /* gtt size must be greater or equal to 32M */
  1063. dev_warn(adev->dev, "gtt size (%d) too small\n",
  1064. amdgpu_gtt_size);
  1065. amdgpu_gtt_size = -1;
  1066. }
  1067. /* valid range is between 4 and 9 inclusive */
  1068. if (amdgpu_vm_fragment_size != -1 &&
  1069. (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
  1070. dev_warn(adev->dev, "valid range is between 4 and 9\n");
  1071. amdgpu_vm_fragment_size = -1;
  1072. }
  1073. amdgpu_check_vm_size(adev);
  1074. amdgpu_check_block_size(adev);
  1075. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1076. !is_power_of_2(amdgpu_vram_page_split))) {
  1077. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1078. amdgpu_vram_page_split);
  1079. amdgpu_vram_page_split = 1024;
  1080. }
  1081. }
  1082. /**
  1083. * amdgpu_switcheroo_set_state - set switcheroo state
  1084. *
  1085. * @pdev: pci dev pointer
  1086. * @state: vga_switcheroo state
  1087. *
  1088. * Callback for the switcheroo driver. Suspends or resumes the
  1089. * the asics before or after it is powered up using ACPI methods.
  1090. */
  1091. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1092. {
  1093. struct drm_device *dev = pci_get_drvdata(pdev);
  1094. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1095. return;
  1096. if (state == VGA_SWITCHEROO_ON) {
  1097. pr_info("amdgpu: switched on\n");
  1098. /* don't suspend or resume card normally */
  1099. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1100. amdgpu_device_resume(dev, true, true);
  1101. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1102. drm_kms_helper_poll_enable(dev);
  1103. } else {
  1104. pr_info("amdgpu: switched off\n");
  1105. drm_kms_helper_poll_disable(dev);
  1106. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1107. amdgpu_device_suspend(dev, true, true);
  1108. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1109. }
  1110. }
  1111. /**
  1112. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1113. *
  1114. * @pdev: pci dev pointer
  1115. *
  1116. * Callback for the switcheroo driver. Check of the switcheroo
  1117. * state can be changed.
  1118. * Returns true if the state can be changed, false if not.
  1119. */
  1120. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1121. {
  1122. struct drm_device *dev = pci_get_drvdata(pdev);
  1123. /*
  1124. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1125. * locking inversion with the driver load path. And the access here is
  1126. * completely racy anyway. So don't bother with locking for now.
  1127. */
  1128. return dev->open_count == 0;
  1129. }
  1130. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1131. .set_gpu_state = amdgpu_switcheroo_set_state,
  1132. .reprobe = NULL,
  1133. .can_switch = amdgpu_switcheroo_can_switch,
  1134. };
  1135. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1136. enum amd_ip_block_type block_type,
  1137. enum amd_clockgating_state state)
  1138. {
  1139. int i, r = 0;
  1140. for (i = 0; i < adev->num_ip_blocks; i++) {
  1141. if (!adev->ip_blocks[i].status.valid)
  1142. continue;
  1143. if (adev->ip_blocks[i].version->type != block_type)
  1144. continue;
  1145. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1146. continue;
  1147. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1148. (void *)adev, state);
  1149. if (r)
  1150. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1151. adev->ip_blocks[i].version->funcs->name, r);
  1152. }
  1153. return r;
  1154. }
  1155. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1156. enum amd_ip_block_type block_type,
  1157. enum amd_powergating_state state)
  1158. {
  1159. int i, r = 0;
  1160. for (i = 0; i < adev->num_ip_blocks; i++) {
  1161. if (!adev->ip_blocks[i].status.valid)
  1162. continue;
  1163. if (adev->ip_blocks[i].version->type != block_type)
  1164. continue;
  1165. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1166. continue;
  1167. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1168. (void *)adev, state);
  1169. if (r)
  1170. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1171. adev->ip_blocks[i].version->funcs->name, r);
  1172. }
  1173. return r;
  1174. }
  1175. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1176. {
  1177. int i;
  1178. for (i = 0; i < adev->num_ip_blocks; i++) {
  1179. if (!adev->ip_blocks[i].status.valid)
  1180. continue;
  1181. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1182. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1183. }
  1184. }
  1185. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1186. enum amd_ip_block_type block_type)
  1187. {
  1188. int i, r;
  1189. for (i = 0; i < adev->num_ip_blocks; i++) {
  1190. if (!adev->ip_blocks[i].status.valid)
  1191. continue;
  1192. if (adev->ip_blocks[i].version->type == block_type) {
  1193. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1194. if (r)
  1195. return r;
  1196. break;
  1197. }
  1198. }
  1199. return 0;
  1200. }
  1201. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1202. enum amd_ip_block_type block_type)
  1203. {
  1204. int i;
  1205. for (i = 0; i < adev->num_ip_blocks; i++) {
  1206. if (!adev->ip_blocks[i].status.valid)
  1207. continue;
  1208. if (adev->ip_blocks[i].version->type == block_type)
  1209. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1210. }
  1211. return true;
  1212. }
  1213. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1214. enum amd_ip_block_type type)
  1215. {
  1216. int i;
  1217. for (i = 0; i < adev->num_ip_blocks; i++)
  1218. if (adev->ip_blocks[i].version->type == type)
  1219. return &adev->ip_blocks[i];
  1220. return NULL;
  1221. }
  1222. /**
  1223. * amdgpu_ip_block_version_cmp
  1224. *
  1225. * @adev: amdgpu_device pointer
  1226. * @type: enum amd_ip_block_type
  1227. * @major: major version
  1228. * @minor: minor version
  1229. *
  1230. * return 0 if equal or greater
  1231. * return 1 if smaller or the ip_block doesn't exist
  1232. */
  1233. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1234. enum amd_ip_block_type type,
  1235. u32 major, u32 minor)
  1236. {
  1237. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1238. if (ip_block && ((ip_block->version->major > major) ||
  1239. ((ip_block->version->major == major) &&
  1240. (ip_block->version->minor >= minor))))
  1241. return 0;
  1242. return 1;
  1243. }
  1244. /**
  1245. * amdgpu_ip_block_add
  1246. *
  1247. * @adev: amdgpu_device pointer
  1248. * @ip_block_version: pointer to the IP to add
  1249. *
  1250. * Adds the IP block driver information to the collection of IPs
  1251. * on the asic.
  1252. */
  1253. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1254. const struct amdgpu_ip_block_version *ip_block_version)
  1255. {
  1256. if (!ip_block_version)
  1257. return -EINVAL;
  1258. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1259. ip_block_version->funcs->name);
  1260. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1261. return 0;
  1262. }
  1263. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1264. {
  1265. adev->enable_virtual_display = false;
  1266. if (amdgpu_virtual_display) {
  1267. struct drm_device *ddev = adev->ddev;
  1268. const char *pci_address_name = pci_name(ddev->pdev);
  1269. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1270. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1271. pciaddstr_tmp = pciaddstr;
  1272. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1273. pciaddname = strsep(&pciaddname_tmp, ",");
  1274. if (!strcmp("all", pciaddname)
  1275. || !strcmp(pci_address_name, pciaddname)) {
  1276. long num_crtc;
  1277. int res = -1;
  1278. adev->enable_virtual_display = true;
  1279. if (pciaddname_tmp)
  1280. res = kstrtol(pciaddname_tmp, 10,
  1281. &num_crtc);
  1282. if (!res) {
  1283. if (num_crtc < 1)
  1284. num_crtc = 1;
  1285. if (num_crtc > 6)
  1286. num_crtc = 6;
  1287. adev->mode_info.num_crtc = num_crtc;
  1288. } else {
  1289. adev->mode_info.num_crtc = 1;
  1290. }
  1291. break;
  1292. }
  1293. }
  1294. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1295. amdgpu_virtual_display, pci_address_name,
  1296. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1297. kfree(pciaddstr);
  1298. }
  1299. }
  1300. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1301. {
  1302. const char *chip_name;
  1303. char fw_name[30];
  1304. int err;
  1305. const struct gpu_info_firmware_header_v1_0 *hdr;
  1306. adev->firmware.gpu_info_fw = NULL;
  1307. switch (adev->asic_type) {
  1308. case CHIP_TOPAZ:
  1309. case CHIP_TONGA:
  1310. case CHIP_FIJI:
  1311. case CHIP_POLARIS11:
  1312. case CHIP_POLARIS10:
  1313. case CHIP_POLARIS12:
  1314. case CHIP_CARRIZO:
  1315. case CHIP_STONEY:
  1316. #ifdef CONFIG_DRM_AMDGPU_SI
  1317. case CHIP_VERDE:
  1318. case CHIP_TAHITI:
  1319. case CHIP_PITCAIRN:
  1320. case CHIP_OLAND:
  1321. case CHIP_HAINAN:
  1322. #endif
  1323. #ifdef CONFIG_DRM_AMDGPU_CIK
  1324. case CHIP_BONAIRE:
  1325. case CHIP_HAWAII:
  1326. case CHIP_KAVERI:
  1327. case CHIP_KABINI:
  1328. case CHIP_MULLINS:
  1329. #endif
  1330. default:
  1331. return 0;
  1332. case CHIP_VEGA10:
  1333. chip_name = "vega10";
  1334. break;
  1335. case CHIP_RAVEN:
  1336. chip_name = "raven";
  1337. break;
  1338. }
  1339. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1340. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1341. if (err) {
  1342. dev_err(adev->dev,
  1343. "Failed to load gpu_info firmware \"%s\"\n",
  1344. fw_name);
  1345. goto out;
  1346. }
  1347. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1348. if (err) {
  1349. dev_err(adev->dev,
  1350. "Failed to validate gpu_info firmware \"%s\"\n",
  1351. fw_name);
  1352. goto out;
  1353. }
  1354. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1355. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1356. switch (hdr->version_major) {
  1357. case 1:
  1358. {
  1359. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1360. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1361. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1362. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1363. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1364. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1365. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1366. adev->gfx.config.max_texture_channel_caches =
  1367. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1368. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1369. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1370. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1371. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1372. adev->gfx.config.double_offchip_lds_buf =
  1373. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1374. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1375. adev->gfx.cu_info.max_waves_per_simd =
  1376. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1377. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1378. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1379. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1380. break;
  1381. }
  1382. default:
  1383. dev_err(adev->dev,
  1384. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1385. err = -EINVAL;
  1386. goto out;
  1387. }
  1388. out:
  1389. return err;
  1390. }
  1391. static int amdgpu_early_init(struct amdgpu_device *adev)
  1392. {
  1393. int i, r;
  1394. amdgpu_device_enable_virtual_display(adev);
  1395. switch (adev->asic_type) {
  1396. case CHIP_TOPAZ:
  1397. case CHIP_TONGA:
  1398. case CHIP_FIJI:
  1399. case CHIP_POLARIS11:
  1400. case CHIP_POLARIS10:
  1401. case CHIP_POLARIS12:
  1402. case CHIP_CARRIZO:
  1403. case CHIP_STONEY:
  1404. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1405. adev->family = AMDGPU_FAMILY_CZ;
  1406. else
  1407. adev->family = AMDGPU_FAMILY_VI;
  1408. r = vi_set_ip_blocks(adev);
  1409. if (r)
  1410. return r;
  1411. break;
  1412. #ifdef CONFIG_DRM_AMDGPU_SI
  1413. case CHIP_VERDE:
  1414. case CHIP_TAHITI:
  1415. case CHIP_PITCAIRN:
  1416. case CHIP_OLAND:
  1417. case CHIP_HAINAN:
  1418. adev->family = AMDGPU_FAMILY_SI;
  1419. r = si_set_ip_blocks(adev);
  1420. if (r)
  1421. return r;
  1422. break;
  1423. #endif
  1424. #ifdef CONFIG_DRM_AMDGPU_CIK
  1425. case CHIP_BONAIRE:
  1426. case CHIP_HAWAII:
  1427. case CHIP_KAVERI:
  1428. case CHIP_KABINI:
  1429. case CHIP_MULLINS:
  1430. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1431. adev->family = AMDGPU_FAMILY_CI;
  1432. else
  1433. adev->family = AMDGPU_FAMILY_KV;
  1434. r = cik_set_ip_blocks(adev);
  1435. if (r)
  1436. return r;
  1437. break;
  1438. #endif
  1439. case CHIP_VEGA10:
  1440. case CHIP_RAVEN:
  1441. if (adev->asic_type == CHIP_RAVEN)
  1442. adev->family = AMDGPU_FAMILY_RV;
  1443. else
  1444. adev->family = AMDGPU_FAMILY_AI;
  1445. r = soc15_set_ip_blocks(adev);
  1446. if (r)
  1447. return r;
  1448. break;
  1449. default:
  1450. /* FIXME: not supported yet */
  1451. return -EINVAL;
  1452. }
  1453. r = amdgpu_device_parse_gpu_info_fw(adev);
  1454. if (r)
  1455. return r;
  1456. if (amdgpu_sriov_vf(adev)) {
  1457. r = amdgpu_virt_request_full_gpu(adev, true);
  1458. if (r)
  1459. return r;
  1460. }
  1461. for (i = 0; i < adev->num_ip_blocks; i++) {
  1462. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1463. DRM_ERROR("disabled ip block: %d <%s>\n",
  1464. i, adev->ip_blocks[i].version->funcs->name);
  1465. adev->ip_blocks[i].status.valid = false;
  1466. } else {
  1467. if (adev->ip_blocks[i].version->funcs->early_init) {
  1468. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1469. if (r == -ENOENT) {
  1470. adev->ip_blocks[i].status.valid = false;
  1471. } else if (r) {
  1472. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1473. adev->ip_blocks[i].version->funcs->name, r);
  1474. return r;
  1475. } else {
  1476. adev->ip_blocks[i].status.valid = true;
  1477. }
  1478. } else {
  1479. adev->ip_blocks[i].status.valid = true;
  1480. }
  1481. }
  1482. }
  1483. adev->cg_flags &= amdgpu_cg_mask;
  1484. adev->pg_flags &= amdgpu_pg_mask;
  1485. return 0;
  1486. }
  1487. static int amdgpu_init(struct amdgpu_device *adev)
  1488. {
  1489. int i, r;
  1490. for (i = 0; i < adev->num_ip_blocks; i++) {
  1491. if (!adev->ip_blocks[i].status.valid)
  1492. continue;
  1493. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1494. if (r) {
  1495. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1496. adev->ip_blocks[i].version->funcs->name, r);
  1497. return r;
  1498. }
  1499. adev->ip_blocks[i].status.sw = true;
  1500. /* need to do gmc hw init early so we can allocate gpu mem */
  1501. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1502. r = amdgpu_vram_scratch_init(adev);
  1503. if (r) {
  1504. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1505. return r;
  1506. }
  1507. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1508. if (r) {
  1509. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1510. return r;
  1511. }
  1512. r = amdgpu_wb_init(adev);
  1513. if (r) {
  1514. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1515. return r;
  1516. }
  1517. adev->ip_blocks[i].status.hw = true;
  1518. /* right after GMC hw init, we create CSA */
  1519. if (amdgpu_sriov_vf(adev)) {
  1520. r = amdgpu_allocate_static_csa(adev);
  1521. if (r) {
  1522. DRM_ERROR("allocate CSA failed %d\n", r);
  1523. return r;
  1524. }
  1525. }
  1526. }
  1527. }
  1528. for (i = 0; i < adev->num_ip_blocks; i++) {
  1529. if (!adev->ip_blocks[i].status.sw)
  1530. continue;
  1531. /* gmc hw init is done early */
  1532. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1533. continue;
  1534. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1535. if (r) {
  1536. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1537. adev->ip_blocks[i].version->funcs->name, r);
  1538. return r;
  1539. }
  1540. adev->ip_blocks[i].status.hw = true;
  1541. }
  1542. return 0;
  1543. }
  1544. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1545. {
  1546. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1547. }
  1548. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1549. {
  1550. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1551. AMDGPU_RESET_MAGIC_NUM);
  1552. }
  1553. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1554. {
  1555. int i = 0, r;
  1556. for (i = 0; i < adev->num_ip_blocks; i++) {
  1557. if (!adev->ip_blocks[i].status.valid)
  1558. continue;
  1559. /* skip CG for VCE/UVD, it's handled specially */
  1560. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1561. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1562. /* enable clockgating to save power */
  1563. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1564. AMD_CG_STATE_GATE);
  1565. if (r) {
  1566. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1567. adev->ip_blocks[i].version->funcs->name, r);
  1568. return r;
  1569. }
  1570. }
  1571. }
  1572. return 0;
  1573. }
  1574. static int amdgpu_late_init(struct amdgpu_device *adev)
  1575. {
  1576. int i = 0, r;
  1577. for (i = 0; i < adev->num_ip_blocks; i++) {
  1578. if (!adev->ip_blocks[i].status.valid)
  1579. continue;
  1580. if (adev->ip_blocks[i].version->funcs->late_init) {
  1581. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1582. if (r) {
  1583. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1584. adev->ip_blocks[i].version->funcs->name, r);
  1585. return r;
  1586. }
  1587. adev->ip_blocks[i].status.late_initialized = true;
  1588. }
  1589. }
  1590. mod_delayed_work(system_wq, &adev->late_init_work,
  1591. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1592. amdgpu_fill_reset_magic(adev);
  1593. return 0;
  1594. }
  1595. static int amdgpu_fini(struct amdgpu_device *adev)
  1596. {
  1597. int i, r;
  1598. /* need to disable SMC first */
  1599. for (i = 0; i < adev->num_ip_blocks; i++) {
  1600. if (!adev->ip_blocks[i].status.hw)
  1601. continue;
  1602. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1603. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1604. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1605. AMD_CG_STATE_UNGATE);
  1606. if (r) {
  1607. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1608. adev->ip_blocks[i].version->funcs->name, r);
  1609. return r;
  1610. }
  1611. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1612. /* XXX handle errors */
  1613. if (r) {
  1614. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1615. adev->ip_blocks[i].version->funcs->name, r);
  1616. }
  1617. adev->ip_blocks[i].status.hw = false;
  1618. break;
  1619. }
  1620. }
  1621. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1622. if (!adev->ip_blocks[i].status.hw)
  1623. continue;
  1624. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1625. amdgpu_wb_fini(adev);
  1626. amdgpu_vram_scratch_fini(adev);
  1627. }
  1628. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1629. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1630. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1631. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1632. AMD_CG_STATE_UNGATE);
  1633. if (r) {
  1634. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1635. adev->ip_blocks[i].version->funcs->name, r);
  1636. return r;
  1637. }
  1638. }
  1639. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1640. /* XXX handle errors */
  1641. if (r) {
  1642. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1643. adev->ip_blocks[i].version->funcs->name, r);
  1644. }
  1645. adev->ip_blocks[i].status.hw = false;
  1646. }
  1647. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1648. if (!adev->ip_blocks[i].status.sw)
  1649. continue;
  1650. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1651. /* XXX handle errors */
  1652. if (r) {
  1653. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1654. adev->ip_blocks[i].version->funcs->name, r);
  1655. }
  1656. adev->ip_blocks[i].status.sw = false;
  1657. adev->ip_blocks[i].status.valid = false;
  1658. }
  1659. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1660. if (!adev->ip_blocks[i].status.late_initialized)
  1661. continue;
  1662. if (adev->ip_blocks[i].version->funcs->late_fini)
  1663. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1664. adev->ip_blocks[i].status.late_initialized = false;
  1665. }
  1666. if (amdgpu_sriov_vf(adev))
  1667. amdgpu_virt_release_full_gpu(adev, false);
  1668. return 0;
  1669. }
  1670. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1671. {
  1672. struct amdgpu_device *adev =
  1673. container_of(work, struct amdgpu_device, late_init_work.work);
  1674. amdgpu_late_set_cg_state(adev);
  1675. }
  1676. int amdgpu_suspend(struct amdgpu_device *adev)
  1677. {
  1678. int i, r;
  1679. if (amdgpu_sriov_vf(adev))
  1680. amdgpu_virt_request_full_gpu(adev, false);
  1681. /* ungate SMC block first */
  1682. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1683. AMD_CG_STATE_UNGATE);
  1684. if (r) {
  1685. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1686. }
  1687. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1688. if (!adev->ip_blocks[i].status.valid)
  1689. continue;
  1690. /* ungate blocks so that suspend can properly shut them down */
  1691. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1692. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1693. AMD_CG_STATE_UNGATE);
  1694. if (r) {
  1695. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1696. adev->ip_blocks[i].version->funcs->name, r);
  1697. }
  1698. }
  1699. /* XXX handle errors */
  1700. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1701. /* XXX handle errors */
  1702. if (r) {
  1703. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1704. adev->ip_blocks[i].version->funcs->name, r);
  1705. }
  1706. }
  1707. if (amdgpu_sriov_vf(adev))
  1708. amdgpu_virt_release_full_gpu(adev, false);
  1709. return 0;
  1710. }
  1711. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1712. {
  1713. int i, r;
  1714. static enum amd_ip_block_type ip_order[] = {
  1715. AMD_IP_BLOCK_TYPE_GMC,
  1716. AMD_IP_BLOCK_TYPE_COMMON,
  1717. AMD_IP_BLOCK_TYPE_IH,
  1718. };
  1719. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1720. int j;
  1721. struct amdgpu_ip_block *block;
  1722. for (j = 0; j < adev->num_ip_blocks; j++) {
  1723. block = &adev->ip_blocks[j];
  1724. if (block->version->type != ip_order[i] ||
  1725. !block->status.valid)
  1726. continue;
  1727. r = block->version->funcs->hw_init(adev);
  1728. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1729. }
  1730. }
  1731. return 0;
  1732. }
  1733. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1734. {
  1735. int i, r;
  1736. static enum amd_ip_block_type ip_order[] = {
  1737. AMD_IP_BLOCK_TYPE_SMC,
  1738. AMD_IP_BLOCK_TYPE_DCE,
  1739. AMD_IP_BLOCK_TYPE_GFX,
  1740. AMD_IP_BLOCK_TYPE_SDMA,
  1741. AMD_IP_BLOCK_TYPE_UVD,
  1742. AMD_IP_BLOCK_TYPE_VCE
  1743. };
  1744. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1745. int j;
  1746. struct amdgpu_ip_block *block;
  1747. for (j = 0; j < adev->num_ip_blocks; j++) {
  1748. block = &adev->ip_blocks[j];
  1749. if (block->version->type != ip_order[i] ||
  1750. !block->status.valid)
  1751. continue;
  1752. r = block->version->funcs->hw_init(adev);
  1753. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1754. }
  1755. }
  1756. return 0;
  1757. }
  1758. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1759. {
  1760. int i, r;
  1761. for (i = 0; i < adev->num_ip_blocks; i++) {
  1762. if (!adev->ip_blocks[i].status.valid)
  1763. continue;
  1764. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1765. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1766. adev->ip_blocks[i].version->type ==
  1767. AMD_IP_BLOCK_TYPE_IH) {
  1768. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1769. if (r) {
  1770. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1771. adev->ip_blocks[i].version->funcs->name, r);
  1772. return r;
  1773. }
  1774. }
  1775. }
  1776. return 0;
  1777. }
  1778. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1779. {
  1780. int i, r;
  1781. for (i = 0; i < adev->num_ip_blocks; i++) {
  1782. if (!adev->ip_blocks[i].status.valid)
  1783. continue;
  1784. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1785. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1786. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1787. continue;
  1788. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1789. if (r) {
  1790. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1791. adev->ip_blocks[i].version->funcs->name, r);
  1792. return r;
  1793. }
  1794. }
  1795. return 0;
  1796. }
  1797. static int amdgpu_resume(struct amdgpu_device *adev)
  1798. {
  1799. int r;
  1800. r = amdgpu_resume_phase1(adev);
  1801. if (r)
  1802. return r;
  1803. r = amdgpu_resume_phase2(adev);
  1804. return r;
  1805. }
  1806. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1807. {
  1808. if (adev->is_atom_fw) {
  1809. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1810. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1811. } else {
  1812. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1813. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1814. }
  1815. }
  1816. /**
  1817. * amdgpu_device_init - initialize the driver
  1818. *
  1819. * @adev: amdgpu_device pointer
  1820. * @pdev: drm dev pointer
  1821. * @pdev: pci dev pointer
  1822. * @flags: driver flags
  1823. *
  1824. * Initializes the driver info and hw (all asics).
  1825. * Returns 0 for success or an error on failure.
  1826. * Called at driver startup.
  1827. */
  1828. int amdgpu_device_init(struct amdgpu_device *adev,
  1829. struct drm_device *ddev,
  1830. struct pci_dev *pdev,
  1831. uint32_t flags)
  1832. {
  1833. int r, i;
  1834. bool runtime = false;
  1835. u32 max_MBps;
  1836. adev->shutdown = false;
  1837. adev->dev = &pdev->dev;
  1838. adev->ddev = ddev;
  1839. adev->pdev = pdev;
  1840. adev->flags = flags;
  1841. adev->asic_type = flags & AMD_ASIC_MASK;
  1842. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1843. adev->mc.gart_size = 512 * 1024 * 1024;
  1844. adev->accel_working = false;
  1845. adev->num_rings = 0;
  1846. adev->mman.buffer_funcs = NULL;
  1847. adev->mman.buffer_funcs_ring = NULL;
  1848. adev->vm_manager.vm_pte_funcs = NULL;
  1849. adev->vm_manager.vm_pte_num_rings = 0;
  1850. adev->gart.gart_funcs = NULL;
  1851. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1852. bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1853. adev->smc_rreg = &amdgpu_invalid_rreg;
  1854. adev->smc_wreg = &amdgpu_invalid_wreg;
  1855. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1856. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1857. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1858. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1859. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1860. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1861. adev->didt_rreg = &amdgpu_invalid_rreg;
  1862. adev->didt_wreg = &amdgpu_invalid_wreg;
  1863. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1864. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1865. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1866. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1867. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1868. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1869. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1870. /* mutex initialization are all done here so we
  1871. * can recall function without having locking issues */
  1872. atomic_set(&adev->irq.ih.lock, 0);
  1873. mutex_init(&adev->firmware.mutex);
  1874. mutex_init(&adev->pm.mutex);
  1875. mutex_init(&adev->gfx.gpu_clock_mutex);
  1876. mutex_init(&adev->srbm_mutex);
  1877. mutex_init(&adev->gfx.pipe_reserve_mutex);
  1878. mutex_init(&adev->grbm_idx_mutex);
  1879. mutex_init(&adev->mn_lock);
  1880. mutex_init(&adev->virt.vf_errors.lock);
  1881. hash_init(adev->mn_hash);
  1882. amdgpu_check_arguments(adev);
  1883. spin_lock_init(&adev->mmio_idx_lock);
  1884. spin_lock_init(&adev->smc_idx_lock);
  1885. spin_lock_init(&adev->pcie_idx_lock);
  1886. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1887. spin_lock_init(&adev->didt_idx_lock);
  1888. spin_lock_init(&adev->gc_cac_idx_lock);
  1889. spin_lock_init(&adev->se_cac_idx_lock);
  1890. spin_lock_init(&adev->audio_endpt_idx_lock);
  1891. spin_lock_init(&adev->mm_stats.lock);
  1892. INIT_LIST_HEAD(&adev->shadow_list);
  1893. mutex_init(&adev->shadow_list_lock);
  1894. INIT_LIST_HEAD(&adev->gtt_list);
  1895. spin_lock_init(&adev->gtt_list_lock);
  1896. INIT_LIST_HEAD(&adev->ring_lru_list);
  1897. spin_lock_init(&adev->ring_lru_list_lock);
  1898. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1899. /* Registers mapping */
  1900. /* TODO: block userspace mapping of io register */
  1901. if (adev->asic_type >= CHIP_BONAIRE) {
  1902. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1903. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1904. } else {
  1905. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1906. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1907. }
  1908. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1909. if (adev->rmmio == NULL) {
  1910. return -ENOMEM;
  1911. }
  1912. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1913. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1914. /* doorbell bar mapping */
  1915. amdgpu_doorbell_init(adev);
  1916. /* io port mapping */
  1917. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1918. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1919. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1920. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1921. break;
  1922. }
  1923. }
  1924. if (adev->rio_mem == NULL)
  1925. DRM_INFO("PCI I/O BAR is not found.\n");
  1926. /* early init functions */
  1927. r = amdgpu_early_init(adev);
  1928. if (r)
  1929. return r;
  1930. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1931. /* this will fail for cards that aren't VGA class devices, just
  1932. * ignore it */
  1933. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1934. if (amdgpu_runtime_pm == 1)
  1935. runtime = true;
  1936. if (amdgpu_device_is_px(ddev))
  1937. runtime = true;
  1938. if (!pci_is_thunderbolt_attached(adev->pdev))
  1939. vga_switcheroo_register_client(adev->pdev,
  1940. &amdgpu_switcheroo_ops, runtime);
  1941. if (runtime)
  1942. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1943. /* Read BIOS */
  1944. if (!amdgpu_get_bios(adev)) {
  1945. r = -EINVAL;
  1946. goto failed;
  1947. }
  1948. r = amdgpu_atombios_init(adev);
  1949. if (r) {
  1950. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1951. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1952. goto failed;
  1953. }
  1954. /* detect if we are with an SRIOV vbios */
  1955. amdgpu_device_detect_sriov_bios(adev);
  1956. /* Post card if necessary */
  1957. if (amdgpu_vpost_needed(adev)) {
  1958. if (!adev->bios) {
  1959. dev_err(adev->dev, "no vBIOS found\n");
  1960. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1961. r = -EINVAL;
  1962. goto failed;
  1963. }
  1964. DRM_INFO("GPU posting now...\n");
  1965. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1966. if (r) {
  1967. dev_err(adev->dev, "gpu post error!\n");
  1968. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
  1969. goto failed;
  1970. }
  1971. } else {
  1972. DRM_INFO("GPU post is not needed\n");
  1973. }
  1974. if (adev->is_atom_fw) {
  1975. /* Initialize clocks */
  1976. r = amdgpu_atomfirmware_get_clock_info(adev);
  1977. if (r) {
  1978. dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
  1979. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1980. goto failed;
  1981. }
  1982. } else {
  1983. /* Initialize clocks */
  1984. r = amdgpu_atombios_get_clock_info(adev);
  1985. if (r) {
  1986. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1987. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1988. goto failed;
  1989. }
  1990. /* init i2c buses */
  1991. amdgpu_atombios_i2c_init(adev);
  1992. }
  1993. /* Fence driver */
  1994. r = amdgpu_fence_driver_init(adev);
  1995. if (r) {
  1996. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1997. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  1998. goto failed;
  1999. }
  2000. /* init the mode config */
  2001. drm_mode_config_init(adev->ddev);
  2002. r = amdgpu_init(adev);
  2003. if (r) {
  2004. dev_err(adev->dev, "amdgpu_init failed\n");
  2005. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  2006. amdgpu_fini(adev);
  2007. goto failed;
  2008. }
  2009. adev->accel_working = true;
  2010. amdgpu_vm_check_compute_bug(adev);
  2011. /* Initialize the buffer migration limit. */
  2012. if (amdgpu_moverate >= 0)
  2013. max_MBps = amdgpu_moverate;
  2014. else
  2015. max_MBps = 8; /* Allow 8 MB/s. */
  2016. /* Get a log2 for easy divisions. */
  2017. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  2018. r = amdgpu_ib_pool_init(adev);
  2019. if (r) {
  2020. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  2021. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  2022. goto failed;
  2023. }
  2024. r = amdgpu_ib_ring_tests(adev);
  2025. if (r)
  2026. DRM_ERROR("ib ring test failed (%d).\n", r);
  2027. if (amdgpu_sriov_vf(adev))
  2028. amdgpu_virt_init_data_exchange(adev);
  2029. amdgpu_fbdev_init(adev);
  2030. r = amdgpu_pm_sysfs_init(adev);
  2031. if (r)
  2032. DRM_ERROR("registering pm debugfs failed (%d).\n", r);
  2033. r = amdgpu_gem_debugfs_init(adev);
  2034. if (r)
  2035. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  2036. r = amdgpu_debugfs_regs_init(adev);
  2037. if (r)
  2038. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  2039. r = amdgpu_debugfs_test_ib_ring_init(adev);
  2040. if (r)
  2041. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  2042. r = amdgpu_debugfs_firmware_init(adev);
  2043. if (r)
  2044. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  2045. r = amdgpu_debugfs_vbios_dump_init(adev);
  2046. if (r)
  2047. DRM_ERROR("Creating vbios dump debugfs failed (%d).\n", r);
  2048. if ((amdgpu_testing & 1)) {
  2049. if (adev->accel_working)
  2050. amdgpu_test_moves(adev);
  2051. else
  2052. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  2053. }
  2054. if (amdgpu_benchmarking) {
  2055. if (adev->accel_working)
  2056. amdgpu_benchmark(adev, amdgpu_benchmarking);
  2057. else
  2058. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  2059. }
  2060. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  2061. * explicit gating rather than handling it automatically.
  2062. */
  2063. r = amdgpu_late_init(adev);
  2064. if (r) {
  2065. dev_err(adev->dev, "amdgpu_late_init failed\n");
  2066. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  2067. goto failed;
  2068. }
  2069. return 0;
  2070. failed:
  2071. amdgpu_vf_error_trans_all(adev);
  2072. if (runtime)
  2073. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2074. return r;
  2075. }
  2076. /**
  2077. * amdgpu_device_fini - tear down the driver
  2078. *
  2079. * @adev: amdgpu_device pointer
  2080. *
  2081. * Tear down the driver info (all asics).
  2082. * Called at driver shutdown.
  2083. */
  2084. void amdgpu_device_fini(struct amdgpu_device *adev)
  2085. {
  2086. int r;
  2087. DRM_INFO("amdgpu: finishing device.\n");
  2088. adev->shutdown = true;
  2089. if (adev->mode_info.mode_config_initialized)
  2090. drm_crtc_force_disable_all(adev->ddev);
  2091. /* evict vram memory */
  2092. amdgpu_bo_evict_vram(adev);
  2093. amdgpu_ib_pool_fini(adev);
  2094. amdgpu_fw_reserve_vram_fini(adev);
  2095. amdgpu_fence_driver_fini(adev);
  2096. amdgpu_fbdev_fini(adev);
  2097. r = amdgpu_fini(adev);
  2098. if (adev->firmware.gpu_info_fw) {
  2099. release_firmware(adev->firmware.gpu_info_fw);
  2100. adev->firmware.gpu_info_fw = NULL;
  2101. }
  2102. adev->accel_working = false;
  2103. cancel_delayed_work_sync(&adev->late_init_work);
  2104. /* free i2c buses */
  2105. amdgpu_i2c_fini(adev);
  2106. amdgpu_atombios_fini(adev);
  2107. kfree(adev->bios);
  2108. adev->bios = NULL;
  2109. if (!pci_is_thunderbolt_attached(adev->pdev))
  2110. vga_switcheroo_unregister_client(adev->pdev);
  2111. if (adev->flags & AMD_IS_PX)
  2112. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2113. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2114. if (adev->rio_mem)
  2115. pci_iounmap(adev->pdev, adev->rio_mem);
  2116. adev->rio_mem = NULL;
  2117. iounmap(adev->rmmio);
  2118. adev->rmmio = NULL;
  2119. amdgpu_doorbell_fini(adev);
  2120. amdgpu_pm_sysfs_fini(adev);
  2121. amdgpu_debugfs_regs_cleanup(adev);
  2122. }
  2123. /*
  2124. * Suspend & resume.
  2125. */
  2126. /**
  2127. * amdgpu_device_suspend - initiate device suspend
  2128. *
  2129. * @pdev: drm dev pointer
  2130. * @state: suspend state
  2131. *
  2132. * Puts the hw in the suspend state (all asics).
  2133. * Returns 0 for success or an error on failure.
  2134. * Called at driver suspend.
  2135. */
  2136. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2137. {
  2138. struct amdgpu_device *adev;
  2139. struct drm_crtc *crtc;
  2140. struct drm_connector *connector;
  2141. int r;
  2142. if (dev == NULL || dev->dev_private == NULL) {
  2143. return -ENODEV;
  2144. }
  2145. adev = dev->dev_private;
  2146. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2147. return 0;
  2148. drm_kms_helper_poll_disable(dev);
  2149. /* turn off display hw */
  2150. drm_modeset_lock_all(dev);
  2151. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2152. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2153. }
  2154. drm_modeset_unlock_all(dev);
  2155. amdgpu_amdkfd_suspend(adev);
  2156. /* unpin the front buffers and cursors */
  2157. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2158. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2159. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2160. struct amdgpu_bo *robj;
  2161. if (amdgpu_crtc->cursor_bo) {
  2162. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2163. r = amdgpu_bo_reserve(aobj, true);
  2164. if (r == 0) {
  2165. amdgpu_bo_unpin(aobj);
  2166. amdgpu_bo_unreserve(aobj);
  2167. }
  2168. }
  2169. if (rfb == NULL || rfb->obj == NULL) {
  2170. continue;
  2171. }
  2172. robj = gem_to_amdgpu_bo(rfb->obj);
  2173. /* don't unpin kernel fb objects */
  2174. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2175. r = amdgpu_bo_reserve(robj, true);
  2176. if (r == 0) {
  2177. amdgpu_bo_unpin(robj);
  2178. amdgpu_bo_unreserve(robj);
  2179. }
  2180. }
  2181. }
  2182. /* evict vram memory */
  2183. amdgpu_bo_evict_vram(adev);
  2184. amdgpu_fence_driver_suspend(adev);
  2185. r = amdgpu_suspend(adev);
  2186. /* evict remaining vram memory
  2187. * This second call to evict vram is to evict the gart page table
  2188. * using the CPU.
  2189. */
  2190. amdgpu_bo_evict_vram(adev);
  2191. amdgpu_atombios_scratch_regs_save(adev);
  2192. pci_save_state(dev->pdev);
  2193. if (suspend) {
  2194. /* Shut down the device */
  2195. pci_disable_device(dev->pdev);
  2196. pci_set_power_state(dev->pdev, PCI_D3hot);
  2197. } else {
  2198. r = amdgpu_asic_reset(adev);
  2199. if (r)
  2200. DRM_ERROR("amdgpu asic reset failed\n");
  2201. }
  2202. if (fbcon) {
  2203. console_lock();
  2204. amdgpu_fbdev_set_suspend(adev, 1);
  2205. console_unlock();
  2206. }
  2207. return 0;
  2208. }
  2209. /**
  2210. * amdgpu_device_resume - initiate device resume
  2211. *
  2212. * @pdev: drm dev pointer
  2213. *
  2214. * Bring the hw back to operating state (all asics).
  2215. * Returns 0 for success or an error on failure.
  2216. * Called at driver resume.
  2217. */
  2218. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2219. {
  2220. struct drm_connector *connector;
  2221. struct amdgpu_device *adev = dev->dev_private;
  2222. struct drm_crtc *crtc;
  2223. int r = 0;
  2224. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2225. return 0;
  2226. if (fbcon)
  2227. console_lock();
  2228. if (resume) {
  2229. pci_set_power_state(dev->pdev, PCI_D0);
  2230. pci_restore_state(dev->pdev);
  2231. r = pci_enable_device(dev->pdev);
  2232. if (r)
  2233. goto unlock;
  2234. }
  2235. amdgpu_atombios_scratch_regs_restore(adev);
  2236. /* post card */
  2237. if (amdgpu_need_post(adev)) {
  2238. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2239. if (r)
  2240. DRM_ERROR("amdgpu asic init failed\n");
  2241. }
  2242. r = amdgpu_resume(adev);
  2243. if (r) {
  2244. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2245. goto unlock;
  2246. }
  2247. amdgpu_fence_driver_resume(adev);
  2248. if (resume) {
  2249. r = amdgpu_ib_ring_tests(adev);
  2250. if (r)
  2251. DRM_ERROR("ib ring test failed (%d).\n", r);
  2252. }
  2253. r = amdgpu_late_init(adev);
  2254. if (r)
  2255. goto unlock;
  2256. /* pin cursors */
  2257. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2258. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2259. if (amdgpu_crtc->cursor_bo) {
  2260. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2261. r = amdgpu_bo_reserve(aobj, true);
  2262. if (r == 0) {
  2263. r = amdgpu_bo_pin(aobj,
  2264. AMDGPU_GEM_DOMAIN_VRAM,
  2265. &amdgpu_crtc->cursor_addr);
  2266. if (r != 0)
  2267. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2268. amdgpu_bo_unreserve(aobj);
  2269. }
  2270. }
  2271. }
  2272. r = amdgpu_amdkfd_resume(adev);
  2273. if (r)
  2274. return r;
  2275. /* blat the mode back in */
  2276. if (fbcon) {
  2277. drm_helper_resume_force_mode(dev);
  2278. /* turn on display hw */
  2279. drm_modeset_lock_all(dev);
  2280. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2281. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2282. }
  2283. drm_modeset_unlock_all(dev);
  2284. }
  2285. drm_kms_helper_poll_enable(dev);
  2286. /*
  2287. * Most of the connector probing functions try to acquire runtime pm
  2288. * refs to ensure that the GPU is powered on when connector polling is
  2289. * performed. Since we're calling this from a runtime PM callback,
  2290. * trying to acquire rpm refs will cause us to deadlock.
  2291. *
  2292. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2293. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2294. */
  2295. #ifdef CONFIG_PM
  2296. dev->dev->power.disable_depth++;
  2297. #endif
  2298. drm_helper_hpd_irq_event(dev);
  2299. #ifdef CONFIG_PM
  2300. dev->dev->power.disable_depth--;
  2301. #endif
  2302. if (fbcon)
  2303. amdgpu_fbdev_set_suspend(adev, 0);
  2304. unlock:
  2305. if (fbcon)
  2306. console_unlock();
  2307. return r;
  2308. }
  2309. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2310. {
  2311. int i;
  2312. bool asic_hang = false;
  2313. for (i = 0; i < adev->num_ip_blocks; i++) {
  2314. if (!adev->ip_blocks[i].status.valid)
  2315. continue;
  2316. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2317. adev->ip_blocks[i].status.hang =
  2318. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2319. if (adev->ip_blocks[i].status.hang) {
  2320. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2321. asic_hang = true;
  2322. }
  2323. }
  2324. return asic_hang;
  2325. }
  2326. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2327. {
  2328. int i, r = 0;
  2329. for (i = 0; i < adev->num_ip_blocks; i++) {
  2330. if (!adev->ip_blocks[i].status.valid)
  2331. continue;
  2332. if (adev->ip_blocks[i].status.hang &&
  2333. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2334. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2335. if (r)
  2336. return r;
  2337. }
  2338. }
  2339. return 0;
  2340. }
  2341. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2342. {
  2343. int i;
  2344. for (i = 0; i < adev->num_ip_blocks; i++) {
  2345. if (!adev->ip_blocks[i].status.valid)
  2346. continue;
  2347. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2348. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2349. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2350. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
  2351. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
  2352. if (adev->ip_blocks[i].status.hang) {
  2353. DRM_INFO("Some block need full reset!\n");
  2354. return true;
  2355. }
  2356. }
  2357. }
  2358. return false;
  2359. }
  2360. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2361. {
  2362. int i, r = 0;
  2363. for (i = 0; i < adev->num_ip_blocks; i++) {
  2364. if (!adev->ip_blocks[i].status.valid)
  2365. continue;
  2366. if (adev->ip_blocks[i].status.hang &&
  2367. adev->ip_blocks[i].version->funcs->soft_reset) {
  2368. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2369. if (r)
  2370. return r;
  2371. }
  2372. }
  2373. return 0;
  2374. }
  2375. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2376. {
  2377. int i, r = 0;
  2378. for (i = 0; i < adev->num_ip_blocks; i++) {
  2379. if (!adev->ip_blocks[i].status.valid)
  2380. continue;
  2381. if (adev->ip_blocks[i].status.hang &&
  2382. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2383. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2384. if (r)
  2385. return r;
  2386. }
  2387. return 0;
  2388. }
  2389. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2390. {
  2391. if (adev->flags & AMD_IS_APU)
  2392. return false;
  2393. return amdgpu_lockup_timeout > 0 ? true : false;
  2394. }
  2395. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2396. struct amdgpu_ring *ring,
  2397. struct amdgpu_bo *bo,
  2398. struct dma_fence **fence)
  2399. {
  2400. uint32_t domain;
  2401. int r;
  2402. if (!bo->shadow)
  2403. return 0;
  2404. r = amdgpu_bo_reserve(bo, true);
  2405. if (r)
  2406. return r;
  2407. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2408. /* if bo has been evicted, then no need to recover */
  2409. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2410. r = amdgpu_bo_validate(bo->shadow);
  2411. if (r) {
  2412. DRM_ERROR("bo validate failed!\n");
  2413. goto err;
  2414. }
  2415. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2416. NULL, fence, true);
  2417. if (r) {
  2418. DRM_ERROR("recover page table failed!\n");
  2419. goto err;
  2420. }
  2421. }
  2422. err:
  2423. amdgpu_bo_unreserve(bo);
  2424. return r;
  2425. }
  2426. /**
  2427. * amdgpu_sriov_gpu_reset - reset the asic
  2428. *
  2429. * @adev: amdgpu device pointer
  2430. * @job: which job trigger hang
  2431. *
  2432. * Attempt the reset the GPU if it has hung (all asics).
  2433. * for SRIOV case.
  2434. * Returns 0 for success or an error on failure.
  2435. */
  2436. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2437. {
  2438. int i, j, r = 0;
  2439. int resched;
  2440. struct amdgpu_bo *bo, *tmp;
  2441. struct amdgpu_ring *ring;
  2442. struct dma_fence *fence = NULL, *next = NULL;
  2443. mutex_lock(&adev->virt.lock_reset);
  2444. atomic_inc(&adev->gpu_reset_counter);
  2445. adev->in_sriov_reset = true;
  2446. /* block TTM */
  2447. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2448. /* we start from the ring trigger GPU hang */
  2449. j = job ? job->ring->idx : 0;
  2450. /* block scheduler */
  2451. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2452. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2453. if (!ring || !ring->sched.thread)
  2454. continue;
  2455. kthread_park(ring->sched.thread);
  2456. if (job && j != i)
  2457. continue;
  2458. /* here give the last chance to check if job removed from mirror-list
  2459. * since we already pay some time on kthread_park */
  2460. if (job && list_empty(&job->base.node)) {
  2461. kthread_unpark(ring->sched.thread);
  2462. goto give_up_reset;
  2463. }
  2464. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2465. amd_sched_job_kickout(&job->base);
  2466. /* only do job_reset on the hang ring if @job not NULL */
  2467. amd_sched_hw_job_reset(&ring->sched);
  2468. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2469. amdgpu_fence_driver_force_completion_ring(ring);
  2470. }
  2471. /* request to take full control of GPU before re-initialization */
  2472. if (job)
  2473. amdgpu_virt_reset_gpu(adev);
  2474. else
  2475. amdgpu_virt_request_full_gpu(adev, true);
  2476. /* Resume IP prior to SMC */
  2477. amdgpu_sriov_reinit_early(adev);
  2478. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2479. amdgpu_ttm_recover_gart(adev);
  2480. /* now we are okay to resume SMC/CP/SDMA */
  2481. amdgpu_sriov_reinit_late(adev);
  2482. amdgpu_irq_gpu_reset_resume_helper(adev);
  2483. if (amdgpu_ib_ring_tests(adev))
  2484. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2485. /* release full control of GPU after ib test */
  2486. amdgpu_virt_release_full_gpu(adev, true);
  2487. DRM_INFO("recover vram bo from shadow\n");
  2488. ring = adev->mman.buffer_funcs_ring;
  2489. mutex_lock(&adev->shadow_list_lock);
  2490. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2491. next = NULL;
  2492. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2493. if (fence) {
  2494. r = dma_fence_wait(fence, false);
  2495. if (r) {
  2496. WARN(r, "recovery from shadow isn't completed\n");
  2497. break;
  2498. }
  2499. }
  2500. dma_fence_put(fence);
  2501. fence = next;
  2502. }
  2503. mutex_unlock(&adev->shadow_list_lock);
  2504. if (fence) {
  2505. r = dma_fence_wait(fence, false);
  2506. if (r)
  2507. WARN(r, "recovery from shadow isn't completed\n");
  2508. }
  2509. dma_fence_put(fence);
  2510. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2511. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2512. if (!ring || !ring->sched.thread)
  2513. continue;
  2514. if (job && j != i) {
  2515. kthread_unpark(ring->sched.thread);
  2516. continue;
  2517. }
  2518. amd_sched_job_recovery(&ring->sched);
  2519. kthread_unpark(ring->sched.thread);
  2520. }
  2521. drm_helper_resume_force_mode(adev->ddev);
  2522. give_up_reset:
  2523. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2524. if (r) {
  2525. /* bad news, how to tell it to userspace ? */
  2526. dev_info(adev->dev, "GPU reset failed\n");
  2527. } else {
  2528. dev_info(adev->dev, "GPU reset successed!\n");
  2529. }
  2530. adev->in_sriov_reset = false;
  2531. mutex_unlock(&adev->virt.lock_reset);
  2532. return r;
  2533. }
  2534. /**
  2535. * amdgpu_gpu_reset - reset the asic
  2536. *
  2537. * @adev: amdgpu device pointer
  2538. *
  2539. * Attempt the reset the GPU if it has hung (all asics).
  2540. * Returns 0 for success or an error on failure.
  2541. */
  2542. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2543. {
  2544. int i, r;
  2545. int resched;
  2546. bool need_full_reset, vram_lost = false;
  2547. if (!amdgpu_check_soft_reset(adev)) {
  2548. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2549. return 0;
  2550. }
  2551. atomic_inc(&adev->gpu_reset_counter);
  2552. /* block TTM */
  2553. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2554. /* block scheduler */
  2555. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2556. struct amdgpu_ring *ring = adev->rings[i];
  2557. if (!ring || !ring->sched.thread)
  2558. continue;
  2559. kthread_park(ring->sched.thread);
  2560. amd_sched_hw_job_reset(&ring->sched);
  2561. }
  2562. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2563. amdgpu_fence_driver_force_completion(adev);
  2564. need_full_reset = amdgpu_need_full_reset(adev);
  2565. if (!need_full_reset) {
  2566. amdgpu_pre_soft_reset(adev);
  2567. r = amdgpu_soft_reset(adev);
  2568. amdgpu_post_soft_reset(adev);
  2569. if (r || amdgpu_check_soft_reset(adev)) {
  2570. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2571. need_full_reset = true;
  2572. }
  2573. }
  2574. if (need_full_reset) {
  2575. r = amdgpu_suspend(adev);
  2576. retry:
  2577. amdgpu_atombios_scratch_regs_save(adev);
  2578. r = amdgpu_asic_reset(adev);
  2579. amdgpu_atombios_scratch_regs_restore(adev);
  2580. /* post card */
  2581. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2582. if (!r) {
  2583. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2584. r = amdgpu_resume_phase1(adev);
  2585. if (r)
  2586. goto out;
  2587. vram_lost = amdgpu_check_vram_lost(adev);
  2588. if (vram_lost) {
  2589. DRM_ERROR("VRAM is lost!\n");
  2590. atomic_inc(&adev->vram_lost_counter);
  2591. }
  2592. r = amdgpu_ttm_recover_gart(adev);
  2593. if (r)
  2594. goto out;
  2595. r = amdgpu_resume_phase2(adev);
  2596. if (r)
  2597. goto out;
  2598. if (vram_lost)
  2599. amdgpu_fill_reset_magic(adev);
  2600. }
  2601. }
  2602. out:
  2603. if (!r) {
  2604. amdgpu_irq_gpu_reset_resume_helper(adev);
  2605. r = amdgpu_ib_ring_tests(adev);
  2606. if (r) {
  2607. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2608. r = amdgpu_suspend(adev);
  2609. need_full_reset = true;
  2610. goto retry;
  2611. }
  2612. /**
  2613. * recovery vm page tables, since we cannot depend on VRAM is
  2614. * consistent after gpu full reset.
  2615. */
  2616. if (need_full_reset && amdgpu_need_backup(adev)) {
  2617. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2618. struct amdgpu_bo *bo, *tmp;
  2619. struct dma_fence *fence = NULL, *next = NULL;
  2620. DRM_INFO("recover vram bo from shadow\n");
  2621. mutex_lock(&adev->shadow_list_lock);
  2622. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2623. next = NULL;
  2624. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2625. if (fence) {
  2626. r = dma_fence_wait(fence, false);
  2627. if (r) {
  2628. WARN(r, "recovery from shadow isn't completed\n");
  2629. break;
  2630. }
  2631. }
  2632. dma_fence_put(fence);
  2633. fence = next;
  2634. }
  2635. mutex_unlock(&adev->shadow_list_lock);
  2636. if (fence) {
  2637. r = dma_fence_wait(fence, false);
  2638. if (r)
  2639. WARN(r, "recovery from shadow isn't completed\n");
  2640. }
  2641. dma_fence_put(fence);
  2642. }
  2643. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2644. struct amdgpu_ring *ring = adev->rings[i];
  2645. if (!ring || !ring->sched.thread)
  2646. continue;
  2647. amd_sched_job_recovery(&ring->sched);
  2648. kthread_unpark(ring->sched.thread);
  2649. }
  2650. } else {
  2651. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2652. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
  2653. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2654. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2655. kthread_unpark(adev->rings[i]->sched.thread);
  2656. }
  2657. }
  2658. }
  2659. drm_helper_resume_force_mode(adev->ddev);
  2660. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2661. if (r) {
  2662. /* bad news, how to tell it to userspace ? */
  2663. dev_info(adev->dev, "GPU reset failed\n");
  2664. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
  2665. }
  2666. else {
  2667. dev_info(adev->dev, "GPU reset successed!\n");
  2668. }
  2669. amdgpu_vf_error_trans_all(adev);
  2670. return r;
  2671. }
  2672. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2673. {
  2674. u32 mask;
  2675. int ret;
  2676. if (amdgpu_pcie_gen_cap)
  2677. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2678. if (amdgpu_pcie_lane_cap)
  2679. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2680. /* covers APUs as well */
  2681. if (pci_is_root_bus(adev->pdev->bus)) {
  2682. if (adev->pm.pcie_gen_mask == 0)
  2683. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2684. if (adev->pm.pcie_mlw_mask == 0)
  2685. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2686. return;
  2687. }
  2688. if (adev->pm.pcie_gen_mask == 0) {
  2689. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2690. if (!ret) {
  2691. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2692. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2693. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2694. if (mask & DRM_PCIE_SPEED_25)
  2695. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2696. if (mask & DRM_PCIE_SPEED_50)
  2697. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2698. if (mask & DRM_PCIE_SPEED_80)
  2699. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2700. } else {
  2701. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2702. }
  2703. }
  2704. if (adev->pm.pcie_mlw_mask == 0) {
  2705. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2706. if (!ret) {
  2707. switch (mask) {
  2708. case 32:
  2709. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2710. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2711. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2712. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2713. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2714. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2715. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2716. break;
  2717. case 16:
  2718. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2719. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2720. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2721. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2722. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2723. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2724. break;
  2725. case 12:
  2726. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2727. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2728. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2729. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2730. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2731. break;
  2732. case 8:
  2733. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2734. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2735. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2736. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2737. break;
  2738. case 4:
  2739. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2740. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2741. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2742. break;
  2743. case 2:
  2744. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2745. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2746. break;
  2747. case 1:
  2748. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2749. break;
  2750. default:
  2751. break;
  2752. }
  2753. } else {
  2754. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2755. }
  2756. }
  2757. }
  2758. /*
  2759. * Debugfs
  2760. */
  2761. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2762. const struct drm_info_list *files,
  2763. unsigned nfiles)
  2764. {
  2765. unsigned i;
  2766. for (i = 0; i < adev->debugfs_count; i++) {
  2767. if (adev->debugfs[i].files == files) {
  2768. /* Already registered */
  2769. return 0;
  2770. }
  2771. }
  2772. i = adev->debugfs_count + 1;
  2773. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2774. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2775. DRM_ERROR("Report so we increase "
  2776. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2777. return -EINVAL;
  2778. }
  2779. adev->debugfs[adev->debugfs_count].files = files;
  2780. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2781. adev->debugfs_count = i;
  2782. #if defined(CONFIG_DEBUG_FS)
  2783. drm_debugfs_create_files(files, nfiles,
  2784. adev->ddev->primary->debugfs_root,
  2785. adev->ddev->primary);
  2786. #endif
  2787. return 0;
  2788. }
  2789. #if defined(CONFIG_DEBUG_FS)
  2790. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2791. size_t size, loff_t *pos)
  2792. {
  2793. struct amdgpu_device *adev = file_inode(f)->i_private;
  2794. ssize_t result = 0;
  2795. int r;
  2796. bool pm_pg_lock, use_bank;
  2797. unsigned instance_bank, sh_bank, se_bank;
  2798. if (size & 0x3 || *pos & 0x3)
  2799. return -EINVAL;
  2800. /* are we reading registers for which a PG lock is necessary? */
  2801. pm_pg_lock = (*pos >> 23) & 1;
  2802. if (*pos & (1ULL << 62)) {
  2803. se_bank = (*pos >> 24) & 0x3FF;
  2804. sh_bank = (*pos >> 34) & 0x3FF;
  2805. instance_bank = (*pos >> 44) & 0x3FF;
  2806. if (se_bank == 0x3FF)
  2807. se_bank = 0xFFFFFFFF;
  2808. if (sh_bank == 0x3FF)
  2809. sh_bank = 0xFFFFFFFF;
  2810. if (instance_bank == 0x3FF)
  2811. instance_bank = 0xFFFFFFFF;
  2812. use_bank = 1;
  2813. } else {
  2814. use_bank = 0;
  2815. }
  2816. *pos &= (1UL << 22) - 1;
  2817. if (use_bank) {
  2818. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2819. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2820. return -EINVAL;
  2821. mutex_lock(&adev->grbm_idx_mutex);
  2822. amdgpu_gfx_select_se_sh(adev, se_bank,
  2823. sh_bank, instance_bank);
  2824. }
  2825. if (pm_pg_lock)
  2826. mutex_lock(&adev->pm.mutex);
  2827. while (size) {
  2828. uint32_t value;
  2829. if (*pos > adev->rmmio_size)
  2830. goto end;
  2831. value = RREG32(*pos >> 2);
  2832. r = put_user(value, (uint32_t *)buf);
  2833. if (r) {
  2834. result = r;
  2835. goto end;
  2836. }
  2837. result += 4;
  2838. buf += 4;
  2839. *pos += 4;
  2840. size -= 4;
  2841. }
  2842. end:
  2843. if (use_bank) {
  2844. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2845. mutex_unlock(&adev->grbm_idx_mutex);
  2846. }
  2847. if (pm_pg_lock)
  2848. mutex_unlock(&adev->pm.mutex);
  2849. return result;
  2850. }
  2851. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2852. size_t size, loff_t *pos)
  2853. {
  2854. struct amdgpu_device *adev = file_inode(f)->i_private;
  2855. ssize_t result = 0;
  2856. int r;
  2857. bool pm_pg_lock, use_bank;
  2858. unsigned instance_bank, sh_bank, se_bank;
  2859. if (size & 0x3 || *pos & 0x3)
  2860. return -EINVAL;
  2861. /* are we reading registers for which a PG lock is necessary? */
  2862. pm_pg_lock = (*pos >> 23) & 1;
  2863. if (*pos & (1ULL << 62)) {
  2864. se_bank = (*pos >> 24) & 0x3FF;
  2865. sh_bank = (*pos >> 34) & 0x3FF;
  2866. instance_bank = (*pos >> 44) & 0x3FF;
  2867. if (se_bank == 0x3FF)
  2868. se_bank = 0xFFFFFFFF;
  2869. if (sh_bank == 0x3FF)
  2870. sh_bank = 0xFFFFFFFF;
  2871. if (instance_bank == 0x3FF)
  2872. instance_bank = 0xFFFFFFFF;
  2873. use_bank = 1;
  2874. } else {
  2875. use_bank = 0;
  2876. }
  2877. *pos &= (1UL << 22) - 1;
  2878. if (use_bank) {
  2879. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2880. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2881. return -EINVAL;
  2882. mutex_lock(&adev->grbm_idx_mutex);
  2883. amdgpu_gfx_select_se_sh(adev, se_bank,
  2884. sh_bank, instance_bank);
  2885. }
  2886. if (pm_pg_lock)
  2887. mutex_lock(&adev->pm.mutex);
  2888. while (size) {
  2889. uint32_t value;
  2890. if (*pos > adev->rmmio_size)
  2891. return result;
  2892. r = get_user(value, (uint32_t *)buf);
  2893. if (r)
  2894. return r;
  2895. WREG32(*pos >> 2, value);
  2896. result += 4;
  2897. buf += 4;
  2898. *pos += 4;
  2899. size -= 4;
  2900. }
  2901. if (use_bank) {
  2902. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2903. mutex_unlock(&adev->grbm_idx_mutex);
  2904. }
  2905. if (pm_pg_lock)
  2906. mutex_unlock(&adev->pm.mutex);
  2907. return result;
  2908. }
  2909. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2910. size_t size, loff_t *pos)
  2911. {
  2912. struct amdgpu_device *adev = file_inode(f)->i_private;
  2913. ssize_t result = 0;
  2914. int r;
  2915. if (size & 0x3 || *pos & 0x3)
  2916. return -EINVAL;
  2917. while (size) {
  2918. uint32_t value;
  2919. value = RREG32_PCIE(*pos >> 2);
  2920. r = put_user(value, (uint32_t *)buf);
  2921. if (r)
  2922. return r;
  2923. result += 4;
  2924. buf += 4;
  2925. *pos += 4;
  2926. size -= 4;
  2927. }
  2928. return result;
  2929. }
  2930. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2931. size_t size, loff_t *pos)
  2932. {
  2933. struct amdgpu_device *adev = file_inode(f)->i_private;
  2934. ssize_t result = 0;
  2935. int r;
  2936. if (size & 0x3 || *pos & 0x3)
  2937. return -EINVAL;
  2938. while (size) {
  2939. uint32_t value;
  2940. r = get_user(value, (uint32_t *)buf);
  2941. if (r)
  2942. return r;
  2943. WREG32_PCIE(*pos >> 2, value);
  2944. result += 4;
  2945. buf += 4;
  2946. *pos += 4;
  2947. size -= 4;
  2948. }
  2949. return result;
  2950. }
  2951. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2952. size_t size, loff_t *pos)
  2953. {
  2954. struct amdgpu_device *adev = file_inode(f)->i_private;
  2955. ssize_t result = 0;
  2956. int r;
  2957. if (size & 0x3 || *pos & 0x3)
  2958. return -EINVAL;
  2959. while (size) {
  2960. uint32_t value;
  2961. value = RREG32_DIDT(*pos >> 2);
  2962. r = put_user(value, (uint32_t *)buf);
  2963. if (r)
  2964. return r;
  2965. result += 4;
  2966. buf += 4;
  2967. *pos += 4;
  2968. size -= 4;
  2969. }
  2970. return result;
  2971. }
  2972. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2973. size_t size, loff_t *pos)
  2974. {
  2975. struct amdgpu_device *adev = file_inode(f)->i_private;
  2976. ssize_t result = 0;
  2977. int r;
  2978. if (size & 0x3 || *pos & 0x3)
  2979. return -EINVAL;
  2980. while (size) {
  2981. uint32_t value;
  2982. r = get_user(value, (uint32_t *)buf);
  2983. if (r)
  2984. return r;
  2985. WREG32_DIDT(*pos >> 2, value);
  2986. result += 4;
  2987. buf += 4;
  2988. *pos += 4;
  2989. size -= 4;
  2990. }
  2991. return result;
  2992. }
  2993. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2994. size_t size, loff_t *pos)
  2995. {
  2996. struct amdgpu_device *adev = file_inode(f)->i_private;
  2997. ssize_t result = 0;
  2998. int r;
  2999. if (size & 0x3 || *pos & 0x3)
  3000. return -EINVAL;
  3001. while (size) {
  3002. uint32_t value;
  3003. value = RREG32_SMC(*pos);
  3004. r = put_user(value, (uint32_t *)buf);
  3005. if (r)
  3006. return r;
  3007. result += 4;
  3008. buf += 4;
  3009. *pos += 4;
  3010. size -= 4;
  3011. }
  3012. return result;
  3013. }
  3014. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  3015. size_t size, loff_t *pos)
  3016. {
  3017. struct amdgpu_device *adev = file_inode(f)->i_private;
  3018. ssize_t result = 0;
  3019. int r;
  3020. if (size & 0x3 || *pos & 0x3)
  3021. return -EINVAL;
  3022. while (size) {
  3023. uint32_t value;
  3024. r = get_user(value, (uint32_t *)buf);
  3025. if (r)
  3026. return r;
  3027. WREG32_SMC(*pos, value);
  3028. result += 4;
  3029. buf += 4;
  3030. *pos += 4;
  3031. size -= 4;
  3032. }
  3033. return result;
  3034. }
  3035. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  3036. size_t size, loff_t *pos)
  3037. {
  3038. struct amdgpu_device *adev = file_inode(f)->i_private;
  3039. ssize_t result = 0;
  3040. int r;
  3041. uint32_t *config, no_regs = 0;
  3042. if (size & 0x3 || *pos & 0x3)
  3043. return -EINVAL;
  3044. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  3045. if (!config)
  3046. return -ENOMEM;
  3047. /* version, increment each time something is added */
  3048. config[no_regs++] = 3;
  3049. config[no_regs++] = adev->gfx.config.max_shader_engines;
  3050. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  3051. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  3052. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  3053. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  3054. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  3055. config[no_regs++] = adev->gfx.config.max_gprs;
  3056. config[no_regs++] = adev->gfx.config.max_gs_threads;
  3057. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  3058. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  3059. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  3060. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  3061. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  3062. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  3063. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  3064. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  3065. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  3066. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  3067. config[no_regs++] = adev->gfx.config.num_gpus;
  3068. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  3069. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  3070. config[no_regs++] = adev->gfx.config.gb_addr_config;
  3071. config[no_regs++] = adev->gfx.config.num_rbs;
  3072. /* rev==1 */
  3073. config[no_regs++] = adev->rev_id;
  3074. config[no_regs++] = adev->pg_flags;
  3075. config[no_regs++] = adev->cg_flags;
  3076. /* rev==2 */
  3077. config[no_regs++] = adev->family;
  3078. config[no_regs++] = adev->external_rev_id;
  3079. /* rev==3 */
  3080. config[no_regs++] = adev->pdev->device;
  3081. config[no_regs++] = adev->pdev->revision;
  3082. config[no_regs++] = adev->pdev->subsystem_device;
  3083. config[no_regs++] = adev->pdev->subsystem_vendor;
  3084. while (size && (*pos < no_regs * 4)) {
  3085. uint32_t value;
  3086. value = config[*pos >> 2];
  3087. r = put_user(value, (uint32_t *)buf);
  3088. if (r) {
  3089. kfree(config);
  3090. return r;
  3091. }
  3092. result += 4;
  3093. buf += 4;
  3094. *pos += 4;
  3095. size -= 4;
  3096. }
  3097. kfree(config);
  3098. return result;
  3099. }
  3100. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3101. size_t size, loff_t *pos)
  3102. {
  3103. struct amdgpu_device *adev = file_inode(f)->i_private;
  3104. int idx, x, outsize, r, valuesize;
  3105. uint32_t values[16];
  3106. if (size & 3 || *pos & 0x3)
  3107. return -EINVAL;
  3108. if (amdgpu_dpm == 0)
  3109. return -EINVAL;
  3110. /* convert offset to sensor number */
  3111. idx = *pos >> 2;
  3112. valuesize = sizeof(values);
  3113. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3114. r = amdgpu_dpm_read_sensor(adev, idx, &values[0], &valuesize);
  3115. else
  3116. return -EINVAL;
  3117. if (size > valuesize)
  3118. return -EINVAL;
  3119. outsize = 0;
  3120. x = 0;
  3121. if (!r) {
  3122. while (size) {
  3123. r = put_user(values[x++], (int32_t *)buf);
  3124. buf += 4;
  3125. size -= 4;
  3126. outsize += 4;
  3127. }
  3128. }
  3129. return !r ? outsize : r;
  3130. }
  3131. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3132. size_t size, loff_t *pos)
  3133. {
  3134. struct amdgpu_device *adev = f->f_inode->i_private;
  3135. int r, x;
  3136. ssize_t result=0;
  3137. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3138. if (size & 3 || *pos & 3)
  3139. return -EINVAL;
  3140. /* decode offset */
  3141. offset = (*pos & 0x7F);
  3142. se = ((*pos >> 7) & 0xFF);
  3143. sh = ((*pos >> 15) & 0xFF);
  3144. cu = ((*pos >> 23) & 0xFF);
  3145. wave = ((*pos >> 31) & 0xFF);
  3146. simd = ((*pos >> 37) & 0xFF);
  3147. /* switch to the specific se/sh/cu */
  3148. mutex_lock(&adev->grbm_idx_mutex);
  3149. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3150. x = 0;
  3151. if (adev->gfx.funcs->read_wave_data)
  3152. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3153. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3154. mutex_unlock(&adev->grbm_idx_mutex);
  3155. if (!x)
  3156. return -EINVAL;
  3157. while (size && (offset < x * 4)) {
  3158. uint32_t value;
  3159. value = data[offset >> 2];
  3160. r = put_user(value, (uint32_t *)buf);
  3161. if (r)
  3162. return r;
  3163. result += 4;
  3164. buf += 4;
  3165. offset += 4;
  3166. size -= 4;
  3167. }
  3168. return result;
  3169. }
  3170. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3171. size_t size, loff_t *pos)
  3172. {
  3173. struct amdgpu_device *adev = f->f_inode->i_private;
  3174. int r;
  3175. ssize_t result = 0;
  3176. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3177. if (size & 3 || *pos & 3)
  3178. return -EINVAL;
  3179. /* decode offset */
  3180. offset = (*pos & 0xFFF); /* in dwords */
  3181. se = ((*pos >> 12) & 0xFF);
  3182. sh = ((*pos >> 20) & 0xFF);
  3183. cu = ((*pos >> 28) & 0xFF);
  3184. wave = ((*pos >> 36) & 0xFF);
  3185. simd = ((*pos >> 44) & 0xFF);
  3186. thread = ((*pos >> 52) & 0xFF);
  3187. bank = ((*pos >> 60) & 1);
  3188. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3189. if (!data)
  3190. return -ENOMEM;
  3191. /* switch to the specific se/sh/cu */
  3192. mutex_lock(&adev->grbm_idx_mutex);
  3193. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3194. if (bank == 0) {
  3195. if (adev->gfx.funcs->read_wave_vgprs)
  3196. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3197. } else {
  3198. if (adev->gfx.funcs->read_wave_sgprs)
  3199. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3200. }
  3201. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3202. mutex_unlock(&adev->grbm_idx_mutex);
  3203. while (size) {
  3204. uint32_t value;
  3205. value = data[offset++];
  3206. r = put_user(value, (uint32_t *)buf);
  3207. if (r) {
  3208. result = r;
  3209. goto err;
  3210. }
  3211. result += 4;
  3212. buf += 4;
  3213. size -= 4;
  3214. }
  3215. err:
  3216. kfree(data);
  3217. return result;
  3218. }
  3219. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3220. .owner = THIS_MODULE,
  3221. .read = amdgpu_debugfs_regs_read,
  3222. .write = amdgpu_debugfs_regs_write,
  3223. .llseek = default_llseek
  3224. };
  3225. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3226. .owner = THIS_MODULE,
  3227. .read = amdgpu_debugfs_regs_didt_read,
  3228. .write = amdgpu_debugfs_regs_didt_write,
  3229. .llseek = default_llseek
  3230. };
  3231. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3232. .owner = THIS_MODULE,
  3233. .read = amdgpu_debugfs_regs_pcie_read,
  3234. .write = amdgpu_debugfs_regs_pcie_write,
  3235. .llseek = default_llseek
  3236. };
  3237. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3238. .owner = THIS_MODULE,
  3239. .read = amdgpu_debugfs_regs_smc_read,
  3240. .write = amdgpu_debugfs_regs_smc_write,
  3241. .llseek = default_llseek
  3242. };
  3243. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3244. .owner = THIS_MODULE,
  3245. .read = amdgpu_debugfs_gca_config_read,
  3246. .llseek = default_llseek
  3247. };
  3248. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3249. .owner = THIS_MODULE,
  3250. .read = amdgpu_debugfs_sensor_read,
  3251. .llseek = default_llseek
  3252. };
  3253. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3254. .owner = THIS_MODULE,
  3255. .read = amdgpu_debugfs_wave_read,
  3256. .llseek = default_llseek
  3257. };
  3258. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3259. .owner = THIS_MODULE,
  3260. .read = amdgpu_debugfs_gpr_read,
  3261. .llseek = default_llseek
  3262. };
  3263. static const struct file_operations *debugfs_regs[] = {
  3264. &amdgpu_debugfs_regs_fops,
  3265. &amdgpu_debugfs_regs_didt_fops,
  3266. &amdgpu_debugfs_regs_pcie_fops,
  3267. &amdgpu_debugfs_regs_smc_fops,
  3268. &amdgpu_debugfs_gca_config_fops,
  3269. &amdgpu_debugfs_sensors_fops,
  3270. &amdgpu_debugfs_wave_fops,
  3271. &amdgpu_debugfs_gpr_fops,
  3272. };
  3273. static const char *debugfs_regs_names[] = {
  3274. "amdgpu_regs",
  3275. "amdgpu_regs_didt",
  3276. "amdgpu_regs_pcie",
  3277. "amdgpu_regs_smc",
  3278. "amdgpu_gca_config",
  3279. "amdgpu_sensors",
  3280. "amdgpu_wave",
  3281. "amdgpu_gpr",
  3282. };
  3283. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3284. {
  3285. struct drm_minor *minor = adev->ddev->primary;
  3286. struct dentry *ent, *root = minor->debugfs_root;
  3287. unsigned i, j;
  3288. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3289. ent = debugfs_create_file(debugfs_regs_names[i],
  3290. S_IFREG | S_IRUGO, root,
  3291. adev, debugfs_regs[i]);
  3292. if (IS_ERR(ent)) {
  3293. for (j = 0; j < i; j++) {
  3294. debugfs_remove(adev->debugfs_regs[i]);
  3295. adev->debugfs_regs[i] = NULL;
  3296. }
  3297. return PTR_ERR(ent);
  3298. }
  3299. if (!i)
  3300. i_size_write(ent->d_inode, adev->rmmio_size);
  3301. adev->debugfs_regs[i] = ent;
  3302. }
  3303. return 0;
  3304. }
  3305. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3306. {
  3307. unsigned i;
  3308. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3309. if (adev->debugfs_regs[i]) {
  3310. debugfs_remove(adev->debugfs_regs[i]);
  3311. adev->debugfs_regs[i] = NULL;
  3312. }
  3313. }
  3314. }
  3315. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3316. {
  3317. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3318. struct drm_device *dev = node->minor->dev;
  3319. struct amdgpu_device *adev = dev->dev_private;
  3320. int r = 0, i;
  3321. /* hold on the scheduler */
  3322. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3323. struct amdgpu_ring *ring = adev->rings[i];
  3324. if (!ring || !ring->sched.thread)
  3325. continue;
  3326. kthread_park(ring->sched.thread);
  3327. }
  3328. seq_printf(m, "run ib test:\n");
  3329. r = amdgpu_ib_ring_tests(adev);
  3330. if (r)
  3331. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3332. else
  3333. seq_printf(m, "ib ring tests passed.\n");
  3334. /* go on the scheduler */
  3335. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3336. struct amdgpu_ring *ring = adev->rings[i];
  3337. if (!ring || !ring->sched.thread)
  3338. continue;
  3339. kthread_unpark(ring->sched.thread);
  3340. }
  3341. return 0;
  3342. }
  3343. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3344. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3345. };
  3346. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3347. {
  3348. return amdgpu_debugfs_add_files(adev,
  3349. amdgpu_debugfs_test_ib_ring_list, 1);
  3350. }
  3351. int amdgpu_debugfs_init(struct drm_minor *minor)
  3352. {
  3353. return 0;
  3354. }
  3355. static int amdgpu_debugfs_get_vbios_dump(struct seq_file *m, void *data)
  3356. {
  3357. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3358. struct drm_device *dev = node->minor->dev;
  3359. struct amdgpu_device *adev = dev->dev_private;
  3360. seq_write(m, adev->bios, adev->bios_size);
  3361. return 0;
  3362. }
  3363. static const struct drm_info_list amdgpu_vbios_dump_list[] = {
  3364. {"amdgpu_vbios",
  3365. amdgpu_debugfs_get_vbios_dump,
  3366. 0, NULL},
  3367. };
  3368. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3369. {
  3370. return amdgpu_debugfs_add_files(adev,
  3371. amdgpu_vbios_dump_list, 1);
  3372. }
  3373. #else
  3374. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3375. {
  3376. return 0;
  3377. }
  3378. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3379. {
  3380. return 0;
  3381. }
  3382. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3383. {
  3384. return 0;
  3385. }
  3386. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3387. #endif