pwm-tegra.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /*
  2. * drivers/pwm/pwm-tegra.c
  3. *
  4. * Tegra pulse-width-modulation controller driver
  5. *
  6. * Copyright (c) 2010, NVIDIA Corporation.
  7. * Based on arch/arm/plat-mxc/pwm.c by Sascha Hauer <s.hauer@pengutronix.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along
  20. * with this program; if not, write to the Free Software Foundation, Inc.,
  21. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/clk.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/of.h>
  28. #include <linux/of_device.h>
  29. #include <linux/pwm.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pinctrl/consumer.h>
  32. #include <linux/slab.h>
  33. #include <linux/reset.h>
  34. #define PWM_ENABLE (1 << 31)
  35. #define PWM_DUTY_WIDTH 8
  36. #define PWM_DUTY_SHIFT 16
  37. #define PWM_SCALE_WIDTH 13
  38. #define PWM_SCALE_SHIFT 0
  39. struct tegra_pwm_soc {
  40. unsigned int num_channels;
  41. };
  42. struct tegra_pwm_chip {
  43. struct pwm_chip chip;
  44. struct device *dev;
  45. struct clk *clk;
  46. struct reset_control*rst;
  47. void __iomem *regs;
  48. const struct tegra_pwm_soc *soc;
  49. };
  50. static inline struct tegra_pwm_chip *to_tegra_pwm_chip(struct pwm_chip *chip)
  51. {
  52. return container_of(chip, struct tegra_pwm_chip, chip);
  53. }
  54. static inline u32 pwm_readl(struct tegra_pwm_chip *chip, unsigned int num)
  55. {
  56. return readl(chip->regs + (num << 4));
  57. }
  58. static inline void pwm_writel(struct tegra_pwm_chip *chip, unsigned int num,
  59. unsigned long val)
  60. {
  61. writel(val, chip->regs + (num << 4));
  62. }
  63. static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  64. int duty_ns, int period_ns)
  65. {
  66. struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
  67. unsigned long long c = duty_ns, hz;
  68. unsigned long rate;
  69. u32 val = 0;
  70. int err;
  71. /*
  72. * Convert from duty_ns / period_ns to a fixed number of duty ticks
  73. * per (1 << PWM_DUTY_WIDTH) cycles and make sure to round to the
  74. * nearest integer during division.
  75. */
  76. c *= (1 << PWM_DUTY_WIDTH);
  77. c = DIV_ROUND_CLOSEST_ULL(c, period_ns);
  78. val = (u32)c << PWM_DUTY_SHIFT;
  79. /*
  80. * Compute the prescaler value for which (1 << PWM_DUTY_WIDTH)
  81. * cycles at the PWM clock rate will take period_ns nanoseconds.
  82. */
  83. rate = clk_get_rate(pc->clk) >> PWM_DUTY_WIDTH;
  84. /* Consider precision in PWM_SCALE_WIDTH rate calculation */
  85. hz = DIV_ROUND_CLOSEST_ULL(100ULL * NSEC_PER_SEC, period_ns);
  86. rate = DIV_ROUND_CLOSEST_ULL(100ULL * rate, hz);
  87. /*
  88. * Since the actual PWM divider is the register's frequency divider
  89. * field minus 1, we need to decrement to get the correct value to
  90. * write to the register.
  91. */
  92. if (rate > 0)
  93. rate--;
  94. /*
  95. * Make sure that the rate will fit in the register's frequency
  96. * divider field.
  97. */
  98. if (rate >> PWM_SCALE_WIDTH)
  99. return -EINVAL;
  100. val |= rate << PWM_SCALE_SHIFT;
  101. /*
  102. * If the PWM channel is disabled, make sure to turn on the clock
  103. * before writing the register. Otherwise, keep it enabled.
  104. */
  105. if (!pwm_is_enabled(pwm)) {
  106. err = clk_prepare_enable(pc->clk);
  107. if (err < 0)
  108. return err;
  109. } else
  110. val |= PWM_ENABLE;
  111. pwm_writel(pc, pwm->hwpwm, val);
  112. /*
  113. * If the PWM is not enabled, turn the clock off again to save power.
  114. */
  115. if (!pwm_is_enabled(pwm))
  116. clk_disable_unprepare(pc->clk);
  117. return 0;
  118. }
  119. static int tegra_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  120. {
  121. struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
  122. int rc = 0;
  123. u32 val;
  124. rc = clk_prepare_enable(pc->clk);
  125. if (rc < 0)
  126. return rc;
  127. val = pwm_readl(pc, pwm->hwpwm);
  128. val |= PWM_ENABLE;
  129. pwm_writel(pc, pwm->hwpwm, val);
  130. return 0;
  131. }
  132. static void tegra_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  133. {
  134. struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
  135. u32 val;
  136. val = pwm_readl(pc, pwm->hwpwm);
  137. val &= ~PWM_ENABLE;
  138. pwm_writel(pc, pwm->hwpwm, val);
  139. clk_disable_unprepare(pc->clk);
  140. }
  141. static const struct pwm_ops tegra_pwm_ops = {
  142. .config = tegra_pwm_config,
  143. .enable = tegra_pwm_enable,
  144. .disable = tegra_pwm_disable,
  145. .owner = THIS_MODULE,
  146. };
  147. static int tegra_pwm_probe(struct platform_device *pdev)
  148. {
  149. struct tegra_pwm_chip *pwm;
  150. struct resource *r;
  151. int ret;
  152. pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
  153. if (!pwm)
  154. return -ENOMEM;
  155. pwm->soc = of_device_get_match_data(&pdev->dev);
  156. pwm->dev = &pdev->dev;
  157. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  158. pwm->regs = devm_ioremap_resource(&pdev->dev, r);
  159. if (IS_ERR(pwm->regs))
  160. return PTR_ERR(pwm->regs);
  161. platform_set_drvdata(pdev, pwm);
  162. pwm->clk = devm_clk_get(&pdev->dev, NULL);
  163. if (IS_ERR(pwm->clk))
  164. return PTR_ERR(pwm->clk);
  165. pwm->rst = devm_reset_control_get(&pdev->dev, "pwm");
  166. if (IS_ERR(pwm->rst)) {
  167. ret = PTR_ERR(pwm->rst);
  168. dev_err(&pdev->dev, "Reset control is not found: %d\n", ret);
  169. return ret;
  170. }
  171. reset_control_deassert(pwm->rst);
  172. pwm->chip.dev = &pdev->dev;
  173. pwm->chip.ops = &tegra_pwm_ops;
  174. pwm->chip.base = -1;
  175. pwm->chip.npwm = pwm->soc->num_channels;
  176. ret = pwmchip_add(&pwm->chip);
  177. if (ret < 0) {
  178. dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
  179. reset_control_assert(pwm->rst);
  180. return ret;
  181. }
  182. return 0;
  183. }
  184. static int tegra_pwm_remove(struct platform_device *pdev)
  185. {
  186. struct tegra_pwm_chip *pc = platform_get_drvdata(pdev);
  187. unsigned int i;
  188. int err;
  189. if (WARN_ON(!pc))
  190. return -ENODEV;
  191. err = clk_prepare_enable(pc->clk);
  192. if (err < 0)
  193. return err;
  194. for (i = 0; i < pc->chip.npwm; i++) {
  195. struct pwm_device *pwm = &pc->chip.pwms[i];
  196. if (!pwm_is_enabled(pwm))
  197. if (clk_prepare_enable(pc->clk) < 0)
  198. continue;
  199. pwm_writel(pc, i, 0);
  200. clk_disable_unprepare(pc->clk);
  201. }
  202. reset_control_assert(pc->rst);
  203. clk_disable_unprepare(pc->clk);
  204. return pwmchip_remove(&pc->chip);
  205. }
  206. #ifdef CONFIG_PM_SLEEP
  207. static int tegra_pwm_suspend(struct device *dev)
  208. {
  209. return pinctrl_pm_select_sleep_state(dev);
  210. }
  211. static int tegra_pwm_resume(struct device *dev)
  212. {
  213. return pinctrl_pm_select_default_state(dev);
  214. }
  215. #endif
  216. static const struct tegra_pwm_soc tegra20_pwm_soc = {
  217. .num_channels = 4,
  218. };
  219. static const struct tegra_pwm_soc tegra186_pwm_soc = {
  220. .num_channels = 1,
  221. };
  222. static const struct of_device_id tegra_pwm_of_match[] = {
  223. { .compatible = "nvidia,tegra20-pwm", .data = &tegra20_pwm_soc },
  224. { .compatible = "nvidia,tegra186-pwm", .data = &tegra186_pwm_soc },
  225. { }
  226. };
  227. MODULE_DEVICE_TABLE(of, tegra_pwm_of_match);
  228. static const struct dev_pm_ops tegra_pwm_pm_ops = {
  229. SET_SYSTEM_SLEEP_PM_OPS(tegra_pwm_suspend, tegra_pwm_resume)
  230. };
  231. static struct platform_driver tegra_pwm_driver = {
  232. .driver = {
  233. .name = "tegra-pwm",
  234. .of_match_table = tegra_pwm_of_match,
  235. .pm = &tegra_pwm_pm_ops,
  236. },
  237. .probe = tegra_pwm_probe,
  238. .remove = tegra_pwm_remove,
  239. };
  240. module_platform_driver(tegra_pwm_driver);
  241. MODULE_LICENSE("GPL");
  242. MODULE_AUTHOR("NVIDIA Corporation");
  243. MODULE_ALIAS("platform:tegra-pwm");