io-pgtable-arm.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072
  1. /*
  2. * CPU-agnostic ARM page table allocator.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. *
  16. * Copyright (C) 2014 ARM Limited
  17. *
  18. * Author: Will Deacon <will.deacon@arm.com>
  19. */
  20. #define pr_fmt(fmt) "arm-lpae io-pgtable: " fmt
  21. #include <linux/iommu.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sizes.h>
  24. #include <linux/slab.h>
  25. #include <linux/types.h>
  26. #include <asm/barrier.h>
  27. #include "io-pgtable.h"
  28. #define ARM_LPAE_MAX_ADDR_BITS 48
  29. #define ARM_LPAE_S2_MAX_CONCAT_PAGES 16
  30. #define ARM_LPAE_MAX_LEVELS 4
  31. /* Struct accessors */
  32. #define io_pgtable_to_data(x) \
  33. container_of((x), struct arm_lpae_io_pgtable, iop)
  34. #define io_pgtable_ops_to_data(x) \
  35. io_pgtable_to_data(io_pgtable_ops_to_pgtable(x))
  36. /*
  37. * For consistency with the architecture, we always consider
  38. * ARM_LPAE_MAX_LEVELS levels, with the walk starting at level n >=0
  39. */
  40. #define ARM_LPAE_START_LVL(d) (ARM_LPAE_MAX_LEVELS - (d)->levels)
  41. /*
  42. * Calculate the right shift amount to get to the portion describing level l
  43. * in a virtual address mapped by the pagetable in d.
  44. */
  45. #define ARM_LPAE_LVL_SHIFT(l,d) \
  46. ((((d)->levels - ((l) - ARM_LPAE_START_LVL(d) + 1)) \
  47. * (d)->bits_per_level) + (d)->pg_shift)
  48. #define ARM_LPAE_GRANULE(d) (1UL << (d)->pg_shift)
  49. #define ARM_LPAE_PAGES_PER_PGD(d) \
  50. DIV_ROUND_UP((d)->pgd_size, ARM_LPAE_GRANULE(d))
  51. /*
  52. * Calculate the index at level l used to map virtual address a using the
  53. * pagetable in d.
  54. */
  55. #define ARM_LPAE_PGD_IDX(l,d) \
  56. ((l) == ARM_LPAE_START_LVL(d) ? ilog2(ARM_LPAE_PAGES_PER_PGD(d)) : 0)
  57. #define ARM_LPAE_LVL_IDX(a,l,d) \
  58. (((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) & \
  59. ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1))
  60. /* Calculate the block/page mapping size at level l for pagetable in d. */
  61. #define ARM_LPAE_BLOCK_SIZE(l,d) \
  62. (1 << (ilog2(sizeof(arm_lpae_iopte)) + \
  63. ((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level)))
  64. /* Page table bits */
  65. #define ARM_LPAE_PTE_TYPE_SHIFT 0
  66. #define ARM_LPAE_PTE_TYPE_MASK 0x3
  67. #define ARM_LPAE_PTE_TYPE_BLOCK 1
  68. #define ARM_LPAE_PTE_TYPE_TABLE 3
  69. #define ARM_LPAE_PTE_TYPE_PAGE 3
  70. #define ARM_LPAE_PTE_NSTABLE (((arm_lpae_iopte)1) << 63)
  71. #define ARM_LPAE_PTE_XN (((arm_lpae_iopte)3) << 53)
  72. #define ARM_LPAE_PTE_AF (((arm_lpae_iopte)1) << 10)
  73. #define ARM_LPAE_PTE_SH_NS (((arm_lpae_iopte)0) << 8)
  74. #define ARM_LPAE_PTE_SH_OS (((arm_lpae_iopte)2) << 8)
  75. #define ARM_LPAE_PTE_SH_IS (((arm_lpae_iopte)3) << 8)
  76. #define ARM_LPAE_PTE_NS (((arm_lpae_iopte)1) << 5)
  77. #define ARM_LPAE_PTE_VALID (((arm_lpae_iopte)1) << 0)
  78. #define ARM_LPAE_PTE_ATTR_LO_MASK (((arm_lpae_iopte)0x3ff) << 2)
  79. /* Ignore the contiguous bit for block splitting */
  80. #define ARM_LPAE_PTE_ATTR_HI_MASK (((arm_lpae_iopte)6) << 52)
  81. #define ARM_LPAE_PTE_ATTR_MASK (ARM_LPAE_PTE_ATTR_LO_MASK | \
  82. ARM_LPAE_PTE_ATTR_HI_MASK)
  83. /* Stage-1 PTE */
  84. #define ARM_LPAE_PTE_AP_UNPRIV (((arm_lpae_iopte)1) << 6)
  85. #define ARM_LPAE_PTE_AP_RDONLY (((arm_lpae_iopte)2) << 6)
  86. #define ARM_LPAE_PTE_ATTRINDX_SHIFT 2
  87. #define ARM_LPAE_PTE_nG (((arm_lpae_iopte)1) << 11)
  88. /* Stage-2 PTE */
  89. #define ARM_LPAE_PTE_HAP_FAULT (((arm_lpae_iopte)0) << 6)
  90. #define ARM_LPAE_PTE_HAP_READ (((arm_lpae_iopte)1) << 6)
  91. #define ARM_LPAE_PTE_HAP_WRITE (((arm_lpae_iopte)2) << 6)
  92. #define ARM_LPAE_PTE_MEMATTR_OIWB (((arm_lpae_iopte)0xf) << 2)
  93. #define ARM_LPAE_PTE_MEMATTR_NC (((arm_lpae_iopte)0x5) << 2)
  94. #define ARM_LPAE_PTE_MEMATTR_DEV (((arm_lpae_iopte)0x1) << 2)
  95. /* Register bits */
  96. #define ARM_32_LPAE_TCR_EAE (1 << 31)
  97. #define ARM_64_LPAE_S2_TCR_RES1 (1 << 31)
  98. #define ARM_LPAE_TCR_EPD1 (1 << 23)
  99. #define ARM_LPAE_TCR_TG0_4K (0 << 14)
  100. #define ARM_LPAE_TCR_TG0_64K (1 << 14)
  101. #define ARM_LPAE_TCR_TG0_16K (2 << 14)
  102. #define ARM_LPAE_TCR_SH0_SHIFT 12
  103. #define ARM_LPAE_TCR_SH0_MASK 0x3
  104. #define ARM_LPAE_TCR_SH_NS 0
  105. #define ARM_LPAE_TCR_SH_OS 2
  106. #define ARM_LPAE_TCR_SH_IS 3
  107. #define ARM_LPAE_TCR_ORGN0_SHIFT 10
  108. #define ARM_LPAE_TCR_IRGN0_SHIFT 8
  109. #define ARM_LPAE_TCR_RGN_MASK 0x3
  110. #define ARM_LPAE_TCR_RGN_NC 0
  111. #define ARM_LPAE_TCR_RGN_WBWA 1
  112. #define ARM_LPAE_TCR_RGN_WT 2
  113. #define ARM_LPAE_TCR_RGN_WB 3
  114. #define ARM_LPAE_TCR_SL0_SHIFT 6
  115. #define ARM_LPAE_TCR_SL0_MASK 0x3
  116. #define ARM_LPAE_TCR_T0SZ_SHIFT 0
  117. #define ARM_LPAE_TCR_SZ_MASK 0xf
  118. #define ARM_LPAE_TCR_PS_SHIFT 16
  119. #define ARM_LPAE_TCR_PS_MASK 0x7
  120. #define ARM_LPAE_TCR_IPS_SHIFT 32
  121. #define ARM_LPAE_TCR_IPS_MASK 0x7
  122. #define ARM_LPAE_TCR_PS_32_BIT 0x0ULL
  123. #define ARM_LPAE_TCR_PS_36_BIT 0x1ULL
  124. #define ARM_LPAE_TCR_PS_40_BIT 0x2ULL
  125. #define ARM_LPAE_TCR_PS_42_BIT 0x3ULL
  126. #define ARM_LPAE_TCR_PS_44_BIT 0x4ULL
  127. #define ARM_LPAE_TCR_PS_48_BIT 0x5ULL
  128. #define ARM_LPAE_MAIR_ATTR_SHIFT(n) ((n) << 3)
  129. #define ARM_LPAE_MAIR_ATTR_MASK 0xff
  130. #define ARM_LPAE_MAIR_ATTR_DEVICE 0x04
  131. #define ARM_LPAE_MAIR_ATTR_NC 0x44
  132. #define ARM_LPAE_MAIR_ATTR_WBRWA 0xff
  133. #define ARM_LPAE_MAIR_ATTR_IDX_NC 0
  134. #define ARM_LPAE_MAIR_ATTR_IDX_CACHE 1
  135. #define ARM_LPAE_MAIR_ATTR_IDX_DEV 2
  136. /* IOPTE accessors */
  137. #define iopte_deref(pte,d) \
  138. (__va((pte) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1) \
  139. & ~(ARM_LPAE_GRANULE(d) - 1ULL)))
  140. #define iopte_type(pte,l) \
  141. (((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK)
  142. #define iopte_prot(pte) ((pte) & ARM_LPAE_PTE_ATTR_MASK)
  143. #define iopte_leaf(pte,l) \
  144. (l == (ARM_LPAE_MAX_LEVELS - 1) ? \
  145. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_PAGE) : \
  146. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_BLOCK))
  147. #define iopte_to_pfn(pte,d) \
  148. (((pte) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1)) >> (d)->pg_shift)
  149. #define pfn_to_iopte(pfn,d) \
  150. (((pfn) << (d)->pg_shift) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1))
  151. struct arm_lpae_io_pgtable {
  152. struct io_pgtable iop;
  153. int levels;
  154. size_t pgd_size;
  155. unsigned long pg_shift;
  156. unsigned long bits_per_level;
  157. void *pgd;
  158. };
  159. typedef u64 arm_lpae_iopte;
  160. static bool selftest_running = false;
  161. static dma_addr_t __arm_lpae_dma_addr(void *pages)
  162. {
  163. return (dma_addr_t)virt_to_phys(pages);
  164. }
  165. static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp,
  166. struct io_pgtable_cfg *cfg)
  167. {
  168. struct device *dev = cfg->iommu_dev;
  169. dma_addr_t dma;
  170. void *pages = alloc_pages_exact(size, gfp | __GFP_ZERO);
  171. if (!pages)
  172. return NULL;
  173. if (!selftest_running) {
  174. dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE);
  175. if (dma_mapping_error(dev, dma))
  176. goto out_free;
  177. /*
  178. * We depend on the IOMMU being able to work with any physical
  179. * address directly, so if the DMA layer suggests otherwise by
  180. * translating or truncating them, that bodes very badly...
  181. */
  182. if (dma != virt_to_phys(pages))
  183. goto out_unmap;
  184. }
  185. return pages;
  186. out_unmap:
  187. dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n");
  188. dma_unmap_single(dev, dma, size, DMA_TO_DEVICE);
  189. out_free:
  190. free_pages_exact(pages, size);
  191. return NULL;
  192. }
  193. static void __arm_lpae_free_pages(void *pages, size_t size,
  194. struct io_pgtable_cfg *cfg)
  195. {
  196. if (!selftest_running)
  197. dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages),
  198. size, DMA_TO_DEVICE);
  199. free_pages_exact(pages, size);
  200. }
  201. static void __arm_lpae_set_pte(arm_lpae_iopte *ptep, arm_lpae_iopte pte,
  202. struct io_pgtable_cfg *cfg)
  203. {
  204. *ptep = pte;
  205. if (!selftest_running)
  206. dma_sync_single_for_device(cfg->iommu_dev,
  207. __arm_lpae_dma_addr(ptep),
  208. sizeof(pte), DMA_TO_DEVICE);
  209. }
  210. static int __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
  211. unsigned long iova, size_t size, int lvl,
  212. arm_lpae_iopte *ptep);
  213. static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
  214. unsigned long iova, phys_addr_t paddr,
  215. arm_lpae_iopte prot, int lvl,
  216. arm_lpae_iopte *ptep)
  217. {
  218. arm_lpae_iopte pte = prot;
  219. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  220. if (iopte_leaf(*ptep, lvl)) {
  221. /* We require an unmap first */
  222. WARN_ON(!selftest_running);
  223. return -EEXIST;
  224. } else if (iopte_type(*ptep, lvl) == ARM_LPAE_PTE_TYPE_TABLE) {
  225. /*
  226. * We need to unmap and free the old table before
  227. * overwriting it with a block entry.
  228. */
  229. arm_lpae_iopte *tblp;
  230. size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
  231. tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data);
  232. if (WARN_ON(__arm_lpae_unmap(data, iova, sz, lvl, tblp) != sz))
  233. return -EINVAL;
  234. }
  235. if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
  236. pte |= ARM_LPAE_PTE_NS;
  237. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  238. pte |= ARM_LPAE_PTE_TYPE_PAGE;
  239. else
  240. pte |= ARM_LPAE_PTE_TYPE_BLOCK;
  241. pte |= ARM_LPAE_PTE_AF | ARM_LPAE_PTE_SH_IS;
  242. pte |= pfn_to_iopte(paddr >> data->pg_shift, data);
  243. __arm_lpae_set_pte(ptep, pte, cfg);
  244. return 0;
  245. }
  246. static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova,
  247. phys_addr_t paddr, size_t size, arm_lpae_iopte prot,
  248. int lvl, arm_lpae_iopte *ptep)
  249. {
  250. arm_lpae_iopte *cptep, pte;
  251. size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
  252. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  253. /* Find our entry at the current level */
  254. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  255. /* If we can install a leaf entry at this level, then do so */
  256. if (size == block_size && (size & cfg->pgsize_bitmap))
  257. return arm_lpae_init_pte(data, iova, paddr, prot, lvl, ptep);
  258. /* We can't allocate tables at the final level */
  259. if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1))
  260. return -EINVAL;
  261. /* Grab a pointer to the next level */
  262. pte = *ptep;
  263. if (!pte) {
  264. cptep = __arm_lpae_alloc_pages(ARM_LPAE_GRANULE(data),
  265. GFP_ATOMIC, cfg);
  266. if (!cptep)
  267. return -ENOMEM;
  268. pte = __pa(cptep) | ARM_LPAE_PTE_TYPE_TABLE;
  269. if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
  270. pte |= ARM_LPAE_PTE_NSTABLE;
  271. __arm_lpae_set_pte(ptep, pte, cfg);
  272. } else {
  273. cptep = iopte_deref(pte, data);
  274. }
  275. /* Rinse, repeat */
  276. return __arm_lpae_map(data, iova, paddr, size, prot, lvl + 1, cptep);
  277. }
  278. static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
  279. int prot)
  280. {
  281. arm_lpae_iopte pte;
  282. if (data->iop.fmt == ARM_64_LPAE_S1 ||
  283. data->iop.fmt == ARM_32_LPAE_S1) {
  284. pte = ARM_LPAE_PTE_AP_UNPRIV | ARM_LPAE_PTE_nG;
  285. if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ))
  286. pte |= ARM_LPAE_PTE_AP_RDONLY;
  287. if (prot & IOMMU_CACHE)
  288. pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
  289. << ARM_LPAE_PTE_ATTRINDX_SHIFT);
  290. } else {
  291. pte = ARM_LPAE_PTE_HAP_FAULT;
  292. if (prot & IOMMU_READ)
  293. pte |= ARM_LPAE_PTE_HAP_READ;
  294. if (prot & IOMMU_WRITE)
  295. pte |= ARM_LPAE_PTE_HAP_WRITE;
  296. if (prot & IOMMU_CACHE)
  297. pte |= ARM_LPAE_PTE_MEMATTR_OIWB;
  298. else
  299. pte |= ARM_LPAE_PTE_MEMATTR_NC;
  300. }
  301. if (prot & IOMMU_NOEXEC)
  302. pte |= ARM_LPAE_PTE_XN;
  303. return pte;
  304. }
  305. static int arm_lpae_map(struct io_pgtable_ops *ops, unsigned long iova,
  306. phys_addr_t paddr, size_t size, int iommu_prot)
  307. {
  308. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  309. arm_lpae_iopte *ptep = data->pgd;
  310. int ret, lvl = ARM_LPAE_START_LVL(data);
  311. arm_lpae_iopte prot;
  312. /* If no access, then nothing to do */
  313. if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE)))
  314. return 0;
  315. prot = arm_lpae_prot_to_pte(data, iommu_prot);
  316. ret = __arm_lpae_map(data, iova, paddr, size, prot, lvl, ptep);
  317. /*
  318. * Synchronise all PTE updates for the new mapping before there's
  319. * a chance for anything to kick off a table walk for the new iova.
  320. */
  321. wmb();
  322. return ret;
  323. }
  324. static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl,
  325. arm_lpae_iopte *ptep)
  326. {
  327. arm_lpae_iopte *start, *end;
  328. unsigned long table_size;
  329. if (lvl == ARM_LPAE_START_LVL(data))
  330. table_size = data->pgd_size;
  331. else
  332. table_size = ARM_LPAE_GRANULE(data);
  333. start = ptep;
  334. /* Only leaf entries at the last level */
  335. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  336. end = ptep;
  337. else
  338. end = (void *)ptep + table_size;
  339. while (ptep != end) {
  340. arm_lpae_iopte pte = *ptep++;
  341. if (!pte || iopte_leaf(pte, lvl))
  342. continue;
  343. __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
  344. }
  345. __arm_lpae_free_pages(start, table_size, &data->iop.cfg);
  346. }
  347. static void arm_lpae_free_pgtable(struct io_pgtable *iop)
  348. {
  349. struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop);
  350. __arm_lpae_free_pgtable(data, ARM_LPAE_START_LVL(data), data->pgd);
  351. kfree(data);
  352. }
  353. static int arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data,
  354. unsigned long iova, size_t size,
  355. arm_lpae_iopte prot, int lvl,
  356. arm_lpae_iopte *ptep, size_t blk_size)
  357. {
  358. unsigned long blk_start, blk_end;
  359. phys_addr_t blk_paddr;
  360. arm_lpae_iopte table = 0;
  361. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  362. blk_start = iova & ~(blk_size - 1);
  363. blk_end = blk_start + blk_size;
  364. blk_paddr = iopte_to_pfn(*ptep, data) << data->pg_shift;
  365. for (; blk_start < blk_end; blk_start += size, blk_paddr += size) {
  366. arm_lpae_iopte *tablep;
  367. /* Unmap! */
  368. if (blk_start == iova)
  369. continue;
  370. /* __arm_lpae_map expects a pointer to the start of the table */
  371. tablep = &table - ARM_LPAE_LVL_IDX(blk_start, lvl, data);
  372. if (__arm_lpae_map(data, blk_start, blk_paddr, size, prot, lvl,
  373. tablep) < 0) {
  374. if (table) {
  375. /* Free the table we allocated */
  376. tablep = iopte_deref(table, data);
  377. __arm_lpae_free_pgtable(data, lvl + 1, tablep);
  378. }
  379. return 0; /* Bytes unmapped */
  380. }
  381. }
  382. __arm_lpae_set_pte(ptep, table, cfg);
  383. iova &= ~(blk_size - 1);
  384. cfg->tlb->tlb_add_flush(iova, blk_size, blk_size, true, data->iop.cookie);
  385. return size;
  386. }
  387. static int __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
  388. unsigned long iova, size_t size, int lvl,
  389. arm_lpae_iopte *ptep)
  390. {
  391. arm_lpae_iopte pte;
  392. const struct iommu_gather_ops *tlb = data->iop.cfg.tlb;
  393. void *cookie = data->iop.cookie;
  394. size_t blk_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
  395. /* Something went horribly wrong and we ran out of page table */
  396. if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
  397. return 0;
  398. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  399. pte = *ptep;
  400. if (WARN_ON(!pte))
  401. return 0;
  402. /* If the size matches this level, we're in the right place */
  403. if (size == blk_size) {
  404. __arm_lpae_set_pte(ptep, 0, &data->iop.cfg);
  405. if (!iopte_leaf(pte, lvl)) {
  406. /* Also flush any partial walks */
  407. tlb->tlb_add_flush(iova, size, ARM_LPAE_GRANULE(data),
  408. false, cookie);
  409. tlb->tlb_sync(cookie);
  410. ptep = iopte_deref(pte, data);
  411. __arm_lpae_free_pgtable(data, lvl + 1, ptep);
  412. } else {
  413. tlb->tlb_add_flush(iova, size, size, true, cookie);
  414. }
  415. return size;
  416. } else if (iopte_leaf(pte, lvl)) {
  417. /*
  418. * Insert a table at the next level to map the old region,
  419. * minus the part we want to unmap
  420. */
  421. return arm_lpae_split_blk_unmap(data, iova, size,
  422. iopte_prot(pte), lvl, ptep,
  423. blk_size);
  424. }
  425. /* Keep on walkin' */
  426. ptep = iopte_deref(pte, data);
  427. return __arm_lpae_unmap(data, iova, size, lvl + 1, ptep);
  428. }
  429. static int arm_lpae_unmap(struct io_pgtable_ops *ops, unsigned long iova,
  430. size_t size)
  431. {
  432. size_t unmapped;
  433. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  434. struct io_pgtable *iop = &data->iop;
  435. arm_lpae_iopte *ptep = data->pgd;
  436. int lvl = ARM_LPAE_START_LVL(data);
  437. unmapped = __arm_lpae_unmap(data, iova, size, lvl, ptep);
  438. if (unmapped)
  439. iop->cfg.tlb->tlb_sync(iop->cookie);
  440. return unmapped;
  441. }
  442. static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops,
  443. unsigned long iova)
  444. {
  445. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  446. arm_lpae_iopte pte, *ptep = data->pgd;
  447. int lvl = ARM_LPAE_START_LVL(data);
  448. do {
  449. /* Valid IOPTE pointer? */
  450. if (!ptep)
  451. return 0;
  452. /* Grab the IOPTE we're interested in */
  453. pte = *(ptep + ARM_LPAE_LVL_IDX(iova, lvl, data));
  454. /* Valid entry? */
  455. if (!pte)
  456. return 0;
  457. /* Leaf entry? */
  458. if (iopte_leaf(pte,lvl))
  459. goto found_translation;
  460. /* Take it to the next level */
  461. ptep = iopte_deref(pte, data);
  462. } while (++lvl < ARM_LPAE_MAX_LEVELS);
  463. /* Ran out of page tables to walk */
  464. return 0;
  465. found_translation:
  466. iova &= (ARM_LPAE_GRANULE(data) - 1);
  467. return ((phys_addr_t)iopte_to_pfn(pte,data) << data->pg_shift) | iova;
  468. }
  469. static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg)
  470. {
  471. unsigned long granule;
  472. /*
  473. * We need to restrict the supported page sizes to match the
  474. * translation regime for a particular granule. Aim to match
  475. * the CPU page size if possible, otherwise prefer smaller sizes.
  476. * While we're at it, restrict the block sizes to match the
  477. * chosen granule.
  478. */
  479. if (cfg->pgsize_bitmap & PAGE_SIZE)
  480. granule = PAGE_SIZE;
  481. else if (cfg->pgsize_bitmap & ~PAGE_MASK)
  482. granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK);
  483. else if (cfg->pgsize_bitmap & PAGE_MASK)
  484. granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK);
  485. else
  486. granule = 0;
  487. switch (granule) {
  488. case SZ_4K:
  489. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  490. break;
  491. case SZ_16K:
  492. cfg->pgsize_bitmap &= (SZ_16K | SZ_32M);
  493. break;
  494. case SZ_64K:
  495. cfg->pgsize_bitmap &= (SZ_64K | SZ_512M);
  496. break;
  497. default:
  498. cfg->pgsize_bitmap = 0;
  499. }
  500. }
  501. static struct arm_lpae_io_pgtable *
  502. arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg)
  503. {
  504. unsigned long va_bits, pgd_bits;
  505. struct arm_lpae_io_pgtable *data;
  506. arm_lpae_restrict_pgsizes(cfg);
  507. if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K)))
  508. return NULL;
  509. if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS)
  510. return NULL;
  511. if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS)
  512. return NULL;
  513. if (!selftest_running && cfg->iommu_dev->dma_pfn_offset) {
  514. dev_err(cfg->iommu_dev, "Cannot accommodate DMA offset for IOMMU page tables\n");
  515. return NULL;
  516. }
  517. data = kmalloc(sizeof(*data), GFP_KERNEL);
  518. if (!data)
  519. return NULL;
  520. data->pg_shift = __ffs(cfg->pgsize_bitmap);
  521. data->bits_per_level = data->pg_shift - ilog2(sizeof(arm_lpae_iopte));
  522. va_bits = cfg->ias - data->pg_shift;
  523. data->levels = DIV_ROUND_UP(va_bits, data->bits_per_level);
  524. /* Calculate the actual size of our pgd (without concatenation) */
  525. pgd_bits = va_bits - (data->bits_per_level * (data->levels - 1));
  526. data->pgd_size = 1UL << (pgd_bits + ilog2(sizeof(arm_lpae_iopte)));
  527. data->iop.ops = (struct io_pgtable_ops) {
  528. .map = arm_lpae_map,
  529. .unmap = arm_lpae_unmap,
  530. .iova_to_phys = arm_lpae_iova_to_phys,
  531. };
  532. return data;
  533. }
  534. static struct io_pgtable *
  535. arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  536. {
  537. u64 reg;
  538. struct arm_lpae_io_pgtable *data = arm_lpae_alloc_pgtable(cfg);
  539. if (!data)
  540. return NULL;
  541. /* TCR */
  542. reg = (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  543. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  544. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  545. switch (ARM_LPAE_GRANULE(data)) {
  546. case SZ_4K:
  547. reg |= ARM_LPAE_TCR_TG0_4K;
  548. break;
  549. case SZ_16K:
  550. reg |= ARM_LPAE_TCR_TG0_16K;
  551. break;
  552. case SZ_64K:
  553. reg |= ARM_LPAE_TCR_TG0_64K;
  554. break;
  555. }
  556. switch (cfg->oas) {
  557. case 32:
  558. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  559. break;
  560. case 36:
  561. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  562. break;
  563. case 40:
  564. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  565. break;
  566. case 42:
  567. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  568. break;
  569. case 44:
  570. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  571. break;
  572. case 48:
  573. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  574. break;
  575. default:
  576. goto out_free_data;
  577. }
  578. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  579. /* Disable speculative walks through TTBR1 */
  580. reg |= ARM_LPAE_TCR_EPD1;
  581. cfg->arm_lpae_s1_cfg.tcr = reg;
  582. /* MAIRs */
  583. reg = (ARM_LPAE_MAIR_ATTR_NC
  584. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
  585. (ARM_LPAE_MAIR_ATTR_WBRWA
  586. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
  587. (ARM_LPAE_MAIR_ATTR_DEVICE
  588. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV));
  589. cfg->arm_lpae_s1_cfg.mair[0] = reg;
  590. cfg->arm_lpae_s1_cfg.mair[1] = 0;
  591. /* Looking good; allocate a pgd */
  592. data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
  593. if (!data->pgd)
  594. goto out_free_data;
  595. /* Ensure the empty pgd is visible before any actual TTBR write */
  596. wmb();
  597. /* TTBRs */
  598. cfg->arm_lpae_s1_cfg.ttbr[0] = virt_to_phys(data->pgd);
  599. cfg->arm_lpae_s1_cfg.ttbr[1] = 0;
  600. return &data->iop;
  601. out_free_data:
  602. kfree(data);
  603. return NULL;
  604. }
  605. static struct io_pgtable *
  606. arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  607. {
  608. u64 reg, sl;
  609. struct arm_lpae_io_pgtable *data = arm_lpae_alloc_pgtable(cfg);
  610. if (!data)
  611. return NULL;
  612. /*
  613. * Concatenate PGDs at level 1 if possible in order to reduce
  614. * the depth of the stage-2 walk.
  615. */
  616. if (data->levels == ARM_LPAE_MAX_LEVELS) {
  617. unsigned long pgd_pages;
  618. pgd_pages = data->pgd_size >> ilog2(sizeof(arm_lpae_iopte));
  619. if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) {
  620. data->pgd_size = pgd_pages << data->pg_shift;
  621. data->levels--;
  622. }
  623. }
  624. /* VTCR */
  625. reg = ARM_64_LPAE_S2_TCR_RES1 |
  626. (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  627. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  628. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  629. sl = ARM_LPAE_START_LVL(data);
  630. switch (ARM_LPAE_GRANULE(data)) {
  631. case SZ_4K:
  632. reg |= ARM_LPAE_TCR_TG0_4K;
  633. sl++; /* SL0 format is different for 4K granule size */
  634. break;
  635. case SZ_16K:
  636. reg |= ARM_LPAE_TCR_TG0_16K;
  637. break;
  638. case SZ_64K:
  639. reg |= ARM_LPAE_TCR_TG0_64K;
  640. break;
  641. }
  642. switch (cfg->oas) {
  643. case 32:
  644. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_PS_SHIFT);
  645. break;
  646. case 36:
  647. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_PS_SHIFT);
  648. break;
  649. case 40:
  650. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_PS_SHIFT);
  651. break;
  652. case 42:
  653. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_PS_SHIFT);
  654. break;
  655. case 44:
  656. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_PS_SHIFT);
  657. break;
  658. case 48:
  659. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_PS_SHIFT);
  660. break;
  661. default:
  662. goto out_free_data;
  663. }
  664. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  665. reg |= (~sl & ARM_LPAE_TCR_SL0_MASK) << ARM_LPAE_TCR_SL0_SHIFT;
  666. cfg->arm_lpae_s2_cfg.vtcr = reg;
  667. /* Allocate pgd pages */
  668. data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
  669. if (!data->pgd)
  670. goto out_free_data;
  671. /* Ensure the empty pgd is visible before any actual TTBR write */
  672. wmb();
  673. /* VTTBR */
  674. cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd);
  675. return &data->iop;
  676. out_free_data:
  677. kfree(data);
  678. return NULL;
  679. }
  680. static struct io_pgtable *
  681. arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  682. {
  683. struct io_pgtable *iop;
  684. if (cfg->ias > 32 || cfg->oas > 40)
  685. return NULL;
  686. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  687. iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie);
  688. if (iop) {
  689. cfg->arm_lpae_s1_cfg.tcr |= ARM_32_LPAE_TCR_EAE;
  690. cfg->arm_lpae_s1_cfg.tcr &= 0xffffffff;
  691. }
  692. return iop;
  693. }
  694. static struct io_pgtable *
  695. arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  696. {
  697. struct io_pgtable *iop;
  698. if (cfg->ias > 40 || cfg->oas > 40)
  699. return NULL;
  700. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  701. iop = arm_64_lpae_alloc_pgtable_s2(cfg, cookie);
  702. if (iop)
  703. cfg->arm_lpae_s2_cfg.vtcr &= 0xffffffff;
  704. return iop;
  705. }
  706. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = {
  707. .alloc = arm_64_lpae_alloc_pgtable_s1,
  708. .free = arm_lpae_free_pgtable,
  709. };
  710. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = {
  711. .alloc = arm_64_lpae_alloc_pgtable_s2,
  712. .free = arm_lpae_free_pgtable,
  713. };
  714. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = {
  715. .alloc = arm_32_lpae_alloc_pgtable_s1,
  716. .free = arm_lpae_free_pgtable,
  717. };
  718. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = {
  719. .alloc = arm_32_lpae_alloc_pgtable_s2,
  720. .free = arm_lpae_free_pgtable,
  721. };
  722. #ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST
  723. static struct io_pgtable_cfg *cfg_cookie;
  724. static void dummy_tlb_flush_all(void *cookie)
  725. {
  726. WARN_ON(cookie != cfg_cookie);
  727. }
  728. static void dummy_tlb_add_flush(unsigned long iova, size_t size,
  729. size_t granule, bool leaf, void *cookie)
  730. {
  731. WARN_ON(cookie != cfg_cookie);
  732. WARN_ON(!(size & cfg_cookie->pgsize_bitmap));
  733. }
  734. static void dummy_tlb_sync(void *cookie)
  735. {
  736. WARN_ON(cookie != cfg_cookie);
  737. }
  738. static struct iommu_gather_ops dummy_tlb_ops __initdata = {
  739. .tlb_flush_all = dummy_tlb_flush_all,
  740. .tlb_add_flush = dummy_tlb_add_flush,
  741. .tlb_sync = dummy_tlb_sync,
  742. };
  743. static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops)
  744. {
  745. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  746. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  747. pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n",
  748. cfg->pgsize_bitmap, cfg->ias);
  749. pr_err("data: %d levels, 0x%zx pgd_size, %lu pg_shift, %lu bits_per_level, pgd @ %p\n",
  750. data->levels, data->pgd_size, data->pg_shift,
  751. data->bits_per_level, data->pgd);
  752. }
  753. #define __FAIL(ops, i) ({ \
  754. WARN(1, "selftest: test failed for fmt idx %d\n", (i)); \
  755. arm_lpae_dump_ops(ops); \
  756. selftest_running = false; \
  757. -EFAULT; \
  758. })
  759. static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg)
  760. {
  761. static const enum io_pgtable_fmt fmts[] = {
  762. ARM_64_LPAE_S1,
  763. ARM_64_LPAE_S2,
  764. };
  765. int i, j;
  766. unsigned long iova;
  767. size_t size;
  768. struct io_pgtable_ops *ops;
  769. selftest_running = true;
  770. for (i = 0; i < ARRAY_SIZE(fmts); ++i) {
  771. cfg_cookie = cfg;
  772. ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg);
  773. if (!ops) {
  774. pr_err("selftest: failed to allocate io pgtable ops\n");
  775. return -ENOMEM;
  776. }
  777. /*
  778. * Initial sanity checks.
  779. * Empty page tables shouldn't provide any translations.
  780. */
  781. if (ops->iova_to_phys(ops, 42))
  782. return __FAIL(ops, i);
  783. if (ops->iova_to_phys(ops, SZ_1G + 42))
  784. return __FAIL(ops, i);
  785. if (ops->iova_to_phys(ops, SZ_2G + 42))
  786. return __FAIL(ops, i);
  787. /*
  788. * Distinct mappings of different granule sizes.
  789. */
  790. iova = 0;
  791. j = find_first_bit(&cfg->pgsize_bitmap, BITS_PER_LONG);
  792. while (j != BITS_PER_LONG) {
  793. size = 1UL << j;
  794. if (ops->map(ops, iova, iova, size, IOMMU_READ |
  795. IOMMU_WRITE |
  796. IOMMU_NOEXEC |
  797. IOMMU_CACHE))
  798. return __FAIL(ops, i);
  799. /* Overlapping mappings */
  800. if (!ops->map(ops, iova, iova + size, size,
  801. IOMMU_READ | IOMMU_NOEXEC))
  802. return __FAIL(ops, i);
  803. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  804. return __FAIL(ops, i);
  805. iova += SZ_1G;
  806. j++;
  807. j = find_next_bit(&cfg->pgsize_bitmap, BITS_PER_LONG, j);
  808. }
  809. /* Partial unmap */
  810. size = 1UL << __ffs(cfg->pgsize_bitmap);
  811. if (ops->unmap(ops, SZ_1G + size, size) != size)
  812. return __FAIL(ops, i);
  813. /* Remap of partial unmap */
  814. if (ops->map(ops, SZ_1G + size, size, size, IOMMU_READ))
  815. return __FAIL(ops, i);
  816. if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42))
  817. return __FAIL(ops, i);
  818. /* Full unmap */
  819. iova = 0;
  820. j = find_first_bit(&cfg->pgsize_bitmap, BITS_PER_LONG);
  821. while (j != BITS_PER_LONG) {
  822. size = 1UL << j;
  823. if (ops->unmap(ops, iova, size) != size)
  824. return __FAIL(ops, i);
  825. if (ops->iova_to_phys(ops, iova + 42))
  826. return __FAIL(ops, i);
  827. /* Remap full block */
  828. if (ops->map(ops, iova, iova, size, IOMMU_WRITE))
  829. return __FAIL(ops, i);
  830. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  831. return __FAIL(ops, i);
  832. iova += SZ_1G;
  833. j++;
  834. j = find_next_bit(&cfg->pgsize_bitmap, BITS_PER_LONG, j);
  835. }
  836. free_io_pgtable_ops(ops);
  837. }
  838. selftest_running = false;
  839. return 0;
  840. }
  841. static int __init arm_lpae_do_selftests(void)
  842. {
  843. static const unsigned long pgsize[] = {
  844. SZ_4K | SZ_2M | SZ_1G,
  845. SZ_16K | SZ_32M,
  846. SZ_64K | SZ_512M,
  847. };
  848. static const unsigned int ias[] = {
  849. 32, 36, 40, 42, 44, 48,
  850. };
  851. int i, j, pass = 0, fail = 0;
  852. struct io_pgtable_cfg cfg = {
  853. .tlb = &dummy_tlb_ops,
  854. .oas = 48,
  855. };
  856. for (i = 0; i < ARRAY_SIZE(pgsize); ++i) {
  857. for (j = 0; j < ARRAY_SIZE(ias); ++j) {
  858. cfg.pgsize_bitmap = pgsize[i];
  859. cfg.ias = ias[j];
  860. pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n",
  861. pgsize[i], ias[j]);
  862. if (arm_lpae_run_tests(&cfg))
  863. fail++;
  864. else
  865. pass++;
  866. }
  867. }
  868. pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail);
  869. return fail ? -EFAULT : 0;
  870. }
  871. subsys_initcall(arm_lpae_do_selftests);
  872. #endif