intel_runtime_pm.c 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460
  1. /*
  2. * Copyright © 2012-2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. * Daniel Vetter <daniel.vetter@ffwll.ch>
  26. *
  27. */
  28. #include <linux/pm_runtime.h>
  29. #include <linux/vgaarb.h>
  30. #include "i915_drv.h"
  31. #include "intel_drv.h"
  32. /**
  33. * DOC: runtime pm
  34. *
  35. * The i915 driver supports dynamic enabling and disabling of entire hardware
  36. * blocks at runtime. This is especially important on the display side where
  37. * software is supposed to control many power gates manually on recent hardware,
  38. * since on the GT side a lot of the power management is done by the hardware.
  39. * But even there some manual control at the device level is required.
  40. *
  41. * Since i915 supports a diverse set of platforms with a unified codebase and
  42. * hardware engineers just love to shuffle functionality around between power
  43. * domains there's a sizeable amount of indirection required. This file provides
  44. * generic functions to the driver for grabbing and releasing references for
  45. * abstract power domains. It then maps those to the actual power wells
  46. * present for a given platform.
  47. */
  48. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  49. for (i = 0; \
  50. i < (power_domains)->power_well_count && \
  51. ((power_well) = &(power_domains)->power_wells[i]); \
  52. i++) \
  53. for_each_if ((power_well)->domains & (domain_mask))
  54. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  55. for (i = (power_domains)->power_well_count - 1; \
  56. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  57. i--) \
  58. for_each_if ((power_well)->domains & (domain_mask))
  59. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  60. int power_well_id);
  61. const char *
  62. intel_display_power_domain_str(enum intel_display_power_domain domain)
  63. {
  64. switch (domain) {
  65. case POWER_DOMAIN_PIPE_A:
  66. return "PIPE_A";
  67. case POWER_DOMAIN_PIPE_B:
  68. return "PIPE_B";
  69. case POWER_DOMAIN_PIPE_C:
  70. return "PIPE_C";
  71. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  72. return "PIPE_A_PANEL_FITTER";
  73. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  74. return "PIPE_B_PANEL_FITTER";
  75. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  76. return "PIPE_C_PANEL_FITTER";
  77. case POWER_DOMAIN_TRANSCODER_A:
  78. return "TRANSCODER_A";
  79. case POWER_DOMAIN_TRANSCODER_B:
  80. return "TRANSCODER_B";
  81. case POWER_DOMAIN_TRANSCODER_C:
  82. return "TRANSCODER_C";
  83. case POWER_DOMAIN_TRANSCODER_EDP:
  84. return "TRANSCODER_EDP";
  85. case POWER_DOMAIN_PORT_DDI_A_LANES:
  86. return "PORT_DDI_A_LANES";
  87. case POWER_DOMAIN_PORT_DDI_B_LANES:
  88. return "PORT_DDI_B_LANES";
  89. case POWER_DOMAIN_PORT_DDI_C_LANES:
  90. return "PORT_DDI_C_LANES";
  91. case POWER_DOMAIN_PORT_DDI_D_LANES:
  92. return "PORT_DDI_D_LANES";
  93. case POWER_DOMAIN_PORT_DDI_E_LANES:
  94. return "PORT_DDI_E_LANES";
  95. case POWER_DOMAIN_PORT_DSI:
  96. return "PORT_DSI";
  97. case POWER_DOMAIN_PORT_CRT:
  98. return "PORT_CRT";
  99. case POWER_DOMAIN_PORT_OTHER:
  100. return "PORT_OTHER";
  101. case POWER_DOMAIN_VGA:
  102. return "VGA";
  103. case POWER_DOMAIN_AUDIO:
  104. return "AUDIO";
  105. case POWER_DOMAIN_PLLS:
  106. return "PLLS";
  107. case POWER_DOMAIN_AUX_A:
  108. return "AUX_A";
  109. case POWER_DOMAIN_AUX_B:
  110. return "AUX_B";
  111. case POWER_DOMAIN_AUX_C:
  112. return "AUX_C";
  113. case POWER_DOMAIN_AUX_D:
  114. return "AUX_D";
  115. case POWER_DOMAIN_GMBUS:
  116. return "GMBUS";
  117. case POWER_DOMAIN_INIT:
  118. return "INIT";
  119. case POWER_DOMAIN_MODESET:
  120. return "MODESET";
  121. default:
  122. MISSING_CASE(domain);
  123. return "?";
  124. }
  125. }
  126. static void intel_power_well_enable(struct drm_i915_private *dev_priv,
  127. struct i915_power_well *power_well)
  128. {
  129. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  130. power_well->ops->enable(dev_priv, power_well);
  131. power_well->hw_enabled = true;
  132. }
  133. static void intel_power_well_disable(struct drm_i915_private *dev_priv,
  134. struct i915_power_well *power_well)
  135. {
  136. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  137. power_well->hw_enabled = false;
  138. power_well->ops->disable(dev_priv, power_well);
  139. }
  140. /*
  141. * We should only use the power well if we explicitly asked the hardware to
  142. * enable it, so check if it's enabled and also check if we've requested it to
  143. * be enabled.
  144. */
  145. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  146. struct i915_power_well *power_well)
  147. {
  148. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  149. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  150. }
  151. /**
  152. * __intel_display_power_is_enabled - unlocked check for a power domain
  153. * @dev_priv: i915 device instance
  154. * @domain: power domain to check
  155. *
  156. * This is the unlocked version of intel_display_power_is_enabled() and should
  157. * only be used from error capture and recovery code where deadlocks are
  158. * possible.
  159. *
  160. * Returns:
  161. * True when the power domain is enabled, false otherwise.
  162. */
  163. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  164. enum intel_display_power_domain domain)
  165. {
  166. struct i915_power_domains *power_domains;
  167. struct i915_power_well *power_well;
  168. bool is_enabled;
  169. int i;
  170. if (dev_priv->pm.suspended)
  171. return false;
  172. power_domains = &dev_priv->power_domains;
  173. is_enabled = true;
  174. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  175. if (power_well->always_on)
  176. continue;
  177. if (!power_well->hw_enabled) {
  178. is_enabled = false;
  179. break;
  180. }
  181. }
  182. return is_enabled;
  183. }
  184. /**
  185. * intel_display_power_is_enabled - check for a power domain
  186. * @dev_priv: i915 device instance
  187. * @domain: power domain to check
  188. *
  189. * This function can be used to check the hw power domain state. It is mostly
  190. * used in hardware state readout functions. Everywhere else code should rely
  191. * upon explicit power domain reference counting to ensure that the hardware
  192. * block is powered up before accessing it.
  193. *
  194. * Callers must hold the relevant modesetting locks to ensure that concurrent
  195. * threads can't disable the power well while the caller tries to read a few
  196. * registers.
  197. *
  198. * Returns:
  199. * True when the power domain is enabled, false otherwise.
  200. */
  201. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  202. enum intel_display_power_domain domain)
  203. {
  204. struct i915_power_domains *power_domains;
  205. bool ret;
  206. power_domains = &dev_priv->power_domains;
  207. mutex_lock(&power_domains->lock);
  208. ret = __intel_display_power_is_enabled(dev_priv, domain);
  209. mutex_unlock(&power_domains->lock);
  210. return ret;
  211. }
  212. /**
  213. * intel_display_set_init_power - set the initial power domain state
  214. * @dev_priv: i915 device instance
  215. * @enable: whether to enable or disable the initial power domain state
  216. *
  217. * For simplicity our driver load/unload and system suspend/resume code assumes
  218. * that all power domains are always enabled. This functions controls the state
  219. * of this little hack. While the initial power domain state is enabled runtime
  220. * pm is effectively disabled.
  221. */
  222. void intel_display_set_init_power(struct drm_i915_private *dev_priv,
  223. bool enable)
  224. {
  225. if (dev_priv->power_domains.init_power_on == enable)
  226. return;
  227. if (enable)
  228. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  229. else
  230. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  231. dev_priv->power_domains.init_power_on = enable;
  232. }
  233. /*
  234. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  235. * when not needed anymore. We have 4 registers that can request the power well
  236. * to be enabled, and it will only be disabled if none of the registers is
  237. * requesting it to be enabled.
  238. */
  239. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  240. {
  241. struct drm_device *dev = dev_priv->dev;
  242. /*
  243. * After we re-enable the power well, if we touch VGA register 0x3d5
  244. * we'll get unclaimed register interrupts. This stops after we write
  245. * anything to the VGA MSR register. The vgacon module uses this
  246. * register all the time, so if we unbind our driver and, as a
  247. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  248. * console_unlock(). So make here we touch the VGA MSR register, making
  249. * sure vgacon can keep working normally without triggering interrupts
  250. * and error messages.
  251. */
  252. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  253. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  254. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  255. if (IS_BROADWELL(dev))
  256. gen8_irq_power_well_post_enable(dev_priv,
  257. 1 << PIPE_C | 1 << PIPE_B);
  258. }
  259. static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
  260. struct i915_power_well *power_well)
  261. {
  262. struct drm_device *dev = dev_priv->dev;
  263. /*
  264. * After we re-enable the power well, if we touch VGA register 0x3d5
  265. * we'll get unclaimed register interrupts. This stops after we write
  266. * anything to the VGA MSR register. The vgacon module uses this
  267. * register all the time, so if we unbind our driver and, as a
  268. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  269. * console_unlock(). So make here we touch the VGA MSR register, making
  270. * sure vgacon can keep working normally without triggering interrupts
  271. * and error messages.
  272. */
  273. if (power_well->data == SKL_DISP_PW_2) {
  274. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  275. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  276. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  277. gen8_irq_power_well_post_enable(dev_priv,
  278. 1 << PIPE_C | 1 << PIPE_B);
  279. }
  280. }
  281. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  282. struct i915_power_well *power_well, bool enable)
  283. {
  284. bool is_enabled, enable_requested;
  285. uint32_t tmp;
  286. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  287. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  288. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  289. if (enable) {
  290. if (!enable_requested)
  291. I915_WRITE(HSW_PWR_WELL_DRIVER,
  292. HSW_PWR_WELL_ENABLE_REQUEST);
  293. if (!is_enabled) {
  294. DRM_DEBUG_KMS("Enabling power well\n");
  295. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  296. HSW_PWR_WELL_STATE_ENABLED), 20))
  297. DRM_ERROR("Timeout enabling power well\n");
  298. hsw_power_well_post_enable(dev_priv);
  299. }
  300. } else {
  301. if (enable_requested) {
  302. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  303. POSTING_READ(HSW_PWR_WELL_DRIVER);
  304. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  305. }
  306. }
  307. }
  308. #define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  309. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  310. BIT(POWER_DOMAIN_PIPE_B) | \
  311. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  312. BIT(POWER_DOMAIN_PIPE_C) | \
  313. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  314. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  315. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  316. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  317. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  318. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  319. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  320. BIT(POWER_DOMAIN_AUX_B) | \
  321. BIT(POWER_DOMAIN_AUX_C) | \
  322. BIT(POWER_DOMAIN_AUX_D) | \
  323. BIT(POWER_DOMAIN_AUDIO) | \
  324. BIT(POWER_DOMAIN_VGA) | \
  325. BIT(POWER_DOMAIN_INIT))
  326. #define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
  327. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  328. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  329. BIT(POWER_DOMAIN_INIT))
  330. #define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
  331. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  332. BIT(POWER_DOMAIN_INIT))
  333. #define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
  334. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  335. BIT(POWER_DOMAIN_INIT))
  336. #define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
  337. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  338. BIT(POWER_DOMAIN_INIT))
  339. #define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  340. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  341. BIT(POWER_DOMAIN_MODESET) | \
  342. BIT(POWER_DOMAIN_AUX_A) | \
  343. BIT(POWER_DOMAIN_INIT))
  344. #define SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
  345. (POWER_DOMAIN_MASK & ~( \
  346. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  347. SKL_DISPLAY_DC_OFF_POWER_DOMAINS)) | \
  348. BIT(POWER_DOMAIN_INIT))
  349. #define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  350. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  351. BIT(POWER_DOMAIN_PIPE_B) | \
  352. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  353. BIT(POWER_DOMAIN_PIPE_C) | \
  354. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  355. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  356. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  357. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  358. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  359. BIT(POWER_DOMAIN_AUX_B) | \
  360. BIT(POWER_DOMAIN_AUX_C) | \
  361. BIT(POWER_DOMAIN_AUDIO) | \
  362. BIT(POWER_DOMAIN_VGA) | \
  363. BIT(POWER_DOMAIN_GMBUS) | \
  364. BIT(POWER_DOMAIN_INIT))
  365. #define BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
  366. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  367. BIT(POWER_DOMAIN_PIPE_A) | \
  368. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  369. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  370. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  371. BIT(POWER_DOMAIN_AUX_A) | \
  372. BIT(POWER_DOMAIN_PLLS) | \
  373. BIT(POWER_DOMAIN_INIT))
  374. #define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  375. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  376. BIT(POWER_DOMAIN_MODESET) | \
  377. BIT(POWER_DOMAIN_AUX_A) | \
  378. BIT(POWER_DOMAIN_INIT))
  379. #define BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
  380. (POWER_DOMAIN_MASK & ~(BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
  381. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS)) | \
  382. BIT(POWER_DOMAIN_INIT))
  383. static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
  384. {
  385. struct drm_device *dev = dev_priv->dev;
  386. WARN(!IS_BROXTON(dev), "Platform doesn't support DC9.\n");
  387. WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  388. "DC9 already programmed to be enabled.\n");
  389. WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  390. "DC5 still not disabled to enable DC9.\n");
  391. WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
  392. WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
  393. /*
  394. * TODO: check for the following to verify the conditions to enter DC9
  395. * state are satisfied:
  396. * 1] Check relevant display engine registers to verify if mode set
  397. * disable sequence was followed.
  398. * 2] Check if display uninitialize sequence is initialized.
  399. */
  400. }
  401. static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
  402. {
  403. WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
  404. WARN(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  405. "DC9 already programmed to be disabled.\n");
  406. WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  407. "DC5 still not disabled.\n");
  408. /*
  409. * TODO: check for the following to verify DC9 state was indeed
  410. * entered before programming to disable it:
  411. * 1] Check relevant display engine registers to verify if mode
  412. * set disable sequence was followed.
  413. * 2] Check if display uninitialize sequence is initialized.
  414. */
  415. }
  416. static void gen9_set_dc_state_debugmask_memory_up(
  417. struct drm_i915_private *dev_priv)
  418. {
  419. uint32_t val;
  420. /* The below bit doesn't need to be cleared ever afterwards */
  421. val = I915_READ(DC_STATE_DEBUG);
  422. if (!(val & DC_STATE_DEBUG_MASK_MEMORY_UP)) {
  423. val |= DC_STATE_DEBUG_MASK_MEMORY_UP;
  424. I915_WRITE(DC_STATE_DEBUG, val);
  425. POSTING_READ(DC_STATE_DEBUG);
  426. }
  427. }
  428. static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
  429. u32 state)
  430. {
  431. int rewrites = 0;
  432. int rereads = 0;
  433. u32 v;
  434. I915_WRITE(DC_STATE_EN, state);
  435. /* It has been observed that disabling the dc6 state sometimes
  436. * doesn't stick and dmc keeps returning old value. Make sure
  437. * the write really sticks enough times and also force rewrite until
  438. * we are confident that state is exactly what we want.
  439. */
  440. do {
  441. v = I915_READ(DC_STATE_EN);
  442. if (v != state) {
  443. I915_WRITE(DC_STATE_EN, state);
  444. rewrites++;
  445. rereads = 0;
  446. } else if (rereads++ > 5) {
  447. break;
  448. }
  449. } while (rewrites < 100);
  450. if (v != state)
  451. DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n",
  452. state, v);
  453. /* Most of the times we need one retry, avoid spam */
  454. if (rewrites > 1)
  455. DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n",
  456. state, rewrites);
  457. }
  458. static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
  459. {
  460. uint32_t val;
  461. uint32_t mask;
  462. mask = DC_STATE_EN_UPTO_DC5;
  463. if (IS_BROXTON(dev_priv))
  464. mask |= DC_STATE_EN_DC9;
  465. else
  466. mask |= DC_STATE_EN_UPTO_DC6;
  467. WARN_ON_ONCE(state & ~mask);
  468. if (i915.enable_dc == 0)
  469. state = DC_STATE_DISABLE;
  470. else if (i915.enable_dc == 1 && state > DC_STATE_EN_UPTO_DC5)
  471. state = DC_STATE_EN_UPTO_DC5;
  472. if (state & DC_STATE_EN_UPTO_DC5_DC6_MASK)
  473. gen9_set_dc_state_debugmask_memory_up(dev_priv);
  474. val = I915_READ(DC_STATE_EN);
  475. DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
  476. val & mask, state);
  477. /* Check if DMC is ignoring our DC state requests */
  478. if ((val & mask) != dev_priv->csr.dc_state)
  479. DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n",
  480. dev_priv->csr.dc_state, val & mask);
  481. val &= ~mask;
  482. val |= state;
  483. gen9_write_dc_state(dev_priv, val);
  484. dev_priv->csr.dc_state = val & mask;
  485. }
  486. void bxt_enable_dc9(struct drm_i915_private *dev_priv)
  487. {
  488. assert_can_enable_dc9(dev_priv);
  489. DRM_DEBUG_KMS("Enabling DC9\n");
  490. gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
  491. }
  492. void bxt_disable_dc9(struct drm_i915_private *dev_priv)
  493. {
  494. assert_can_disable_dc9(dev_priv);
  495. DRM_DEBUG_KMS("Disabling DC9\n");
  496. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  497. }
  498. static void assert_csr_loaded(struct drm_i915_private *dev_priv)
  499. {
  500. WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
  501. "CSR program storage start is NULL\n");
  502. WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
  503. WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
  504. }
  505. static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
  506. {
  507. struct drm_device *dev = dev_priv->dev;
  508. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  509. SKL_DISP_PW_2);
  510. WARN_ONCE(!IS_SKYLAKE(dev), "Platform doesn't support DC5.\n");
  511. WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
  512. WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
  513. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
  514. "DC5 already programmed to be enabled.\n");
  515. assert_rpm_wakelock_held(dev_priv);
  516. assert_csr_loaded(dev_priv);
  517. }
  518. static void assert_can_disable_dc5(struct drm_i915_private *dev_priv)
  519. {
  520. /*
  521. * During initialization, the firmware may not be loaded yet.
  522. * We still want to make sure that the DC enabling flag is cleared.
  523. */
  524. if (dev_priv->power_domains.initializing)
  525. return;
  526. assert_rpm_wakelock_held(dev_priv);
  527. }
  528. static void gen9_enable_dc5(struct drm_i915_private *dev_priv)
  529. {
  530. assert_can_enable_dc5(dev_priv);
  531. DRM_DEBUG_KMS("Enabling DC5\n");
  532. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
  533. }
  534. static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
  535. {
  536. struct drm_device *dev = dev_priv->dev;
  537. WARN_ONCE(!IS_SKYLAKE(dev), "Platform doesn't support DC6.\n");
  538. WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
  539. WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  540. "Backlight is not disabled.\n");
  541. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  542. "DC6 already programmed to be enabled.\n");
  543. assert_csr_loaded(dev_priv);
  544. }
  545. static void assert_can_disable_dc6(struct drm_i915_private *dev_priv)
  546. {
  547. /*
  548. * During initialization, the firmware may not be loaded yet.
  549. * We still want to make sure that the DC enabling flag is cleared.
  550. */
  551. if (dev_priv->power_domains.initializing)
  552. return;
  553. WARN_ONCE(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  554. "DC6 already programmed to be disabled.\n");
  555. }
  556. static void gen9_disable_dc5_dc6(struct drm_i915_private *dev_priv)
  557. {
  558. assert_can_disable_dc5(dev_priv);
  559. if (IS_SKYLAKE(dev_priv) && i915.enable_dc != 0 && i915.enable_dc != 1)
  560. assert_can_disable_dc6(dev_priv);
  561. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  562. }
  563. void skl_enable_dc6(struct drm_i915_private *dev_priv)
  564. {
  565. assert_can_enable_dc6(dev_priv);
  566. DRM_DEBUG_KMS("Enabling DC6\n");
  567. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
  568. }
  569. void skl_disable_dc6(struct drm_i915_private *dev_priv)
  570. {
  571. assert_can_disable_dc6(dev_priv);
  572. DRM_DEBUG_KMS("Disabling DC6\n");
  573. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  574. }
  575. static void skl_set_power_well(struct drm_i915_private *dev_priv,
  576. struct i915_power_well *power_well, bool enable)
  577. {
  578. struct drm_device *dev = dev_priv->dev;
  579. uint32_t tmp, fuse_status;
  580. uint32_t req_mask, state_mask;
  581. bool is_enabled, enable_requested, check_fuse_status = false;
  582. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  583. fuse_status = I915_READ(SKL_FUSE_STATUS);
  584. switch (power_well->data) {
  585. case SKL_DISP_PW_1:
  586. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  587. SKL_FUSE_PG0_DIST_STATUS), 1)) {
  588. DRM_ERROR("PG0 not enabled\n");
  589. return;
  590. }
  591. break;
  592. case SKL_DISP_PW_2:
  593. if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
  594. DRM_ERROR("PG1 in disabled state\n");
  595. return;
  596. }
  597. break;
  598. case SKL_DISP_PW_DDI_A_E:
  599. case SKL_DISP_PW_DDI_B:
  600. case SKL_DISP_PW_DDI_C:
  601. case SKL_DISP_PW_DDI_D:
  602. case SKL_DISP_PW_MISC_IO:
  603. break;
  604. default:
  605. WARN(1, "Unknown power well %lu\n", power_well->data);
  606. return;
  607. }
  608. req_mask = SKL_POWER_WELL_REQ(power_well->data);
  609. enable_requested = tmp & req_mask;
  610. state_mask = SKL_POWER_WELL_STATE(power_well->data);
  611. is_enabled = tmp & state_mask;
  612. if (enable) {
  613. if (!enable_requested) {
  614. WARN((tmp & state_mask) &&
  615. !I915_READ(HSW_PWR_WELL_BIOS),
  616. "Invalid for power well status to be enabled, unless done by the BIOS, \
  617. when request is to disable!\n");
  618. if (power_well->data == SKL_DISP_PW_2) {
  619. /*
  620. * DDI buffer programming unnecessary during
  621. * driver-load/resume as it's already done
  622. * during modeset initialization then. It's
  623. * also invalid here as encoder list is still
  624. * uninitialized.
  625. */
  626. if (!dev_priv->power_domains.initializing)
  627. intel_prepare_ddi(dev);
  628. }
  629. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
  630. }
  631. if (!is_enabled) {
  632. DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
  633. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  634. state_mask), 1))
  635. DRM_ERROR("%s enable timeout\n",
  636. power_well->name);
  637. check_fuse_status = true;
  638. }
  639. } else {
  640. if (enable_requested) {
  641. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
  642. POSTING_READ(HSW_PWR_WELL_DRIVER);
  643. DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
  644. }
  645. }
  646. if (check_fuse_status) {
  647. if (power_well->data == SKL_DISP_PW_1) {
  648. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  649. SKL_FUSE_PG1_DIST_STATUS), 1))
  650. DRM_ERROR("PG1 distributing status timeout\n");
  651. } else if (power_well->data == SKL_DISP_PW_2) {
  652. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  653. SKL_FUSE_PG2_DIST_STATUS), 1))
  654. DRM_ERROR("PG2 distributing status timeout\n");
  655. }
  656. }
  657. if (enable && !is_enabled)
  658. skl_power_well_post_enable(dev_priv, power_well);
  659. }
  660. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  661. struct i915_power_well *power_well)
  662. {
  663. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  664. /*
  665. * We're taking over the BIOS, so clear any requests made by it since
  666. * the driver is in charge now.
  667. */
  668. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  669. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  670. }
  671. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  672. struct i915_power_well *power_well)
  673. {
  674. hsw_set_power_well(dev_priv, power_well, true);
  675. }
  676. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  677. struct i915_power_well *power_well)
  678. {
  679. hsw_set_power_well(dev_priv, power_well, false);
  680. }
  681. static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
  682. struct i915_power_well *power_well)
  683. {
  684. uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
  685. SKL_POWER_WELL_STATE(power_well->data);
  686. return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
  687. }
  688. static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
  689. struct i915_power_well *power_well)
  690. {
  691. skl_set_power_well(dev_priv, power_well, power_well->count > 0);
  692. /* Clear any request made by BIOS as driver is taking over */
  693. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  694. }
  695. static void skl_power_well_enable(struct drm_i915_private *dev_priv,
  696. struct i915_power_well *power_well)
  697. {
  698. skl_set_power_well(dev_priv, power_well, true);
  699. }
  700. static void skl_power_well_disable(struct drm_i915_private *dev_priv,
  701. struct i915_power_well *power_well)
  702. {
  703. skl_set_power_well(dev_priv, power_well, false);
  704. }
  705. static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
  706. struct i915_power_well *power_well)
  707. {
  708. return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
  709. }
  710. static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
  711. struct i915_power_well *power_well)
  712. {
  713. gen9_disable_dc5_dc6(dev_priv);
  714. }
  715. static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
  716. struct i915_power_well *power_well)
  717. {
  718. if (IS_SKYLAKE(dev_priv) && i915.enable_dc != 0 && i915.enable_dc != 1)
  719. skl_enable_dc6(dev_priv);
  720. else
  721. gen9_enable_dc5(dev_priv);
  722. }
  723. static void gen9_dc_off_power_well_sync_hw(struct drm_i915_private *dev_priv,
  724. struct i915_power_well *power_well)
  725. {
  726. if (power_well->count > 0) {
  727. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  728. } else {
  729. if (IS_SKYLAKE(dev_priv) && i915.enable_dc != 0 &&
  730. i915.enable_dc != 1)
  731. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
  732. else
  733. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
  734. }
  735. }
  736. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  737. struct i915_power_well *power_well)
  738. {
  739. }
  740. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  741. struct i915_power_well *power_well)
  742. {
  743. return true;
  744. }
  745. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  746. struct i915_power_well *power_well, bool enable)
  747. {
  748. enum punit_power_well power_well_id = power_well->data;
  749. u32 mask;
  750. u32 state;
  751. u32 ctrl;
  752. mask = PUNIT_PWRGT_MASK(power_well_id);
  753. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  754. PUNIT_PWRGT_PWR_GATE(power_well_id);
  755. mutex_lock(&dev_priv->rps.hw_lock);
  756. #define COND \
  757. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  758. if (COND)
  759. goto out;
  760. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  761. ctrl &= ~mask;
  762. ctrl |= state;
  763. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  764. if (wait_for(COND, 100))
  765. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  766. state,
  767. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  768. #undef COND
  769. out:
  770. mutex_unlock(&dev_priv->rps.hw_lock);
  771. }
  772. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  773. struct i915_power_well *power_well)
  774. {
  775. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  776. }
  777. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  778. struct i915_power_well *power_well)
  779. {
  780. vlv_set_power_well(dev_priv, power_well, true);
  781. }
  782. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  783. struct i915_power_well *power_well)
  784. {
  785. vlv_set_power_well(dev_priv, power_well, false);
  786. }
  787. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  788. struct i915_power_well *power_well)
  789. {
  790. int power_well_id = power_well->data;
  791. bool enabled = false;
  792. u32 mask;
  793. u32 state;
  794. u32 ctrl;
  795. mask = PUNIT_PWRGT_MASK(power_well_id);
  796. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  797. mutex_lock(&dev_priv->rps.hw_lock);
  798. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  799. /*
  800. * We only ever set the power-on and power-gate states, anything
  801. * else is unexpected.
  802. */
  803. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  804. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  805. if (state == ctrl)
  806. enabled = true;
  807. /*
  808. * A transient state at this point would mean some unexpected party
  809. * is poking at the power controls too.
  810. */
  811. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  812. WARN_ON(ctrl != state);
  813. mutex_unlock(&dev_priv->rps.hw_lock);
  814. return enabled;
  815. }
  816. static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
  817. {
  818. enum pipe pipe;
  819. /*
  820. * Enable the CRI clock source so we can get at the
  821. * display and the reference clock for VGA
  822. * hotplug / manual detection. Supposedly DSI also
  823. * needs the ref clock up and running.
  824. *
  825. * CHV DPLL B/C have some issues if VGA mode is enabled.
  826. */
  827. for_each_pipe(dev_priv->dev, pipe) {
  828. u32 val = I915_READ(DPLL(pipe));
  829. val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
  830. if (pipe != PIPE_A)
  831. val |= DPLL_INTEGRATED_CRI_CLK_VLV;
  832. I915_WRITE(DPLL(pipe), val);
  833. }
  834. spin_lock_irq(&dev_priv->irq_lock);
  835. valleyview_enable_display_irqs(dev_priv);
  836. spin_unlock_irq(&dev_priv->irq_lock);
  837. /*
  838. * During driver initialization/resume we can avoid restoring the
  839. * part of the HW/SW state that will be inited anyway explicitly.
  840. */
  841. if (dev_priv->power_domains.initializing)
  842. return;
  843. intel_hpd_init(dev_priv);
  844. i915_redisable_vga_power_on(dev_priv->dev);
  845. }
  846. static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
  847. {
  848. spin_lock_irq(&dev_priv->irq_lock);
  849. valleyview_disable_display_irqs(dev_priv);
  850. spin_unlock_irq(&dev_priv->irq_lock);
  851. vlv_power_sequencer_reset(dev_priv);
  852. }
  853. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  854. struct i915_power_well *power_well)
  855. {
  856. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  857. vlv_set_power_well(dev_priv, power_well, true);
  858. vlv_display_power_well_init(dev_priv);
  859. }
  860. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  861. struct i915_power_well *power_well)
  862. {
  863. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  864. vlv_display_power_well_deinit(dev_priv);
  865. vlv_set_power_well(dev_priv, power_well, false);
  866. }
  867. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  868. struct i915_power_well *power_well)
  869. {
  870. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  871. /* since ref/cri clock was enabled */
  872. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  873. vlv_set_power_well(dev_priv, power_well, true);
  874. /*
  875. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  876. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  877. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  878. * b. The other bits such as sfr settings / modesel may all
  879. * be set to 0.
  880. *
  881. * This should only be done on init and resume from S3 with
  882. * both PLLs disabled, or we risk losing DPIO and PLL
  883. * synchronization.
  884. */
  885. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  886. }
  887. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  888. struct i915_power_well *power_well)
  889. {
  890. enum pipe pipe;
  891. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  892. for_each_pipe(dev_priv, pipe)
  893. assert_pll_disabled(dev_priv, pipe);
  894. /* Assert common reset */
  895. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  896. vlv_set_power_well(dev_priv, power_well, false);
  897. }
  898. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  899. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  900. int power_well_id)
  901. {
  902. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  903. int i;
  904. for (i = 0; i < power_domains->power_well_count; i++) {
  905. struct i915_power_well *power_well;
  906. power_well = &power_domains->power_wells[i];
  907. if (power_well->data == power_well_id)
  908. return power_well;
  909. }
  910. return NULL;
  911. }
  912. #define BITS_SET(val, bits) (((val) & (bits)) == (bits))
  913. static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
  914. {
  915. struct i915_power_well *cmn_bc =
  916. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  917. struct i915_power_well *cmn_d =
  918. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  919. u32 phy_control = dev_priv->chv_phy_control;
  920. u32 phy_status = 0;
  921. u32 phy_status_mask = 0xffffffff;
  922. u32 tmp;
  923. /*
  924. * The BIOS can leave the PHY is some weird state
  925. * where it doesn't fully power down some parts.
  926. * Disable the asserts until the PHY has been fully
  927. * reset (ie. the power well has been disabled at
  928. * least once).
  929. */
  930. if (!dev_priv->chv_phy_assert[DPIO_PHY0])
  931. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
  932. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
  933. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
  934. PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
  935. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
  936. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
  937. if (!dev_priv->chv_phy_assert[DPIO_PHY1])
  938. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
  939. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
  940. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
  941. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  942. phy_status |= PHY_POWERGOOD(DPIO_PHY0);
  943. /* this assumes override is only used to enable lanes */
  944. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
  945. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
  946. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
  947. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
  948. /* CL1 is on whenever anything is on in either channel */
  949. if (BITS_SET(phy_control,
  950. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
  951. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
  952. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
  953. /*
  954. * The DPLLB check accounts for the pipe B + port A usage
  955. * with CL2 powered up but all the lanes in the second channel
  956. * powered down.
  957. */
  958. if (BITS_SET(phy_control,
  959. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
  960. (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
  961. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
  962. if (BITS_SET(phy_control,
  963. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
  964. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
  965. if (BITS_SET(phy_control,
  966. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
  967. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
  968. if (BITS_SET(phy_control,
  969. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
  970. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
  971. if (BITS_SET(phy_control,
  972. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
  973. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
  974. }
  975. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  976. phy_status |= PHY_POWERGOOD(DPIO_PHY1);
  977. /* this assumes override is only used to enable lanes */
  978. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
  979. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
  980. if (BITS_SET(phy_control,
  981. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
  982. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
  983. if (BITS_SET(phy_control,
  984. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
  985. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
  986. if (BITS_SET(phy_control,
  987. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
  988. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
  989. }
  990. phy_status &= phy_status_mask;
  991. /*
  992. * The PHY may be busy with some initial calibration and whatnot,
  993. * so the power state can take a while to actually change.
  994. */
  995. if (wait_for((tmp = I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask) == phy_status, 10))
  996. WARN(phy_status != tmp,
  997. "Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
  998. tmp, phy_status, dev_priv->chv_phy_control);
  999. }
  1000. #undef BITS_SET
  1001. static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  1002. struct i915_power_well *power_well)
  1003. {
  1004. enum dpio_phy phy;
  1005. enum pipe pipe;
  1006. uint32_t tmp;
  1007. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1008. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  1009. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1010. pipe = PIPE_A;
  1011. phy = DPIO_PHY0;
  1012. } else {
  1013. pipe = PIPE_C;
  1014. phy = DPIO_PHY1;
  1015. }
  1016. /* since ref/cri clock was enabled */
  1017. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  1018. vlv_set_power_well(dev_priv, power_well, true);
  1019. /* Poll for phypwrgood signal */
  1020. if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
  1021. DRM_ERROR("Display PHY %d is not power up\n", phy);
  1022. mutex_lock(&dev_priv->sb_lock);
  1023. /* Enable dynamic power down */
  1024. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
  1025. tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
  1026. DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
  1027. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
  1028. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1029. tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
  1030. tmp |= DPIO_DYNPWRDOWNEN_CH1;
  1031. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
  1032. } else {
  1033. /*
  1034. * Force the non-existing CL2 off. BXT does this
  1035. * too, so maybe it saves some power even though
  1036. * CL2 doesn't exist?
  1037. */
  1038. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
  1039. tmp |= DPIO_CL2_LDOFUSE_PWRENB;
  1040. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
  1041. }
  1042. mutex_unlock(&dev_priv->sb_lock);
  1043. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
  1044. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1045. DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1046. phy, dev_priv->chv_phy_control);
  1047. assert_chv_phy_status(dev_priv);
  1048. }
  1049. static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  1050. struct i915_power_well *power_well)
  1051. {
  1052. enum dpio_phy phy;
  1053. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1054. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  1055. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1056. phy = DPIO_PHY0;
  1057. assert_pll_disabled(dev_priv, PIPE_A);
  1058. assert_pll_disabled(dev_priv, PIPE_B);
  1059. } else {
  1060. phy = DPIO_PHY1;
  1061. assert_pll_disabled(dev_priv, PIPE_C);
  1062. }
  1063. dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
  1064. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1065. vlv_set_power_well(dev_priv, power_well, false);
  1066. DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1067. phy, dev_priv->chv_phy_control);
  1068. /* PHY is fully reset now, so we can enable the PHY state asserts */
  1069. dev_priv->chv_phy_assert[phy] = true;
  1070. assert_chv_phy_status(dev_priv);
  1071. }
  1072. static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1073. enum dpio_channel ch, bool override, unsigned int mask)
  1074. {
  1075. enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
  1076. u32 reg, val, expected, actual;
  1077. /*
  1078. * The BIOS can leave the PHY is some weird state
  1079. * where it doesn't fully power down some parts.
  1080. * Disable the asserts until the PHY has been fully
  1081. * reset (ie. the power well has been disabled at
  1082. * least once).
  1083. */
  1084. if (!dev_priv->chv_phy_assert[phy])
  1085. return;
  1086. if (ch == DPIO_CH0)
  1087. reg = _CHV_CMN_DW0_CH0;
  1088. else
  1089. reg = _CHV_CMN_DW6_CH1;
  1090. mutex_lock(&dev_priv->sb_lock);
  1091. val = vlv_dpio_read(dev_priv, pipe, reg);
  1092. mutex_unlock(&dev_priv->sb_lock);
  1093. /*
  1094. * This assumes !override is only used when the port is disabled.
  1095. * All lanes should power down even without the override when
  1096. * the port is disabled.
  1097. */
  1098. if (!override || mask == 0xf) {
  1099. expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1100. /*
  1101. * If CH1 common lane is not active anymore
  1102. * (eg. for pipe B DPLL) the entire channel will
  1103. * shut down, which causes the common lane registers
  1104. * to read as 0. That means we can't actually check
  1105. * the lane power down status bits, but as the entire
  1106. * register reads as 0 it's a good indication that the
  1107. * channel is indeed entirely powered down.
  1108. */
  1109. if (ch == DPIO_CH1 && val == 0)
  1110. expected = 0;
  1111. } else if (mask != 0x0) {
  1112. expected = DPIO_ANYDL_POWERDOWN;
  1113. } else {
  1114. expected = 0;
  1115. }
  1116. if (ch == DPIO_CH0)
  1117. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
  1118. else
  1119. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
  1120. actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1121. WARN(actual != expected,
  1122. "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
  1123. !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
  1124. !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
  1125. reg, val);
  1126. }
  1127. bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1128. enum dpio_channel ch, bool override)
  1129. {
  1130. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1131. bool was_override;
  1132. mutex_lock(&power_domains->lock);
  1133. was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1134. if (override == was_override)
  1135. goto out;
  1136. if (override)
  1137. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1138. else
  1139. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1140. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1141. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
  1142. phy, ch, dev_priv->chv_phy_control);
  1143. assert_chv_phy_status(dev_priv);
  1144. out:
  1145. mutex_unlock(&power_domains->lock);
  1146. return was_override;
  1147. }
  1148. void chv_phy_powergate_lanes(struct intel_encoder *encoder,
  1149. bool override, unsigned int mask)
  1150. {
  1151. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1152. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1153. enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
  1154. enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
  1155. mutex_lock(&power_domains->lock);
  1156. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
  1157. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
  1158. if (override)
  1159. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1160. else
  1161. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1162. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1163. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
  1164. phy, ch, mask, dev_priv->chv_phy_control);
  1165. assert_chv_phy_status(dev_priv);
  1166. assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
  1167. mutex_unlock(&power_domains->lock);
  1168. }
  1169. static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
  1170. struct i915_power_well *power_well)
  1171. {
  1172. enum pipe pipe = power_well->data;
  1173. bool enabled;
  1174. u32 state, ctrl;
  1175. mutex_lock(&dev_priv->rps.hw_lock);
  1176. state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
  1177. /*
  1178. * We only ever set the power-on and power-gate states, anything
  1179. * else is unexpected.
  1180. */
  1181. WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
  1182. enabled = state == DP_SSS_PWR_ON(pipe);
  1183. /*
  1184. * A transient state at this point would mean some unexpected party
  1185. * is poking at the power controls too.
  1186. */
  1187. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
  1188. WARN_ON(ctrl << 16 != state);
  1189. mutex_unlock(&dev_priv->rps.hw_lock);
  1190. return enabled;
  1191. }
  1192. static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
  1193. struct i915_power_well *power_well,
  1194. bool enable)
  1195. {
  1196. enum pipe pipe = power_well->data;
  1197. u32 state;
  1198. u32 ctrl;
  1199. state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
  1200. mutex_lock(&dev_priv->rps.hw_lock);
  1201. #define COND \
  1202. ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
  1203. if (COND)
  1204. goto out;
  1205. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  1206. ctrl &= ~DP_SSC_MASK(pipe);
  1207. ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
  1208. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
  1209. if (wait_for(COND, 100))
  1210. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  1211. state,
  1212. vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
  1213. #undef COND
  1214. out:
  1215. mutex_unlock(&dev_priv->rps.hw_lock);
  1216. }
  1217. static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
  1218. struct i915_power_well *power_well)
  1219. {
  1220. WARN_ON_ONCE(power_well->data != PIPE_A);
  1221. chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
  1222. }
  1223. static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
  1224. struct i915_power_well *power_well)
  1225. {
  1226. WARN_ON_ONCE(power_well->data != PIPE_A);
  1227. chv_set_pipe_power_well(dev_priv, power_well, true);
  1228. vlv_display_power_well_init(dev_priv);
  1229. }
  1230. static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
  1231. struct i915_power_well *power_well)
  1232. {
  1233. WARN_ON_ONCE(power_well->data != PIPE_A);
  1234. vlv_display_power_well_deinit(dev_priv);
  1235. chv_set_pipe_power_well(dev_priv, power_well, false);
  1236. }
  1237. static void
  1238. __intel_display_power_get_domain(struct drm_i915_private *dev_priv,
  1239. enum intel_display_power_domain domain)
  1240. {
  1241. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1242. struct i915_power_well *power_well;
  1243. int i;
  1244. for_each_power_well(i, power_well, BIT(domain), power_domains) {
  1245. if (!power_well->count++)
  1246. intel_power_well_enable(dev_priv, power_well);
  1247. }
  1248. power_domains->domain_use_count[domain]++;
  1249. }
  1250. /**
  1251. * intel_display_power_get - grab a power domain reference
  1252. * @dev_priv: i915 device instance
  1253. * @domain: power domain to reference
  1254. *
  1255. * This function grabs a power domain reference for @domain and ensures that the
  1256. * power domain and all its parents are powered up. Therefore users should only
  1257. * grab a reference to the innermost power domain they need.
  1258. *
  1259. * Any power domain reference obtained by this function must have a symmetric
  1260. * call to intel_display_power_put() to release the reference again.
  1261. */
  1262. void intel_display_power_get(struct drm_i915_private *dev_priv,
  1263. enum intel_display_power_domain domain)
  1264. {
  1265. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1266. intel_runtime_pm_get(dev_priv);
  1267. mutex_lock(&power_domains->lock);
  1268. __intel_display_power_get_domain(dev_priv, domain);
  1269. mutex_unlock(&power_domains->lock);
  1270. }
  1271. /**
  1272. * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
  1273. * @dev_priv: i915 device instance
  1274. * @domain: power domain to reference
  1275. *
  1276. * This function grabs a power domain reference for @domain and ensures that the
  1277. * power domain and all its parents are powered up. Therefore users should only
  1278. * grab a reference to the innermost power domain they need.
  1279. *
  1280. * Any power domain reference obtained by this function must have a symmetric
  1281. * call to intel_display_power_put() to release the reference again.
  1282. */
  1283. bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
  1284. enum intel_display_power_domain domain)
  1285. {
  1286. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1287. bool is_enabled;
  1288. if (!intel_runtime_pm_get_if_in_use(dev_priv))
  1289. return false;
  1290. mutex_lock(&power_domains->lock);
  1291. if (__intel_display_power_is_enabled(dev_priv, domain)) {
  1292. __intel_display_power_get_domain(dev_priv, domain);
  1293. is_enabled = true;
  1294. } else {
  1295. is_enabled = false;
  1296. }
  1297. mutex_unlock(&power_domains->lock);
  1298. if (!is_enabled)
  1299. intel_runtime_pm_put(dev_priv);
  1300. return is_enabled;
  1301. }
  1302. /**
  1303. * intel_display_power_put - release a power domain reference
  1304. * @dev_priv: i915 device instance
  1305. * @domain: power domain to reference
  1306. *
  1307. * This function drops the power domain reference obtained by
  1308. * intel_display_power_get() and might power down the corresponding hardware
  1309. * block right away if this is the last reference.
  1310. */
  1311. void intel_display_power_put(struct drm_i915_private *dev_priv,
  1312. enum intel_display_power_domain domain)
  1313. {
  1314. struct i915_power_domains *power_domains;
  1315. struct i915_power_well *power_well;
  1316. int i;
  1317. power_domains = &dev_priv->power_domains;
  1318. mutex_lock(&power_domains->lock);
  1319. WARN(!power_domains->domain_use_count[domain],
  1320. "Use count on domain %s is already zero\n",
  1321. intel_display_power_domain_str(domain));
  1322. power_domains->domain_use_count[domain]--;
  1323. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  1324. WARN(!power_well->count,
  1325. "Use count on power well %s is already zero",
  1326. power_well->name);
  1327. if (!--power_well->count)
  1328. intel_power_well_disable(dev_priv, power_well);
  1329. }
  1330. mutex_unlock(&power_domains->lock);
  1331. intel_runtime_pm_put(dev_priv);
  1332. }
  1333. #define HSW_ALWAYS_ON_POWER_DOMAINS ( \
  1334. BIT(POWER_DOMAIN_PIPE_A) | \
  1335. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  1336. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  1337. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1338. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1339. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1340. BIT(POWER_DOMAIN_PORT_CRT) | \
  1341. BIT(POWER_DOMAIN_PLLS) | \
  1342. BIT(POWER_DOMAIN_AUX_A) | \
  1343. BIT(POWER_DOMAIN_AUX_B) | \
  1344. BIT(POWER_DOMAIN_AUX_C) | \
  1345. BIT(POWER_DOMAIN_AUX_D) | \
  1346. BIT(POWER_DOMAIN_GMBUS) | \
  1347. BIT(POWER_DOMAIN_INIT))
  1348. #define HSW_DISPLAY_POWER_DOMAINS ( \
  1349. (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
  1350. BIT(POWER_DOMAIN_INIT))
  1351. #define BDW_ALWAYS_ON_POWER_DOMAINS ( \
  1352. HSW_ALWAYS_ON_POWER_DOMAINS | \
  1353. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
  1354. #define BDW_DISPLAY_POWER_DOMAINS ( \
  1355. (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
  1356. BIT(POWER_DOMAIN_INIT))
  1357. #define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
  1358. #define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
  1359. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1360. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1361. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1362. BIT(POWER_DOMAIN_PORT_CRT) | \
  1363. BIT(POWER_DOMAIN_AUX_B) | \
  1364. BIT(POWER_DOMAIN_AUX_C) | \
  1365. BIT(POWER_DOMAIN_INIT))
  1366. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  1367. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1368. BIT(POWER_DOMAIN_AUX_B) | \
  1369. BIT(POWER_DOMAIN_INIT))
  1370. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  1371. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1372. BIT(POWER_DOMAIN_AUX_B) | \
  1373. BIT(POWER_DOMAIN_INIT))
  1374. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  1375. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1376. BIT(POWER_DOMAIN_AUX_C) | \
  1377. BIT(POWER_DOMAIN_INIT))
  1378. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  1379. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1380. BIT(POWER_DOMAIN_AUX_C) | \
  1381. BIT(POWER_DOMAIN_INIT))
  1382. #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1383. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1384. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1385. BIT(POWER_DOMAIN_AUX_B) | \
  1386. BIT(POWER_DOMAIN_AUX_C) | \
  1387. BIT(POWER_DOMAIN_INIT))
  1388. #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
  1389. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1390. BIT(POWER_DOMAIN_AUX_D) | \
  1391. BIT(POWER_DOMAIN_INIT))
  1392. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  1393. .sync_hw = i9xx_always_on_power_well_noop,
  1394. .enable = i9xx_always_on_power_well_noop,
  1395. .disable = i9xx_always_on_power_well_noop,
  1396. .is_enabled = i9xx_always_on_power_well_enabled,
  1397. };
  1398. static const struct i915_power_well_ops chv_pipe_power_well_ops = {
  1399. .sync_hw = chv_pipe_power_well_sync_hw,
  1400. .enable = chv_pipe_power_well_enable,
  1401. .disable = chv_pipe_power_well_disable,
  1402. .is_enabled = chv_pipe_power_well_enabled,
  1403. };
  1404. static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
  1405. .sync_hw = vlv_power_well_sync_hw,
  1406. .enable = chv_dpio_cmn_power_well_enable,
  1407. .disable = chv_dpio_cmn_power_well_disable,
  1408. .is_enabled = vlv_power_well_enabled,
  1409. };
  1410. static struct i915_power_well i9xx_always_on_power_well[] = {
  1411. {
  1412. .name = "always-on",
  1413. .always_on = 1,
  1414. .domains = POWER_DOMAIN_MASK,
  1415. .ops = &i9xx_always_on_power_well_ops,
  1416. },
  1417. };
  1418. static const struct i915_power_well_ops hsw_power_well_ops = {
  1419. .sync_hw = hsw_power_well_sync_hw,
  1420. .enable = hsw_power_well_enable,
  1421. .disable = hsw_power_well_disable,
  1422. .is_enabled = hsw_power_well_enabled,
  1423. };
  1424. static const struct i915_power_well_ops skl_power_well_ops = {
  1425. .sync_hw = skl_power_well_sync_hw,
  1426. .enable = skl_power_well_enable,
  1427. .disable = skl_power_well_disable,
  1428. .is_enabled = skl_power_well_enabled,
  1429. };
  1430. static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
  1431. .sync_hw = gen9_dc_off_power_well_sync_hw,
  1432. .enable = gen9_dc_off_power_well_enable,
  1433. .disable = gen9_dc_off_power_well_disable,
  1434. .is_enabled = gen9_dc_off_power_well_enabled,
  1435. };
  1436. static struct i915_power_well hsw_power_wells[] = {
  1437. {
  1438. .name = "always-on",
  1439. .always_on = 1,
  1440. .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
  1441. .ops = &i9xx_always_on_power_well_ops,
  1442. },
  1443. {
  1444. .name = "display",
  1445. .domains = HSW_DISPLAY_POWER_DOMAINS,
  1446. .ops = &hsw_power_well_ops,
  1447. },
  1448. };
  1449. static struct i915_power_well bdw_power_wells[] = {
  1450. {
  1451. .name = "always-on",
  1452. .always_on = 1,
  1453. .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
  1454. .ops = &i9xx_always_on_power_well_ops,
  1455. },
  1456. {
  1457. .name = "display",
  1458. .domains = BDW_DISPLAY_POWER_DOMAINS,
  1459. .ops = &hsw_power_well_ops,
  1460. },
  1461. };
  1462. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  1463. .sync_hw = vlv_power_well_sync_hw,
  1464. .enable = vlv_display_power_well_enable,
  1465. .disable = vlv_display_power_well_disable,
  1466. .is_enabled = vlv_power_well_enabled,
  1467. };
  1468. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  1469. .sync_hw = vlv_power_well_sync_hw,
  1470. .enable = vlv_dpio_cmn_power_well_enable,
  1471. .disable = vlv_dpio_cmn_power_well_disable,
  1472. .is_enabled = vlv_power_well_enabled,
  1473. };
  1474. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  1475. .sync_hw = vlv_power_well_sync_hw,
  1476. .enable = vlv_power_well_enable,
  1477. .disable = vlv_power_well_disable,
  1478. .is_enabled = vlv_power_well_enabled,
  1479. };
  1480. static struct i915_power_well vlv_power_wells[] = {
  1481. {
  1482. .name = "always-on",
  1483. .always_on = 1,
  1484. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  1485. .ops = &i9xx_always_on_power_well_ops,
  1486. .data = PUNIT_POWER_WELL_ALWAYS_ON,
  1487. },
  1488. {
  1489. .name = "display",
  1490. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1491. .data = PUNIT_POWER_WELL_DISP2D,
  1492. .ops = &vlv_display_power_well_ops,
  1493. },
  1494. {
  1495. .name = "dpio-tx-b-01",
  1496. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1497. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1498. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1499. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1500. .ops = &vlv_dpio_power_well_ops,
  1501. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  1502. },
  1503. {
  1504. .name = "dpio-tx-b-23",
  1505. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1506. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1507. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1508. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1509. .ops = &vlv_dpio_power_well_ops,
  1510. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  1511. },
  1512. {
  1513. .name = "dpio-tx-c-01",
  1514. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1515. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1516. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1517. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1518. .ops = &vlv_dpio_power_well_ops,
  1519. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  1520. },
  1521. {
  1522. .name = "dpio-tx-c-23",
  1523. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1524. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1525. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1526. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1527. .ops = &vlv_dpio_power_well_ops,
  1528. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  1529. },
  1530. {
  1531. .name = "dpio-common",
  1532. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  1533. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1534. .ops = &vlv_dpio_cmn_power_well_ops,
  1535. },
  1536. };
  1537. static struct i915_power_well chv_power_wells[] = {
  1538. {
  1539. .name = "always-on",
  1540. .always_on = 1,
  1541. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  1542. .ops = &i9xx_always_on_power_well_ops,
  1543. },
  1544. {
  1545. .name = "display",
  1546. /*
  1547. * Pipe A power well is the new disp2d well. Pipe B and C
  1548. * power wells don't actually exist. Pipe A power well is
  1549. * required for any pipe to work.
  1550. */
  1551. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1552. .data = PIPE_A,
  1553. .ops = &chv_pipe_power_well_ops,
  1554. },
  1555. {
  1556. .name = "dpio-common-bc",
  1557. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
  1558. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1559. .ops = &chv_dpio_cmn_power_well_ops,
  1560. },
  1561. {
  1562. .name = "dpio-common-d",
  1563. .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
  1564. .data = PUNIT_POWER_WELL_DPIO_CMN_D,
  1565. .ops = &chv_dpio_cmn_power_well_ops,
  1566. },
  1567. };
  1568. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  1569. int power_well_id)
  1570. {
  1571. struct i915_power_well *power_well;
  1572. bool ret;
  1573. power_well = lookup_power_well(dev_priv, power_well_id);
  1574. ret = power_well->ops->is_enabled(dev_priv, power_well);
  1575. return ret;
  1576. }
  1577. static struct i915_power_well skl_power_wells[] = {
  1578. {
  1579. .name = "always-on",
  1580. .always_on = 1,
  1581. .domains = SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
  1582. .ops = &i9xx_always_on_power_well_ops,
  1583. .data = SKL_DISP_PW_ALWAYS_ON,
  1584. },
  1585. {
  1586. .name = "power well 1",
  1587. /* Handled by the DMC firmware */
  1588. .domains = 0,
  1589. .ops = &skl_power_well_ops,
  1590. .data = SKL_DISP_PW_1,
  1591. },
  1592. {
  1593. .name = "MISC IO power well",
  1594. /* Handled by the DMC firmware */
  1595. .domains = 0,
  1596. .ops = &skl_power_well_ops,
  1597. .data = SKL_DISP_PW_MISC_IO,
  1598. },
  1599. {
  1600. .name = "DC off",
  1601. .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
  1602. .ops = &gen9_dc_off_power_well_ops,
  1603. .data = SKL_DISP_PW_DC_OFF,
  1604. },
  1605. {
  1606. .name = "power well 2",
  1607. .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1608. .ops = &skl_power_well_ops,
  1609. .data = SKL_DISP_PW_2,
  1610. },
  1611. {
  1612. .name = "DDI A/E power well",
  1613. .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
  1614. .ops = &skl_power_well_ops,
  1615. .data = SKL_DISP_PW_DDI_A_E,
  1616. },
  1617. {
  1618. .name = "DDI B power well",
  1619. .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
  1620. .ops = &skl_power_well_ops,
  1621. .data = SKL_DISP_PW_DDI_B,
  1622. },
  1623. {
  1624. .name = "DDI C power well",
  1625. .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
  1626. .ops = &skl_power_well_ops,
  1627. .data = SKL_DISP_PW_DDI_C,
  1628. },
  1629. {
  1630. .name = "DDI D power well",
  1631. .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
  1632. .ops = &skl_power_well_ops,
  1633. .data = SKL_DISP_PW_DDI_D,
  1634. },
  1635. };
  1636. void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv)
  1637. {
  1638. struct i915_power_well *well;
  1639. if (!IS_SKYLAKE(dev_priv))
  1640. return;
  1641. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  1642. intel_power_well_enable(dev_priv, well);
  1643. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  1644. intel_power_well_enable(dev_priv, well);
  1645. }
  1646. void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv)
  1647. {
  1648. struct i915_power_well *well;
  1649. if (!IS_SKYLAKE(dev_priv))
  1650. return;
  1651. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  1652. intel_power_well_disable(dev_priv, well);
  1653. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  1654. intel_power_well_disable(dev_priv, well);
  1655. }
  1656. static struct i915_power_well bxt_power_wells[] = {
  1657. {
  1658. .name = "always-on",
  1659. .always_on = 1,
  1660. .domains = BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
  1661. .ops = &i9xx_always_on_power_well_ops,
  1662. },
  1663. {
  1664. .name = "power well 1",
  1665. .domains = BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS,
  1666. .ops = &skl_power_well_ops,
  1667. .data = SKL_DISP_PW_1,
  1668. },
  1669. {
  1670. .name = "DC off",
  1671. .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
  1672. .ops = &gen9_dc_off_power_well_ops,
  1673. .data = SKL_DISP_PW_DC_OFF,
  1674. },
  1675. {
  1676. .name = "power well 2",
  1677. .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1678. .ops = &skl_power_well_ops,
  1679. .data = SKL_DISP_PW_2,
  1680. },
  1681. };
  1682. static int
  1683. sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
  1684. int disable_power_well)
  1685. {
  1686. if (disable_power_well >= 0)
  1687. return !!disable_power_well;
  1688. if (IS_BROXTON(dev_priv)) {
  1689. DRM_DEBUG_KMS("Disabling display power well support\n");
  1690. return 0;
  1691. }
  1692. return 1;
  1693. }
  1694. #define set_power_wells(power_domains, __power_wells) ({ \
  1695. (power_domains)->power_wells = (__power_wells); \
  1696. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  1697. })
  1698. /**
  1699. * intel_power_domains_init - initializes the power domain structures
  1700. * @dev_priv: i915 device instance
  1701. *
  1702. * Initializes the power domain structures for @dev_priv depending upon the
  1703. * supported platform.
  1704. */
  1705. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  1706. {
  1707. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1708. i915.disable_power_well = sanitize_disable_power_well_option(dev_priv,
  1709. i915.disable_power_well);
  1710. BUILD_BUG_ON(POWER_DOMAIN_NUM > 31);
  1711. mutex_init(&power_domains->lock);
  1712. /*
  1713. * The enabling order will be from lower to higher indexed wells,
  1714. * the disabling order is reversed.
  1715. */
  1716. if (IS_HASWELL(dev_priv->dev)) {
  1717. set_power_wells(power_domains, hsw_power_wells);
  1718. } else if (IS_BROADWELL(dev_priv->dev)) {
  1719. set_power_wells(power_domains, bdw_power_wells);
  1720. } else if (IS_SKYLAKE(dev_priv->dev) || IS_KABYLAKE(dev_priv->dev)) {
  1721. set_power_wells(power_domains, skl_power_wells);
  1722. } else if (IS_BROXTON(dev_priv->dev)) {
  1723. set_power_wells(power_domains, bxt_power_wells);
  1724. } else if (IS_CHERRYVIEW(dev_priv->dev)) {
  1725. set_power_wells(power_domains, chv_power_wells);
  1726. } else if (IS_VALLEYVIEW(dev_priv->dev)) {
  1727. set_power_wells(power_domains, vlv_power_wells);
  1728. } else {
  1729. set_power_wells(power_domains, i9xx_always_on_power_well);
  1730. }
  1731. return 0;
  1732. }
  1733. /**
  1734. * intel_power_domains_fini - finalizes the power domain structures
  1735. * @dev_priv: i915 device instance
  1736. *
  1737. * Finalizes the power domain structures for @dev_priv depending upon the
  1738. * supported platform. This function also disables runtime pm and ensures that
  1739. * the device stays powered up so that the driver can be reloaded.
  1740. */
  1741. void intel_power_domains_fini(struct drm_i915_private *dev_priv)
  1742. {
  1743. struct device *device = &dev_priv->dev->pdev->dev;
  1744. /*
  1745. * The i915.ko module is still not prepared to be loaded when
  1746. * the power well is not enabled, so just enable it in case
  1747. * we're going to unload/reload.
  1748. * The following also reacquires the RPM reference the core passed
  1749. * to the driver during loading, which is dropped in
  1750. * intel_runtime_pm_enable(). We have to hand back the control of the
  1751. * device to the core with this reference held.
  1752. */
  1753. intel_display_set_init_power(dev_priv, true);
  1754. /* Remove the refcount we took to keep power well support disabled. */
  1755. if (!i915.disable_power_well)
  1756. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  1757. /*
  1758. * Remove the refcount we took in intel_runtime_pm_enable() in case
  1759. * the platform doesn't support runtime PM.
  1760. */
  1761. if (!HAS_RUNTIME_PM(dev_priv))
  1762. pm_runtime_put(device);
  1763. }
  1764. static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
  1765. {
  1766. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1767. struct i915_power_well *power_well;
  1768. int i;
  1769. mutex_lock(&power_domains->lock);
  1770. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  1771. power_well->ops->sync_hw(dev_priv, power_well);
  1772. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  1773. power_well);
  1774. }
  1775. mutex_unlock(&power_domains->lock);
  1776. }
  1777. static void skl_display_core_init(struct drm_i915_private *dev_priv,
  1778. bool resume)
  1779. {
  1780. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1781. uint32_t val;
  1782. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  1783. /* enable PCH reset handshake */
  1784. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  1785. I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
  1786. /* enable PG1 and Misc I/O */
  1787. mutex_lock(&power_domains->lock);
  1788. skl_pw1_misc_io_init(dev_priv);
  1789. mutex_unlock(&power_domains->lock);
  1790. if (!resume)
  1791. return;
  1792. skl_init_cdclk(dev_priv);
  1793. if (dev_priv->csr.dmc_payload)
  1794. intel_csr_load_program(dev_priv);
  1795. }
  1796. static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
  1797. {
  1798. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1799. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  1800. skl_uninit_cdclk(dev_priv);
  1801. /* The spec doesn't call for removing the reset handshake flag */
  1802. /* disable PG1 and Misc I/O */
  1803. mutex_lock(&power_domains->lock);
  1804. skl_pw1_misc_io_fini(dev_priv);
  1805. mutex_unlock(&power_domains->lock);
  1806. }
  1807. static void chv_phy_control_init(struct drm_i915_private *dev_priv)
  1808. {
  1809. struct i915_power_well *cmn_bc =
  1810. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1811. struct i915_power_well *cmn_d =
  1812. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  1813. /*
  1814. * DISPLAY_PHY_CONTROL can get corrupted if read. As a
  1815. * workaround never ever read DISPLAY_PHY_CONTROL, and
  1816. * instead maintain a shadow copy ourselves. Use the actual
  1817. * power well state and lane status to reconstruct the
  1818. * expected initial value.
  1819. */
  1820. dev_priv->chv_phy_control =
  1821. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
  1822. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
  1823. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
  1824. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
  1825. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
  1826. /*
  1827. * If all lanes are disabled we leave the override disabled
  1828. * with all power down bits cleared to match the state we
  1829. * would use after disabling the port. Otherwise enable the
  1830. * override and set the lane powerdown bits accding to the
  1831. * current lane status.
  1832. */
  1833. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  1834. uint32_t status = I915_READ(DPLL(PIPE_A));
  1835. unsigned int mask;
  1836. mask = status & DPLL_PORTB_READY_MASK;
  1837. if (mask == 0xf)
  1838. mask = 0x0;
  1839. else
  1840. dev_priv->chv_phy_control |=
  1841. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
  1842. dev_priv->chv_phy_control |=
  1843. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
  1844. mask = (status & DPLL_PORTC_READY_MASK) >> 4;
  1845. if (mask == 0xf)
  1846. mask = 0x0;
  1847. else
  1848. dev_priv->chv_phy_control |=
  1849. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
  1850. dev_priv->chv_phy_control |=
  1851. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
  1852. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
  1853. dev_priv->chv_phy_assert[DPIO_PHY0] = false;
  1854. } else {
  1855. dev_priv->chv_phy_assert[DPIO_PHY0] = true;
  1856. }
  1857. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  1858. uint32_t status = I915_READ(DPIO_PHY_STATUS);
  1859. unsigned int mask;
  1860. mask = status & DPLL_PORTD_READY_MASK;
  1861. if (mask == 0xf)
  1862. mask = 0x0;
  1863. else
  1864. dev_priv->chv_phy_control |=
  1865. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
  1866. dev_priv->chv_phy_control |=
  1867. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
  1868. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
  1869. dev_priv->chv_phy_assert[DPIO_PHY1] = false;
  1870. } else {
  1871. dev_priv->chv_phy_assert[DPIO_PHY1] = true;
  1872. }
  1873. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1874. DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
  1875. dev_priv->chv_phy_control);
  1876. }
  1877. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  1878. {
  1879. struct i915_power_well *cmn =
  1880. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1881. struct i915_power_well *disp2d =
  1882. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  1883. /* If the display might be already active skip this */
  1884. if (cmn->ops->is_enabled(dev_priv, cmn) &&
  1885. disp2d->ops->is_enabled(dev_priv, disp2d) &&
  1886. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  1887. return;
  1888. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  1889. /* cmnlane needs DPLL registers */
  1890. disp2d->ops->enable(dev_priv, disp2d);
  1891. /*
  1892. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  1893. * Need to assert and de-assert PHY SB reset by gating the
  1894. * common lane power, then un-gating it.
  1895. * Simply ungating isn't enough to reset the PHY enough to get
  1896. * ports and lanes running.
  1897. */
  1898. cmn->ops->disable(dev_priv, cmn);
  1899. }
  1900. /**
  1901. * intel_power_domains_init_hw - initialize hardware power domain state
  1902. * @dev_priv: i915 device instance
  1903. *
  1904. * This function initializes the hardware power domain state and enables all
  1905. * power domains using intel_display_set_init_power().
  1906. */
  1907. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
  1908. {
  1909. struct drm_device *dev = dev_priv->dev;
  1910. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1911. power_domains->initializing = true;
  1912. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
  1913. skl_display_core_init(dev_priv, resume);
  1914. } else if (IS_CHERRYVIEW(dev)) {
  1915. mutex_lock(&power_domains->lock);
  1916. chv_phy_control_init(dev_priv);
  1917. mutex_unlock(&power_domains->lock);
  1918. } else if (IS_VALLEYVIEW(dev)) {
  1919. mutex_lock(&power_domains->lock);
  1920. vlv_cmnlane_wa(dev_priv);
  1921. mutex_unlock(&power_domains->lock);
  1922. }
  1923. /* For now, we need the power well to be always enabled. */
  1924. intel_display_set_init_power(dev_priv, true);
  1925. /* Disable power support if the user asked so. */
  1926. if (!i915.disable_power_well)
  1927. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  1928. intel_power_domains_sync_hw(dev_priv);
  1929. power_domains->initializing = false;
  1930. }
  1931. /**
  1932. * intel_power_domains_suspend - suspend power domain state
  1933. * @dev_priv: i915 device instance
  1934. *
  1935. * This function prepares the hardware power domain state before entering
  1936. * system suspend. It must be paired with intel_power_domains_init_hw().
  1937. */
  1938. void intel_power_domains_suspend(struct drm_i915_private *dev_priv)
  1939. {
  1940. /*
  1941. * Even if power well support was disabled we still want to disable
  1942. * power wells while we are system suspended.
  1943. */
  1944. if (!i915.disable_power_well)
  1945. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  1946. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  1947. skl_display_core_uninit(dev_priv);
  1948. }
  1949. /**
  1950. * intel_runtime_pm_get - grab a runtime pm reference
  1951. * @dev_priv: i915 device instance
  1952. *
  1953. * This function grabs a device-level runtime pm reference (mostly used for GEM
  1954. * code to ensure the GTT or GT is on) and ensures that it is powered up.
  1955. *
  1956. * Any runtime pm reference obtained by this function must have a symmetric
  1957. * call to intel_runtime_pm_put() to release the reference again.
  1958. */
  1959. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  1960. {
  1961. struct drm_device *dev = dev_priv->dev;
  1962. struct device *device = &dev->pdev->dev;
  1963. pm_runtime_get_sync(device);
  1964. atomic_inc(&dev_priv->pm.wakeref_count);
  1965. assert_rpm_wakelock_held(dev_priv);
  1966. }
  1967. /**
  1968. * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use
  1969. * @dev_priv: i915 device instance
  1970. *
  1971. * This function grabs a device-level runtime pm reference if the device is
  1972. * already in use and ensures that it is powered up.
  1973. *
  1974. * Any runtime pm reference obtained by this function must have a symmetric
  1975. * call to intel_runtime_pm_put() to release the reference again.
  1976. */
  1977. bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv)
  1978. {
  1979. struct drm_device *dev = dev_priv->dev;
  1980. struct device *device = &dev->pdev->dev;
  1981. if (IS_ENABLED(CONFIG_PM)) {
  1982. int ret = pm_runtime_get_if_in_use(device);
  1983. /*
  1984. * In cases runtime PM is disabled by the RPM core and we get
  1985. * an -EINVAL return value we are not supposed to call this
  1986. * function, since the power state is undefined. This applies
  1987. * atm to the late/early system suspend/resume handlers.
  1988. */
  1989. WARN_ON_ONCE(ret < 0);
  1990. if (ret <= 0)
  1991. return false;
  1992. }
  1993. atomic_inc(&dev_priv->pm.wakeref_count);
  1994. assert_rpm_wakelock_held(dev_priv);
  1995. return true;
  1996. }
  1997. /**
  1998. * intel_runtime_pm_get_noresume - grab a runtime pm reference
  1999. * @dev_priv: i915 device instance
  2000. *
  2001. * This function grabs a device-level runtime pm reference (mostly used for GEM
  2002. * code to ensure the GTT or GT is on).
  2003. *
  2004. * It will _not_ power up the device but instead only check that it's powered
  2005. * on. Therefore it is only valid to call this functions from contexts where
  2006. * the device is known to be powered up and where trying to power it up would
  2007. * result in hilarity and deadlocks. That pretty much means only the system
  2008. * suspend/resume code where this is used to grab runtime pm references for
  2009. * delayed setup down in work items.
  2010. *
  2011. * Any runtime pm reference obtained by this function must have a symmetric
  2012. * call to intel_runtime_pm_put() to release the reference again.
  2013. */
  2014. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  2015. {
  2016. struct drm_device *dev = dev_priv->dev;
  2017. struct device *device = &dev->pdev->dev;
  2018. assert_rpm_wakelock_held(dev_priv);
  2019. pm_runtime_get_noresume(device);
  2020. atomic_inc(&dev_priv->pm.wakeref_count);
  2021. }
  2022. /**
  2023. * intel_runtime_pm_put - release a runtime pm reference
  2024. * @dev_priv: i915 device instance
  2025. *
  2026. * This function drops the device-level runtime pm reference obtained by
  2027. * intel_runtime_pm_get() and might power down the corresponding
  2028. * hardware block right away if this is the last reference.
  2029. */
  2030. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  2031. {
  2032. struct drm_device *dev = dev_priv->dev;
  2033. struct device *device = &dev->pdev->dev;
  2034. assert_rpm_wakelock_held(dev_priv);
  2035. if (atomic_dec_and_test(&dev_priv->pm.wakeref_count))
  2036. atomic_inc(&dev_priv->pm.atomic_seq);
  2037. pm_runtime_mark_last_busy(device);
  2038. pm_runtime_put_autosuspend(device);
  2039. }
  2040. /**
  2041. * intel_runtime_pm_enable - enable runtime pm
  2042. * @dev_priv: i915 device instance
  2043. *
  2044. * This function enables runtime pm at the end of the driver load sequence.
  2045. *
  2046. * Note that this function does currently not enable runtime pm for the
  2047. * subordinate display power domains. That is only done on the first modeset
  2048. * using intel_display_set_init_power().
  2049. */
  2050. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
  2051. {
  2052. struct drm_device *dev = dev_priv->dev;
  2053. struct device *device = &dev->pdev->dev;
  2054. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  2055. pm_runtime_mark_last_busy(device);
  2056. /*
  2057. * Take a permanent reference to disable the RPM functionality and drop
  2058. * it only when unloading the driver. Use the low level get/put helpers,
  2059. * so the driver's own RPM reference tracking asserts also work on
  2060. * platforms without RPM support.
  2061. */
  2062. if (!HAS_RUNTIME_PM(dev)) {
  2063. pm_runtime_dont_use_autosuspend(device);
  2064. pm_runtime_get_sync(device);
  2065. } else {
  2066. pm_runtime_use_autosuspend(device);
  2067. }
  2068. /*
  2069. * The core calls the driver load handler with an RPM reference held.
  2070. * We drop that here and will reacquire it during unloading in
  2071. * intel_power_domains_fini().
  2072. */
  2073. pm_runtime_put_autosuspend(device);
  2074. }