arcregs.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef _ASM_ARC_ARCREGS_H
  9. #define _ASM_ARC_ARCREGS_H
  10. /* Build Configuration Registers */
  11. #define ARC_REG_AUX_DCCM 0x18 /* DCCM Base Addr ARCv2 */
  12. #define ARC_REG_DCCM_BASE_BUILD 0x61 /* DCCM Base Addr ARCompact */
  13. #define ARC_REG_CRC_BCR 0x62
  14. #define ARC_REG_VECBASE_BCR 0x68
  15. #define ARC_REG_PERIBASE_BCR 0x69
  16. #define ARC_REG_FP_BCR 0x6B /* ARCompact: Single-Precision FPU */
  17. #define ARC_REG_DPFP_BCR 0x6C /* ARCompact: Dbl Precision FPU */
  18. #define ARC_REG_FP_V2_BCR 0xc8 /* ARCv2 FPU */
  19. #define ARC_REG_SLC_BCR 0xce
  20. #define ARC_REG_DCCM_BUILD 0x74 /* DCCM size (common) */
  21. #define ARC_REG_TIMERS_BCR 0x75
  22. #define ARC_REG_AP_BCR 0x76
  23. #define ARC_REG_ICCM_BUILD 0x78 /* ICCM size (common) */
  24. #define ARC_REG_XY_MEM_BCR 0x79
  25. #define ARC_REG_MAC_BCR 0x7a
  26. #define ARC_REG_MUL_BCR 0x7b
  27. #define ARC_REG_SWAP_BCR 0x7c
  28. #define ARC_REG_NORM_BCR 0x7d
  29. #define ARC_REG_MIXMAX_BCR 0x7e
  30. #define ARC_REG_BARREL_BCR 0x7f
  31. #define ARC_REG_D_UNCACH_BCR 0x6A
  32. #define ARC_REG_BPU_BCR 0xc0
  33. #define ARC_REG_ISA_CFG_BCR 0xc1
  34. #define ARC_REG_RTT_BCR 0xF2
  35. #define ARC_REG_IRQ_BCR 0xF3
  36. #define ARC_REG_SMART_BCR 0xFF
  37. #define ARC_REG_CLUSTER_BCR 0xcf
  38. #define ARC_REG_AUX_ICCM 0x208 /* ICCM Base Addr (ARCv2) */
  39. /* status32 Bits Positions */
  40. #define STATUS_AE_BIT 5 /* Exception active */
  41. #define STATUS_DE_BIT 6 /* PC is in delay slot */
  42. #define STATUS_U_BIT 7 /* User/Kernel mode */
  43. #define STATUS_L_BIT 12 /* Loop inhibit */
  44. /* These masks correspond to the status word(STATUS_32) bits */
  45. #define STATUS_AE_MASK (1<<STATUS_AE_BIT)
  46. #define STATUS_DE_MASK (1<<STATUS_DE_BIT)
  47. #define STATUS_U_MASK (1<<STATUS_U_BIT)
  48. #define STATUS_L_MASK (1<<STATUS_L_BIT)
  49. /*
  50. * ECR: Exception Cause Reg bits-n-pieces
  51. * [23:16] = Exception Vector
  52. * [15: 8] = Exception Cause Code
  53. * [ 7: 0] = Exception Parameters (for certain types only)
  54. */
  55. #ifdef CONFIG_ISA_ARCOMPACT
  56. #define ECR_V_MEM_ERR 0x01
  57. #define ECR_V_INSN_ERR 0x02
  58. #define ECR_V_MACH_CHK 0x20
  59. #define ECR_V_ITLB_MISS 0x21
  60. #define ECR_V_DTLB_MISS 0x22
  61. #define ECR_V_PROTV 0x23
  62. #define ECR_V_TRAP 0x25
  63. #else
  64. #define ECR_V_MEM_ERR 0x01
  65. #define ECR_V_INSN_ERR 0x02
  66. #define ECR_V_MACH_CHK 0x03
  67. #define ECR_V_ITLB_MISS 0x04
  68. #define ECR_V_DTLB_MISS 0x05
  69. #define ECR_V_PROTV 0x06
  70. #define ECR_V_TRAP 0x09
  71. #endif
  72. /* DTLB Miss and Protection Violation Cause Codes */
  73. #define ECR_C_PROTV_INST_FETCH 0x00
  74. #define ECR_C_PROTV_LOAD 0x01
  75. #define ECR_C_PROTV_STORE 0x02
  76. #define ECR_C_PROTV_XCHG 0x03
  77. #define ECR_C_PROTV_MISALIG_DATA 0x04
  78. #define ECR_C_BIT_PROTV_MISALIG_DATA 10
  79. /* Machine Check Cause Code Values */
  80. #define ECR_C_MCHK_DUP_TLB 0x01
  81. /* DTLB Miss Exception Cause Code Values */
  82. #define ECR_C_BIT_DTLB_LD_MISS 8
  83. #define ECR_C_BIT_DTLB_ST_MISS 9
  84. /* Auxiliary registers */
  85. #define AUX_IDENTITY 4
  86. #define AUX_INTR_VEC_BASE 0x25
  87. #define AUX_NON_VOL 0x5e
  88. /*
  89. * Floating Pt Registers
  90. * Status regs are read-only (build-time) so need not be saved/restored
  91. */
  92. #define ARC_AUX_FP_STAT 0x300
  93. #define ARC_AUX_DPFP_1L 0x301
  94. #define ARC_AUX_DPFP_1H 0x302
  95. #define ARC_AUX_DPFP_2L 0x303
  96. #define ARC_AUX_DPFP_2H 0x304
  97. #define ARC_AUX_DPFP_STAT 0x305
  98. #ifndef __ASSEMBLY__
  99. /*
  100. ******************************************************************
  101. * Inline ASM macros to read/write AUX Regs
  102. * Essentially invocation of lr/sr insns from "C"
  103. */
  104. #if 1
  105. #define read_aux_reg(reg) __builtin_arc_lr(reg)
  106. /* gcc builtin sr needs reg param to be long immediate */
  107. #define write_aux_reg(reg_immed, val) \
  108. __builtin_arc_sr((unsigned int)(val), reg_immed)
  109. #else
  110. #define read_aux_reg(reg) \
  111. ({ \
  112. unsigned int __ret; \
  113. __asm__ __volatile__( \
  114. " lr %0, [%1]" \
  115. : "=r"(__ret) \
  116. : "i"(reg)); \
  117. __ret; \
  118. })
  119. /*
  120. * Aux Reg address is specified as long immediate by caller
  121. * e.g.
  122. * write_aux_reg(0x69, some_val);
  123. * This generates tightest code.
  124. */
  125. #define write_aux_reg(reg_imm, val) \
  126. ({ \
  127. __asm__ __volatile__( \
  128. " sr %0, [%1] \n" \
  129. : \
  130. : "ir"(val), "i"(reg_imm)); \
  131. })
  132. /*
  133. * Aux Reg address is specified in a variable
  134. * * e.g.
  135. * reg_num = 0x69
  136. * write_aux_reg2(reg_num, some_val);
  137. * This has to generate glue code to load the reg num from
  138. * memory to a reg hence not recommended.
  139. */
  140. #define write_aux_reg2(reg_in_var, val) \
  141. ({ \
  142. unsigned int tmp; \
  143. \
  144. __asm__ __volatile__( \
  145. " ld %0, [%2] \n\t" \
  146. " sr %1, [%0] \n\t" \
  147. : "=&r"(tmp) \
  148. : "r"(val), "memory"(&reg_in_var)); \
  149. })
  150. #endif
  151. #define READ_BCR(reg, into) \
  152. { \
  153. unsigned int tmp; \
  154. tmp = read_aux_reg(reg); \
  155. if (sizeof(tmp) == sizeof(into)) { \
  156. into = *((typeof(into) *)&tmp); \
  157. } else { \
  158. extern void bogus_undefined(void); \
  159. bogus_undefined(); \
  160. } \
  161. }
  162. #define WRITE_AUX(reg, into) \
  163. { \
  164. unsigned int tmp; \
  165. if (sizeof(tmp) == sizeof(into)) { \
  166. tmp = (*(unsigned int *)&(into)); \
  167. write_aux_reg(reg, tmp); \
  168. } else { \
  169. extern void bogus_undefined(void); \
  170. bogus_undefined(); \
  171. } \
  172. }
  173. /* Helpers */
  174. #define TO_KB(bytes) ((bytes) >> 10)
  175. #define TO_MB(bytes) (TO_KB(bytes) >> 10)
  176. #define PAGES_TO_KB(n_pages) ((n_pages) << (PAGE_SHIFT - 10))
  177. #define PAGES_TO_MB(n_pages) (PAGES_TO_KB(n_pages) >> 10)
  178. /*
  179. ***************************************************************
  180. * Build Configuration Registers, with encoded hardware config
  181. */
  182. struct bcr_identity {
  183. #ifdef CONFIG_CPU_BIG_ENDIAN
  184. unsigned int chip_id:16, cpu_id:8, family:8;
  185. #else
  186. unsigned int family:8, cpu_id:8, chip_id:16;
  187. #endif
  188. };
  189. struct bcr_isa {
  190. #ifdef CONFIG_CPU_BIG_ENDIAN
  191. unsigned int div_rem:4, pad2:4, ldd:1, unalign:1, atomic:1, be:1,
  192. pad1:11, atomic1:1, ver:8;
  193. #else
  194. unsigned int ver:8, atomic1:1, pad1:11, be:1, atomic:1, unalign:1,
  195. ldd:1, pad2:4, div_rem:4;
  196. #endif
  197. };
  198. struct bcr_mpy {
  199. #ifdef CONFIG_CPU_BIG_ENDIAN
  200. unsigned int pad:8, x1616:8, dsp:4, cycles:2, type:2, ver:8;
  201. #else
  202. unsigned int ver:8, type:2, cycles:2, dsp:4, x1616:8, pad:8;
  203. #endif
  204. };
  205. struct bcr_extn_xymem {
  206. #ifdef CONFIG_CPU_BIG_ENDIAN
  207. unsigned int ram_org:2, num_banks:4, bank_sz:4, ver:8;
  208. #else
  209. unsigned int ver:8, bank_sz:4, num_banks:4, ram_org:2;
  210. #endif
  211. };
  212. struct bcr_perip {
  213. #ifdef CONFIG_CPU_BIG_ENDIAN
  214. unsigned int start:8, pad2:8, sz:8, ver:8;
  215. #else
  216. unsigned int ver:8, sz:8, pad2:8, start:8;
  217. #endif
  218. };
  219. struct bcr_iccm_arcompact {
  220. #ifdef CONFIG_CPU_BIG_ENDIAN
  221. unsigned int base:16, pad:5, sz:3, ver:8;
  222. #else
  223. unsigned int ver:8, sz:3, pad:5, base:16;
  224. #endif
  225. };
  226. struct bcr_iccm_arcv2 {
  227. #ifdef CONFIG_CPU_BIG_ENDIAN
  228. unsigned int pad:8, sz11:4, sz01:4, sz10:4, sz00:4, ver:8;
  229. #else
  230. unsigned int ver:8, sz00:4, sz10:4, sz01:4, sz11:4, pad:8;
  231. #endif
  232. };
  233. struct bcr_dccm_arcompact {
  234. #ifdef CONFIG_CPU_BIG_ENDIAN
  235. unsigned int res:21, sz:3, ver:8;
  236. #else
  237. unsigned int ver:8, sz:3, res:21;
  238. #endif
  239. };
  240. struct bcr_dccm_arcv2 {
  241. #ifdef CONFIG_CPU_BIG_ENDIAN
  242. unsigned int pad2:12, cyc:3, pad1:1, sz1:4, sz0:4, ver:8;
  243. #else
  244. unsigned int ver:8, sz0:4, sz1:4, pad1:1, cyc:3, pad2:12;
  245. #endif
  246. };
  247. /* ARCompact: Both SP and DP FPU BCRs have same format */
  248. struct bcr_fp_arcompact {
  249. #ifdef CONFIG_CPU_BIG_ENDIAN
  250. unsigned int fast:1, ver:8;
  251. #else
  252. unsigned int ver:8, fast:1;
  253. #endif
  254. };
  255. struct bcr_fp_arcv2 {
  256. #ifdef CONFIG_CPU_BIG_ENDIAN
  257. unsigned int pad2:15, dp:1, pad1:7, sp:1, ver:8;
  258. #else
  259. unsigned int ver:8, sp:1, pad1:7, dp:1, pad2:15;
  260. #endif
  261. };
  262. struct bcr_timer {
  263. #ifdef CONFIG_CPU_BIG_ENDIAN
  264. unsigned int pad2:15, rtsc:1, pad1:5, rtc:1, t1:1, t0:1, ver:8;
  265. #else
  266. unsigned int ver:8, t0:1, t1:1, rtc:1, pad1:5, rtsc:1, pad2:15;
  267. #endif
  268. };
  269. struct bcr_bpu_arcompact {
  270. #ifdef CONFIG_CPU_BIG_ENDIAN
  271. unsigned int pad2:19, fam:1, pad:2, ent:2, ver:8;
  272. #else
  273. unsigned int ver:8, ent:2, pad:2, fam:1, pad2:19;
  274. #endif
  275. };
  276. struct bcr_bpu_arcv2 {
  277. #ifdef CONFIG_CPU_BIG_ENDIAN
  278. unsigned int pad:6, fbe:2, tqe:2, ts:4, ft:1, rse:2, pte:3, bce:3, ver:8;
  279. #else
  280. unsigned int ver:8, bce:3, pte:3, rse:2, ft:1, ts:4, tqe:2, fbe:2, pad:6;
  281. #endif
  282. };
  283. struct bcr_generic {
  284. #ifdef CONFIG_CPU_BIG_ENDIAN
  285. unsigned int info:24, ver:8;
  286. #else
  287. unsigned int ver:8, info:24;
  288. #endif
  289. };
  290. /*
  291. *******************************************************************
  292. * Generic structures to hold build configuration used at runtime
  293. */
  294. struct cpuinfo_arc_mmu {
  295. unsigned int ver:4, pg_sz_k:8, s_pg_sz_m:8, pad:10, sasid:1, pae:1;
  296. unsigned int sets:12, ways:4, u_dtlb:8, u_itlb:8;
  297. };
  298. struct cpuinfo_arc_cache {
  299. unsigned int sz_k:14, line_len:8, assoc:4, ver:4, alias:1, vipt:1;
  300. };
  301. struct cpuinfo_arc_bpu {
  302. unsigned int ver, full, num_cache, num_pred;
  303. };
  304. struct cpuinfo_arc_ccm {
  305. unsigned int base_addr, sz;
  306. };
  307. struct cpuinfo_arc {
  308. struct cpuinfo_arc_cache icache, dcache, slc;
  309. struct cpuinfo_arc_mmu mmu;
  310. struct cpuinfo_arc_bpu bpu;
  311. struct bcr_identity core;
  312. struct bcr_isa isa;
  313. unsigned int vec_base;
  314. struct cpuinfo_arc_ccm iccm, dccm;
  315. struct {
  316. unsigned int swap:1, norm:1, minmax:1, barrel:1, crc:1, pad1:3,
  317. fpu_sp:1, fpu_dp:1, pad2:6,
  318. debug:1, ap:1, smart:1, rtt:1, pad3:4,
  319. timer0:1, timer1:1, rtc:1, gfrc:1, pad4:4;
  320. } extn;
  321. struct bcr_mpy extn_mpy;
  322. struct bcr_extn_xymem extn_xymem;
  323. };
  324. extern struct cpuinfo_arc cpuinfo_arc700[];
  325. static inline int is_isa_arcv2(void)
  326. {
  327. return IS_ENABLED(CONFIG_ISA_ARCV2);
  328. }
  329. static inline int is_isa_arcompact(void)
  330. {
  331. return IS_ENABLED(CONFIG_ISA_ARCOMPACT);
  332. }
  333. #if defined(CONFIG_ISA_ARCOMPACT) && !defined(_CPU_DEFAULT_A7)
  334. #error "Toolchain not configured for ARCompact builds"
  335. #elif defined(CONFIG_ISA_ARCV2) && !defined(_CPU_DEFAULT_HS)
  336. #error "Toolchain not configured for ARCv2 builds"
  337. #endif
  338. #endif /* __ASEMBLY__ */
  339. #endif /* _ASM_ARC_ARCREGS_H */