omap_drv.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949
  1. /*
  2. * drivers/gpu/drm/omapdrm/omap_drv.c
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. * Author: Rob Clark <rob@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/wait.h>
  20. #include <drm/drm_atomic.h>
  21. #include <drm/drm_atomic_helper.h>
  22. #include <drm/drm_crtc_helper.h>
  23. #include <drm/drm_fb_helper.h>
  24. #include "omap_dmm_tiler.h"
  25. #include "omap_drv.h"
  26. #define DRIVER_NAME MODULE_NAME
  27. #define DRIVER_DESC "OMAP DRM"
  28. #define DRIVER_DATE "20110917"
  29. #define DRIVER_MAJOR 1
  30. #define DRIVER_MINOR 0
  31. #define DRIVER_PATCHLEVEL 0
  32. static int num_crtc = CONFIG_DRM_OMAP_NUM_CRTCS;
  33. MODULE_PARM_DESC(num_crtc, "Number of overlays to use as CRTCs");
  34. module_param(num_crtc, int, 0600);
  35. /*
  36. * mode config funcs
  37. */
  38. /* Notes about mapping DSS and DRM entities:
  39. * CRTC: overlay
  40. * encoder: manager.. with some extension to allow one primary CRTC
  41. * and zero or more video CRTC's to be mapped to one encoder?
  42. * connector: dssdev.. manager can be attached/detached from different
  43. * devices
  44. */
  45. static void omap_fb_output_poll_changed(struct drm_device *dev)
  46. {
  47. struct omap_drm_private *priv = dev->dev_private;
  48. DBG("dev=%p", dev);
  49. if (priv->fbdev)
  50. drm_fb_helper_hotplug_event(priv->fbdev);
  51. }
  52. struct omap_atomic_state_commit {
  53. struct work_struct work;
  54. struct drm_device *dev;
  55. struct drm_atomic_state *state;
  56. u32 crtcs;
  57. };
  58. static void omap_atomic_complete(struct omap_atomic_state_commit *commit)
  59. {
  60. struct drm_device *dev = commit->dev;
  61. struct omap_drm_private *priv = dev->dev_private;
  62. struct drm_atomic_state *old_state = commit->state;
  63. /* Apply the atomic update. */
  64. dispc_runtime_get();
  65. drm_atomic_helper_commit_modeset_disables(dev, old_state);
  66. drm_atomic_helper_commit_planes(dev, old_state);
  67. drm_atomic_helper_commit_modeset_enables(dev, old_state);
  68. drm_atomic_helper_wait_for_vblanks(dev, old_state);
  69. drm_atomic_helper_cleanup_planes(dev, old_state);
  70. dispc_runtime_put();
  71. drm_atomic_state_free(old_state);
  72. /* Complete the commit, wake up any waiter. */
  73. spin_lock(&priv->commit.lock);
  74. priv->commit.pending &= ~commit->crtcs;
  75. spin_unlock(&priv->commit.lock);
  76. wake_up_all(&priv->commit.wait);
  77. kfree(commit);
  78. }
  79. static void omap_atomic_work(struct work_struct *work)
  80. {
  81. struct omap_atomic_state_commit *commit =
  82. container_of(work, struct omap_atomic_state_commit, work);
  83. omap_atomic_complete(commit);
  84. }
  85. static bool omap_atomic_is_pending(struct omap_drm_private *priv,
  86. struct omap_atomic_state_commit *commit)
  87. {
  88. bool pending;
  89. spin_lock(&priv->commit.lock);
  90. pending = priv->commit.pending & commit->crtcs;
  91. spin_unlock(&priv->commit.lock);
  92. return pending;
  93. }
  94. static int omap_atomic_commit(struct drm_device *dev,
  95. struct drm_atomic_state *state, bool async)
  96. {
  97. struct omap_drm_private *priv = dev->dev_private;
  98. struct omap_atomic_state_commit *commit;
  99. unsigned long flags;
  100. unsigned int i;
  101. int ret;
  102. ret = drm_atomic_helper_prepare_planes(dev, state);
  103. if (ret)
  104. return ret;
  105. /* Allocate the commit object. */
  106. commit = kzalloc(sizeof(*commit), GFP_KERNEL);
  107. if (commit == NULL) {
  108. ret = -ENOMEM;
  109. goto error;
  110. }
  111. INIT_WORK(&commit->work, omap_atomic_work);
  112. commit->dev = dev;
  113. commit->state = state;
  114. /* Wait until all affected CRTCs have completed previous commits and
  115. * mark them as pending.
  116. */
  117. for (i = 0; i < dev->mode_config.num_crtc; ++i) {
  118. if (state->crtcs[i])
  119. commit->crtcs |= 1 << drm_crtc_index(state->crtcs[i]);
  120. }
  121. wait_event(priv->commit.wait, !omap_atomic_is_pending(priv, commit));
  122. spin_lock(&priv->commit.lock);
  123. priv->commit.pending |= commit->crtcs;
  124. spin_unlock(&priv->commit.lock);
  125. /* Keep track of all CRTC events to unlink them in preclose(). */
  126. spin_lock_irqsave(&dev->event_lock, flags);
  127. for (i = 0; i < dev->mode_config.num_crtc; ++i) {
  128. struct drm_crtc_state *cstate = state->crtc_states[i];
  129. if (cstate && cstate->event)
  130. list_add_tail(&cstate->event->base.link,
  131. &priv->commit.events);
  132. }
  133. spin_unlock_irqrestore(&dev->event_lock, flags);
  134. /* Swap the state, this is the point of no return. */
  135. drm_atomic_helper_swap_state(dev, state);
  136. if (async)
  137. schedule_work(&commit->work);
  138. else
  139. omap_atomic_complete(commit);
  140. return 0;
  141. error:
  142. drm_atomic_helper_cleanup_planes(dev, state);
  143. return ret;
  144. }
  145. static const struct drm_mode_config_funcs omap_mode_config_funcs = {
  146. .fb_create = omap_framebuffer_create,
  147. .output_poll_changed = omap_fb_output_poll_changed,
  148. .atomic_check = drm_atomic_helper_check,
  149. .atomic_commit = omap_atomic_commit,
  150. };
  151. static int get_connector_type(struct omap_dss_device *dssdev)
  152. {
  153. switch (dssdev->type) {
  154. case OMAP_DISPLAY_TYPE_HDMI:
  155. return DRM_MODE_CONNECTOR_HDMIA;
  156. case OMAP_DISPLAY_TYPE_DVI:
  157. return DRM_MODE_CONNECTOR_DVID;
  158. default:
  159. return DRM_MODE_CONNECTOR_Unknown;
  160. }
  161. }
  162. static bool channel_used(struct drm_device *dev, enum omap_channel channel)
  163. {
  164. struct omap_drm_private *priv = dev->dev_private;
  165. int i;
  166. for (i = 0; i < priv->num_crtcs; i++) {
  167. struct drm_crtc *crtc = priv->crtcs[i];
  168. if (omap_crtc_channel(crtc) == channel)
  169. return true;
  170. }
  171. return false;
  172. }
  173. static void omap_disconnect_dssdevs(void)
  174. {
  175. struct omap_dss_device *dssdev = NULL;
  176. for_each_dss_dev(dssdev)
  177. dssdev->driver->disconnect(dssdev);
  178. }
  179. static int omap_connect_dssdevs(void)
  180. {
  181. int r;
  182. struct omap_dss_device *dssdev = NULL;
  183. bool no_displays = true;
  184. for_each_dss_dev(dssdev) {
  185. r = dssdev->driver->connect(dssdev);
  186. if (r == -EPROBE_DEFER) {
  187. omap_dss_put_device(dssdev);
  188. goto cleanup;
  189. } else if (r) {
  190. dev_warn(dssdev->dev, "could not connect display: %s\n",
  191. dssdev->name);
  192. } else {
  193. no_displays = false;
  194. }
  195. }
  196. if (no_displays)
  197. return -EPROBE_DEFER;
  198. return 0;
  199. cleanup:
  200. /*
  201. * if we are deferring probe, we disconnect the devices we previously
  202. * connected
  203. */
  204. omap_disconnect_dssdevs();
  205. return r;
  206. }
  207. static int omap_modeset_create_crtc(struct drm_device *dev, int id,
  208. enum omap_channel channel)
  209. {
  210. struct omap_drm_private *priv = dev->dev_private;
  211. struct drm_plane *plane;
  212. struct drm_crtc *crtc;
  213. plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_PRIMARY);
  214. if (IS_ERR(plane))
  215. return PTR_ERR(plane);
  216. crtc = omap_crtc_init(dev, plane, channel, id);
  217. BUG_ON(priv->num_crtcs >= ARRAY_SIZE(priv->crtcs));
  218. priv->crtcs[id] = crtc;
  219. priv->num_crtcs++;
  220. priv->planes[id] = plane;
  221. priv->num_planes++;
  222. return 0;
  223. }
  224. static int omap_modeset_init_properties(struct drm_device *dev)
  225. {
  226. struct omap_drm_private *priv = dev->dev_private;
  227. if (priv->has_dmm) {
  228. dev->mode_config.rotation_property =
  229. drm_mode_create_rotation_property(dev,
  230. BIT(DRM_ROTATE_0) | BIT(DRM_ROTATE_90) |
  231. BIT(DRM_ROTATE_180) | BIT(DRM_ROTATE_270) |
  232. BIT(DRM_REFLECT_X) | BIT(DRM_REFLECT_Y));
  233. if (!dev->mode_config.rotation_property)
  234. return -ENOMEM;
  235. }
  236. priv->zorder_prop = drm_property_create_range(dev, 0, "zorder", 0, 3);
  237. if (!priv->zorder_prop)
  238. return -ENOMEM;
  239. return 0;
  240. }
  241. static int omap_modeset_init(struct drm_device *dev)
  242. {
  243. struct omap_drm_private *priv = dev->dev_private;
  244. struct omap_dss_device *dssdev = NULL;
  245. int num_ovls = dss_feat_get_num_ovls();
  246. int num_mgrs = dss_feat_get_num_mgrs();
  247. int num_crtcs;
  248. int i, id = 0;
  249. int ret;
  250. drm_mode_config_init(dev);
  251. omap_drm_irq_install(dev);
  252. ret = omap_modeset_init_properties(dev);
  253. if (ret < 0)
  254. return ret;
  255. /*
  256. * We usually don't want to create a CRTC for each manager, at least
  257. * not until we have a way to expose private planes to userspace.
  258. * Otherwise there would not be enough video pipes left for drm planes.
  259. * We use the num_crtc argument to limit the number of crtcs we create.
  260. */
  261. num_crtcs = min3(num_crtc, num_mgrs, num_ovls);
  262. dssdev = NULL;
  263. for_each_dss_dev(dssdev) {
  264. struct drm_connector *connector;
  265. struct drm_encoder *encoder;
  266. enum omap_channel channel;
  267. struct omap_overlay_manager *mgr;
  268. if (!omapdss_device_is_connected(dssdev))
  269. continue;
  270. encoder = omap_encoder_init(dev, dssdev);
  271. if (!encoder) {
  272. dev_err(dev->dev, "could not create encoder: %s\n",
  273. dssdev->name);
  274. return -ENOMEM;
  275. }
  276. connector = omap_connector_init(dev,
  277. get_connector_type(dssdev), dssdev, encoder);
  278. if (!connector) {
  279. dev_err(dev->dev, "could not create connector: %s\n",
  280. dssdev->name);
  281. return -ENOMEM;
  282. }
  283. BUG_ON(priv->num_encoders >= ARRAY_SIZE(priv->encoders));
  284. BUG_ON(priv->num_connectors >= ARRAY_SIZE(priv->connectors));
  285. priv->encoders[priv->num_encoders++] = encoder;
  286. priv->connectors[priv->num_connectors++] = connector;
  287. drm_mode_connector_attach_encoder(connector, encoder);
  288. /*
  289. * if we have reached the limit of the crtcs we are allowed to
  290. * create, let's not try to look for a crtc for this
  291. * panel/encoder and onwards, we will, of course, populate the
  292. * the possible_crtcs field for all the encoders with the final
  293. * set of crtcs we create
  294. */
  295. if (id == num_crtcs)
  296. continue;
  297. /*
  298. * get the recommended DISPC channel for this encoder. For now,
  299. * we only try to get create a crtc out of the recommended, the
  300. * other possible channels to which the encoder can connect are
  301. * not considered.
  302. */
  303. mgr = omapdss_find_mgr_from_display(dssdev);
  304. channel = mgr->id;
  305. /*
  306. * if this channel hasn't already been taken by a previously
  307. * allocated crtc, we create a new crtc for it
  308. */
  309. if (!channel_used(dev, channel)) {
  310. ret = omap_modeset_create_crtc(dev, id, channel);
  311. if (ret < 0) {
  312. dev_err(dev->dev,
  313. "could not create CRTC (channel %u)\n",
  314. channel);
  315. return ret;
  316. }
  317. id++;
  318. }
  319. }
  320. /*
  321. * we have allocated crtcs according to the need of the panels/encoders,
  322. * adding more crtcs here if needed
  323. */
  324. for (; id < num_crtcs; id++) {
  325. /* find a free manager for this crtc */
  326. for (i = 0; i < num_mgrs; i++) {
  327. if (!channel_used(dev, i))
  328. break;
  329. }
  330. if (i == num_mgrs) {
  331. /* this shouldn't really happen */
  332. dev_err(dev->dev, "no managers left for crtc\n");
  333. return -ENOMEM;
  334. }
  335. ret = omap_modeset_create_crtc(dev, id, i);
  336. if (ret < 0) {
  337. dev_err(dev->dev,
  338. "could not create CRTC (channel %u)\n", i);
  339. return ret;
  340. }
  341. }
  342. /*
  343. * Create normal planes for the remaining overlays:
  344. */
  345. for (; id < num_ovls; id++) {
  346. struct drm_plane *plane;
  347. plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_OVERLAY);
  348. if (IS_ERR(plane))
  349. return PTR_ERR(plane);
  350. BUG_ON(priv->num_planes >= ARRAY_SIZE(priv->planes));
  351. priv->planes[priv->num_planes++] = plane;
  352. }
  353. for (i = 0; i < priv->num_encoders; i++) {
  354. struct drm_encoder *encoder = priv->encoders[i];
  355. struct omap_dss_device *dssdev =
  356. omap_encoder_get_dssdev(encoder);
  357. struct omap_dss_device *output;
  358. output = omapdss_find_output_from_display(dssdev);
  359. /* figure out which crtc's we can connect the encoder to: */
  360. encoder->possible_crtcs = 0;
  361. for (id = 0; id < priv->num_crtcs; id++) {
  362. struct drm_crtc *crtc = priv->crtcs[id];
  363. enum omap_channel crtc_channel;
  364. crtc_channel = omap_crtc_channel(crtc);
  365. if (output->dispc_channel == crtc_channel) {
  366. encoder->possible_crtcs |= (1 << id);
  367. break;
  368. }
  369. }
  370. omap_dss_put_device(output);
  371. }
  372. DBG("registered %d planes, %d crtcs, %d encoders and %d connectors\n",
  373. priv->num_planes, priv->num_crtcs, priv->num_encoders,
  374. priv->num_connectors);
  375. dev->mode_config.min_width = 32;
  376. dev->mode_config.min_height = 32;
  377. /* note: eventually will need some cpu_is_omapXYZ() type stuff here
  378. * to fill in these limits properly on different OMAP generations..
  379. */
  380. dev->mode_config.max_width = 2048;
  381. dev->mode_config.max_height = 2048;
  382. dev->mode_config.funcs = &omap_mode_config_funcs;
  383. drm_mode_config_reset(dev);
  384. return 0;
  385. }
  386. static void omap_modeset_free(struct drm_device *dev)
  387. {
  388. drm_mode_config_cleanup(dev);
  389. }
  390. /*
  391. * drm ioctl funcs
  392. */
  393. static int ioctl_get_param(struct drm_device *dev, void *data,
  394. struct drm_file *file_priv)
  395. {
  396. struct omap_drm_private *priv = dev->dev_private;
  397. struct drm_omap_param *args = data;
  398. DBG("%p: param=%llu", dev, args->param);
  399. switch (args->param) {
  400. case OMAP_PARAM_CHIPSET_ID:
  401. args->value = priv->omaprev;
  402. break;
  403. default:
  404. DBG("unknown parameter %lld", args->param);
  405. return -EINVAL;
  406. }
  407. return 0;
  408. }
  409. static int ioctl_set_param(struct drm_device *dev, void *data,
  410. struct drm_file *file_priv)
  411. {
  412. struct drm_omap_param *args = data;
  413. switch (args->param) {
  414. default:
  415. DBG("unknown parameter %lld", args->param);
  416. return -EINVAL;
  417. }
  418. return 0;
  419. }
  420. static int ioctl_gem_new(struct drm_device *dev, void *data,
  421. struct drm_file *file_priv)
  422. {
  423. struct drm_omap_gem_new *args = data;
  424. VERB("%p:%p: size=0x%08x, flags=%08x", dev, file_priv,
  425. args->size.bytes, args->flags);
  426. return omap_gem_new_handle(dev, file_priv, args->size,
  427. args->flags, &args->handle);
  428. }
  429. static int ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
  430. struct drm_file *file_priv)
  431. {
  432. struct drm_omap_gem_cpu_prep *args = data;
  433. struct drm_gem_object *obj;
  434. int ret;
  435. VERB("%p:%p: handle=%d, op=%x", dev, file_priv, args->handle, args->op);
  436. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  437. if (!obj)
  438. return -ENOENT;
  439. ret = omap_gem_op_sync(obj, args->op);
  440. if (!ret)
  441. ret = omap_gem_op_start(obj, args->op);
  442. drm_gem_object_unreference_unlocked(obj);
  443. return ret;
  444. }
  445. static int ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
  446. struct drm_file *file_priv)
  447. {
  448. struct drm_omap_gem_cpu_fini *args = data;
  449. struct drm_gem_object *obj;
  450. int ret;
  451. VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
  452. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  453. if (!obj)
  454. return -ENOENT;
  455. /* XXX flushy, flushy */
  456. ret = 0;
  457. if (!ret)
  458. ret = omap_gem_op_finish(obj, args->op);
  459. drm_gem_object_unreference_unlocked(obj);
  460. return ret;
  461. }
  462. static int ioctl_gem_info(struct drm_device *dev, void *data,
  463. struct drm_file *file_priv)
  464. {
  465. struct drm_omap_gem_info *args = data;
  466. struct drm_gem_object *obj;
  467. int ret = 0;
  468. VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
  469. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  470. if (!obj)
  471. return -ENOENT;
  472. args->size = omap_gem_mmap_size(obj);
  473. args->offset = omap_gem_mmap_offset(obj);
  474. drm_gem_object_unreference_unlocked(obj);
  475. return ret;
  476. }
  477. static const struct drm_ioctl_desc ioctls[DRM_COMMAND_END - DRM_COMMAND_BASE] = {
  478. DRM_IOCTL_DEF_DRV(OMAP_GET_PARAM, ioctl_get_param, DRM_UNLOCKED|DRM_AUTH),
  479. DRM_IOCTL_DEF_DRV(OMAP_SET_PARAM, ioctl_set_param, DRM_UNLOCKED|DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  480. DRM_IOCTL_DEF_DRV(OMAP_GEM_NEW, ioctl_gem_new, DRM_UNLOCKED|DRM_AUTH),
  481. DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_PREP, ioctl_gem_cpu_prep, DRM_UNLOCKED|DRM_AUTH),
  482. DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_FINI, ioctl_gem_cpu_fini, DRM_UNLOCKED|DRM_AUTH),
  483. DRM_IOCTL_DEF_DRV(OMAP_GEM_INFO, ioctl_gem_info, DRM_UNLOCKED|DRM_AUTH),
  484. };
  485. /*
  486. * drm driver funcs
  487. */
  488. /**
  489. * load - setup chip and create an initial config
  490. * @dev: DRM device
  491. * @flags: startup flags
  492. *
  493. * The driver load routine has to do several things:
  494. * - initialize the memory manager
  495. * - allocate initial config memory
  496. * - setup the DRM framebuffer with the allocated memory
  497. */
  498. static int dev_load(struct drm_device *dev, unsigned long flags)
  499. {
  500. struct omap_drm_platform_data *pdata = dev->dev->platform_data;
  501. struct omap_drm_private *priv;
  502. unsigned int i;
  503. int ret;
  504. DBG("load: dev=%p", dev);
  505. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  506. if (!priv)
  507. return -ENOMEM;
  508. priv->omaprev = pdata->omaprev;
  509. dev->dev_private = priv;
  510. priv->wq = alloc_ordered_workqueue("omapdrm", 0);
  511. init_waitqueue_head(&priv->commit.wait);
  512. spin_lock_init(&priv->commit.lock);
  513. INIT_LIST_HEAD(&priv->commit.events);
  514. spin_lock_init(&priv->list_lock);
  515. INIT_LIST_HEAD(&priv->obj_list);
  516. omap_gem_init(dev);
  517. ret = omap_modeset_init(dev);
  518. if (ret) {
  519. dev_err(dev->dev, "omap_modeset_init failed: ret=%d\n", ret);
  520. dev->dev_private = NULL;
  521. kfree(priv);
  522. return ret;
  523. }
  524. /* Initialize vblank handling, start with all CRTCs disabled. */
  525. ret = drm_vblank_init(dev, priv->num_crtcs);
  526. if (ret)
  527. dev_warn(dev->dev, "could not init vblank\n");
  528. for (i = 0; i < priv->num_crtcs; i++)
  529. drm_crtc_vblank_off(priv->crtcs[i]);
  530. priv->fbdev = omap_fbdev_init(dev);
  531. if (!priv->fbdev) {
  532. dev_warn(dev->dev, "omap_fbdev_init failed\n");
  533. /* well, limp along without an fbdev.. maybe X11 will work? */
  534. }
  535. /* store off drm_device for use in pm ops */
  536. dev_set_drvdata(dev->dev, dev);
  537. drm_kms_helper_poll_init(dev);
  538. return 0;
  539. }
  540. static int dev_unload(struct drm_device *dev)
  541. {
  542. struct omap_drm_private *priv = dev->dev_private;
  543. DBG("unload: dev=%p", dev);
  544. drm_kms_helper_poll_fini(dev);
  545. if (priv->fbdev)
  546. omap_fbdev_free(dev);
  547. omap_modeset_free(dev);
  548. omap_gem_deinit(dev);
  549. destroy_workqueue(priv->wq);
  550. drm_vblank_cleanup(dev);
  551. omap_drm_irq_uninstall(dev);
  552. kfree(dev->dev_private);
  553. dev->dev_private = NULL;
  554. dev_set_drvdata(dev->dev, NULL);
  555. return 0;
  556. }
  557. static int dev_open(struct drm_device *dev, struct drm_file *file)
  558. {
  559. file->driver_priv = NULL;
  560. DBG("open: dev=%p, file=%p", dev, file);
  561. return 0;
  562. }
  563. /**
  564. * lastclose - clean up after all DRM clients have exited
  565. * @dev: DRM device
  566. *
  567. * Take care of cleaning up after all DRM clients have exited. In the
  568. * mode setting case, we want to restore the kernel's initial mode (just
  569. * in case the last client left us in a bad state).
  570. */
  571. static void dev_lastclose(struct drm_device *dev)
  572. {
  573. int i;
  574. /* we don't support vga-switcheroo.. so just make sure the fbdev
  575. * mode is active
  576. */
  577. struct omap_drm_private *priv = dev->dev_private;
  578. int ret;
  579. DBG("lastclose: dev=%p", dev);
  580. if (dev->mode_config.rotation_property) {
  581. /* need to restore default rotation state.. not sure
  582. * if there is a cleaner way to restore properties to
  583. * default state? Maybe a flag that properties should
  584. * automatically be restored to default state on
  585. * lastclose?
  586. */
  587. for (i = 0; i < priv->num_crtcs; i++) {
  588. drm_object_property_set_value(&priv->crtcs[i]->base,
  589. dev->mode_config.rotation_property, 0);
  590. }
  591. for (i = 0; i < priv->num_planes; i++) {
  592. drm_object_property_set_value(&priv->planes[i]->base,
  593. dev->mode_config.rotation_property, 0);
  594. }
  595. }
  596. if (priv->fbdev) {
  597. ret = drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
  598. if (ret)
  599. DBG("failed to restore crtc mode");
  600. }
  601. }
  602. static void dev_preclose(struct drm_device *dev, struct drm_file *file)
  603. {
  604. struct omap_drm_private *priv = dev->dev_private;
  605. struct drm_pending_event *event;
  606. unsigned long flags;
  607. DBG("preclose: dev=%p", dev);
  608. /*
  609. * Unlink all pending CRTC events to make sure they won't be queued up
  610. * by a pending asynchronous commit.
  611. */
  612. spin_lock_irqsave(&dev->event_lock, flags);
  613. list_for_each_entry(event, &priv->commit.events, link) {
  614. if (event->file_priv == file) {
  615. file->event_space += event->event->length;
  616. event->file_priv = NULL;
  617. }
  618. }
  619. spin_unlock_irqrestore(&dev->event_lock, flags);
  620. }
  621. static void dev_postclose(struct drm_device *dev, struct drm_file *file)
  622. {
  623. DBG("postclose: dev=%p, file=%p", dev, file);
  624. }
  625. static const struct vm_operations_struct omap_gem_vm_ops = {
  626. .fault = omap_gem_fault,
  627. .open = drm_gem_vm_open,
  628. .close = drm_gem_vm_close,
  629. };
  630. static const struct file_operations omapdriver_fops = {
  631. .owner = THIS_MODULE,
  632. .open = drm_open,
  633. .unlocked_ioctl = drm_ioctl,
  634. .release = drm_release,
  635. .mmap = omap_gem_mmap,
  636. .poll = drm_poll,
  637. .read = drm_read,
  638. .llseek = noop_llseek,
  639. };
  640. static struct drm_driver omap_drm_driver = {
  641. .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_PRIME,
  642. .load = dev_load,
  643. .unload = dev_unload,
  644. .open = dev_open,
  645. .lastclose = dev_lastclose,
  646. .preclose = dev_preclose,
  647. .postclose = dev_postclose,
  648. .set_busid = drm_platform_set_busid,
  649. .get_vblank_counter = drm_vblank_count,
  650. .enable_vblank = omap_irq_enable_vblank,
  651. .disable_vblank = omap_irq_disable_vblank,
  652. #ifdef CONFIG_DEBUG_FS
  653. .debugfs_init = omap_debugfs_init,
  654. .debugfs_cleanup = omap_debugfs_cleanup,
  655. #endif
  656. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  657. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  658. .gem_prime_export = omap_gem_prime_export,
  659. .gem_prime_import = omap_gem_prime_import,
  660. .gem_free_object = omap_gem_free_object,
  661. .gem_vm_ops = &omap_gem_vm_ops,
  662. .dumb_create = omap_gem_dumb_create,
  663. .dumb_map_offset = omap_gem_dumb_map_offset,
  664. .dumb_destroy = drm_gem_dumb_destroy,
  665. .ioctls = ioctls,
  666. .num_ioctls = DRM_OMAP_NUM_IOCTLS,
  667. .fops = &omapdriver_fops,
  668. .name = DRIVER_NAME,
  669. .desc = DRIVER_DESC,
  670. .date = DRIVER_DATE,
  671. .major = DRIVER_MAJOR,
  672. .minor = DRIVER_MINOR,
  673. .patchlevel = DRIVER_PATCHLEVEL,
  674. };
  675. static int pdev_probe(struct platform_device *device)
  676. {
  677. int r;
  678. if (omapdss_is_initialized() == false)
  679. return -EPROBE_DEFER;
  680. omap_crtc_pre_init();
  681. r = omap_connect_dssdevs();
  682. if (r) {
  683. omap_crtc_pre_uninit();
  684. return r;
  685. }
  686. DBG("%s", device->name);
  687. return drm_platform_init(&omap_drm_driver, device);
  688. }
  689. static int pdev_remove(struct platform_device *device)
  690. {
  691. DBG("");
  692. drm_put_dev(platform_get_drvdata(device));
  693. omap_disconnect_dssdevs();
  694. omap_crtc_pre_uninit();
  695. return 0;
  696. }
  697. #ifdef CONFIG_PM_SLEEP
  698. static int omap_drm_suspend(struct device *dev)
  699. {
  700. struct drm_device *drm_dev = dev_get_drvdata(dev);
  701. drm_kms_helper_poll_disable(drm_dev);
  702. return 0;
  703. }
  704. static int omap_drm_resume(struct device *dev)
  705. {
  706. struct drm_device *drm_dev = dev_get_drvdata(dev);
  707. drm_kms_helper_poll_enable(drm_dev);
  708. return omap_gem_resume(dev);
  709. }
  710. #endif
  711. static SIMPLE_DEV_PM_OPS(omapdrm_pm_ops, omap_drm_suspend, omap_drm_resume);
  712. static struct platform_driver pdev = {
  713. .driver = {
  714. .name = DRIVER_NAME,
  715. .pm = &omapdrm_pm_ops,
  716. },
  717. .probe = pdev_probe,
  718. .remove = pdev_remove,
  719. };
  720. static int __init omap_drm_init(void)
  721. {
  722. int r;
  723. DBG("init");
  724. r = platform_driver_register(&omap_dmm_driver);
  725. if (r) {
  726. pr_err("DMM driver registration failed\n");
  727. return r;
  728. }
  729. r = platform_driver_register(&pdev);
  730. if (r) {
  731. pr_err("omapdrm driver registration failed\n");
  732. platform_driver_unregister(&omap_dmm_driver);
  733. return r;
  734. }
  735. return 0;
  736. }
  737. static void __exit omap_drm_fini(void)
  738. {
  739. DBG("fini");
  740. platform_driver_unregister(&pdev);
  741. platform_driver_unregister(&omap_dmm_driver);
  742. }
  743. /* need late_initcall() so we load after dss_driver's are loaded */
  744. late_initcall(omap_drm_init);
  745. module_exit(omap_drm_fini);
  746. MODULE_AUTHOR("Rob Clark <rob@ti.com>");
  747. MODULE_DESCRIPTION("OMAP DRM Display Driver");
  748. MODULE_ALIAS("platform:" DRIVER_NAME);
  749. MODULE_LICENSE("GPL v2");