pcie-cadence.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433
  1. // SPDX-License-Identifier: GPL-2.0
  2. // Copyright (c) 2017 Cadence
  3. // Cadence PCIe controller driver.
  4. // Author: Cyrille Pitchen <cyrille.pitchen@free-electrons.com>
  5. #ifndef _PCIE_CADENCE_H
  6. #define _PCIE_CADENCE_H
  7. #include <linux/kernel.h>
  8. #include <linux/pci.h>
  9. #include <linux/phy/phy.h>
  10. /* Parameters for the waiting for link up routine */
  11. #define LINK_WAIT_MAX_RETRIES 10
  12. #define LINK_WAIT_USLEEP_MIN 90000
  13. #define LINK_WAIT_USLEEP_MAX 100000
  14. /*
  15. * Local Management Registers
  16. */
  17. #define CDNS_PCIE_LM_BASE 0x00100000
  18. /* Vendor ID Register */
  19. #define CDNS_PCIE_LM_ID (CDNS_PCIE_LM_BASE + 0x0044)
  20. #define CDNS_PCIE_LM_ID_VENDOR_MASK GENMASK(15, 0)
  21. #define CDNS_PCIE_LM_ID_VENDOR_SHIFT 0
  22. #define CDNS_PCIE_LM_ID_VENDOR(vid) \
  23. (((vid) << CDNS_PCIE_LM_ID_VENDOR_SHIFT) & CDNS_PCIE_LM_ID_VENDOR_MASK)
  24. #define CDNS_PCIE_LM_ID_SUBSYS_MASK GENMASK(31, 16)
  25. #define CDNS_PCIE_LM_ID_SUBSYS_SHIFT 16
  26. #define CDNS_PCIE_LM_ID_SUBSYS(sub) \
  27. (((sub) << CDNS_PCIE_LM_ID_SUBSYS_SHIFT) & CDNS_PCIE_LM_ID_SUBSYS_MASK)
  28. /* Root Port Requestor ID Register */
  29. #define CDNS_PCIE_LM_RP_RID (CDNS_PCIE_LM_BASE + 0x0228)
  30. #define CDNS_PCIE_LM_RP_RID_MASK GENMASK(15, 0)
  31. #define CDNS_PCIE_LM_RP_RID_SHIFT 0
  32. #define CDNS_PCIE_LM_RP_RID_(rid) \
  33. (((rid) << CDNS_PCIE_LM_RP_RID_SHIFT) & CDNS_PCIE_LM_RP_RID_MASK)
  34. /* Endpoint Bus and Device Number Register */
  35. #define CDNS_PCIE_LM_EP_ID (CDNS_PCIE_LM_BASE + 0x022c)
  36. #define CDNS_PCIE_LM_EP_ID_DEV_MASK GENMASK(4, 0)
  37. #define CDNS_PCIE_LM_EP_ID_DEV_SHIFT 0
  38. #define CDNS_PCIE_LM_EP_ID_BUS_MASK GENMASK(15, 8)
  39. #define CDNS_PCIE_LM_EP_ID_BUS_SHIFT 8
  40. /* Endpoint Function f BAR b Configuration Registers */
  41. #define CDNS_PCIE_LM_EP_FUNC_BAR_CFG0(fn) \
  42. (CDNS_PCIE_LM_BASE + 0x0240 + (fn) * 0x0008)
  43. #define CDNS_PCIE_LM_EP_FUNC_BAR_CFG1(fn) \
  44. (CDNS_PCIE_LM_BASE + 0x0244 + (fn) * 0x0008)
  45. #define CDNS_PCIE_LM_EP_VFUNC_BAR_CFG0(fn) \
  46. (CDNS_PCIE_LM_BASE + 0x0280 + (fn) * 0x0008)
  47. #define CDNS_PCIE_LM_EP_VFUNC_BAR_CFG1(fn) \
  48. (CDNS_PCIE_LM_BASE + 0x0284 + (fn) * 0x0008)
  49. #define CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_APERTURE_MASK(b) \
  50. (GENMASK(4, 0) << ((b) * 8))
  51. #define CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_APERTURE(b, a) \
  52. (((a) << ((b) * 8)) & CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_APERTURE_MASK(b))
  53. #define CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_CTRL_MASK(b) \
  54. (GENMASK(7, 5) << ((b) * 8))
  55. #define CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_CTRL(b, c) \
  56. (((c) << ((b) * 8 + 5)) & CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_CTRL_MASK(b))
  57. /* Endpoint Function Configuration Register */
  58. #define CDNS_PCIE_LM_EP_FUNC_CFG (CDNS_PCIE_LM_BASE + 0x02c0)
  59. /* Root Complex BAR Configuration Register */
  60. #define CDNS_PCIE_LM_RC_BAR_CFG (CDNS_PCIE_LM_BASE + 0x0300)
  61. #define CDNS_PCIE_LM_RC_BAR_CFG_BAR0_APERTURE_MASK GENMASK(5, 0)
  62. #define CDNS_PCIE_LM_RC_BAR_CFG_BAR0_APERTURE(a) \
  63. (((a) << 0) & CDNS_PCIE_LM_RC_BAR_CFG_BAR0_APERTURE_MASK)
  64. #define CDNS_PCIE_LM_RC_BAR_CFG_BAR0_CTRL_MASK GENMASK(8, 6)
  65. #define CDNS_PCIE_LM_RC_BAR_CFG_BAR0_CTRL(c) \
  66. (((c) << 6) & CDNS_PCIE_LM_RC_BAR_CFG_BAR0_CTRL_MASK)
  67. #define CDNS_PCIE_LM_RC_BAR_CFG_BAR1_APERTURE_MASK GENMASK(13, 9)
  68. #define CDNS_PCIE_LM_RC_BAR_CFG_BAR1_APERTURE(a) \
  69. (((a) << 9) & CDNS_PCIE_LM_RC_BAR_CFG_BAR1_APERTURE_MASK)
  70. #define CDNS_PCIE_LM_RC_BAR_CFG_BAR1_CTRL_MASK GENMASK(16, 14)
  71. #define CDNS_PCIE_LM_RC_BAR_CFG_BAR1_CTRL(c) \
  72. (((c) << 14) & CDNS_PCIE_LM_RC_BAR_CFG_BAR1_CTRL_MASK)
  73. #define CDNS_PCIE_LM_RC_BAR_CFG_PREFETCH_MEM_ENABLE BIT(17)
  74. #define CDNS_PCIE_LM_RC_BAR_CFG_PREFETCH_MEM_32BITS 0
  75. #define CDNS_PCIE_LM_RC_BAR_CFG_PREFETCH_MEM_64BITS BIT(18)
  76. #define CDNS_PCIE_LM_RC_BAR_CFG_IO_ENABLE BIT(19)
  77. #define CDNS_PCIE_LM_RC_BAR_CFG_IO_16BITS 0
  78. #define CDNS_PCIE_LM_RC_BAR_CFG_IO_32BITS BIT(20)
  79. #define CDNS_PCIE_LM_RC_BAR_CFG_CHECK_ENABLE BIT(31)
  80. /* BAR control values applicable to both Endpoint Function and Root Complex */
  81. #define CDNS_PCIE_LM_BAR_CFG_CTRL_DISABLED 0x0
  82. #define CDNS_PCIE_LM_BAR_CFG_CTRL_IO_32BITS 0x1
  83. #define CDNS_PCIE_LM_BAR_CFG_CTRL_MEM_32BITS 0x4
  84. #define CDNS_PCIE_LM_BAR_CFG_CTRL_PREFETCH_MEM_32BITS 0x5
  85. #define CDNS_PCIE_LM_BAR_CFG_CTRL_MEM_64BITS 0x6
  86. #define CDNS_PCIE_LM_BAR_CFG_CTRL_PREFETCH_MEM_64BITS 0x7
  87. /*
  88. * Endpoint Function Registers (PCI configuration space for endpoint functions)
  89. */
  90. #define CDNS_PCIE_EP_FUNC_BASE(fn) (((fn) << 12) & GENMASK(19, 12))
  91. #define CDNS_PCIE_EP_FUNC_MSI_CAP_OFFSET 0x90
  92. #define CDNS_PCIE_EP_FUNC_SRIOV_CAP_OFFSET 0x200
  93. #define CDNS_PCIE_EP_FUNC_MSIX_CAP_OFFSET 0xb0
  94. /*
  95. * Root Port Registers (PCI configuration space for the root port function)
  96. */
  97. #define CDNS_PCIE_RP_BASE 0x00200000
  98. /*
  99. * Address Translation Registers
  100. */
  101. #define CDNS_PCIE_AT_BASE 0x00400000
  102. /* Region r Outbound AXI to PCIe Address Translation Register 0 */
  103. #define CDNS_PCIE_AT_OB_REGION_PCI_ADDR0(r) \
  104. (CDNS_PCIE_AT_BASE + 0x0000 + ((r) & 0x1f) * 0x0020)
  105. #define CDNS_PCIE_AT_OB_REGION_PCI_ADDR0_NBITS_MASK GENMASK(5, 0)
  106. #define CDNS_PCIE_AT_OB_REGION_PCI_ADDR0_NBITS(nbits) \
  107. (((nbits) - 1) & CDNS_PCIE_AT_OB_REGION_PCI_ADDR0_NBITS_MASK)
  108. #define CDNS_PCIE_AT_OB_REGION_PCI_ADDR0_DEVFN_MASK GENMASK(19, 12)
  109. #define CDNS_PCIE_AT_OB_REGION_PCI_ADDR0_DEVFN(devfn) \
  110. (((devfn) << 12) & CDNS_PCIE_AT_OB_REGION_PCI_ADDR0_DEVFN_MASK)
  111. #define CDNS_PCIE_AT_OB_REGION_PCI_ADDR0_BUS_MASK GENMASK(27, 20)
  112. #define CDNS_PCIE_AT_OB_REGION_PCI_ADDR0_BUS(bus) \
  113. (((bus) << 20) & CDNS_PCIE_AT_OB_REGION_PCI_ADDR0_BUS_MASK)
  114. /* Region r Outbound AXI to PCIe Address Translation Register 1 */
  115. #define CDNS_PCIE_AT_OB_REGION_PCI_ADDR1(r) \
  116. (CDNS_PCIE_AT_BASE + 0x0004 + ((r) & 0x1f) * 0x0020)
  117. /* Region r Outbound PCIe Descriptor Register 0 */
  118. #define CDNS_PCIE_AT_OB_REGION_DESC0(r) \
  119. (CDNS_PCIE_AT_BASE + 0x0008 + ((r) & 0x1f) * 0x0020)
  120. #define CDNS_PCIE_AT_OB_REGION_DESC0_TYPE_MASK GENMASK(3, 0)
  121. #define CDNS_PCIE_AT_OB_REGION_DESC0_TYPE_MEM 0x2
  122. #define CDNS_PCIE_AT_OB_REGION_DESC0_TYPE_IO 0x6
  123. #define CDNS_PCIE_AT_OB_REGION_DESC0_TYPE_CONF_TYPE0 0xa
  124. #define CDNS_PCIE_AT_OB_REGION_DESC0_TYPE_CONF_TYPE1 0xb
  125. #define CDNS_PCIE_AT_OB_REGION_DESC0_TYPE_NORMAL_MSG 0xc
  126. #define CDNS_PCIE_AT_OB_REGION_DESC0_TYPE_VENDOR_MSG 0xd
  127. /* Bit 23 MUST be set in RC mode. */
  128. #define CDNS_PCIE_AT_OB_REGION_DESC0_HARDCODED_RID BIT(23)
  129. #define CDNS_PCIE_AT_OB_REGION_DESC0_DEVFN_MASK GENMASK(31, 24)
  130. #define CDNS_PCIE_AT_OB_REGION_DESC0_DEVFN(devfn) \
  131. (((devfn) << 24) & CDNS_PCIE_AT_OB_REGION_DESC0_DEVFN_MASK)
  132. /* Region r Outbound PCIe Descriptor Register 1 */
  133. #define CDNS_PCIE_AT_OB_REGION_DESC1(r) \
  134. (CDNS_PCIE_AT_BASE + 0x000c + ((r) & 0x1f) * 0x0020)
  135. #define CDNS_PCIE_AT_OB_REGION_DESC1_BUS_MASK GENMASK(7, 0)
  136. #define CDNS_PCIE_AT_OB_REGION_DESC1_BUS(bus) \
  137. ((bus) & CDNS_PCIE_AT_OB_REGION_DESC1_BUS_MASK)
  138. /* Region r AXI Region Base Address Register 0 */
  139. #define CDNS_PCIE_AT_OB_REGION_CPU_ADDR0(r) \
  140. (CDNS_PCIE_AT_BASE + 0x0018 + ((r) & 0x1f) * 0x0020)
  141. #define CDNS_PCIE_AT_OB_REGION_CPU_ADDR0_NBITS_MASK GENMASK(5, 0)
  142. #define CDNS_PCIE_AT_OB_REGION_CPU_ADDR0_NBITS(nbits) \
  143. (((nbits) - 1) & CDNS_PCIE_AT_OB_REGION_CPU_ADDR0_NBITS_MASK)
  144. /* Region r AXI Region Base Address Register 1 */
  145. #define CDNS_PCIE_AT_OB_REGION_CPU_ADDR1(r) \
  146. (CDNS_PCIE_AT_BASE + 0x001c + ((r) & 0x1f) * 0x0020)
  147. /* Root Port BAR Inbound PCIe to AXI Address Translation Register */
  148. #define CDNS_PCIE_AT_IB_RP_BAR_ADDR0(bar) \
  149. (CDNS_PCIE_AT_BASE + 0x0800 + (bar) * 0x0008)
  150. #define CDNS_PCIE_AT_IB_RP_BAR_ADDR0_NBITS_MASK GENMASK(5, 0)
  151. #define CDNS_PCIE_AT_IB_RP_BAR_ADDR0_NBITS(nbits) \
  152. (((nbits) - 1) & CDNS_PCIE_AT_IB_RP_BAR_ADDR0_NBITS_MASK)
  153. #define CDNS_PCIE_AT_IB_RP_BAR_ADDR1(bar) \
  154. (CDNS_PCIE_AT_BASE + 0x0804 + (bar) * 0x0008)
  155. /* AXI link down register */
  156. #define CDNS_PCIE_AT_LINKDOWN (CDNS_PCIE_AT_BASE + 0x0824)
  157. enum cdns_pcie_rp_bar {
  158. RP_BAR0,
  159. RP_BAR1,
  160. RP_NO_BAR
  161. };
  162. /* Endpoint Function BAR Inbound PCIe to AXI Address Translation Register */
  163. #define CDNS_PCIE_AT_IB_EP_FUNC_BAR_ADDR0(fn, bar) \
  164. (CDNS_PCIE_AT_BASE + 0x0840 + (fn) * 0x0040 + (bar) * 0x0008)
  165. #define CDNS_PCIE_AT_IB_EP_FUNC_BAR_ADDR1(fn, bar) \
  166. (CDNS_PCIE_AT_BASE + 0x0844 + (fn) * 0x0040 + (bar) * 0x0008)
  167. /* Normal/Vendor specific message access: offset inside some outbound region */
  168. #define CDNS_PCIE_NORMAL_MSG_ROUTING_MASK GENMASK(7, 5)
  169. #define CDNS_PCIE_NORMAL_MSG_ROUTING(route) \
  170. (((route) << 5) & CDNS_PCIE_NORMAL_MSG_ROUTING_MASK)
  171. #define CDNS_PCIE_NORMAL_MSG_CODE_MASK GENMASK(15, 8)
  172. #define CDNS_PCIE_NORMAL_MSG_CODE(code) \
  173. (((code) << 8) & CDNS_PCIE_NORMAL_MSG_CODE_MASK)
  174. #define CDNS_PCIE_MSG_NO_DATA BIT(16)
  175. enum cdns_pcie_msg_code {
  176. MSG_CODE_ASSERT_INTA = 0x20,
  177. MSG_CODE_ASSERT_INTB = 0x21,
  178. MSG_CODE_ASSERT_INTC = 0x22,
  179. MSG_CODE_ASSERT_INTD = 0x23,
  180. MSG_CODE_DEASSERT_INTA = 0x24,
  181. MSG_CODE_DEASSERT_INTB = 0x25,
  182. MSG_CODE_DEASSERT_INTC = 0x26,
  183. MSG_CODE_DEASSERT_INTD = 0x27,
  184. };
  185. enum cdns_pcie_msg_routing {
  186. /* Route to Root Complex */
  187. MSG_ROUTING_TO_RC,
  188. /* Use Address Routing */
  189. MSG_ROUTING_BY_ADDR,
  190. /* Use ID Routing */
  191. MSG_ROUTING_BY_ID,
  192. /* Route as Broadcast Message from Root Complex */
  193. MSG_ROUTING_BCAST,
  194. /* Local message; terminate at receiver (INTx messages) */
  195. MSG_ROUTING_LOCAL,
  196. /* Gather & route to Root Complex (PME_TO_Ack message) */
  197. MSG_ROUTING_GATHER,
  198. };
  199. struct cdns_pcie_plat_data {
  200. int (*start_link)(struct cdns_pcie_plat_data *data, bool start);
  201. bool (*is_link_up)(struct cdns_pcie_plat_data *data);
  202. };
  203. /**
  204. * struct cdns_pcie - private data for Cadence PCIe controller drivers
  205. * @reg_base: IO mapped register base
  206. * @mem_res: start/end offsets in the physical system memory to map PCI accesses
  207. * @is_rc: tell whether the PCIe controller mode is Root Complex or Endpoint.
  208. * @bus: In Root Complex mode, the bus number
  209. */
  210. struct cdns_pcie {
  211. void __iomem *reg_base;
  212. struct resource *mem_res;
  213. struct resource *addr_res;
  214. bool is_rc;
  215. u8 bus;
  216. int phy_count;
  217. struct phy **phy;
  218. struct device_link **link;
  219. struct cdns_pcie_plat_data *plat_data;
  220. u32 (*read)(void __iomem *addr, int size);
  221. void (*write)(void __iomem *addr, int size, u32 value);
  222. };
  223. struct cdns_pcie_host_data {
  224. struct pci_ops *ops;
  225. u32 (*read)(void __iomem *addr, int size);
  226. void (*write)(void __iomem *addr, int size, u32 value);
  227. };
  228. struct cdns_pcie_ep_data {
  229. u32 (*read)(void __iomem *addr, int size);
  230. void (*write)(void __iomem *addr, int size, u32 value);
  231. };
  232. /* Register access */
  233. static inline void cdns_pcie_writeb(struct cdns_pcie *pcie, u32 reg, u8 value)
  234. {
  235. void __iomem *addr = pcie->reg_base + reg;
  236. if (pcie->write) {
  237. pcie->write(addr, 0x1, value);
  238. return;
  239. }
  240. writeb(value, pcie->reg_base + reg);
  241. }
  242. static inline void cdns_pcie_writew(struct cdns_pcie *pcie, u32 reg, u16 value)
  243. {
  244. void __iomem *addr = pcie->reg_base + reg;
  245. if (pcie->write) {
  246. pcie->write(addr, 0x2, value);
  247. return;
  248. }
  249. writew(value, pcie->reg_base + reg);
  250. }
  251. static inline void cdns_pcie_writel(struct cdns_pcie *pcie, u32 reg, u32 value)
  252. {
  253. void __iomem *addr = pcie->reg_base + reg;
  254. if (pcie->write) {
  255. pcie->write(addr, 0x4, value);
  256. return;
  257. }
  258. writel(value, pcie->reg_base + reg);
  259. }
  260. static inline u32 cdns_pcie_readl(struct cdns_pcie *pcie, u32 reg)
  261. {
  262. void __iomem *addr = pcie->reg_base + reg;
  263. if (pcie->read)
  264. return pcie->read(addr, 0x4);
  265. return readl(pcie->reg_base + reg);
  266. }
  267. /* Root Port register access */
  268. static inline void cdns_pcie_rp_writeb(struct cdns_pcie *pcie,
  269. u32 reg, u8 value)
  270. {
  271. void __iomem *addr = pcie->reg_base + CDNS_PCIE_RP_BASE + reg;
  272. if (pcie->write) {
  273. pcie->write(addr, 0x1, value);
  274. return;
  275. }
  276. writeb(value, addr);
  277. }
  278. static inline void cdns_pcie_rp_writew(struct cdns_pcie *pcie,
  279. u32 reg, u16 value)
  280. {
  281. void __iomem *addr = pcie->reg_base + CDNS_PCIE_RP_BASE + reg;
  282. if (pcie->write) {
  283. pcie->write(addr, 0x2, value);
  284. return;
  285. }
  286. writew(value, addr);
  287. }
  288. /* Endpoint Function register access */
  289. static inline void cdns_pcie_ep_fn_writeb(struct cdns_pcie *pcie, u8 fn,
  290. u32 reg, u8 value)
  291. {
  292. void __iomem *addr = pcie->reg_base + CDNS_PCIE_EP_FUNC_BASE(fn) + reg;
  293. if (pcie->write) {
  294. pcie->write(addr, 0x1, value);
  295. return;
  296. }
  297. writeb(value, addr);
  298. }
  299. static inline void cdns_pcie_ep_fn_writew(struct cdns_pcie *pcie, u8 fn,
  300. u32 reg, u16 value)
  301. {
  302. void __iomem *addr = pcie->reg_base + CDNS_PCIE_EP_FUNC_BASE(fn) + reg;
  303. if (pcie->write) {
  304. pcie->write(addr, 0x2, value);
  305. return;
  306. }
  307. writew(value, addr);
  308. }
  309. static inline void cdns_pcie_ep_fn_writel(struct cdns_pcie *pcie, u8 fn,
  310. u32 reg, u32 value)
  311. {
  312. void __iomem *addr = pcie->reg_base + CDNS_PCIE_EP_FUNC_BASE(fn) + reg;
  313. if (pcie->write) {
  314. pcie->write(addr, 0x4, value);
  315. return;
  316. }
  317. writel(value, addr);
  318. }
  319. static inline u8 cdns_pcie_ep_fn_readb(struct cdns_pcie *pcie, u8 fn, u32 reg)
  320. {
  321. void __iomem *addr = pcie->reg_base + CDNS_PCIE_EP_FUNC_BASE(fn) + reg;
  322. if (pcie->read)
  323. return pcie->read(addr, 0x1);
  324. return readb(addr);
  325. }
  326. static inline u16 cdns_pcie_ep_fn_readw(struct cdns_pcie *pcie, u8 fn, u32 reg)
  327. {
  328. void __iomem *addr = pcie->reg_base + CDNS_PCIE_EP_FUNC_BASE(fn) + reg;
  329. if (pcie->read)
  330. return pcie->read(addr, 0x2);
  331. return readw(addr);
  332. }
  333. static inline u32 cdns_pcie_ep_fn_readl(struct cdns_pcie *pcie, u8 fn, u32 reg)
  334. {
  335. void __iomem *addr = pcie->reg_base + CDNS_PCIE_EP_FUNC_BASE(fn) + reg;
  336. if (pcie->read)
  337. return pcie->read(addr, 0x4);
  338. return readl(addr);
  339. }
  340. void cdns_pcie_set_outbound_region(struct cdns_pcie *pcie, u8 fn,
  341. u32 r, bool is_io,
  342. u64 cpu_addr, u64 pci_addr, size_t size);
  343. void cdns_pcie_set_outbound_region_for_normal_msg(struct cdns_pcie *pcie, u8 fn,
  344. u32 r, u64 cpu_addr);
  345. void cdns_pcie_reset_outbound_region(struct cdns_pcie *pcie, u32 r);
  346. void cdns_pcie_disable_phy(struct cdns_pcie *pcie);
  347. int cdns_pcie_enable_phy(struct cdns_pcie *pcie);
  348. int cdns_pcie_init_phy(struct device *dev, struct cdns_pcie *pcie);
  349. u32 cdns_pcie_read32(void __iomem *addr, int size);
  350. void cdns_pcie_write32(void __iomem *addr, int size, u32 value);
  351. int cdns_pcie_start_link(struct cdns_pcie *pci, bool start);
  352. int cdns_pcie_wait_for_link(struct device *dev, struct cdns_pcie *pci);
  353. extern const struct dev_pm_ops cdns_pcie_pm_ops;
  354. #endif /* _PCIE_CADENCE_H */