spi-bcm63xx.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490
  1. /*
  2. * Broadcom BCM63xx SPI controller support
  3. *
  4. * Copyright (C) 2009-2012 Florian Fainelli <florian@openwrt.org>
  5. * Copyright (C) 2010 Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version 2
  10. * of the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/clk.h>
  19. #include <linux/io.h>
  20. #include <linux/module.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/delay.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/spi/spi.h>
  25. #include <linux/completion.h>
  26. #include <linux/err.h>
  27. #include <linux/pm_runtime.h>
  28. #include <bcm63xx_dev_spi.h>
  29. #define BCM63XX_SPI_MAX_PREPEND 15
  30. #define BCM63XX_SPI_MAX_CS 8
  31. #define BCM63XX_SPI_BUS_NUM 0
  32. struct bcm63xx_spi {
  33. struct completion done;
  34. void __iomem *regs;
  35. int irq;
  36. /* Platform data */
  37. unsigned fifo_size;
  38. unsigned int msg_type_shift;
  39. unsigned int msg_ctl_width;
  40. /* data iomem */
  41. u8 __iomem *tx_io;
  42. const u8 __iomem *rx_io;
  43. struct clk *clk;
  44. struct platform_device *pdev;
  45. };
  46. static inline u8 bcm_spi_readb(struct bcm63xx_spi *bs,
  47. unsigned int offset)
  48. {
  49. return readb(bs->regs + bcm63xx_spireg(offset));
  50. }
  51. static inline u16 bcm_spi_readw(struct bcm63xx_spi *bs,
  52. unsigned int offset)
  53. {
  54. #ifdef CONFIG_CPU_BIG_ENDIAN
  55. return ioread16be(bs->regs + bcm63xx_spireg(offset));
  56. #else
  57. return readw(bs->regs + bcm63xx_spireg(offset));
  58. #endif
  59. }
  60. static inline void bcm_spi_writeb(struct bcm63xx_spi *bs,
  61. u8 value, unsigned int offset)
  62. {
  63. writeb(value, bs->regs + bcm63xx_spireg(offset));
  64. }
  65. static inline void bcm_spi_writew(struct bcm63xx_spi *bs,
  66. u16 value, unsigned int offset)
  67. {
  68. #ifdef CONFIG_CPU_BIG_ENDIAN
  69. iowrite16be(value, bs->regs + bcm63xx_spireg(offset));
  70. #else
  71. writew(value, bs->regs + bcm63xx_spireg(offset));
  72. #endif
  73. }
  74. static const unsigned bcm63xx_spi_freq_table[SPI_CLK_MASK][2] = {
  75. { 20000000, SPI_CLK_20MHZ },
  76. { 12500000, SPI_CLK_12_50MHZ },
  77. { 6250000, SPI_CLK_6_250MHZ },
  78. { 3125000, SPI_CLK_3_125MHZ },
  79. { 1563000, SPI_CLK_1_563MHZ },
  80. { 781000, SPI_CLK_0_781MHZ },
  81. { 391000, SPI_CLK_0_391MHZ }
  82. };
  83. static void bcm63xx_spi_setup_transfer(struct spi_device *spi,
  84. struct spi_transfer *t)
  85. {
  86. struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
  87. u8 clk_cfg, reg;
  88. int i;
  89. /* Find the closest clock configuration */
  90. for (i = 0; i < SPI_CLK_MASK; i++) {
  91. if (t->speed_hz >= bcm63xx_spi_freq_table[i][0]) {
  92. clk_cfg = bcm63xx_spi_freq_table[i][1];
  93. break;
  94. }
  95. }
  96. /* No matching configuration found, default to lowest */
  97. if (i == SPI_CLK_MASK)
  98. clk_cfg = SPI_CLK_0_391MHZ;
  99. /* clear existing clock configuration bits of the register */
  100. reg = bcm_spi_readb(bs, SPI_CLK_CFG);
  101. reg &= ~SPI_CLK_MASK;
  102. reg |= clk_cfg;
  103. bcm_spi_writeb(bs, reg, SPI_CLK_CFG);
  104. dev_dbg(&spi->dev, "Setting clock register to %02x (hz %d)\n",
  105. clk_cfg, t->speed_hz);
  106. }
  107. /* the spi->mode bits understood by this driver: */
  108. #define MODEBITS (SPI_CPOL | SPI_CPHA)
  109. static int bcm63xx_txrx_bufs(struct spi_device *spi, struct spi_transfer *first,
  110. unsigned int num_transfers)
  111. {
  112. struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
  113. u16 msg_ctl;
  114. u16 cmd;
  115. unsigned int i, timeout = 0, prepend_len = 0, len = 0;
  116. struct spi_transfer *t = first;
  117. bool do_rx = false;
  118. bool do_tx = false;
  119. /* Disable the CMD_DONE interrupt */
  120. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  121. dev_dbg(&spi->dev, "txrx: tx %p, rx %p, len %d\n",
  122. t->tx_buf, t->rx_buf, t->len);
  123. if (num_transfers > 1 && t->tx_buf && t->len <= BCM63XX_SPI_MAX_PREPEND)
  124. prepend_len = t->len;
  125. /* prepare the buffer */
  126. for (i = 0; i < num_transfers; i++) {
  127. if (t->tx_buf) {
  128. do_tx = true;
  129. memcpy_toio(bs->tx_io + len, t->tx_buf, t->len);
  130. /* don't prepend more than one tx */
  131. if (t != first)
  132. prepend_len = 0;
  133. }
  134. if (t->rx_buf) {
  135. do_rx = true;
  136. /* prepend is half-duplex write only */
  137. if (t == first)
  138. prepend_len = 0;
  139. }
  140. len += t->len;
  141. t = list_entry(t->transfer_list.next, struct spi_transfer,
  142. transfer_list);
  143. }
  144. reinit_completion(&bs->done);
  145. /* Fill in the Message control register */
  146. msg_ctl = (len << SPI_BYTE_CNT_SHIFT);
  147. if (do_rx && do_tx && prepend_len == 0)
  148. msg_ctl |= (SPI_FD_RW << bs->msg_type_shift);
  149. else if (do_rx)
  150. msg_ctl |= (SPI_HD_R << bs->msg_type_shift);
  151. else if (do_tx)
  152. msg_ctl |= (SPI_HD_W << bs->msg_type_shift);
  153. switch (bs->msg_ctl_width) {
  154. case 8:
  155. bcm_spi_writeb(bs, msg_ctl, SPI_MSG_CTL);
  156. break;
  157. case 16:
  158. bcm_spi_writew(bs, msg_ctl, SPI_MSG_CTL);
  159. break;
  160. }
  161. /* Issue the transfer */
  162. cmd = SPI_CMD_START_IMMEDIATE;
  163. cmd |= (prepend_len << SPI_CMD_PREPEND_BYTE_CNT_SHIFT);
  164. cmd |= (spi->chip_select << SPI_CMD_DEVICE_ID_SHIFT);
  165. bcm_spi_writew(bs, cmd, SPI_CMD);
  166. /* Enable the CMD_DONE interrupt */
  167. bcm_spi_writeb(bs, SPI_INTR_CMD_DONE, SPI_INT_MASK);
  168. timeout = wait_for_completion_timeout(&bs->done, HZ);
  169. if (!timeout)
  170. return -ETIMEDOUT;
  171. if (!do_rx)
  172. return 0;
  173. len = 0;
  174. t = first;
  175. /* Read out all the data */
  176. for (i = 0; i < num_transfers; i++) {
  177. if (t->rx_buf)
  178. memcpy_fromio(t->rx_buf, bs->rx_io + len, t->len);
  179. if (t != first || prepend_len == 0)
  180. len += t->len;
  181. t = list_entry(t->transfer_list.next, struct spi_transfer,
  182. transfer_list);
  183. }
  184. return 0;
  185. }
  186. static int bcm63xx_spi_transfer_one(struct spi_master *master,
  187. struct spi_message *m)
  188. {
  189. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  190. struct spi_transfer *t, *first = NULL;
  191. struct spi_device *spi = m->spi;
  192. int status = 0;
  193. unsigned int n_transfers = 0, total_len = 0;
  194. bool can_use_prepend = false;
  195. /*
  196. * This SPI controller does not support keeping CS active after a
  197. * transfer.
  198. * Work around this by merging as many transfers we can into one big
  199. * full-duplex transfers.
  200. */
  201. list_for_each_entry(t, &m->transfers, transfer_list) {
  202. if (!first)
  203. first = t;
  204. n_transfers++;
  205. total_len += t->len;
  206. if (n_transfers == 2 && !first->rx_buf && !t->tx_buf &&
  207. first->len <= BCM63XX_SPI_MAX_PREPEND)
  208. can_use_prepend = true;
  209. else if (can_use_prepend && t->tx_buf)
  210. can_use_prepend = false;
  211. /* we can only transfer one fifo worth of data */
  212. if ((can_use_prepend &&
  213. total_len > (bs->fifo_size + BCM63XX_SPI_MAX_PREPEND)) ||
  214. (!can_use_prepend && total_len > bs->fifo_size)) {
  215. dev_err(&spi->dev, "unable to do transfers larger than FIFO size (%i > %i)\n",
  216. total_len, bs->fifo_size);
  217. status = -EINVAL;
  218. goto exit;
  219. }
  220. /* all combined transfers have to have the same speed */
  221. if (t->speed_hz != first->speed_hz) {
  222. dev_err(&spi->dev, "unable to change speed between transfers\n");
  223. status = -EINVAL;
  224. goto exit;
  225. }
  226. /* CS will be deasserted directly after transfer */
  227. if (t->delay_usecs) {
  228. dev_err(&spi->dev, "unable to keep CS asserted after transfer\n");
  229. status = -EINVAL;
  230. goto exit;
  231. }
  232. if (t->cs_change ||
  233. list_is_last(&t->transfer_list, &m->transfers)) {
  234. /* configure adapter for a new transfer */
  235. bcm63xx_spi_setup_transfer(spi, first);
  236. /* send the data */
  237. status = bcm63xx_txrx_bufs(spi, first, n_transfers);
  238. if (status)
  239. goto exit;
  240. m->actual_length += total_len;
  241. first = NULL;
  242. n_transfers = 0;
  243. total_len = 0;
  244. can_use_prepend = false;
  245. }
  246. }
  247. exit:
  248. m->status = status;
  249. spi_finalize_current_message(master);
  250. return 0;
  251. }
  252. /* This driver supports single master mode only. Hence
  253. * CMD_DONE is the only interrupt we care about
  254. */
  255. static irqreturn_t bcm63xx_spi_interrupt(int irq, void *dev_id)
  256. {
  257. struct spi_master *master = (struct spi_master *)dev_id;
  258. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  259. u8 intr;
  260. /* Read interupts and clear them immediately */
  261. intr = bcm_spi_readb(bs, SPI_INT_STATUS);
  262. bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
  263. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  264. /* A transfer completed */
  265. if (intr & SPI_INTR_CMD_DONE)
  266. complete(&bs->done);
  267. return IRQ_HANDLED;
  268. }
  269. static int bcm63xx_spi_probe(struct platform_device *pdev)
  270. {
  271. struct resource *r;
  272. struct device *dev = &pdev->dev;
  273. struct bcm63xx_spi_pdata *pdata = dev_get_platdata(&pdev->dev);
  274. int irq;
  275. struct spi_master *master;
  276. struct clk *clk;
  277. struct bcm63xx_spi *bs;
  278. int ret;
  279. irq = platform_get_irq(pdev, 0);
  280. if (irq < 0) {
  281. dev_err(dev, "no irq\n");
  282. return -ENXIO;
  283. }
  284. clk = devm_clk_get(dev, "spi");
  285. if (IS_ERR(clk)) {
  286. dev_err(dev, "no clock for device\n");
  287. return PTR_ERR(clk);
  288. }
  289. master = spi_alloc_master(dev, sizeof(*bs));
  290. if (!master) {
  291. dev_err(dev, "out of memory\n");
  292. return -ENOMEM;
  293. }
  294. bs = spi_master_get_devdata(master);
  295. init_completion(&bs->done);
  296. platform_set_drvdata(pdev, master);
  297. bs->pdev = pdev;
  298. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  299. bs->regs = devm_ioremap_resource(&pdev->dev, r);
  300. if (IS_ERR(bs->regs)) {
  301. ret = PTR_ERR(bs->regs);
  302. goto out_err;
  303. }
  304. bs->irq = irq;
  305. bs->clk = clk;
  306. bs->fifo_size = pdata->fifo_size;
  307. ret = devm_request_irq(&pdev->dev, irq, bcm63xx_spi_interrupt, 0,
  308. pdev->name, master);
  309. if (ret) {
  310. dev_err(dev, "unable to request irq\n");
  311. goto out_err;
  312. }
  313. master->bus_num = BCM63XX_SPI_BUS_NUM;
  314. master->num_chipselect = BCM63XX_SPI_MAX_CS;
  315. master->transfer_one_message = bcm63xx_spi_transfer_one;
  316. master->mode_bits = MODEBITS;
  317. master->bits_per_word_mask = SPI_BPW_MASK(8);
  318. master->auto_runtime_pm = true;
  319. bs->msg_type_shift = pdata->msg_type_shift;
  320. bs->msg_ctl_width = pdata->msg_ctl_width;
  321. bs->tx_io = (u8 *)(bs->regs + bcm63xx_spireg(SPI_MSG_DATA));
  322. bs->rx_io = (const u8 *)(bs->regs + bcm63xx_spireg(SPI_RX_DATA));
  323. switch (bs->msg_ctl_width) {
  324. case 8:
  325. case 16:
  326. break;
  327. default:
  328. dev_err(dev, "unsupported MSG_CTL width: %d\n",
  329. bs->msg_ctl_width);
  330. goto out_err;
  331. }
  332. /* Initialize hardware */
  333. ret = clk_prepare_enable(bs->clk);
  334. if (ret)
  335. goto out_err;
  336. bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
  337. /* register and we are done */
  338. ret = devm_spi_register_master(dev, master);
  339. if (ret) {
  340. dev_err(dev, "spi register failed\n");
  341. goto out_clk_disable;
  342. }
  343. dev_info(dev, "at 0x%08x (irq %d, FIFOs size %d)\n",
  344. r->start, irq, bs->fifo_size);
  345. return 0;
  346. out_clk_disable:
  347. clk_disable_unprepare(clk);
  348. out_err:
  349. spi_master_put(master);
  350. return ret;
  351. }
  352. static int bcm63xx_spi_remove(struct platform_device *pdev)
  353. {
  354. struct spi_master *master = platform_get_drvdata(pdev);
  355. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  356. /* reset spi block */
  357. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  358. /* HW shutdown */
  359. clk_disable_unprepare(bs->clk);
  360. return 0;
  361. }
  362. #ifdef CONFIG_PM_SLEEP
  363. static int bcm63xx_spi_suspend(struct device *dev)
  364. {
  365. struct spi_master *master = dev_get_drvdata(dev);
  366. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  367. spi_master_suspend(master);
  368. clk_disable_unprepare(bs->clk);
  369. return 0;
  370. }
  371. static int bcm63xx_spi_resume(struct device *dev)
  372. {
  373. struct spi_master *master = dev_get_drvdata(dev);
  374. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  375. int ret;
  376. ret = clk_prepare_enable(bs->clk);
  377. if (ret)
  378. return ret;
  379. spi_master_resume(master);
  380. return 0;
  381. }
  382. #endif
  383. static const struct dev_pm_ops bcm63xx_spi_pm_ops = {
  384. SET_SYSTEM_SLEEP_PM_OPS(bcm63xx_spi_suspend, bcm63xx_spi_resume)
  385. };
  386. static struct platform_driver bcm63xx_spi_driver = {
  387. .driver = {
  388. .name = "bcm63xx-spi",
  389. .pm = &bcm63xx_spi_pm_ops,
  390. },
  391. .probe = bcm63xx_spi_probe,
  392. .remove = bcm63xx_spi_remove,
  393. };
  394. module_platform_driver(bcm63xx_spi_driver);
  395. MODULE_ALIAS("platform:bcm63xx_spi");
  396. MODULE_AUTHOR("Florian Fainelli <florian@openwrt.org>");
  397. MODULE_AUTHOR("Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>");
  398. MODULE_DESCRIPTION("Broadcom BCM63xx SPI Controller driver");
  399. MODULE_LICENSE("GPL");