amdgpu_ctx.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: monk liu <monk.liu@amd.com>
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/drm_auth.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_sched.h"
  28. static int amdgpu_ctx_priority_permit(struct drm_file *filp,
  29. enum amd_sched_priority priority)
  30. {
  31. /* NORMAL and below are accessible by everyone */
  32. if (priority <= AMD_SCHED_PRIORITY_NORMAL)
  33. return 0;
  34. if (capable(CAP_SYS_NICE))
  35. return 0;
  36. if (drm_is_current_master(filp))
  37. return 0;
  38. return -EACCES;
  39. }
  40. static int amdgpu_ctx_init(struct amdgpu_device *adev,
  41. enum amd_sched_priority priority,
  42. struct drm_file *filp,
  43. struct amdgpu_ctx *ctx)
  44. {
  45. unsigned i, j;
  46. int r;
  47. if (priority < 0 || priority >= AMD_SCHED_PRIORITY_MAX)
  48. return -EINVAL;
  49. r = amdgpu_ctx_priority_permit(filp, priority);
  50. if (r)
  51. return r;
  52. memset(ctx, 0, sizeof(*ctx));
  53. ctx->adev = adev;
  54. kref_init(&ctx->refcount);
  55. spin_lock_init(&ctx->ring_lock);
  56. ctx->fences = kcalloc(amdgpu_sched_jobs * AMDGPU_MAX_RINGS,
  57. sizeof(struct dma_fence*), GFP_KERNEL);
  58. if (!ctx->fences)
  59. return -ENOMEM;
  60. mutex_init(&ctx->lock);
  61. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  62. ctx->rings[i].sequence = 1;
  63. ctx->rings[i].fences = &ctx->fences[amdgpu_sched_jobs * i];
  64. }
  65. ctx->reset_counter = atomic_read(&adev->gpu_reset_counter);
  66. ctx->reset_counter_query = ctx->reset_counter;
  67. ctx->vram_lost_counter = atomic_read(&adev->vram_lost_counter);
  68. ctx->init_priority = priority;
  69. ctx->override_priority = AMD_SCHED_PRIORITY_UNSET;
  70. /* create context entity for each ring */
  71. for (i = 0; i < adev->num_rings; i++) {
  72. struct amdgpu_ring *ring = adev->rings[i];
  73. struct amd_sched_rq *rq;
  74. rq = &ring->sched.sched_rq[priority];
  75. if (ring == &adev->gfx.kiq.ring)
  76. continue;
  77. r = amd_sched_entity_init(&ring->sched, &ctx->rings[i].entity,
  78. rq, amdgpu_sched_jobs, &ctx->guilty);
  79. if (r)
  80. goto failed;
  81. }
  82. r = amdgpu_queue_mgr_init(adev, &ctx->queue_mgr);
  83. if (r)
  84. goto failed;
  85. return 0;
  86. failed:
  87. for (j = 0; j < i; j++)
  88. amd_sched_entity_fini(&adev->rings[j]->sched,
  89. &ctx->rings[j].entity);
  90. kfree(ctx->fences);
  91. ctx->fences = NULL;
  92. return r;
  93. }
  94. static void amdgpu_ctx_fini(struct amdgpu_ctx *ctx)
  95. {
  96. struct amdgpu_device *adev = ctx->adev;
  97. unsigned i, j;
  98. if (!adev)
  99. return;
  100. for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
  101. for (j = 0; j < amdgpu_sched_jobs; ++j)
  102. dma_fence_put(ctx->rings[i].fences[j]);
  103. kfree(ctx->fences);
  104. ctx->fences = NULL;
  105. for (i = 0; i < adev->num_rings; i++)
  106. amd_sched_entity_fini(&adev->rings[i]->sched,
  107. &ctx->rings[i].entity);
  108. amdgpu_queue_mgr_fini(adev, &ctx->queue_mgr);
  109. mutex_destroy(&ctx->lock);
  110. }
  111. static int amdgpu_ctx_alloc(struct amdgpu_device *adev,
  112. struct amdgpu_fpriv *fpriv,
  113. struct drm_file *filp,
  114. enum amd_sched_priority priority,
  115. uint32_t *id)
  116. {
  117. struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
  118. struct amdgpu_ctx *ctx;
  119. int r;
  120. ctx = kmalloc(sizeof(*ctx), GFP_KERNEL);
  121. if (!ctx)
  122. return -ENOMEM;
  123. mutex_lock(&mgr->lock);
  124. r = idr_alloc(&mgr->ctx_handles, ctx, 1, 0, GFP_KERNEL);
  125. if (r < 0) {
  126. mutex_unlock(&mgr->lock);
  127. kfree(ctx);
  128. return r;
  129. }
  130. *id = (uint32_t)r;
  131. r = amdgpu_ctx_init(adev, priority, filp, ctx);
  132. if (r) {
  133. idr_remove(&mgr->ctx_handles, *id);
  134. *id = 0;
  135. kfree(ctx);
  136. }
  137. mutex_unlock(&mgr->lock);
  138. return r;
  139. }
  140. static void amdgpu_ctx_do_release(struct kref *ref)
  141. {
  142. struct amdgpu_ctx *ctx;
  143. ctx = container_of(ref, struct amdgpu_ctx, refcount);
  144. amdgpu_ctx_fini(ctx);
  145. kfree(ctx);
  146. }
  147. static int amdgpu_ctx_free(struct amdgpu_fpriv *fpriv, uint32_t id)
  148. {
  149. struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
  150. struct amdgpu_ctx *ctx;
  151. mutex_lock(&mgr->lock);
  152. ctx = idr_remove(&mgr->ctx_handles, id);
  153. if (ctx)
  154. kref_put(&ctx->refcount, amdgpu_ctx_do_release);
  155. mutex_unlock(&mgr->lock);
  156. return ctx ? 0 : -EINVAL;
  157. }
  158. static int amdgpu_ctx_query(struct amdgpu_device *adev,
  159. struct amdgpu_fpriv *fpriv, uint32_t id,
  160. union drm_amdgpu_ctx_out *out)
  161. {
  162. struct amdgpu_ctx *ctx;
  163. struct amdgpu_ctx_mgr *mgr;
  164. unsigned reset_counter;
  165. if (!fpriv)
  166. return -EINVAL;
  167. mgr = &fpriv->ctx_mgr;
  168. mutex_lock(&mgr->lock);
  169. ctx = idr_find(&mgr->ctx_handles, id);
  170. if (!ctx) {
  171. mutex_unlock(&mgr->lock);
  172. return -EINVAL;
  173. }
  174. /* TODO: these two are always zero */
  175. out->state.flags = 0x0;
  176. out->state.hangs = 0x0;
  177. /* determine if a GPU reset has occured since the last call */
  178. reset_counter = atomic_read(&adev->gpu_reset_counter);
  179. /* TODO: this should ideally return NO, GUILTY, or INNOCENT. */
  180. if (ctx->reset_counter_query == reset_counter)
  181. out->state.reset_status = AMDGPU_CTX_NO_RESET;
  182. else
  183. out->state.reset_status = AMDGPU_CTX_UNKNOWN_RESET;
  184. ctx->reset_counter_query = reset_counter;
  185. mutex_unlock(&mgr->lock);
  186. return 0;
  187. }
  188. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  189. struct drm_file *filp)
  190. {
  191. int r;
  192. uint32_t id;
  193. enum amd_sched_priority priority;
  194. union drm_amdgpu_ctx *args = data;
  195. struct amdgpu_device *adev = dev->dev_private;
  196. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  197. r = 0;
  198. id = args->in.ctx_id;
  199. priority = amdgpu_to_sched_priority(args->in.priority);
  200. /* For backwards compatibility reasons, we need to accept
  201. * ioctls with garbage in the priority field */
  202. if (priority == AMD_SCHED_PRIORITY_INVALID)
  203. priority = AMD_SCHED_PRIORITY_NORMAL;
  204. switch (args->in.op) {
  205. case AMDGPU_CTX_OP_ALLOC_CTX:
  206. r = amdgpu_ctx_alloc(adev, fpriv, filp, priority, &id);
  207. args->out.alloc.ctx_id = id;
  208. break;
  209. case AMDGPU_CTX_OP_FREE_CTX:
  210. r = amdgpu_ctx_free(fpriv, id);
  211. break;
  212. case AMDGPU_CTX_OP_QUERY_STATE:
  213. r = amdgpu_ctx_query(adev, fpriv, id, &args->out);
  214. break;
  215. default:
  216. return -EINVAL;
  217. }
  218. return r;
  219. }
  220. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id)
  221. {
  222. struct amdgpu_ctx *ctx;
  223. struct amdgpu_ctx_mgr *mgr;
  224. if (!fpriv)
  225. return NULL;
  226. mgr = &fpriv->ctx_mgr;
  227. mutex_lock(&mgr->lock);
  228. ctx = idr_find(&mgr->ctx_handles, id);
  229. if (ctx)
  230. kref_get(&ctx->refcount);
  231. mutex_unlock(&mgr->lock);
  232. return ctx;
  233. }
  234. int amdgpu_ctx_put(struct amdgpu_ctx *ctx)
  235. {
  236. if (ctx == NULL)
  237. return -EINVAL;
  238. kref_put(&ctx->refcount, amdgpu_ctx_do_release);
  239. return 0;
  240. }
  241. int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  242. struct dma_fence *fence, uint64_t* handler)
  243. {
  244. struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx];
  245. uint64_t seq = cring->sequence;
  246. unsigned idx = 0;
  247. struct dma_fence *other = NULL;
  248. idx = seq & (amdgpu_sched_jobs - 1);
  249. other = cring->fences[idx];
  250. if (other)
  251. BUG_ON(!dma_fence_is_signaled(other));
  252. dma_fence_get(fence);
  253. spin_lock(&ctx->ring_lock);
  254. cring->fences[idx] = fence;
  255. cring->sequence++;
  256. spin_unlock(&ctx->ring_lock);
  257. dma_fence_put(other);
  258. if (handler)
  259. *handler = seq;
  260. return 0;
  261. }
  262. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  263. struct amdgpu_ring *ring, uint64_t seq)
  264. {
  265. struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx];
  266. struct dma_fence *fence;
  267. spin_lock(&ctx->ring_lock);
  268. if (seq == ~0ull)
  269. seq = ctx->rings[ring->idx].sequence - 1;
  270. if (seq >= cring->sequence) {
  271. spin_unlock(&ctx->ring_lock);
  272. return ERR_PTR(-EINVAL);
  273. }
  274. if (seq + amdgpu_sched_jobs < cring->sequence) {
  275. spin_unlock(&ctx->ring_lock);
  276. return NULL;
  277. }
  278. fence = dma_fence_get(cring->fences[seq & (amdgpu_sched_jobs - 1)]);
  279. spin_unlock(&ctx->ring_lock);
  280. return fence;
  281. }
  282. void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx,
  283. enum amd_sched_priority priority)
  284. {
  285. int i;
  286. struct amdgpu_device *adev = ctx->adev;
  287. struct amd_sched_rq *rq;
  288. struct amd_sched_entity *entity;
  289. struct amdgpu_ring *ring;
  290. enum amd_sched_priority ctx_prio;
  291. ctx->override_priority = priority;
  292. ctx_prio = (ctx->override_priority == AMD_SCHED_PRIORITY_UNSET) ?
  293. ctx->init_priority : ctx->override_priority;
  294. for (i = 0; i < adev->num_rings; i++) {
  295. ring = adev->rings[i];
  296. entity = &ctx->rings[i].entity;
  297. rq = &ring->sched.sched_rq[ctx_prio];
  298. if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
  299. continue;
  300. amd_sched_entity_set_rq(entity, rq);
  301. }
  302. }
  303. int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx, unsigned ring_id)
  304. {
  305. struct amdgpu_ctx_ring *cring = &ctx->rings[ring_id];
  306. unsigned idx = cring->sequence & (amdgpu_sched_jobs - 1);
  307. struct dma_fence *other = cring->fences[idx];
  308. if (other) {
  309. signed long r;
  310. r = dma_fence_wait_timeout(other, false, MAX_SCHEDULE_TIMEOUT);
  311. if (r < 0) {
  312. DRM_ERROR("Error (%ld) waiting for fence!\n", r);
  313. return r;
  314. }
  315. }
  316. return 0;
  317. }
  318. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr)
  319. {
  320. mutex_init(&mgr->lock);
  321. idr_init(&mgr->ctx_handles);
  322. }
  323. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr)
  324. {
  325. struct amdgpu_ctx *ctx;
  326. struct idr *idp;
  327. uint32_t id;
  328. idp = &mgr->ctx_handles;
  329. idr_for_each_entry(idp, ctx, id) {
  330. if (kref_put(&ctx->refcount, amdgpu_ctx_do_release) != 1)
  331. DRM_ERROR("ctx %p is still alive\n", ctx);
  332. }
  333. idr_destroy(&mgr->ctx_handles);
  334. mutex_destroy(&mgr->lock);
  335. }