i40e_main.c 260 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. /* Local includes */
  27. #include "i40e.h"
  28. #include "i40e_diag.h"
  29. #ifdef CONFIG_I40E_VXLAN
  30. #include <net/vxlan.h>
  31. #endif
  32. const char i40e_driver_name[] = "i40e";
  33. static const char i40e_driver_string[] =
  34. "Intel(R) Ethernet Connection XL710 Network Driver";
  35. #define DRV_KERN "-k"
  36. #define DRV_VERSION_MAJOR 1
  37. #define DRV_VERSION_MINOR 0
  38. #define DRV_VERSION_BUILD 21
  39. #define DRV_VERSION __stringify(DRV_VERSION_MAJOR) "." \
  40. __stringify(DRV_VERSION_MINOR) "." \
  41. __stringify(DRV_VERSION_BUILD) DRV_KERN
  42. const char i40e_driver_version_str[] = DRV_VERSION;
  43. static const char i40e_copyright[] = "Copyright (c) 2013 - 2014 Intel Corporation.";
  44. /* a bit of forward declarations */
  45. static void i40e_vsi_reinit_locked(struct i40e_vsi *vsi);
  46. static void i40e_handle_reset_warning(struct i40e_pf *pf);
  47. static int i40e_add_vsi(struct i40e_vsi *vsi);
  48. static int i40e_add_veb(struct i40e_veb *veb, struct i40e_vsi *vsi);
  49. static int i40e_setup_pf_switch(struct i40e_pf *pf, bool reinit);
  50. static int i40e_setup_misc_vector(struct i40e_pf *pf);
  51. static void i40e_determine_queue_usage(struct i40e_pf *pf);
  52. static int i40e_setup_pf_filter_control(struct i40e_pf *pf);
  53. static void i40e_fdir_sb_setup(struct i40e_pf *pf);
  54. static int i40e_veb_get_bw_info(struct i40e_veb *veb);
  55. /* i40e_pci_tbl - PCI Device ID Table
  56. *
  57. * Last entry must be all 0s
  58. *
  59. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  60. * Class, Class Mask, private data (not used) }
  61. */
  62. static const struct pci_device_id i40e_pci_tbl[] = {
  63. {PCI_VDEVICE(INTEL, I40E_DEV_ID_SFP_XL710), 0},
  64. {PCI_VDEVICE(INTEL, I40E_DEV_ID_QEMU), 0},
  65. {PCI_VDEVICE(INTEL, I40E_DEV_ID_KX_A), 0},
  66. {PCI_VDEVICE(INTEL, I40E_DEV_ID_KX_B), 0},
  67. {PCI_VDEVICE(INTEL, I40E_DEV_ID_KX_C), 0},
  68. {PCI_VDEVICE(INTEL, I40E_DEV_ID_QSFP_A), 0},
  69. {PCI_VDEVICE(INTEL, I40E_DEV_ID_QSFP_B), 0},
  70. {PCI_VDEVICE(INTEL, I40E_DEV_ID_QSFP_C), 0},
  71. {PCI_VDEVICE(INTEL, I40E_DEV_ID_10G_BASE_T), 0},
  72. /* required last entry */
  73. {0, }
  74. };
  75. MODULE_DEVICE_TABLE(pci, i40e_pci_tbl);
  76. #define I40E_MAX_VF_COUNT 128
  77. static int debug = -1;
  78. module_param(debug, int, 0);
  79. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  80. MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
  81. MODULE_DESCRIPTION("Intel(R) Ethernet Connection XL710 Network Driver");
  82. MODULE_LICENSE("GPL");
  83. MODULE_VERSION(DRV_VERSION);
  84. /**
  85. * i40e_allocate_dma_mem_d - OS specific memory alloc for shared code
  86. * @hw: pointer to the HW structure
  87. * @mem: ptr to mem struct to fill out
  88. * @size: size of memory requested
  89. * @alignment: what to align the allocation to
  90. **/
  91. int i40e_allocate_dma_mem_d(struct i40e_hw *hw, struct i40e_dma_mem *mem,
  92. u64 size, u32 alignment)
  93. {
  94. struct i40e_pf *pf = (struct i40e_pf *)hw->back;
  95. mem->size = ALIGN(size, alignment);
  96. mem->va = dma_zalloc_coherent(&pf->pdev->dev, mem->size,
  97. &mem->pa, GFP_KERNEL);
  98. if (!mem->va)
  99. return -ENOMEM;
  100. return 0;
  101. }
  102. /**
  103. * i40e_free_dma_mem_d - OS specific memory free for shared code
  104. * @hw: pointer to the HW structure
  105. * @mem: ptr to mem struct to free
  106. **/
  107. int i40e_free_dma_mem_d(struct i40e_hw *hw, struct i40e_dma_mem *mem)
  108. {
  109. struct i40e_pf *pf = (struct i40e_pf *)hw->back;
  110. dma_free_coherent(&pf->pdev->dev, mem->size, mem->va, mem->pa);
  111. mem->va = NULL;
  112. mem->pa = 0;
  113. mem->size = 0;
  114. return 0;
  115. }
  116. /**
  117. * i40e_allocate_virt_mem_d - OS specific memory alloc for shared code
  118. * @hw: pointer to the HW structure
  119. * @mem: ptr to mem struct to fill out
  120. * @size: size of memory requested
  121. **/
  122. int i40e_allocate_virt_mem_d(struct i40e_hw *hw, struct i40e_virt_mem *mem,
  123. u32 size)
  124. {
  125. mem->size = size;
  126. mem->va = kzalloc(size, GFP_KERNEL);
  127. if (!mem->va)
  128. return -ENOMEM;
  129. return 0;
  130. }
  131. /**
  132. * i40e_free_virt_mem_d - OS specific memory free for shared code
  133. * @hw: pointer to the HW structure
  134. * @mem: ptr to mem struct to free
  135. **/
  136. int i40e_free_virt_mem_d(struct i40e_hw *hw, struct i40e_virt_mem *mem)
  137. {
  138. /* it's ok to kfree a NULL pointer */
  139. kfree(mem->va);
  140. mem->va = NULL;
  141. mem->size = 0;
  142. return 0;
  143. }
  144. /**
  145. * i40e_get_lump - find a lump of free generic resource
  146. * @pf: board private structure
  147. * @pile: the pile of resource to search
  148. * @needed: the number of items needed
  149. * @id: an owner id to stick on the items assigned
  150. *
  151. * Returns the base item index of the lump, or negative for error
  152. *
  153. * The search_hint trick and lack of advanced fit-finding only work
  154. * because we're highly likely to have all the same size lump requests.
  155. * Linear search time and any fragmentation should be minimal.
  156. **/
  157. static int i40e_get_lump(struct i40e_pf *pf, struct i40e_lump_tracking *pile,
  158. u16 needed, u16 id)
  159. {
  160. int ret = -ENOMEM;
  161. int i, j;
  162. if (!pile || needed == 0 || id >= I40E_PILE_VALID_BIT) {
  163. dev_info(&pf->pdev->dev,
  164. "param err: pile=%p needed=%d id=0x%04x\n",
  165. pile, needed, id);
  166. return -EINVAL;
  167. }
  168. /* start the linear search with an imperfect hint */
  169. i = pile->search_hint;
  170. while (i < pile->num_entries) {
  171. /* skip already allocated entries */
  172. if (pile->list[i] & I40E_PILE_VALID_BIT) {
  173. i++;
  174. continue;
  175. }
  176. /* do we have enough in this lump? */
  177. for (j = 0; (j < needed) && ((i+j) < pile->num_entries); j++) {
  178. if (pile->list[i+j] & I40E_PILE_VALID_BIT)
  179. break;
  180. }
  181. if (j == needed) {
  182. /* there was enough, so assign it to the requestor */
  183. for (j = 0; j < needed; j++)
  184. pile->list[i+j] = id | I40E_PILE_VALID_BIT;
  185. ret = i;
  186. pile->search_hint = i + j;
  187. break;
  188. } else {
  189. /* not enough, so skip over it and continue looking */
  190. i += j;
  191. }
  192. }
  193. return ret;
  194. }
  195. /**
  196. * i40e_put_lump - return a lump of generic resource
  197. * @pile: the pile of resource to search
  198. * @index: the base item index
  199. * @id: the owner id of the items assigned
  200. *
  201. * Returns the count of items in the lump
  202. **/
  203. static int i40e_put_lump(struct i40e_lump_tracking *pile, u16 index, u16 id)
  204. {
  205. int valid_id = (id | I40E_PILE_VALID_BIT);
  206. int count = 0;
  207. int i;
  208. if (!pile || index >= pile->num_entries)
  209. return -EINVAL;
  210. for (i = index;
  211. i < pile->num_entries && pile->list[i] == valid_id;
  212. i++) {
  213. pile->list[i] = 0;
  214. count++;
  215. }
  216. if (count && index < pile->search_hint)
  217. pile->search_hint = index;
  218. return count;
  219. }
  220. /**
  221. * i40e_service_event_schedule - Schedule the service task to wake up
  222. * @pf: board private structure
  223. *
  224. * If not already scheduled, this puts the task into the work queue
  225. **/
  226. static void i40e_service_event_schedule(struct i40e_pf *pf)
  227. {
  228. if (!test_bit(__I40E_DOWN, &pf->state) &&
  229. !test_bit(__I40E_RESET_RECOVERY_PENDING, &pf->state) &&
  230. !test_and_set_bit(__I40E_SERVICE_SCHED, &pf->state))
  231. schedule_work(&pf->service_task);
  232. }
  233. /**
  234. * i40e_tx_timeout - Respond to a Tx Hang
  235. * @netdev: network interface device structure
  236. *
  237. * If any port has noticed a Tx timeout, it is likely that the whole
  238. * device is munged, not just the one netdev port, so go for the full
  239. * reset.
  240. **/
  241. #ifdef I40E_FCOE
  242. void i40e_tx_timeout(struct net_device *netdev)
  243. #else
  244. static void i40e_tx_timeout(struct net_device *netdev)
  245. #endif
  246. {
  247. struct i40e_netdev_priv *np = netdev_priv(netdev);
  248. struct i40e_vsi *vsi = np->vsi;
  249. struct i40e_pf *pf = vsi->back;
  250. pf->tx_timeout_count++;
  251. if (time_after(jiffies, (pf->tx_timeout_last_recovery + HZ*20)))
  252. pf->tx_timeout_recovery_level = 1;
  253. pf->tx_timeout_last_recovery = jiffies;
  254. netdev_info(netdev, "tx_timeout recovery level %d\n",
  255. pf->tx_timeout_recovery_level);
  256. switch (pf->tx_timeout_recovery_level) {
  257. case 0:
  258. /* disable and re-enable queues for the VSI */
  259. if (in_interrupt()) {
  260. set_bit(__I40E_REINIT_REQUESTED, &pf->state);
  261. set_bit(__I40E_REINIT_REQUESTED, &vsi->state);
  262. } else {
  263. i40e_vsi_reinit_locked(vsi);
  264. }
  265. break;
  266. case 1:
  267. set_bit(__I40E_PF_RESET_REQUESTED, &pf->state);
  268. break;
  269. case 2:
  270. set_bit(__I40E_CORE_RESET_REQUESTED, &pf->state);
  271. break;
  272. case 3:
  273. set_bit(__I40E_GLOBAL_RESET_REQUESTED, &pf->state);
  274. break;
  275. default:
  276. netdev_err(netdev, "tx_timeout recovery unsuccessful\n");
  277. set_bit(__I40E_DOWN_REQUESTED, &pf->state);
  278. set_bit(__I40E_DOWN_REQUESTED, &vsi->state);
  279. break;
  280. }
  281. i40e_service_event_schedule(pf);
  282. pf->tx_timeout_recovery_level++;
  283. }
  284. /**
  285. * i40e_release_rx_desc - Store the new tail and head values
  286. * @rx_ring: ring to bump
  287. * @val: new head index
  288. **/
  289. static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
  290. {
  291. rx_ring->next_to_use = val;
  292. /* Force memory writes to complete before letting h/w
  293. * know there are new descriptors to fetch. (Only
  294. * applicable for weak-ordered memory model archs,
  295. * such as IA-64).
  296. */
  297. wmb();
  298. writel(val, rx_ring->tail);
  299. }
  300. /**
  301. * i40e_get_vsi_stats_struct - Get System Network Statistics
  302. * @vsi: the VSI we care about
  303. *
  304. * Returns the address of the device statistics structure.
  305. * The statistics are actually updated from the service task.
  306. **/
  307. struct rtnl_link_stats64 *i40e_get_vsi_stats_struct(struct i40e_vsi *vsi)
  308. {
  309. return &vsi->net_stats;
  310. }
  311. /**
  312. * i40e_get_netdev_stats_struct - Get statistics for netdev interface
  313. * @netdev: network interface device structure
  314. *
  315. * Returns the address of the device statistics structure.
  316. * The statistics are actually updated from the service task.
  317. **/
  318. #ifdef I40E_FCOE
  319. struct rtnl_link_stats64 *i40e_get_netdev_stats_struct(
  320. struct net_device *netdev,
  321. struct rtnl_link_stats64 *stats)
  322. #else
  323. static struct rtnl_link_stats64 *i40e_get_netdev_stats_struct(
  324. struct net_device *netdev,
  325. struct rtnl_link_stats64 *stats)
  326. #endif
  327. {
  328. struct i40e_netdev_priv *np = netdev_priv(netdev);
  329. struct i40e_ring *tx_ring, *rx_ring;
  330. struct i40e_vsi *vsi = np->vsi;
  331. struct rtnl_link_stats64 *vsi_stats = i40e_get_vsi_stats_struct(vsi);
  332. int i;
  333. if (test_bit(__I40E_DOWN, &vsi->state))
  334. return stats;
  335. if (!vsi->tx_rings)
  336. return stats;
  337. rcu_read_lock();
  338. for (i = 0; i < vsi->num_queue_pairs; i++) {
  339. u64 bytes, packets;
  340. unsigned int start;
  341. tx_ring = ACCESS_ONCE(vsi->tx_rings[i]);
  342. if (!tx_ring)
  343. continue;
  344. do {
  345. start = u64_stats_fetch_begin_irq(&tx_ring->syncp);
  346. packets = tx_ring->stats.packets;
  347. bytes = tx_ring->stats.bytes;
  348. } while (u64_stats_fetch_retry_irq(&tx_ring->syncp, start));
  349. stats->tx_packets += packets;
  350. stats->tx_bytes += bytes;
  351. rx_ring = &tx_ring[1];
  352. do {
  353. start = u64_stats_fetch_begin_irq(&rx_ring->syncp);
  354. packets = rx_ring->stats.packets;
  355. bytes = rx_ring->stats.bytes;
  356. } while (u64_stats_fetch_retry_irq(&rx_ring->syncp, start));
  357. stats->rx_packets += packets;
  358. stats->rx_bytes += bytes;
  359. }
  360. rcu_read_unlock();
  361. /* following stats updated by i40e_watchdog_subtask() */
  362. stats->multicast = vsi_stats->multicast;
  363. stats->tx_errors = vsi_stats->tx_errors;
  364. stats->tx_dropped = vsi_stats->tx_dropped;
  365. stats->rx_errors = vsi_stats->rx_errors;
  366. stats->rx_crc_errors = vsi_stats->rx_crc_errors;
  367. stats->rx_length_errors = vsi_stats->rx_length_errors;
  368. return stats;
  369. }
  370. /**
  371. * i40e_vsi_reset_stats - Resets all stats of the given vsi
  372. * @vsi: the VSI to have its stats reset
  373. **/
  374. void i40e_vsi_reset_stats(struct i40e_vsi *vsi)
  375. {
  376. struct rtnl_link_stats64 *ns;
  377. int i;
  378. if (!vsi)
  379. return;
  380. ns = i40e_get_vsi_stats_struct(vsi);
  381. memset(ns, 0, sizeof(*ns));
  382. memset(&vsi->net_stats_offsets, 0, sizeof(vsi->net_stats_offsets));
  383. memset(&vsi->eth_stats, 0, sizeof(vsi->eth_stats));
  384. memset(&vsi->eth_stats_offsets, 0, sizeof(vsi->eth_stats_offsets));
  385. if (vsi->rx_rings && vsi->rx_rings[0]) {
  386. for (i = 0; i < vsi->num_queue_pairs; i++) {
  387. memset(&vsi->rx_rings[i]->stats, 0 ,
  388. sizeof(vsi->rx_rings[i]->stats));
  389. memset(&vsi->rx_rings[i]->rx_stats, 0 ,
  390. sizeof(vsi->rx_rings[i]->rx_stats));
  391. memset(&vsi->tx_rings[i]->stats, 0 ,
  392. sizeof(vsi->tx_rings[i]->stats));
  393. memset(&vsi->tx_rings[i]->tx_stats, 0,
  394. sizeof(vsi->tx_rings[i]->tx_stats));
  395. }
  396. }
  397. vsi->stat_offsets_loaded = false;
  398. }
  399. /**
  400. * i40e_pf_reset_stats - Reset all of the stats for the given pf
  401. * @pf: the PF to be reset
  402. **/
  403. void i40e_pf_reset_stats(struct i40e_pf *pf)
  404. {
  405. int i;
  406. memset(&pf->stats, 0, sizeof(pf->stats));
  407. memset(&pf->stats_offsets, 0, sizeof(pf->stats_offsets));
  408. pf->stat_offsets_loaded = false;
  409. for (i = 0; i < I40E_MAX_VEB; i++) {
  410. if (pf->veb[i]) {
  411. memset(&pf->veb[i]->stats, 0,
  412. sizeof(pf->veb[i]->stats));
  413. memset(&pf->veb[i]->stats_offsets, 0,
  414. sizeof(pf->veb[i]->stats_offsets));
  415. pf->veb[i]->stat_offsets_loaded = false;
  416. }
  417. }
  418. }
  419. /**
  420. * i40e_stat_update48 - read and update a 48 bit stat from the chip
  421. * @hw: ptr to the hardware info
  422. * @hireg: the high 32 bit reg to read
  423. * @loreg: the low 32 bit reg to read
  424. * @offset_loaded: has the initial offset been loaded yet
  425. * @offset: ptr to current offset value
  426. * @stat: ptr to the stat
  427. *
  428. * Since the device stats are not reset at PFReset, they likely will not
  429. * be zeroed when the driver starts. We'll save the first values read
  430. * and use them as offsets to be subtracted from the raw values in order
  431. * to report stats that count from zero. In the process, we also manage
  432. * the potential roll-over.
  433. **/
  434. static void i40e_stat_update48(struct i40e_hw *hw, u32 hireg, u32 loreg,
  435. bool offset_loaded, u64 *offset, u64 *stat)
  436. {
  437. u64 new_data;
  438. if (hw->device_id == I40E_DEV_ID_QEMU) {
  439. new_data = rd32(hw, loreg);
  440. new_data |= ((u64)(rd32(hw, hireg) & 0xFFFF)) << 32;
  441. } else {
  442. new_data = rd64(hw, loreg);
  443. }
  444. if (!offset_loaded)
  445. *offset = new_data;
  446. if (likely(new_data >= *offset))
  447. *stat = new_data - *offset;
  448. else
  449. *stat = (new_data + ((u64)1 << 48)) - *offset;
  450. *stat &= 0xFFFFFFFFFFFFULL;
  451. }
  452. /**
  453. * i40e_stat_update32 - read and update a 32 bit stat from the chip
  454. * @hw: ptr to the hardware info
  455. * @reg: the hw reg to read
  456. * @offset_loaded: has the initial offset been loaded yet
  457. * @offset: ptr to current offset value
  458. * @stat: ptr to the stat
  459. **/
  460. static void i40e_stat_update32(struct i40e_hw *hw, u32 reg,
  461. bool offset_loaded, u64 *offset, u64 *stat)
  462. {
  463. u32 new_data;
  464. new_data = rd32(hw, reg);
  465. if (!offset_loaded)
  466. *offset = new_data;
  467. if (likely(new_data >= *offset))
  468. *stat = (u32)(new_data - *offset);
  469. else
  470. *stat = (u32)((new_data + ((u64)1 << 32)) - *offset);
  471. }
  472. /**
  473. * i40e_update_eth_stats - Update VSI-specific ethernet statistics counters.
  474. * @vsi: the VSI to be updated
  475. **/
  476. void i40e_update_eth_stats(struct i40e_vsi *vsi)
  477. {
  478. int stat_idx = le16_to_cpu(vsi->info.stat_counter_idx);
  479. struct i40e_pf *pf = vsi->back;
  480. struct i40e_hw *hw = &pf->hw;
  481. struct i40e_eth_stats *oes;
  482. struct i40e_eth_stats *es; /* device's eth stats */
  483. es = &vsi->eth_stats;
  484. oes = &vsi->eth_stats_offsets;
  485. /* Gather up the stats that the hw collects */
  486. i40e_stat_update32(hw, I40E_GLV_TEPC(stat_idx),
  487. vsi->stat_offsets_loaded,
  488. &oes->tx_errors, &es->tx_errors);
  489. i40e_stat_update32(hw, I40E_GLV_RDPC(stat_idx),
  490. vsi->stat_offsets_loaded,
  491. &oes->rx_discards, &es->rx_discards);
  492. i40e_stat_update32(hw, I40E_GLV_RUPP(stat_idx),
  493. vsi->stat_offsets_loaded,
  494. &oes->rx_unknown_protocol, &es->rx_unknown_protocol);
  495. i40e_stat_update32(hw, I40E_GLV_TEPC(stat_idx),
  496. vsi->stat_offsets_loaded,
  497. &oes->tx_errors, &es->tx_errors);
  498. i40e_stat_update48(hw, I40E_GLV_GORCH(stat_idx),
  499. I40E_GLV_GORCL(stat_idx),
  500. vsi->stat_offsets_loaded,
  501. &oes->rx_bytes, &es->rx_bytes);
  502. i40e_stat_update48(hw, I40E_GLV_UPRCH(stat_idx),
  503. I40E_GLV_UPRCL(stat_idx),
  504. vsi->stat_offsets_loaded,
  505. &oes->rx_unicast, &es->rx_unicast);
  506. i40e_stat_update48(hw, I40E_GLV_MPRCH(stat_idx),
  507. I40E_GLV_MPRCL(stat_idx),
  508. vsi->stat_offsets_loaded,
  509. &oes->rx_multicast, &es->rx_multicast);
  510. i40e_stat_update48(hw, I40E_GLV_BPRCH(stat_idx),
  511. I40E_GLV_BPRCL(stat_idx),
  512. vsi->stat_offsets_loaded,
  513. &oes->rx_broadcast, &es->rx_broadcast);
  514. i40e_stat_update48(hw, I40E_GLV_GOTCH(stat_idx),
  515. I40E_GLV_GOTCL(stat_idx),
  516. vsi->stat_offsets_loaded,
  517. &oes->tx_bytes, &es->tx_bytes);
  518. i40e_stat_update48(hw, I40E_GLV_UPTCH(stat_idx),
  519. I40E_GLV_UPTCL(stat_idx),
  520. vsi->stat_offsets_loaded,
  521. &oes->tx_unicast, &es->tx_unicast);
  522. i40e_stat_update48(hw, I40E_GLV_MPTCH(stat_idx),
  523. I40E_GLV_MPTCL(stat_idx),
  524. vsi->stat_offsets_loaded,
  525. &oes->tx_multicast, &es->tx_multicast);
  526. i40e_stat_update48(hw, I40E_GLV_BPTCH(stat_idx),
  527. I40E_GLV_BPTCL(stat_idx),
  528. vsi->stat_offsets_loaded,
  529. &oes->tx_broadcast, &es->tx_broadcast);
  530. vsi->stat_offsets_loaded = true;
  531. }
  532. /**
  533. * i40e_update_veb_stats - Update Switch component statistics
  534. * @veb: the VEB being updated
  535. **/
  536. static void i40e_update_veb_stats(struct i40e_veb *veb)
  537. {
  538. struct i40e_pf *pf = veb->pf;
  539. struct i40e_hw *hw = &pf->hw;
  540. struct i40e_eth_stats *oes;
  541. struct i40e_eth_stats *es; /* device's eth stats */
  542. int idx = 0;
  543. idx = veb->stats_idx;
  544. es = &veb->stats;
  545. oes = &veb->stats_offsets;
  546. /* Gather up the stats that the hw collects */
  547. i40e_stat_update32(hw, I40E_GLSW_TDPC(idx),
  548. veb->stat_offsets_loaded,
  549. &oes->tx_discards, &es->tx_discards);
  550. if (hw->revision_id > 0)
  551. i40e_stat_update32(hw, I40E_GLSW_RUPP(idx),
  552. veb->stat_offsets_loaded,
  553. &oes->rx_unknown_protocol,
  554. &es->rx_unknown_protocol);
  555. i40e_stat_update48(hw, I40E_GLSW_GORCH(idx), I40E_GLSW_GORCL(idx),
  556. veb->stat_offsets_loaded,
  557. &oes->rx_bytes, &es->rx_bytes);
  558. i40e_stat_update48(hw, I40E_GLSW_UPRCH(idx), I40E_GLSW_UPRCL(idx),
  559. veb->stat_offsets_loaded,
  560. &oes->rx_unicast, &es->rx_unicast);
  561. i40e_stat_update48(hw, I40E_GLSW_MPRCH(idx), I40E_GLSW_MPRCL(idx),
  562. veb->stat_offsets_loaded,
  563. &oes->rx_multicast, &es->rx_multicast);
  564. i40e_stat_update48(hw, I40E_GLSW_BPRCH(idx), I40E_GLSW_BPRCL(idx),
  565. veb->stat_offsets_loaded,
  566. &oes->rx_broadcast, &es->rx_broadcast);
  567. i40e_stat_update48(hw, I40E_GLSW_GOTCH(idx), I40E_GLSW_GOTCL(idx),
  568. veb->stat_offsets_loaded,
  569. &oes->tx_bytes, &es->tx_bytes);
  570. i40e_stat_update48(hw, I40E_GLSW_UPTCH(idx), I40E_GLSW_UPTCL(idx),
  571. veb->stat_offsets_loaded,
  572. &oes->tx_unicast, &es->tx_unicast);
  573. i40e_stat_update48(hw, I40E_GLSW_MPTCH(idx), I40E_GLSW_MPTCL(idx),
  574. veb->stat_offsets_loaded,
  575. &oes->tx_multicast, &es->tx_multicast);
  576. i40e_stat_update48(hw, I40E_GLSW_BPTCH(idx), I40E_GLSW_BPTCL(idx),
  577. veb->stat_offsets_loaded,
  578. &oes->tx_broadcast, &es->tx_broadcast);
  579. veb->stat_offsets_loaded = true;
  580. }
  581. #ifdef I40E_FCOE
  582. /**
  583. * i40e_update_fcoe_stats - Update FCoE-specific ethernet statistics counters.
  584. * @vsi: the VSI that is capable of doing FCoE
  585. **/
  586. static void i40e_update_fcoe_stats(struct i40e_vsi *vsi)
  587. {
  588. struct i40e_pf *pf = vsi->back;
  589. struct i40e_hw *hw = &pf->hw;
  590. struct i40e_fcoe_stats *ofs;
  591. struct i40e_fcoe_stats *fs; /* device's eth stats */
  592. int idx;
  593. if (vsi->type != I40E_VSI_FCOE)
  594. return;
  595. idx = (pf->pf_seid - I40E_BASE_PF_SEID) + I40E_FCOE_PF_STAT_OFFSET;
  596. fs = &vsi->fcoe_stats;
  597. ofs = &vsi->fcoe_stats_offsets;
  598. i40e_stat_update32(hw, I40E_GL_FCOEPRC(idx),
  599. vsi->fcoe_stat_offsets_loaded,
  600. &ofs->rx_fcoe_packets, &fs->rx_fcoe_packets);
  601. i40e_stat_update48(hw, I40E_GL_FCOEDWRCH(idx), I40E_GL_FCOEDWRCL(idx),
  602. vsi->fcoe_stat_offsets_loaded,
  603. &ofs->rx_fcoe_dwords, &fs->rx_fcoe_dwords);
  604. i40e_stat_update32(hw, I40E_GL_FCOERPDC(idx),
  605. vsi->fcoe_stat_offsets_loaded,
  606. &ofs->rx_fcoe_dropped, &fs->rx_fcoe_dropped);
  607. i40e_stat_update32(hw, I40E_GL_FCOEPTC(idx),
  608. vsi->fcoe_stat_offsets_loaded,
  609. &ofs->tx_fcoe_packets, &fs->tx_fcoe_packets);
  610. i40e_stat_update48(hw, I40E_GL_FCOEDWTCH(idx), I40E_GL_FCOEDWTCL(idx),
  611. vsi->fcoe_stat_offsets_loaded,
  612. &ofs->tx_fcoe_dwords, &fs->tx_fcoe_dwords);
  613. i40e_stat_update32(hw, I40E_GL_FCOECRC(idx),
  614. vsi->fcoe_stat_offsets_loaded,
  615. &ofs->fcoe_bad_fccrc, &fs->fcoe_bad_fccrc);
  616. i40e_stat_update32(hw, I40E_GL_FCOELAST(idx),
  617. vsi->fcoe_stat_offsets_loaded,
  618. &ofs->fcoe_last_error, &fs->fcoe_last_error);
  619. i40e_stat_update32(hw, I40E_GL_FCOEDDPC(idx),
  620. vsi->fcoe_stat_offsets_loaded,
  621. &ofs->fcoe_ddp_count, &fs->fcoe_ddp_count);
  622. vsi->fcoe_stat_offsets_loaded = true;
  623. }
  624. #endif
  625. /**
  626. * i40e_update_link_xoff_rx - Update XOFF received in link flow control mode
  627. * @pf: the corresponding PF
  628. *
  629. * Update the Rx XOFF counter (PAUSE frames) in link flow control mode
  630. **/
  631. static void i40e_update_link_xoff_rx(struct i40e_pf *pf)
  632. {
  633. struct i40e_hw_port_stats *osd = &pf->stats_offsets;
  634. struct i40e_hw_port_stats *nsd = &pf->stats;
  635. struct i40e_hw *hw = &pf->hw;
  636. u64 xoff = 0;
  637. u16 i, v;
  638. if ((hw->fc.current_mode != I40E_FC_FULL) &&
  639. (hw->fc.current_mode != I40E_FC_RX_PAUSE))
  640. return;
  641. xoff = nsd->link_xoff_rx;
  642. i40e_stat_update32(hw, I40E_GLPRT_LXOFFRXC(hw->port),
  643. pf->stat_offsets_loaded,
  644. &osd->link_xoff_rx, &nsd->link_xoff_rx);
  645. /* No new LFC xoff rx */
  646. if (!(nsd->link_xoff_rx - xoff))
  647. return;
  648. /* Clear the __I40E_HANG_CHECK_ARMED bit for all Tx rings */
  649. for (v = 0; v < pf->num_alloc_vsi; v++) {
  650. struct i40e_vsi *vsi = pf->vsi[v];
  651. if (!vsi || !vsi->tx_rings[0])
  652. continue;
  653. for (i = 0; i < vsi->num_queue_pairs; i++) {
  654. struct i40e_ring *ring = vsi->tx_rings[i];
  655. clear_bit(__I40E_HANG_CHECK_ARMED, &ring->state);
  656. }
  657. }
  658. }
  659. /**
  660. * i40e_update_prio_xoff_rx - Update XOFF received in PFC mode
  661. * @pf: the corresponding PF
  662. *
  663. * Update the Rx XOFF counter (PAUSE frames) in PFC mode
  664. **/
  665. static void i40e_update_prio_xoff_rx(struct i40e_pf *pf)
  666. {
  667. struct i40e_hw_port_stats *osd = &pf->stats_offsets;
  668. struct i40e_hw_port_stats *nsd = &pf->stats;
  669. bool xoff[I40E_MAX_TRAFFIC_CLASS] = {false};
  670. struct i40e_dcbx_config *dcb_cfg;
  671. struct i40e_hw *hw = &pf->hw;
  672. u16 i, v;
  673. u8 tc;
  674. dcb_cfg = &hw->local_dcbx_config;
  675. /* See if DCB enabled with PFC TC */
  676. if (!(pf->flags & I40E_FLAG_DCB_ENABLED) ||
  677. !(dcb_cfg->pfc.pfcenable)) {
  678. i40e_update_link_xoff_rx(pf);
  679. return;
  680. }
  681. for (i = 0; i < I40E_MAX_USER_PRIORITY; i++) {
  682. u64 prio_xoff = nsd->priority_xoff_rx[i];
  683. i40e_stat_update32(hw, I40E_GLPRT_PXOFFRXC(hw->port, i),
  684. pf->stat_offsets_loaded,
  685. &osd->priority_xoff_rx[i],
  686. &nsd->priority_xoff_rx[i]);
  687. /* No new PFC xoff rx */
  688. if (!(nsd->priority_xoff_rx[i] - prio_xoff))
  689. continue;
  690. /* Get the TC for given priority */
  691. tc = dcb_cfg->etscfg.prioritytable[i];
  692. xoff[tc] = true;
  693. }
  694. /* Clear the __I40E_HANG_CHECK_ARMED bit for Tx rings */
  695. for (v = 0; v < pf->num_alloc_vsi; v++) {
  696. struct i40e_vsi *vsi = pf->vsi[v];
  697. if (!vsi || !vsi->tx_rings[0])
  698. continue;
  699. for (i = 0; i < vsi->num_queue_pairs; i++) {
  700. struct i40e_ring *ring = vsi->tx_rings[i];
  701. tc = ring->dcb_tc;
  702. if (xoff[tc])
  703. clear_bit(__I40E_HANG_CHECK_ARMED,
  704. &ring->state);
  705. }
  706. }
  707. }
  708. /**
  709. * i40e_update_vsi_stats - Update the vsi statistics counters.
  710. * @vsi: the VSI to be updated
  711. *
  712. * There are a few instances where we store the same stat in a
  713. * couple of different structs. This is partly because we have
  714. * the netdev stats that need to be filled out, which is slightly
  715. * different from the "eth_stats" defined by the chip and used in
  716. * VF communications. We sort it out here.
  717. **/
  718. static void i40e_update_vsi_stats(struct i40e_vsi *vsi)
  719. {
  720. struct i40e_pf *pf = vsi->back;
  721. struct rtnl_link_stats64 *ons;
  722. struct rtnl_link_stats64 *ns; /* netdev stats */
  723. struct i40e_eth_stats *oes;
  724. struct i40e_eth_stats *es; /* device's eth stats */
  725. u32 tx_restart, tx_busy;
  726. struct i40e_ring *p;
  727. u32 rx_page, rx_buf;
  728. u64 bytes, packets;
  729. unsigned int start;
  730. u64 rx_p, rx_b;
  731. u64 tx_p, tx_b;
  732. u16 q;
  733. if (test_bit(__I40E_DOWN, &vsi->state) ||
  734. test_bit(__I40E_CONFIG_BUSY, &pf->state))
  735. return;
  736. ns = i40e_get_vsi_stats_struct(vsi);
  737. ons = &vsi->net_stats_offsets;
  738. es = &vsi->eth_stats;
  739. oes = &vsi->eth_stats_offsets;
  740. /* Gather up the netdev and vsi stats that the driver collects
  741. * on the fly during packet processing
  742. */
  743. rx_b = rx_p = 0;
  744. tx_b = tx_p = 0;
  745. tx_restart = tx_busy = 0;
  746. rx_page = 0;
  747. rx_buf = 0;
  748. rcu_read_lock();
  749. for (q = 0; q < vsi->num_queue_pairs; q++) {
  750. /* locate Tx ring */
  751. p = ACCESS_ONCE(vsi->tx_rings[q]);
  752. do {
  753. start = u64_stats_fetch_begin_irq(&p->syncp);
  754. packets = p->stats.packets;
  755. bytes = p->stats.bytes;
  756. } while (u64_stats_fetch_retry_irq(&p->syncp, start));
  757. tx_b += bytes;
  758. tx_p += packets;
  759. tx_restart += p->tx_stats.restart_queue;
  760. tx_busy += p->tx_stats.tx_busy;
  761. /* Rx queue is part of the same block as Tx queue */
  762. p = &p[1];
  763. do {
  764. start = u64_stats_fetch_begin_irq(&p->syncp);
  765. packets = p->stats.packets;
  766. bytes = p->stats.bytes;
  767. } while (u64_stats_fetch_retry_irq(&p->syncp, start));
  768. rx_b += bytes;
  769. rx_p += packets;
  770. rx_buf += p->rx_stats.alloc_buff_failed;
  771. rx_page += p->rx_stats.alloc_page_failed;
  772. }
  773. rcu_read_unlock();
  774. vsi->tx_restart = tx_restart;
  775. vsi->tx_busy = tx_busy;
  776. vsi->rx_page_failed = rx_page;
  777. vsi->rx_buf_failed = rx_buf;
  778. ns->rx_packets = rx_p;
  779. ns->rx_bytes = rx_b;
  780. ns->tx_packets = tx_p;
  781. ns->tx_bytes = tx_b;
  782. /* update netdev stats from eth stats */
  783. i40e_update_eth_stats(vsi);
  784. ons->tx_errors = oes->tx_errors;
  785. ns->tx_errors = es->tx_errors;
  786. ons->multicast = oes->rx_multicast;
  787. ns->multicast = es->rx_multicast;
  788. ons->rx_dropped = oes->rx_discards;
  789. ns->rx_dropped = es->rx_discards;
  790. ons->tx_dropped = oes->tx_discards;
  791. ns->tx_dropped = es->tx_discards;
  792. /* pull in a couple PF stats if this is the main vsi */
  793. if (vsi == pf->vsi[pf->lan_vsi]) {
  794. ns->rx_crc_errors = pf->stats.crc_errors;
  795. ns->rx_errors = pf->stats.crc_errors + pf->stats.illegal_bytes;
  796. ns->rx_length_errors = pf->stats.rx_length_errors;
  797. }
  798. }
  799. /**
  800. * i40e_update_pf_stats - Update the pf statistics counters.
  801. * @pf: the PF to be updated
  802. **/
  803. static void i40e_update_pf_stats(struct i40e_pf *pf)
  804. {
  805. struct i40e_hw_port_stats *osd = &pf->stats_offsets;
  806. struct i40e_hw_port_stats *nsd = &pf->stats;
  807. struct i40e_hw *hw = &pf->hw;
  808. u32 val;
  809. int i;
  810. i40e_stat_update48(hw, I40E_GLPRT_GORCH(hw->port),
  811. I40E_GLPRT_GORCL(hw->port),
  812. pf->stat_offsets_loaded,
  813. &osd->eth.rx_bytes, &nsd->eth.rx_bytes);
  814. i40e_stat_update48(hw, I40E_GLPRT_GOTCH(hw->port),
  815. I40E_GLPRT_GOTCL(hw->port),
  816. pf->stat_offsets_loaded,
  817. &osd->eth.tx_bytes, &nsd->eth.tx_bytes);
  818. i40e_stat_update32(hw, I40E_GLPRT_RDPC(hw->port),
  819. pf->stat_offsets_loaded,
  820. &osd->eth.rx_discards,
  821. &nsd->eth.rx_discards);
  822. i40e_stat_update32(hw, I40E_GLPRT_TDPC(hw->port),
  823. pf->stat_offsets_loaded,
  824. &osd->eth.tx_discards,
  825. &nsd->eth.tx_discards);
  826. i40e_stat_update48(hw, I40E_GLPRT_UPRCH(hw->port),
  827. I40E_GLPRT_UPRCL(hw->port),
  828. pf->stat_offsets_loaded,
  829. &osd->eth.rx_unicast,
  830. &nsd->eth.rx_unicast);
  831. i40e_stat_update48(hw, I40E_GLPRT_MPRCH(hw->port),
  832. I40E_GLPRT_MPRCL(hw->port),
  833. pf->stat_offsets_loaded,
  834. &osd->eth.rx_multicast,
  835. &nsd->eth.rx_multicast);
  836. i40e_stat_update48(hw, I40E_GLPRT_BPRCH(hw->port),
  837. I40E_GLPRT_BPRCL(hw->port),
  838. pf->stat_offsets_loaded,
  839. &osd->eth.rx_broadcast,
  840. &nsd->eth.rx_broadcast);
  841. i40e_stat_update48(hw, I40E_GLPRT_UPTCH(hw->port),
  842. I40E_GLPRT_UPTCL(hw->port),
  843. pf->stat_offsets_loaded,
  844. &osd->eth.tx_unicast,
  845. &nsd->eth.tx_unicast);
  846. i40e_stat_update48(hw, I40E_GLPRT_MPTCH(hw->port),
  847. I40E_GLPRT_MPTCL(hw->port),
  848. pf->stat_offsets_loaded,
  849. &osd->eth.tx_multicast,
  850. &nsd->eth.tx_multicast);
  851. i40e_stat_update48(hw, I40E_GLPRT_BPTCH(hw->port),
  852. I40E_GLPRT_BPTCL(hw->port),
  853. pf->stat_offsets_loaded,
  854. &osd->eth.tx_broadcast,
  855. &nsd->eth.tx_broadcast);
  856. i40e_stat_update32(hw, I40E_GLPRT_TDOLD(hw->port),
  857. pf->stat_offsets_loaded,
  858. &osd->tx_dropped_link_down,
  859. &nsd->tx_dropped_link_down);
  860. i40e_stat_update32(hw, I40E_GLPRT_CRCERRS(hw->port),
  861. pf->stat_offsets_loaded,
  862. &osd->crc_errors, &nsd->crc_errors);
  863. i40e_stat_update32(hw, I40E_GLPRT_ILLERRC(hw->port),
  864. pf->stat_offsets_loaded,
  865. &osd->illegal_bytes, &nsd->illegal_bytes);
  866. i40e_stat_update32(hw, I40E_GLPRT_MLFC(hw->port),
  867. pf->stat_offsets_loaded,
  868. &osd->mac_local_faults,
  869. &nsd->mac_local_faults);
  870. i40e_stat_update32(hw, I40E_GLPRT_MRFC(hw->port),
  871. pf->stat_offsets_loaded,
  872. &osd->mac_remote_faults,
  873. &nsd->mac_remote_faults);
  874. i40e_stat_update32(hw, I40E_GLPRT_RLEC(hw->port),
  875. pf->stat_offsets_loaded,
  876. &osd->rx_length_errors,
  877. &nsd->rx_length_errors);
  878. i40e_stat_update32(hw, I40E_GLPRT_LXONRXC(hw->port),
  879. pf->stat_offsets_loaded,
  880. &osd->link_xon_rx, &nsd->link_xon_rx);
  881. i40e_stat_update32(hw, I40E_GLPRT_LXONTXC(hw->port),
  882. pf->stat_offsets_loaded,
  883. &osd->link_xon_tx, &nsd->link_xon_tx);
  884. i40e_update_prio_xoff_rx(pf); /* handles I40E_GLPRT_LXOFFRXC */
  885. i40e_stat_update32(hw, I40E_GLPRT_LXOFFTXC(hw->port),
  886. pf->stat_offsets_loaded,
  887. &osd->link_xoff_tx, &nsd->link_xoff_tx);
  888. for (i = 0; i < 8; i++) {
  889. i40e_stat_update32(hw, I40E_GLPRT_PXONRXC(hw->port, i),
  890. pf->stat_offsets_loaded,
  891. &osd->priority_xon_rx[i],
  892. &nsd->priority_xon_rx[i]);
  893. i40e_stat_update32(hw, I40E_GLPRT_PXONTXC(hw->port, i),
  894. pf->stat_offsets_loaded,
  895. &osd->priority_xon_tx[i],
  896. &nsd->priority_xon_tx[i]);
  897. i40e_stat_update32(hw, I40E_GLPRT_PXOFFTXC(hw->port, i),
  898. pf->stat_offsets_loaded,
  899. &osd->priority_xoff_tx[i],
  900. &nsd->priority_xoff_tx[i]);
  901. i40e_stat_update32(hw,
  902. I40E_GLPRT_RXON2OFFCNT(hw->port, i),
  903. pf->stat_offsets_loaded,
  904. &osd->priority_xon_2_xoff[i],
  905. &nsd->priority_xon_2_xoff[i]);
  906. }
  907. i40e_stat_update48(hw, I40E_GLPRT_PRC64H(hw->port),
  908. I40E_GLPRT_PRC64L(hw->port),
  909. pf->stat_offsets_loaded,
  910. &osd->rx_size_64, &nsd->rx_size_64);
  911. i40e_stat_update48(hw, I40E_GLPRT_PRC127H(hw->port),
  912. I40E_GLPRT_PRC127L(hw->port),
  913. pf->stat_offsets_loaded,
  914. &osd->rx_size_127, &nsd->rx_size_127);
  915. i40e_stat_update48(hw, I40E_GLPRT_PRC255H(hw->port),
  916. I40E_GLPRT_PRC255L(hw->port),
  917. pf->stat_offsets_loaded,
  918. &osd->rx_size_255, &nsd->rx_size_255);
  919. i40e_stat_update48(hw, I40E_GLPRT_PRC511H(hw->port),
  920. I40E_GLPRT_PRC511L(hw->port),
  921. pf->stat_offsets_loaded,
  922. &osd->rx_size_511, &nsd->rx_size_511);
  923. i40e_stat_update48(hw, I40E_GLPRT_PRC1023H(hw->port),
  924. I40E_GLPRT_PRC1023L(hw->port),
  925. pf->stat_offsets_loaded,
  926. &osd->rx_size_1023, &nsd->rx_size_1023);
  927. i40e_stat_update48(hw, I40E_GLPRT_PRC1522H(hw->port),
  928. I40E_GLPRT_PRC1522L(hw->port),
  929. pf->stat_offsets_loaded,
  930. &osd->rx_size_1522, &nsd->rx_size_1522);
  931. i40e_stat_update48(hw, I40E_GLPRT_PRC9522H(hw->port),
  932. I40E_GLPRT_PRC9522L(hw->port),
  933. pf->stat_offsets_loaded,
  934. &osd->rx_size_big, &nsd->rx_size_big);
  935. i40e_stat_update48(hw, I40E_GLPRT_PTC64H(hw->port),
  936. I40E_GLPRT_PTC64L(hw->port),
  937. pf->stat_offsets_loaded,
  938. &osd->tx_size_64, &nsd->tx_size_64);
  939. i40e_stat_update48(hw, I40E_GLPRT_PTC127H(hw->port),
  940. I40E_GLPRT_PTC127L(hw->port),
  941. pf->stat_offsets_loaded,
  942. &osd->tx_size_127, &nsd->tx_size_127);
  943. i40e_stat_update48(hw, I40E_GLPRT_PTC255H(hw->port),
  944. I40E_GLPRT_PTC255L(hw->port),
  945. pf->stat_offsets_loaded,
  946. &osd->tx_size_255, &nsd->tx_size_255);
  947. i40e_stat_update48(hw, I40E_GLPRT_PTC511H(hw->port),
  948. I40E_GLPRT_PTC511L(hw->port),
  949. pf->stat_offsets_loaded,
  950. &osd->tx_size_511, &nsd->tx_size_511);
  951. i40e_stat_update48(hw, I40E_GLPRT_PTC1023H(hw->port),
  952. I40E_GLPRT_PTC1023L(hw->port),
  953. pf->stat_offsets_loaded,
  954. &osd->tx_size_1023, &nsd->tx_size_1023);
  955. i40e_stat_update48(hw, I40E_GLPRT_PTC1522H(hw->port),
  956. I40E_GLPRT_PTC1522L(hw->port),
  957. pf->stat_offsets_loaded,
  958. &osd->tx_size_1522, &nsd->tx_size_1522);
  959. i40e_stat_update48(hw, I40E_GLPRT_PTC9522H(hw->port),
  960. I40E_GLPRT_PTC9522L(hw->port),
  961. pf->stat_offsets_loaded,
  962. &osd->tx_size_big, &nsd->tx_size_big);
  963. i40e_stat_update32(hw, I40E_GLPRT_RUC(hw->port),
  964. pf->stat_offsets_loaded,
  965. &osd->rx_undersize, &nsd->rx_undersize);
  966. i40e_stat_update32(hw, I40E_GLPRT_RFC(hw->port),
  967. pf->stat_offsets_loaded,
  968. &osd->rx_fragments, &nsd->rx_fragments);
  969. i40e_stat_update32(hw, I40E_GLPRT_ROC(hw->port),
  970. pf->stat_offsets_loaded,
  971. &osd->rx_oversize, &nsd->rx_oversize);
  972. i40e_stat_update32(hw, I40E_GLPRT_RJC(hw->port),
  973. pf->stat_offsets_loaded,
  974. &osd->rx_jabber, &nsd->rx_jabber);
  975. /* FDIR stats */
  976. i40e_stat_update32(hw, I40E_GLQF_PCNT(pf->fd_atr_cnt_idx),
  977. pf->stat_offsets_loaded,
  978. &osd->fd_atr_match, &nsd->fd_atr_match);
  979. i40e_stat_update32(hw, I40E_GLQF_PCNT(pf->fd_sb_cnt_idx),
  980. pf->stat_offsets_loaded,
  981. &osd->fd_sb_match, &nsd->fd_sb_match);
  982. val = rd32(hw, I40E_PRTPM_EEE_STAT);
  983. nsd->tx_lpi_status =
  984. (val & I40E_PRTPM_EEE_STAT_TX_LPI_STATUS_MASK) >>
  985. I40E_PRTPM_EEE_STAT_TX_LPI_STATUS_SHIFT;
  986. nsd->rx_lpi_status =
  987. (val & I40E_PRTPM_EEE_STAT_RX_LPI_STATUS_MASK) >>
  988. I40E_PRTPM_EEE_STAT_RX_LPI_STATUS_SHIFT;
  989. i40e_stat_update32(hw, I40E_PRTPM_TLPIC,
  990. pf->stat_offsets_loaded,
  991. &osd->tx_lpi_count, &nsd->tx_lpi_count);
  992. i40e_stat_update32(hw, I40E_PRTPM_RLPIC,
  993. pf->stat_offsets_loaded,
  994. &osd->rx_lpi_count, &nsd->rx_lpi_count);
  995. pf->stat_offsets_loaded = true;
  996. }
  997. /**
  998. * i40e_update_stats - Update the various statistics counters.
  999. * @vsi: the VSI to be updated
  1000. *
  1001. * Update the various stats for this VSI and its related entities.
  1002. **/
  1003. void i40e_update_stats(struct i40e_vsi *vsi)
  1004. {
  1005. struct i40e_pf *pf = vsi->back;
  1006. if (vsi == pf->vsi[pf->lan_vsi])
  1007. i40e_update_pf_stats(pf);
  1008. i40e_update_vsi_stats(vsi);
  1009. #ifdef I40E_FCOE
  1010. i40e_update_fcoe_stats(vsi);
  1011. #endif
  1012. }
  1013. /**
  1014. * i40e_find_filter - Search VSI filter list for specific mac/vlan filter
  1015. * @vsi: the VSI to be searched
  1016. * @macaddr: the MAC address
  1017. * @vlan: the vlan
  1018. * @is_vf: make sure its a vf filter, else doesn't matter
  1019. * @is_netdev: make sure its a netdev filter, else doesn't matter
  1020. *
  1021. * Returns ptr to the filter object or NULL
  1022. **/
  1023. static struct i40e_mac_filter *i40e_find_filter(struct i40e_vsi *vsi,
  1024. u8 *macaddr, s16 vlan,
  1025. bool is_vf, bool is_netdev)
  1026. {
  1027. struct i40e_mac_filter *f;
  1028. if (!vsi || !macaddr)
  1029. return NULL;
  1030. list_for_each_entry(f, &vsi->mac_filter_list, list) {
  1031. if ((ether_addr_equal(macaddr, f->macaddr)) &&
  1032. (vlan == f->vlan) &&
  1033. (!is_vf || f->is_vf) &&
  1034. (!is_netdev || f->is_netdev))
  1035. return f;
  1036. }
  1037. return NULL;
  1038. }
  1039. /**
  1040. * i40e_find_mac - Find a mac addr in the macvlan filters list
  1041. * @vsi: the VSI to be searched
  1042. * @macaddr: the MAC address we are searching for
  1043. * @is_vf: make sure its a vf filter, else doesn't matter
  1044. * @is_netdev: make sure its a netdev filter, else doesn't matter
  1045. *
  1046. * Returns the first filter with the provided MAC address or NULL if
  1047. * MAC address was not found
  1048. **/
  1049. struct i40e_mac_filter *i40e_find_mac(struct i40e_vsi *vsi, u8 *macaddr,
  1050. bool is_vf, bool is_netdev)
  1051. {
  1052. struct i40e_mac_filter *f;
  1053. if (!vsi || !macaddr)
  1054. return NULL;
  1055. list_for_each_entry(f, &vsi->mac_filter_list, list) {
  1056. if ((ether_addr_equal(macaddr, f->macaddr)) &&
  1057. (!is_vf || f->is_vf) &&
  1058. (!is_netdev || f->is_netdev))
  1059. return f;
  1060. }
  1061. return NULL;
  1062. }
  1063. /**
  1064. * i40e_is_vsi_in_vlan - Check if VSI is in vlan mode
  1065. * @vsi: the VSI to be searched
  1066. *
  1067. * Returns true if VSI is in vlan mode or false otherwise
  1068. **/
  1069. bool i40e_is_vsi_in_vlan(struct i40e_vsi *vsi)
  1070. {
  1071. struct i40e_mac_filter *f;
  1072. /* Only -1 for all the filters denotes not in vlan mode
  1073. * so we have to go through all the list in order to make sure
  1074. */
  1075. list_for_each_entry(f, &vsi->mac_filter_list, list) {
  1076. if (f->vlan >= 0)
  1077. return true;
  1078. }
  1079. return false;
  1080. }
  1081. /**
  1082. * i40e_put_mac_in_vlan - Make macvlan filters from macaddrs and vlans
  1083. * @vsi: the VSI to be searched
  1084. * @macaddr: the mac address to be filtered
  1085. * @is_vf: true if it is a vf
  1086. * @is_netdev: true if it is a netdev
  1087. *
  1088. * Goes through all the macvlan filters and adds a
  1089. * macvlan filter for each unique vlan that already exists
  1090. *
  1091. * Returns first filter found on success, else NULL
  1092. **/
  1093. struct i40e_mac_filter *i40e_put_mac_in_vlan(struct i40e_vsi *vsi, u8 *macaddr,
  1094. bool is_vf, bool is_netdev)
  1095. {
  1096. struct i40e_mac_filter *f;
  1097. list_for_each_entry(f, &vsi->mac_filter_list, list) {
  1098. if (!i40e_find_filter(vsi, macaddr, f->vlan,
  1099. is_vf, is_netdev)) {
  1100. if (!i40e_add_filter(vsi, macaddr, f->vlan,
  1101. is_vf, is_netdev))
  1102. return NULL;
  1103. }
  1104. }
  1105. return list_first_entry_or_null(&vsi->mac_filter_list,
  1106. struct i40e_mac_filter, list);
  1107. }
  1108. /**
  1109. * i40e_rm_default_mac_filter - Remove the default MAC filter set by NVM
  1110. * @vsi: the PF Main VSI - inappropriate for any other VSI
  1111. * @macaddr: the MAC address
  1112. *
  1113. * Some older firmware configurations set up a default promiscuous VLAN
  1114. * filter that needs to be removed.
  1115. **/
  1116. static int i40e_rm_default_mac_filter(struct i40e_vsi *vsi, u8 *macaddr)
  1117. {
  1118. struct i40e_aqc_remove_macvlan_element_data element;
  1119. struct i40e_pf *pf = vsi->back;
  1120. i40e_status aq_ret;
  1121. /* Only appropriate for the PF main VSI */
  1122. if (vsi->type != I40E_VSI_MAIN)
  1123. return -EINVAL;
  1124. memset(&element, 0, sizeof(element));
  1125. ether_addr_copy(element.mac_addr, macaddr);
  1126. element.vlan_tag = 0;
  1127. element.flags = I40E_AQC_MACVLAN_DEL_PERFECT_MATCH |
  1128. I40E_AQC_MACVLAN_DEL_IGNORE_VLAN;
  1129. aq_ret = i40e_aq_remove_macvlan(&pf->hw, vsi->seid, &element, 1, NULL);
  1130. if (aq_ret)
  1131. return -ENOENT;
  1132. return 0;
  1133. }
  1134. /**
  1135. * i40e_add_filter - Add a mac/vlan filter to the VSI
  1136. * @vsi: the VSI to be searched
  1137. * @macaddr: the MAC address
  1138. * @vlan: the vlan
  1139. * @is_vf: make sure its a vf filter, else doesn't matter
  1140. * @is_netdev: make sure its a netdev filter, else doesn't matter
  1141. *
  1142. * Returns ptr to the filter object or NULL when no memory available.
  1143. **/
  1144. struct i40e_mac_filter *i40e_add_filter(struct i40e_vsi *vsi,
  1145. u8 *macaddr, s16 vlan,
  1146. bool is_vf, bool is_netdev)
  1147. {
  1148. struct i40e_mac_filter *f;
  1149. if (!vsi || !macaddr)
  1150. return NULL;
  1151. f = i40e_find_filter(vsi, macaddr, vlan, is_vf, is_netdev);
  1152. if (!f) {
  1153. f = kzalloc(sizeof(*f), GFP_ATOMIC);
  1154. if (!f)
  1155. goto add_filter_out;
  1156. ether_addr_copy(f->macaddr, macaddr);
  1157. f->vlan = vlan;
  1158. f->changed = true;
  1159. INIT_LIST_HEAD(&f->list);
  1160. list_add(&f->list, &vsi->mac_filter_list);
  1161. }
  1162. /* increment counter and add a new flag if needed */
  1163. if (is_vf) {
  1164. if (!f->is_vf) {
  1165. f->is_vf = true;
  1166. f->counter++;
  1167. }
  1168. } else if (is_netdev) {
  1169. if (!f->is_netdev) {
  1170. f->is_netdev = true;
  1171. f->counter++;
  1172. }
  1173. } else {
  1174. f->counter++;
  1175. }
  1176. /* changed tells sync_filters_subtask to
  1177. * push the filter down to the firmware
  1178. */
  1179. if (f->changed) {
  1180. vsi->flags |= I40E_VSI_FLAG_FILTER_CHANGED;
  1181. vsi->back->flags |= I40E_FLAG_FILTER_SYNC;
  1182. }
  1183. add_filter_out:
  1184. return f;
  1185. }
  1186. /**
  1187. * i40e_del_filter - Remove a mac/vlan filter from the VSI
  1188. * @vsi: the VSI to be searched
  1189. * @macaddr: the MAC address
  1190. * @vlan: the vlan
  1191. * @is_vf: make sure it's a vf filter, else doesn't matter
  1192. * @is_netdev: make sure it's a netdev filter, else doesn't matter
  1193. **/
  1194. void i40e_del_filter(struct i40e_vsi *vsi,
  1195. u8 *macaddr, s16 vlan,
  1196. bool is_vf, bool is_netdev)
  1197. {
  1198. struct i40e_mac_filter *f;
  1199. if (!vsi || !macaddr)
  1200. return;
  1201. f = i40e_find_filter(vsi, macaddr, vlan, is_vf, is_netdev);
  1202. if (!f || f->counter == 0)
  1203. return;
  1204. if (is_vf) {
  1205. if (f->is_vf) {
  1206. f->is_vf = false;
  1207. f->counter--;
  1208. }
  1209. } else if (is_netdev) {
  1210. if (f->is_netdev) {
  1211. f->is_netdev = false;
  1212. f->counter--;
  1213. }
  1214. } else {
  1215. /* make sure we don't remove a filter in use by vf or netdev */
  1216. int min_f = 0;
  1217. min_f += (f->is_vf ? 1 : 0);
  1218. min_f += (f->is_netdev ? 1 : 0);
  1219. if (f->counter > min_f)
  1220. f->counter--;
  1221. }
  1222. /* counter == 0 tells sync_filters_subtask to
  1223. * remove the filter from the firmware's list
  1224. */
  1225. if (f->counter == 0) {
  1226. f->changed = true;
  1227. vsi->flags |= I40E_VSI_FLAG_FILTER_CHANGED;
  1228. vsi->back->flags |= I40E_FLAG_FILTER_SYNC;
  1229. }
  1230. }
  1231. /**
  1232. * i40e_set_mac - NDO callback to set mac address
  1233. * @netdev: network interface device structure
  1234. * @p: pointer to an address structure
  1235. *
  1236. * Returns 0 on success, negative on failure
  1237. **/
  1238. #ifdef I40E_FCOE
  1239. int i40e_set_mac(struct net_device *netdev, void *p)
  1240. #else
  1241. static int i40e_set_mac(struct net_device *netdev, void *p)
  1242. #endif
  1243. {
  1244. struct i40e_netdev_priv *np = netdev_priv(netdev);
  1245. struct i40e_vsi *vsi = np->vsi;
  1246. struct i40e_pf *pf = vsi->back;
  1247. struct i40e_hw *hw = &pf->hw;
  1248. struct sockaddr *addr = p;
  1249. struct i40e_mac_filter *f;
  1250. if (!is_valid_ether_addr(addr->sa_data))
  1251. return -EADDRNOTAVAIL;
  1252. if (ether_addr_equal(netdev->dev_addr, addr->sa_data)) {
  1253. netdev_info(netdev, "already using mac address %pM\n",
  1254. addr->sa_data);
  1255. return 0;
  1256. }
  1257. if (test_bit(__I40E_DOWN, &vsi->back->state) ||
  1258. test_bit(__I40E_RESET_RECOVERY_PENDING, &vsi->back->state))
  1259. return -EADDRNOTAVAIL;
  1260. if (ether_addr_equal(hw->mac.addr, addr->sa_data))
  1261. netdev_info(netdev, "returning to hw mac address %pM\n",
  1262. hw->mac.addr);
  1263. else
  1264. netdev_info(netdev, "set new mac address %pM\n", addr->sa_data);
  1265. if (vsi->type == I40E_VSI_MAIN) {
  1266. i40e_status ret;
  1267. ret = i40e_aq_mac_address_write(&vsi->back->hw,
  1268. I40E_AQC_WRITE_TYPE_LAA_WOL,
  1269. addr->sa_data, NULL);
  1270. if (ret) {
  1271. netdev_info(netdev,
  1272. "Addr change for Main VSI failed: %d\n",
  1273. ret);
  1274. return -EADDRNOTAVAIL;
  1275. }
  1276. }
  1277. if (ether_addr_equal(netdev->dev_addr, hw->mac.addr)) {
  1278. struct i40e_aqc_remove_macvlan_element_data element;
  1279. memset(&element, 0, sizeof(element));
  1280. ether_addr_copy(element.mac_addr, netdev->dev_addr);
  1281. element.flags = I40E_AQC_MACVLAN_DEL_PERFECT_MATCH;
  1282. i40e_aq_remove_macvlan(&pf->hw, vsi->seid, &element, 1, NULL);
  1283. } else {
  1284. i40e_del_filter(vsi, netdev->dev_addr, I40E_VLAN_ANY,
  1285. false, false);
  1286. }
  1287. if (ether_addr_equal(addr->sa_data, hw->mac.addr)) {
  1288. struct i40e_aqc_add_macvlan_element_data element;
  1289. memset(&element, 0, sizeof(element));
  1290. ether_addr_copy(element.mac_addr, hw->mac.addr);
  1291. element.flags = cpu_to_le16(I40E_AQC_MACVLAN_ADD_PERFECT_MATCH);
  1292. i40e_aq_add_macvlan(&pf->hw, vsi->seid, &element, 1, NULL);
  1293. } else {
  1294. f = i40e_add_filter(vsi, addr->sa_data, I40E_VLAN_ANY,
  1295. false, false);
  1296. if (f)
  1297. f->is_laa = true;
  1298. }
  1299. i40e_sync_vsi_filters(vsi);
  1300. ether_addr_copy(netdev->dev_addr, addr->sa_data);
  1301. return 0;
  1302. }
  1303. /**
  1304. * i40e_vsi_setup_queue_map - Setup a VSI queue map based on enabled_tc
  1305. * @vsi: the VSI being setup
  1306. * @ctxt: VSI context structure
  1307. * @enabled_tc: Enabled TCs bitmap
  1308. * @is_add: True if called before Add VSI
  1309. *
  1310. * Setup VSI queue mapping for enabled traffic classes.
  1311. **/
  1312. #ifdef I40E_FCOE
  1313. void i40e_vsi_setup_queue_map(struct i40e_vsi *vsi,
  1314. struct i40e_vsi_context *ctxt,
  1315. u8 enabled_tc,
  1316. bool is_add)
  1317. #else
  1318. static void i40e_vsi_setup_queue_map(struct i40e_vsi *vsi,
  1319. struct i40e_vsi_context *ctxt,
  1320. u8 enabled_tc,
  1321. bool is_add)
  1322. #endif
  1323. {
  1324. struct i40e_pf *pf = vsi->back;
  1325. u16 sections = 0;
  1326. u8 netdev_tc = 0;
  1327. u16 numtc = 0;
  1328. u16 qcount;
  1329. u8 offset;
  1330. u16 qmap;
  1331. int i;
  1332. u16 num_tc_qps = 0;
  1333. sections = I40E_AQ_VSI_PROP_QUEUE_MAP_VALID;
  1334. offset = 0;
  1335. if (enabled_tc && (vsi->back->flags & I40E_FLAG_DCB_ENABLED)) {
  1336. /* Find numtc from enabled TC bitmap */
  1337. for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
  1338. if (enabled_tc & (1 << i)) /* TC is enabled */
  1339. numtc++;
  1340. }
  1341. if (!numtc) {
  1342. dev_warn(&pf->pdev->dev, "DCB is enabled but no TC enabled, forcing TC0\n");
  1343. numtc = 1;
  1344. }
  1345. } else {
  1346. /* At least TC0 is enabled in case of non-DCB case */
  1347. numtc = 1;
  1348. }
  1349. vsi->tc_config.numtc = numtc;
  1350. vsi->tc_config.enabled_tc = enabled_tc ? enabled_tc : 1;
  1351. /* Number of queues per enabled TC */
  1352. num_tc_qps = vsi->alloc_queue_pairs/numtc;
  1353. num_tc_qps = min_t(int, num_tc_qps, I40E_MAX_QUEUES_PER_TC);
  1354. /* Setup queue offset/count for all TCs for given VSI */
  1355. for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
  1356. /* See if the given TC is enabled for the given VSI */
  1357. if (vsi->tc_config.enabled_tc & (1 << i)) { /* TC is enabled */
  1358. int pow, num_qps;
  1359. switch (vsi->type) {
  1360. case I40E_VSI_MAIN:
  1361. qcount = min_t(int, pf->rss_size, num_tc_qps);
  1362. break;
  1363. #ifdef I40E_FCOE
  1364. case I40E_VSI_FCOE:
  1365. qcount = num_tc_qps;
  1366. break;
  1367. #endif
  1368. case I40E_VSI_FDIR:
  1369. case I40E_VSI_SRIOV:
  1370. case I40E_VSI_VMDQ2:
  1371. default:
  1372. qcount = num_tc_qps;
  1373. WARN_ON(i != 0);
  1374. break;
  1375. }
  1376. vsi->tc_config.tc_info[i].qoffset = offset;
  1377. vsi->tc_config.tc_info[i].qcount = qcount;
  1378. /* find the power-of-2 of the number of queue pairs */
  1379. num_qps = qcount;
  1380. pow = 0;
  1381. while (num_qps && ((1 << pow) < qcount)) {
  1382. pow++;
  1383. num_qps >>= 1;
  1384. }
  1385. vsi->tc_config.tc_info[i].netdev_tc = netdev_tc++;
  1386. qmap =
  1387. (offset << I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT) |
  1388. (pow << I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT);
  1389. offset += qcount;
  1390. } else {
  1391. /* TC is not enabled so set the offset to
  1392. * default queue and allocate one queue
  1393. * for the given TC.
  1394. */
  1395. vsi->tc_config.tc_info[i].qoffset = 0;
  1396. vsi->tc_config.tc_info[i].qcount = 1;
  1397. vsi->tc_config.tc_info[i].netdev_tc = 0;
  1398. qmap = 0;
  1399. }
  1400. ctxt->info.tc_mapping[i] = cpu_to_le16(qmap);
  1401. }
  1402. /* Set actual Tx/Rx queue pairs */
  1403. vsi->num_queue_pairs = offset;
  1404. /* Scheduler section valid can only be set for ADD VSI */
  1405. if (is_add) {
  1406. sections |= I40E_AQ_VSI_PROP_SCHED_VALID;
  1407. ctxt->info.up_enable_bits = enabled_tc;
  1408. }
  1409. if (vsi->type == I40E_VSI_SRIOV) {
  1410. ctxt->info.mapping_flags |=
  1411. cpu_to_le16(I40E_AQ_VSI_QUE_MAP_NONCONTIG);
  1412. for (i = 0; i < vsi->num_queue_pairs; i++)
  1413. ctxt->info.queue_mapping[i] =
  1414. cpu_to_le16(vsi->base_queue + i);
  1415. } else {
  1416. ctxt->info.mapping_flags |=
  1417. cpu_to_le16(I40E_AQ_VSI_QUE_MAP_CONTIG);
  1418. ctxt->info.queue_mapping[0] = cpu_to_le16(vsi->base_queue);
  1419. }
  1420. ctxt->info.valid_sections |= cpu_to_le16(sections);
  1421. }
  1422. /**
  1423. * i40e_set_rx_mode - NDO callback to set the netdev filters
  1424. * @netdev: network interface device structure
  1425. **/
  1426. #ifdef I40E_FCOE
  1427. void i40e_set_rx_mode(struct net_device *netdev)
  1428. #else
  1429. static void i40e_set_rx_mode(struct net_device *netdev)
  1430. #endif
  1431. {
  1432. struct i40e_netdev_priv *np = netdev_priv(netdev);
  1433. struct i40e_mac_filter *f, *ftmp;
  1434. struct i40e_vsi *vsi = np->vsi;
  1435. struct netdev_hw_addr *uca;
  1436. struct netdev_hw_addr *mca;
  1437. struct netdev_hw_addr *ha;
  1438. /* add addr if not already in the filter list */
  1439. netdev_for_each_uc_addr(uca, netdev) {
  1440. if (!i40e_find_mac(vsi, uca->addr, false, true)) {
  1441. if (i40e_is_vsi_in_vlan(vsi))
  1442. i40e_put_mac_in_vlan(vsi, uca->addr,
  1443. false, true);
  1444. else
  1445. i40e_add_filter(vsi, uca->addr, I40E_VLAN_ANY,
  1446. false, true);
  1447. }
  1448. }
  1449. netdev_for_each_mc_addr(mca, netdev) {
  1450. if (!i40e_find_mac(vsi, mca->addr, false, true)) {
  1451. if (i40e_is_vsi_in_vlan(vsi))
  1452. i40e_put_mac_in_vlan(vsi, mca->addr,
  1453. false, true);
  1454. else
  1455. i40e_add_filter(vsi, mca->addr, I40E_VLAN_ANY,
  1456. false, true);
  1457. }
  1458. }
  1459. /* remove filter if not in netdev list */
  1460. list_for_each_entry_safe(f, ftmp, &vsi->mac_filter_list, list) {
  1461. bool found = false;
  1462. if (!f->is_netdev)
  1463. continue;
  1464. if (is_multicast_ether_addr(f->macaddr)) {
  1465. netdev_for_each_mc_addr(mca, netdev) {
  1466. if (ether_addr_equal(mca->addr, f->macaddr)) {
  1467. found = true;
  1468. break;
  1469. }
  1470. }
  1471. } else {
  1472. netdev_for_each_uc_addr(uca, netdev) {
  1473. if (ether_addr_equal(uca->addr, f->macaddr)) {
  1474. found = true;
  1475. break;
  1476. }
  1477. }
  1478. for_each_dev_addr(netdev, ha) {
  1479. if (ether_addr_equal(ha->addr, f->macaddr)) {
  1480. found = true;
  1481. break;
  1482. }
  1483. }
  1484. }
  1485. if (!found)
  1486. i40e_del_filter(
  1487. vsi, f->macaddr, I40E_VLAN_ANY, false, true);
  1488. }
  1489. /* check for other flag changes */
  1490. if (vsi->current_netdev_flags != vsi->netdev->flags) {
  1491. vsi->flags |= I40E_VSI_FLAG_FILTER_CHANGED;
  1492. vsi->back->flags |= I40E_FLAG_FILTER_SYNC;
  1493. }
  1494. }
  1495. /**
  1496. * i40e_sync_vsi_filters - Update the VSI filter list to the HW
  1497. * @vsi: ptr to the VSI
  1498. *
  1499. * Push any outstanding VSI filter changes through the AdminQ.
  1500. *
  1501. * Returns 0 or error value
  1502. **/
  1503. int i40e_sync_vsi_filters(struct i40e_vsi *vsi)
  1504. {
  1505. struct i40e_mac_filter *f, *ftmp;
  1506. bool promisc_forced_on = false;
  1507. bool add_happened = false;
  1508. int filter_list_len = 0;
  1509. u32 changed_flags = 0;
  1510. i40e_status aq_ret = 0;
  1511. struct i40e_pf *pf;
  1512. int num_add = 0;
  1513. int num_del = 0;
  1514. u16 cmd_flags;
  1515. /* empty array typed pointers, kcalloc later */
  1516. struct i40e_aqc_add_macvlan_element_data *add_list;
  1517. struct i40e_aqc_remove_macvlan_element_data *del_list;
  1518. while (test_and_set_bit(__I40E_CONFIG_BUSY, &vsi->state))
  1519. usleep_range(1000, 2000);
  1520. pf = vsi->back;
  1521. if (vsi->netdev) {
  1522. changed_flags = vsi->current_netdev_flags ^ vsi->netdev->flags;
  1523. vsi->current_netdev_flags = vsi->netdev->flags;
  1524. }
  1525. if (vsi->flags & I40E_VSI_FLAG_FILTER_CHANGED) {
  1526. vsi->flags &= ~I40E_VSI_FLAG_FILTER_CHANGED;
  1527. filter_list_len = pf->hw.aq.asq_buf_size /
  1528. sizeof(struct i40e_aqc_remove_macvlan_element_data);
  1529. del_list = kcalloc(filter_list_len,
  1530. sizeof(struct i40e_aqc_remove_macvlan_element_data),
  1531. GFP_KERNEL);
  1532. if (!del_list)
  1533. return -ENOMEM;
  1534. list_for_each_entry_safe(f, ftmp, &vsi->mac_filter_list, list) {
  1535. if (!f->changed)
  1536. continue;
  1537. if (f->counter != 0)
  1538. continue;
  1539. f->changed = false;
  1540. cmd_flags = 0;
  1541. /* add to delete list */
  1542. ether_addr_copy(del_list[num_del].mac_addr, f->macaddr);
  1543. del_list[num_del].vlan_tag =
  1544. cpu_to_le16((u16)(f->vlan ==
  1545. I40E_VLAN_ANY ? 0 : f->vlan));
  1546. cmd_flags |= I40E_AQC_MACVLAN_DEL_PERFECT_MATCH;
  1547. del_list[num_del].flags = cmd_flags;
  1548. num_del++;
  1549. /* unlink from filter list */
  1550. list_del(&f->list);
  1551. kfree(f);
  1552. /* flush a full buffer */
  1553. if (num_del == filter_list_len) {
  1554. aq_ret = i40e_aq_remove_macvlan(&pf->hw,
  1555. vsi->seid, del_list, num_del,
  1556. NULL);
  1557. num_del = 0;
  1558. memset(del_list, 0, sizeof(*del_list));
  1559. if (aq_ret &&
  1560. pf->hw.aq.asq_last_status !=
  1561. I40E_AQ_RC_ENOENT)
  1562. dev_info(&pf->pdev->dev,
  1563. "ignoring delete macvlan error, err %d, aq_err %d while flushing a full buffer\n",
  1564. aq_ret,
  1565. pf->hw.aq.asq_last_status);
  1566. }
  1567. }
  1568. if (num_del) {
  1569. aq_ret = i40e_aq_remove_macvlan(&pf->hw, vsi->seid,
  1570. del_list, num_del, NULL);
  1571. num_del = 0;
  1572. if (aq_ret &&
  1573. pf->hw.aq.asq_last_status != I40E_AQ_RC_ENOENT)
  1574. dev_info(&pf->pdev->dev,
  1575. "ignoring delete macvlan error, err %d, aq_err %d\n",
  1576. aq_ret, pf->hw.aq.asq_last_status);
  1577. }
  1578. kfree(del_list);
  1579. del_list = NULL;
  1580. /* do all the adds now */
  1581. filter_list_len = pf->hw.aq.asq_buf_size /
  1582. sizeof(struct i40e_aqc_add_macvlan_element_data),
  1583. add_list = kcalloc(filter_list_len,
  1584. sizeof(struct i40e_aqc_add_macvlan_element_data),
  1585. GFP_KERNEL);
  1586. if (!add_list)
  1587. return -ENOMEM;
  1588. list_for_each_entry_safe(f, ftmp, &vsi->mac_filter_list, list) {
  1589. if (!f->changed)
  1590. continue;
  1591. if (f->counter == 0)
  1592. continue;
  1593. f->changed = false;
  1594. add_happened = true;
  1595. cmd_flags = 0;
  1596. /* add to add array */
  1597. ether_addr_copy(add_list[num_add].mac_addr, f->macaddr);
  1598. add_list[num_add].vlan_tag =
  1599. cpu_to_le16(
  1600. (u16)(f->vlan == I40E_VLAN_ANY ? 0 : f->vlan));
  1601. add_list[num_add].queue_number = 0;
  1602. cmd_flags |= I40E_AQC_MACVLAN_ADD_PERFECT_MATCH;
  1603. add_list[num_add].flags = cpu_to_le16(cmd_flags);
  1604. num_add++;
  1605. /* flush a full buffer */
  1606. if (num_add == filter_list_len) {
  1607. aq_ret = i40e_aq_add_macvlan(&pf->hw, vsi->seid,
  1608. add_list, num_add,
  1609. NULL);
  1610. num_add = 0;
  1611. if (aq_ret)
  1612. break;
  1613. memset(add_list, 0, sizeof(*add_list));
  1614. }
  1615. }
  1616. if (num_add) {
  1617. aq_ret = i40e_aq_add_macvlan(&pf->hw, vsi->seid,
  1618. add_list, num_add, NULL);
  1619. num_add = 0;
  1620. }
  1621. kfree(add_list);
  1622. add_list = NULL;
  1623. if (add_happened && aq_ret &&
  1624. pf->hw.aq.asq_last_status != I40E_AQ_RC_EINVAL) {
  1625. dev_info(&pf->pdev->dev,
  1626. "add filter failed, err %d, aq_err %d\n",
  1627. aq_ret, pf->hw.aq.asq_last_status);
  1628. if ((pf->hw.aq.asq_last_status == I40E_AQ_RC_ENOSPC) &&
  1629. !test_bit(__I40E_FILTER_OVERFLOW_PROMISC,
  1630. &vsi->state)) {
  1631. promisc_forced_on = true;
  1632. set_bit(__I40E_FILTER_OVERFLOW_PROMISC,
  1633. &vsi->state);
  1634. dev_info(&pf->pdev->dev, "promiscuous mode forced on\n");
  1635. }
  1636. }
  1637. }
  1638. /* check for changes in promiscuous modes */
  1639. if (changed_flags & IFF_ALLMULTI) {
  1640. bool cur_multipromisc;
  1641. cur_multipromisc = !!(vsi->current_netdev_flags & IFF_ALLMULTI);
  1642. aq_ret = i40e_aq_set_vsi_multicast_promiscuous(&vsi->back->hw,
  1643. vsi->seid,
  1644. cur_multipromisc,
  1645. NULL);
  1646. if (aq_ret)
  1647. dev_info(&pf->pdev->dev,
  1648. "set multi promisc failed, err %d, aq_err %d\n",
  1649. aq_ret, pf->hw.aq.asq_last_status);
  1650. }
  1651. if ((changed_flags & IFF_PROMISC) || promisc_forced_on) {
  1652. bool cur_promisc;
  1653. cur_promisc = (!!(vsi->current_netdev_flags & IFF_PROMISC) ||
  1654. test_bit(__I40E_FILTER_OVERFLOW_PROMISC,
  1655. &vsi->state));
  1656. aq_ret = i40e_aq_set_vsi_unicast_promiscuous(&vsi->back->hw,
  1657. vsi->seid,
  1658. cur_promisc, NULL);
  1659. if (aq_ret)
  1660. dev_info(&pf->pdev->dev,
  1661. "set uni promisc failed, err %d, aq_err %d\n",
  1662. aq_ret, pf->hw.aq.asq_last_status);
  1663. aq_ret = i40e_aq_set_vsi_broadcast(&vsi->back->hw,
  1664. vsi->seid,
  1665. cur_promisc, NULL);
  1666. if (aq_ret)
  1667. dev_info(&pf->pdev->dev,
  1668. "set brdcast promisc failed, err %d, aq_err %d\n",
  1669. aq_ret, pf->hw.aq.asq_last_status);
  1670. }
  1671. clear_bit(__I40E_CONFIG_BUSY, &vsi->state);
  1672. return 0;
  1673. }
  1674. /**
  1675. * i40e_sync_filters_subtask - Sync the VSI filter list with HW
  1676. * @pf: board private structure
  1677. **/
  1678. static void i40e_sync_filters_subtask(struct i40e_pf *pf)
  1679. {
  1680. int v;
  1681. if (!pf || !(pf->flags & I40E_FLAG_FILTER_SYNC))
  1682. return;
  1683. pf->flags &= ~I40E_FLAG_FILTER_SYNC;
  1684. for (v = 0; v < pf->num_alloc_vsi; v++) {
  1685. if (pf->vsi[v] &&
  1686. (pf->vsi[v]->flags & I40E_VSI_FLAG_FILTER_CHANGED))
  1687. i40e_sync_vsi_filters(pf->vsi[v]);
  1688. }
  1689. }
  1690. /**
  1691. * i40e_change_mtu - NDO callback to change the Maximum Transfer Unit
  1692. * @netdev: network interface device structure
  1693. * @new_mtu: new value for maximum frame size
  1694. *
  1695. * Returns 0 on success, negative on failure
  1696. **/
  1697. static int i40e_change_mtu(struct net_device *netdev, int new_mtu)
  1698. {
  1699. struct i40e_netdev_priv *np = netdev_priv(netdev);
  1700. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  1701. struct i40e_vsi *vsi = np->vsi;
  1702. /* MTU < 68 is an error and causes problems on some kernels */
  1703. if ((new_mtu < 68) || (max_frame > I40E_MAX_RXBUFFER))
  1704. return -EINVAL;
  1705. netdev_info(netdev, "changing MTU from %d to %d\n",
  1706. netdev->mtu, new_mtu);
  1707. netdev->mtu = new_mtu;
  1708. if (netif_running(netdev))
  1709. i40e_vsi_reinit_locked(vsi);
  1710. return 0;
  1711. }
  1712. /**
  1713. * i40e_ioctl - Access the hwtstamp interface
  1714. * @netdev: network interface device structure
  1715. * @ifr: interface request data
  1716. * @cmd: ioctl command
  1717. **/
  1718. int i40e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  1719. {
  1720. struct i40e_netdev_priv *np = netdev_priv(netdev);
  1721. struct i40e_pf *pf = np->vsi->back;
  1722. switch (cmd) {
  1723. case SIOCGHWTSTAMP:
  1724. return i40e_ptp_get_ts_config(pf, ifr);
  1725. case SIOCSHWTSTAMP:
  1726. return i40e_ptp_set_ts_config(pf, ifr);
  1727. default:
  1728. return -EOPNOTSUPP;
  1729. }
  1730. }
  1731. /**
  1732. * i40e_vlan_stripping_enable - Turn on vlan stripping for the VSI
  1733. * @vsi: the vsi being adjusted
  1734. **/
  1735. void i40e_vlan_stripping_enable(struct i40e_vsi *vsi)
  1736. {
  1737. struct i40e_vsi_context ctxt;
  1738. i40e_status ret;
  1739. if ((vsi->info.valid_sections &
  1740. cpu_to_le16(I40E_AQ_VSI_PROP_VLAN_VALID)) &&
  1741. ((vsi->info.port_vlan_flags & I40E_AQ_VSI_PVLAN_MODE_MASK) == 0))
  1742. return; /* already enabled */
  1743. vsi->info.valid_sections = cpu_to_le16(I40E_AQ_VSI_PROP_VLAN_VALID);
  1744. vsi->info.port_vlan_flags = I40E_AQ_VSI_PVLAN_MODE_ALL |
  1745. I40E_AQ_VSI_PVLAN_EMOD_STR_BOTH;
  1746. ctxt.seid = vsi->seid;
  1747. memcpy(&ctxt.info, &vsi->info, sizeof(vsi->info));
  1748. ret = i40e_aq_update_vsi_params(&vsi->back->hw, &ctxt, NULL);
  1749. if (ret) {
  1750. dev_info(&vsi->back->pdev->dev,
  1751. "%s: update vsi failed, aq_err=%d\n",
  1752. __func__, vsi->back->hw.aq.asq_last_status);
  1753. }
  1754. }
  1755. /**
  1756. * i40e_vlan_stripping_disable - Turn off vlan stripping for the VSI
  1757. * @vsi: the vsi being adjusted
  1758. **/
  1759. void i40e_vlan_stripping_disable(struct i40e_vsi *vsi)
  1760. {
  1761. struct i40e_vsi_context ctxt;
  1762. i40e_status ret;
  1763. if ((vsi->info.valid_sections &
  1764. cpu_to_le16(I40E_AQ_VSI_PROP_VLAN_VALID)) &&
  1765. ((vsi->info.port_vlan_flags & I40E_AQ_VSI_PVLAN_EMOD_MASK) ==
  1766. I40E_AQ_VSI_PVLAN_EMOD_MASK))
  1767. return; /* already disabled */
  1768. vsi->info.valid_sections = cpu_to_le16(I40E_AQ_VSI_PROP_VLAN_VALID);
  1769. vsi->info.port_vlan_flags = I40E_AQ_VSI_PVLAN_MODE_ALL |
  1770. I40E_AQ_VSI_PVLAN_EMOD_NOTHING;
  1771. ctxt.seid = vsi->seid;
  1772. memcpy(&ctxt.info, &vsi->info, sizeof(vsi->info));
  1773. ret = i40e_aq_update_vsi_params(&vsi->back->hw, &ctxt, NULL);
  1774. if (ret) {
  1775. dev_info(&vsi->back->pdev->dev,
  1776. "%s: update vsi failed, aq_err=%d\n",
  1777. __func__, vsi->back->hw.aq.asq_last_status);
  1778. }
  1779. }
  1780. /**
  1781. * i40e_vlan_rx_register - Setup or shutdown vlan offload
  1782. * @netdev: network interface to be adjusted
  1783. * @features: netdev features to test if VLAN offload is enabled or not
  1784. **/
  1785. static void i40e_vlan_rx_register(struct net_device *netdev, u32 features)
  1786. {
  1787. struct i40e_netdev_priv *np = netdev_priv(netdev);
  1788. struct i40e_vsi *vsi = np->vsi;
  1789. if (features & NETIF_F_HW_VLAN_CTAG_RX)
  1790. i40e_vlan_stripping_enable(vsi);
  1791. else
  1792. i40e_vlan_stripping_disable(vsi);
  1793. }
  1794. /**
  1795. * i40e_vsi_add_vlan - Add vsi membership for given vlan
  1796. * @vsi: the vsi being configured
  1797. * @vid: vlan id to be added (0 = untagged only , -1 = any)
  1798. **/
  1799. int i40e_vsi_add_vlan(struct i40e_vsi *vsi, s16 vid)
  1800. {
  1801. struct i40e_mac_filter *f, *add_f;
  1802. bool is_netdev, is_vf;
  1803. is_vf = (vsi->type == I40E_VSI_SRIOV);
  1804. is_netdev = !!(vsi->netdev);
  1805. if (is_netdev) {
  1806. add_f = i40e_add_filter(vsi, vsi->netdev->dev_addr, vid,
  1807. is_vf, is_netdev);
  1808. if (!add_f) {
  1809. dev_info(&vsi->back->pdev->dev,
  1810. "Could not add vlan filter %d for %pM\n",
  1811. vid, vsi->netdev->dev_addr);
  1812. return -ENOMEM;
  1813. }
  1814. }
  1815. list_for_each_entry(f, &vsi->mac_filter_list, list) {
  1816. add_f = i40e_add_filter(vsi, f->macaddr, vid, is_vf, is_netdev);
  1817. if (!add_f) {
  1818. dev_info(&vsi->back->pdev->dev,
  1819. "Could not add vlan filter %d for %pM\n",
  1820. vid, f->macaddr);
  1821. return -ENOMEM;
  1822. }
  1823. }
  1824. /* Now if we add a vlan tag, make sure to check if it is the first
  1825. * tag (i.e. a "tag" -1 does exist) and if so replace the -1 "tag"
  1826. * with 0, so we now accept untagged and specified tagged traffic
  1827. * (and not any taged and untagged)
  1828. */
  1829. if (vid > 0) {
  1830. if (is_netdev && i40e_find_filter(vsi, vsi->netdev->dev_addr,
  1831. I40E_VLAN_ANY,
  1832. is_vf, is_netdev)) {
  1833. i40e_del_filter(vsi, vsi->netdev->dev_addr,
  1834. I40E_VLAN_ANY, is_vf, is_netdev);
  1835. add_f = i40e_add_filter(vsi, vsi->netdev->dev_addr, 0,
  1836. is_vf, is_netdev);
  1837. if (!add_f) {
  1838. dev_info(&vsi->back->pdev->dev,
  1839. "Could not add filter 0 for %pM\n",
  1840. vsi->netdev->dev_addr);
  1841. return -ENOMEM;
  1842. }
  1843. }
  1844. }
  1845. /* Do not assume that I40E_VLAN_ANY should be reset to VLAN 0 */
  1846. if (vid > 0 && !vsi->info.pvid) {
  1847. list_for_each_entry(f, &vsi->mac_filter_list, list) {
  1848. if (i40e_find_filter(vsi, f->macaddr, I40E_VLAN_ANY,
  1849. is_vf, is_netdev)) {
  1850. i40e_del_filter(vsi, f->macaddr, I40E_VLAN_ANY,
  1851. is_vf, is_netdev);
  1852. add_f = i40e_add_filter(vsi, f->macaddr,
  1853. 0, is_vf, is_netdev);
  1854. if (!add_f) {
  1855. dev_info(&vsi->back->pdev->dev,
  1856. "Could not add filter 0 for %pM\n",
  1857. f->macaddr);
  1858. return -ENOMEM;
  1859. }
  1860. }
  1861. }
  1862. }
  1863. if (test_bit(__I40E_DOWN, &vsi->back->state) ||
  1864. test_bit(__I40E_RESET_RECOVERY_PENDING, &vsi->back->state))
  1865. return 0;
  1866. return i40e_sync_vsi_filters(vsi);
  1867. }
  1868. /**
  1869. * i40e_vsi_kill_vlan - Remove vsi membership for given vlan
  1870. * @vsi: the vsi being configured
  1871. * @vid: vlan id to be removed (0 = untagged only , -1 = any)
  1872. *
  1873. * Return: 0 on success or negative otherwise
  1874. **/
  1875. int i40e_vsi_kill_vlan(struct i40e_vsi *vsi, s16 vid)
  1876. {
  1877. struct net_device *netdev = vsi->netdev;
  1878. struct i40e_mac_filter *f, *add_f;
  1879. bool is_vf, is_netdev;
  1880. int filter_count = 0;
  1881. is_vf = (vsi->type == I40E_VSI_SRIOV);
  1882. is_netdev = !!(netdev);
  1883. if (is_netdev)
  1884. i40e_del_filter(vsi, netdev->dev_addr, vid, is_vf, is_netdev);
  1885. list_for_each_entry(f, &vsi->mac_filter_list, list)
  1886. i40e_del_filter(vsi, f->macaddr, vid, is_vf, is_netdev);
  1887. /* go through all the filters for this VSI and if there is only
  1888. * vid == 0 it means there are no other filters, so vid 0 must
  1889. * be replaced with -1. This signifies that we should from now
  1890. * on accept any traffic (with any tag present, or untagged)
  1891. */
  1892. list_for_each_entry(f, &vsi->mac_filter_list, list) {
  1893. if (is_netdev) {
  1894. if (f->vlan &&
  1895. ether_addr_equal(netdev->dev_addr, f->macaddr))
  1896. filter_count++;
  1897. }
  1898. if (f->vlan)
  1899. filter_count++;
  1900. }
  1901. if (!filter_count && is_netdev) {
  1902. i40e_del_filter(vsi, netdev->dev_addr, 0, is_vf, is_netdev);
  1903. f = i40e_add_filter(vsi, netdev->dev_addr, I40E_VLAN_ANY,
  1904. is_vf, is_netdev);
  1905. if (!f) {
  1906. dev_info(&vsi->back->pdev->dev,
  1907. "Could not add filter %d for %pM\n",
  1908. I40E_VLAN_ANY, netdev->dev_addr);
  1909. return -ENOMEM;
  1910. }
  1911. }
  1912. if (!filter_count) {
  1913. list_for_each_entry(f, &vsi->mac_filter_list, list) {
  1914. i40e_del_filter(vsi, f->macaddr, 0, is_vf, is_netdev);
  1915. add_f = i40e_add_filter(vsi, f->macaddr, I40E_VLAN_ANY,
  1916. is_vf, is_netdev);
  1917. if (!add_f) {
  1918. dev_info(&vsi->back->pdev->dev,
  1919. "Could not add filter %d for %pM\n",
  1920. I40E_VLAN_ANY, f->macaddr);
  1921. return -ENOMEM;
  1922. }
  1923. }
  1924. }
  1925. if (test_bit(__I40E_DOWN, &vsi->back->state) ||
  1926. test_bit(__I40E_RESET_RECOVERY_PENDING, &vsi->back->state))
  1927. return 0;
  1928. return i40e_sync_vsi_filters(vsi);
  1929. }
  1930. /**
  1931. * i40e_vlan_rx_add_vid - Add a vlan id filter to HW offload
  1932. * @netdev: network interface to be adjusted
  1933. * @vid: vlan id to be added
  1934. *
  1935. * net_device_ops implementation for adding vlan ids
  1936. **/
  1937. #ifdef I40E_FCOE
  1938. int i40e_vlan_rx_add_vid(struct net_device *netdev,
  1939. __always_unused __be16 proto, u16 vid)
  1940. #else
  1941. static int i40e_vlan_rx_add_vid(struct net_device *netdev,
  1942. __always_unused __be16 proto, u16 vid)
  1943. #endif
  1944. {
  1945. struct i40e_netdev_priv *np = netdev_priv(netdev);
  1946. struct i40e_vsi *vsi = np->vsi;
  1947. int ret = 0;
  1948. if (vid > 4095)
  1949. return -EINVAL;
  1950. netdev_info(netdev, "adding %pM vid=%d\n", netdev->dev_addr, vid);
  1951. /* If the network stack called us with vid = 0 then
  1952. * it is asking to receive priority tagged packets with
  1953. * vlan id 0. Our HW receives them by default when configured
  1954. * to receive untagged packets so there is no need to add an
  1955. * extra filter for vlan 0 tagged packets.
  1956. */
  1957. if (vid)
  1958. ret = i40e_vsi_add_vlan(vsi, vid);
  1959. if (!ret && (vid < VLAN_N_VID))
  1960. set_bit(vid, vsi->active_vlans);
  1961. return ret;
  1962. }
  1963. /**
  1964. * i40e_vlan_rx_kill_vid - Remove a vlan id filter from HW offload
  1965. * @netdev: network interface to be adjusted
  1966. * @vid: vlan id to be removed
  1967. *
  1968. * net_device_ops implementation for removing vlan ids
  1969. **/
  1970. #ifdef I40E_FCOE
  1971. int i40e_vlan_rx_kill_vid(struct net_device *netdev,
  1972. __always_unused __be16 proto, u16 vid)
  1973. #else
  1974. static int i40e_vlan_rx_kill_vid(struct net_device *netdev,
  1975. __always_unused __be16 proto, u16 vid)
  1976. #endif
  1977. {
  1978. struct i40e_netdev_priv *np = netdev_priv(netdev);
  1979. struct i40e_vsi *vsi = np->vsi;
  1980. netdev_info(netdev, "removing %pM vid=%d\n", netdev->dev_addr, vid);
  1981. /* return code is ignored as there is nothing a user
  1982. * can do about failure to remove and a log message was
  1983. * already printed from the other function
  1984. */
  1985. i40e_vsi_kill_vlan(vsi, vid);
  1986. clear_bit(vid, vsi->active_vlans);
  1987. return 0;
  1988. }
  1989. /**
  1990. * i40e_restore_vlan - Reinstate vlans when vsi/netdev comes back up
  1991. * @vsi: the vsi being brought back up
  1992. **/
  1993. static void i40e_restore_vlan(struct i40e_vsi *vsi)
  1994. {
  1995. u16 vid;
  1996. if (!vsi->netdev)
  1997. return;
  1998. i40e_vlan_rx_register(vsi->netdev, vsi->netdev->features);
  1999. for_each_set_bit(vid, vsi->active_vlans, VLAN_N_VID)
  2000. i40e_vlan_rx_add_vid(vsi->netdev, htons(ETH_P_8021Q),
  2001. vid);
  2002. }
  2003. /**
  2004. * i40e_vsi_add_pvid - Add pvid for the VSI
  2005. * @vsi: the vsi being adjusted
  2006. * @vid: the vlan id to set as a PVID
  2007. **/
  2008. int i40e_vsi_add_pvid(struct i40e_vsi *vsi, u16 vid)
  2009. {
  2010. struct i40e_vsi_context ctxt;
  2011. i40e_status aq_ret;
  2012. vsi->info.valid_sections = cpu_to_le16(I40E_AQ_VSI_PROP_VLAN_VALID);
  2013. vsi->info.pvid = cpu_to_le16(vid);
  2014. vsi->info.port_vlan_flags = I40E_AQ_VSI_PVLAN_MODE_TAGGED |
  2015. I40E_AQ_VSI_PVLAN_INSERT_PVID |
  2016. I40E_AQ_VSI_PVLAN_EMOD_STR;
  2017. ctxt.seid = vsi->seid;
  2018. memcpy(&ctxt.info, &vsi->info, sizeof(vsi->info));
  2019. aq_ret = i40e_aq_update_vsi_params(&vsi->back->hw, &ctxt, NULL);
  2020. if (aq_ret) {
  2021. dev_info(&vsi->back->pdev->dev,
  2022. "%s: update vsi failed, aq_err=%d\n",
  2023. __func__, vsi->back->hw.aq.asq_last_status);
  2024. return -ENOENT;
  2025. }
  2026. return 0;
  2027. }
  2028. /**
  2029. * i40e_vsi_remove_pvid - Remove the pvid from the VSI
  2030. * @vsi: the vsi being adjusted
  2031. *
  2032. * Just use the vlan_rx_register() service to put it back to normal
  2033. **/
  2034. void i40e_vsi_remove_pvid(struct i40e_vsi *vsi)
  2035. {
  2036. i40e_vlan_stripping_disable(vsi);
  2037. vsi->info.pvid = 0;
  2038. }
  2039. /**
  2040. * i40e_vsi_setup_tx_resources - Allocate VSI Tx queue resources
  2041. * @vsi: ptr to the VSI
  2042. *
  2043. * If this function returns with an error, then it's possible one or
  2044. * more of the rings is populated (while the rest are not). It is the
  2045. * callers duty to clean those orphaned rings.
  2046. *
  2047. * Return 0 on success, negative on failure
  2048. **/
  2049. static int i40e_vsi_setup_tx_resources(struct i40e_vsi *vsi)
  2050. {
  2051. int i, err = 0;
  2052. for (i = 0; i < vsi->num_queue_pairs && !err; i++)
  2053. err = i40e_setup_tx_descriptors(vsi->tx_rings[i]);
  2054. return err;
  2055. }
  2056. /**
  2057. * i40e_vsi_free_tx_resources - Free Tx resources for VSI queues
  2058. * @vsi: ptr to the VSI
  2059. *
  2060. * Free VSI's transmit software resources
  2061. **/
  2062. static void i40e_vsi_free_tx_resources(struct i40e_vsi *vsi)
  2063. {
  2064. int i;
  2065. if (!vsi->tx_rings)
  2066. return;
  2067. for (i = 0; i < vsi->num_queue_pairs; i++)
  2068. if (vsi->tx_rings[i] && vsi->tx_rings[i]->desc)
  2069. i40e_free_tx_resources(vsi->tx_rings[i]);
  2070. }
  2071. /**
  2072. * i40e_vsi_setup_rx_resources - Allocate VSI queues Rx resources
  2073. * @vsi: ptr to the VSI
  2074. *
  2075. * If this function returns with an error, then it's possible one or
  2076. * more of the rings is populated (while the rest are not). It is the
  2077. * callers duty to clean those orphaned rings.
  2078. *
  2079. * Return 0 on success, negative on failure
  2080. **/
  2081. static int i40e_vsi_setup_rx_resources(struct i40e_vsi *vsi)
  2082. {
  2083. int i, err = 0;
  2084. for (i = 0; i < vsi->num_queue_pairs && !err; i++)
  2085. err = i40e_setup_rx_descriptors(vsi->rx_rings[i]);
  2086. #ifdef I40E_FCOE
  2087. i40e_fcoe_setup_ddp_resources(vsi);
  2088. #endif
  2089. return err;
  2090. }
  2091. /**
  2092. * i40e_vsi_free_rx_resources - Free Rx Resources for VSI queues
  2093. * @vsi: ptr to the VSI
  2094. *
  2095. * Free all receive software resources
  2096. **/
  2097. static void i40e_vsi_free_rx_resources(struct i40e_vsi *vsi)
  2098. {
  2099. int i;
  2100. if (!vsi->rx_rings)
  2101. return;
  2102. for (i = 0; i < vsi->num_queue_pairs; i++)
  2103. if (vsi->rx_rings[i] && vsi->rx_rings[i]->desc)
  2104. i40e_free_rx_resources(vsi->rx_rings[i]);
  2105. #ifdef I40E_FCOE
  2106. i40e_fcoe_free_ddp_resources(vsi);
  2107. #endif
  2108. }
  2109. /**
  2110. * i40e_configure_tx_ring - Configure a transmit ring context and rest
  2111. * @ring: The Tx ring to configure
  2112. *
  2113. * Configure the Tx descriptor ring in the HMC context.
  2114. **/
  2115. static int i40e_configure_tx_ring(struct i40e_ring *ring)
  2116. {
  2117. struct i40e_vsi *vsi = ring->vsi;
  2118. u16 pf_q = vsi->base_queue + ring->queue_index;
  2119. struct i40e_hw *hw = &vsi->back->hw;
  2120. struct i40e_hmc_obj_txq tx_ctx;
  2121. i40e_status err = 0;
  2122. u32 qtx_ctl = 0;
  2123. /* some ATR related tx ring init */
  2124. if (vsi->back->flags & I40E_FLAG_FD_ATR_ENABLED) {
  2125. ring->atr_sample_rate = vsi->back->atr_sample_rate;
  2126. ring->atr_count = 0;
  2127. } else {
  2128. ring->atr_sample_rate = 0;
  2129. }
  2130. /* initialize XPS */
  2131. if (ring->q_vector && ring->netdev &&
  2132. vsi->tc_config.numtc <= 1 &&
  2133. !test_and_set_bit(__I40E_TX_XPS_INIT_DONE, &ring->state))
  2134. netif_set_xps_queue(ring->netdev,
  2135. &ring->q_vector->affinity_mask,
  2136. ring->queue_index);
  2137. /* clear the context structure first */
  2138. memset(&tx_ctx, 0, sizeof(tx_ctx));
  2139. tx_ctx.new_context = 1;
  2140. tx_ctx.base = (ring->dma / 128);
  2141. tx_ctx.qlen = ring->count;
  2142. tx_ctx.fd_ena = !!(vsi->back->flags & (I40E_FLAG_FD_SB_ENABLED |
  2143. I40E_FLAG_FD_ATR_ENABLED));
  2144. #ifdef I40E_FCOE
  2145. tx_ctx.fc_ena = (vsi->type == I40E_VSI_FCOE);
  2146. #endif
  2147. tx_ctx.timesync_ena = !!(vsi->back->flags & I40E_FLAG_PTP);
  2148. /* FDIR VSI tx ring can still use RS bit and writebacks */
  2149. if (vsi->type != I40E_VSI_FDIR)
  2150. tx_ctx.head_wb_ena = 1;
  2151. tx_ctx.head_wb_addr = ring->dma +
  2152. (ring->count * sizeof(struct i40e_tx_desc));
  2153. /* As part of VSI creation/update, FW allocates certain
  2154. * Tx arbitration queue sets for each TC enabled for
  2155. * the VSI. The FW returns the handles to these queue
  2156. * sets as part of the response buffer to Add VSI,
  2157. * Update VSI, etc. AQ commands. It is expected that
  2158. * these queue set handles be associated with the Tx
  2159. * queues by the driver as part of the TX queue context
  2160. * initialization. This has to be done regardless of
  2161. * DCB as by default everything is mapped to TC0.
  2162. */
  2163. tx_ctx.rdylist = le16_to_cpu(vsi->info.qs_handle[ring->dcb_tc]);
  2164. tx_ctx.rdylist_act = 0;
  2165. /* clear the context in the HMC */
  2166. err = i40e_clear_lan_tx_queue_context(hw, pf_q);
  2167. if (err) {
  2168. dev_info(&vsi->back->pdev->dev,
  2169. "Failed to clear LAN Tx queue context on Tx ring %d (pf_q %d), error: %d\n",
  2170. ring->queue_index, pf_q, err);
  2171. return -ENOMEM;
  2172. }
  2173. /* set the context in the HMC */
  2174. err = i40e_set_lan_tx_queue_context(hw, pf_q, &tx_ctx);
  2175. if (err) {
  2176. dev_info(&vsi->back->pdev->dev,
  2177. "Failed to set LAN Tx queue context on Tx ring %d (pf_q %d, error: %d\n",
  2178. ring->queue_index, pf_q, err);
  2179. return -ENOMEM;
  2180. }
  2181. /* Now associate this queue with this PCI function */
  2182. if (vsi->type == I40E_VSI_VMDQ2) {
  2183. qtx_ctl = I40E_QTX_CTL_VM_QUEUE;
  2184. qtx_ctl |= ((vsi->id) << I40E_QTX_CTL_VFVM_INDX_SHIFT) &
  2185. I40E_QTX_CTL_VFVM_INDX_MASK;
  2186. } else {
  2187. qtx_ctl = I40E_QTX_CTL_PF_QUEUE;
  2188. }
  2189. qtx_ctl |= ((hw->pf_id << I40E_QTX_CTL_PF_INDX_SHIFT) &
  2190. I40E_QTX_CTL_PF_INDX_MASK);
  2191. wr32(hw, I40E_QTX_CTL(pf_q), qtx_ctl);
  2192. i40e_flush(hw);
  2193. clear_bit(__I40E_HANG_CHECK_ARMED, &ring->state);
  2194. /* cache tail off for easier writes later */
  2195. ring->tail = hw->hw_addr + I40E_QTX_TAIL(pf_q);
  2196. return 0;
  2197. }
  2198. /**
  2199. * i40e_configure_rx_ring - Configure a receive ring context
  2200. * @ring: The Rx ring to configure
  2201. *
  2202. * Configure the Rx descriptor ring in the HMC context.
  2203. **/
  2204. static int i40e_configure_rx_ring(struct i40e_ring *ring)
  2205. {
  2206. struct i40e_vsi *vsi = ring->vsi;
  2207. u32 chain_len = vsi->back->hw.func_caps.rx_buf_chain_len;
  2208. u16 pf_q = vsi->base_queue + ring->queue_index;
  2209. struct i40e_hw *hw = &vsi->back->hw;
  2210. struct i40e_hmc_obj_rxq rx_ctx;
  2211. i40e_status err = 0;
  2212. ring->state = 0;
  2213. /* clear the context structure first */
  2214. memset(&rx_ctx, 0, sizeof(rx_ctx));
  2215. ring->rx_buf_len = vsi->rx_buf_len;
  2216. ring->rx_hdr_len = vsi->rx_hdr_len;
  2217. rx_ctx.dbuff = ring->rx_buf_len >> I40E_RXQ_CTX_DBUFF_SHIFT;
  2218. rx_ctx.hbuff = ring->rx_hdr_len >> I40E_RXQ_CTX_HBUFF_SHIFT;
  2219. rx_ctx.base = (ring->dma / 128);
  2220. rx_ctx.qlen = ring->count;
  2221. if (vsi->back->flags & I40E_FLAG_16BYTE_RX_DESC_ENABLED) {
  2222. set_ring_16byte_desc_enabled(ring);
  2223. rx_ctx.dsize = 0;
  2224. } else {
  2225. rx_ctx.dsize = 1;
  2226. }
  2227. rx_ctx.dtype = vsi->dtype;
  2228. if (vsi->dtype) {
  2229. set_ring_ps_enabled(ring);
  2230. rx_ctx.hsplit_0 = I40E_RX_SPLIT_L2 |
  2231. I40E_RX_SPLIT_IP |
  2232. I40E_RX_SPLIT_TCP_UDP |
  2233. I40E_RX_SPLIT_SCTP;
  2234. } else {
  2235. rx_ctx.hsplit_0 = 0;
  2236. }
  2237. rx_ctx.rxmax = min_t(u16, vsi->max_frame,
  2238. (chain_len * ring->rx_buf_len));
  2239. if (hw->revision_id == 0)
  2240. rx_ctx.lrxqthresh = 0;
  2241. else
  2242. rx_ctx.lrxqthresh = 2;
  2243. rx_ctx.crcstrip = 1;
  2244. rx_ctx.l2tsel = 1;
  2245. rx_ctx.showiv = 1;
  2246. #ifdef I40E_FCOE
  2247. rx_ctx.fc_ena = (vsi->type == I40E_VSI_FCOE);
  2248. #endif
  2249. /* set the prefena field to 1 because the manual says to */
  2250. rx_ctx.prefena = 1;
  2251. /* clear the context in the HMC */
  2252. err = i40e_clear_lan_rx_queue_context(hw, pf_q);
  2253. if (err) {
  2254. dev_info(&vsi->back->pdev->dev,
  2255. "Failed to clear LAN Rx queue context on Rx ring %d (pf_q %d), error: %d\n",
  2256. ring->queue_index, pf_q, err);
  2257. return -ENOMEM;
  2258. }
  2259. /* set the context in the HMC */
  2260. err = i40e_set_lan_rx_queue_context(hw, pf_q, &rx_ctx);
  2261. if (err) {
  2262. dev_info(&vsi->back->pdev->dev,
  2263. "Failed to set LAN Rx queue context on Rx ring %d (pf_q %d), error: %d\n",
  2264. ring->queue_index, pf_q, err);
  2265. return -ENOMEM;
  2266. }
  2267. /* cache tail for quicker writes, and clear the reg before use */
  2268. ring->tail = hw->hw_addr + I40E_QRX_TAIL(pf_q);
  2269. writel(0, ring->tail);
  2270. i40e_alloc_rx_buffers(ring, I40E_DESC_UNUSED(ring));
  2271. return 0;
  2272. }
  2273. /**
  2274. * i40e_vsi_configure_tx - Configure the VSI for Tx
  2275. * @vsi: VSI structure describing this set of rings and resources
  2276. *
  2277. * Configure the Tx VSI for operation.
  2278. **/
  2279. static int i40e_vsi_configure_tx(struct i40e_vsi *vsi)
  2280. {
  2281. int err = 0;
  2282. u16 i;
  2283. for (i = 0; (i < vsi->num_queue_pairs) && !err; i++)
  2284. err = i40e_configure_tx_ring(vsi->tx_rings[i]);
  2285. return err;
  2286. }
  2287. /**
  2288. * i40e_vsi_configure_rx - Configure the VSI for Rx
  2289. * @vsi: the VSI being configured
  2290. *
  2291. * Configure the Rx VSI for operation.
  2292. **/
  2293. static int i40e_vsi_configure_rx(struct i40e_vsi *vsi)
  2294. {
  2295. int err = 0;
  2296. u16 i;
  2297. if (vsi->netdev && (vsi->netdev->mtu > ETH_DATA_LEN))
  2298. vsi->max_frame = vsi->netdev->mtu + ETH_HLEN
  2299. + ETH_FCS_LEN + VLAN_HLEN;
  2300. else
  2301. vsi->max_frame = I40E_RXBUFFER_2048;
  2302. /* figure out correct receive buffer length */
  2303. switch (vsi->back->flags & (I40E_FLAG_RX_1BUF_ENABLED |
  2304. I40E_FLAG_RX_PS_ENABLED)) {
  2305. case I40E_FLAG_RX_1BUF_ENABLED:
  2306. vsi->rx_hdr_len = 0;
  2307. vsi->rx_buf_len = vsi->max_frame;
  2308. vsi->dtype = I40E_RX_DTYPE_NO_SPLIT;
  2309. break;
  2310. case I40E_FLAG_RX_PS_ENABLED:
  2311. vsi->rx_hdr_len = I40E_RX_HDR_SIZE;
  2312. vsi->rx_buf_len = I40E_RXBUFFER_2048;
  2313. vsi->dtype = I40E_RX_DTYPE_HEADER_SPLIT;
  2314. break;
  2315. default:
  2316. vsi->rx_hdr_len = I40E_RX_HDR_SIZE;
  2317. vsi->rx_buf_len = I40E_RXBUFFER_2048;
  2318. vsi->dtype = I40E_RX_DTYPE_SPLIT_ALWAYS;
  2319. break;
  2320. }
  2321. #ifdef I40E_FCOE
  2322. /* setup rx buffer for FCoE */
  2323. if ((vsi->type == I40E_VSI_FCOE) &&
  2324. (vsi->back->flags & I40E_FLAG_FCOE_ENABLED)) {
  2325. vsi->rx_hdr_len = 0;
  2326. vsi->rx_buf_len = I40E_RXBUFFER_3072;
  2327. vsi->max_frame = I40E_RXBUFFER_3072;
  2328. vsi->dtype = I40E_RX_DTYPE_NO_SPLIT;
  2329. }
  2330. #endif /* I40E_FCOE */
  2331. /* round up for the chip's needs */
  2332. vsi->rx_hdr_len = ALIGN(vsi->rx_hdr_len,
  2333. (1 << I40E_RXQ_CTX_HBUFF_SHIFT));
  2334. vsi->rx_buf_len = ALIGN(vsi->rx_buf_len,
  2335. (1 << I40E_RXQ_CTX_DBUFF_SHIFT));
  2336. /* set up individual rings */
  2337. for (i = 0; i < vsi->num_queue_pairs && !err; i++)
  2338. err = i40e_configure_rx_ring(vsi->rx_rings[i]);
  2339. return err;
  2340. }
  2341. /**
  2342. * i40e_vsi_config_dcb_rings - Update rings to reflect DCB TC
  2343. * @vsi: ptr to the VSI
  2344. **/
  2345. static void i40e_vsi_config_dcb_rings(struct i40e_vsi *vsi)
  2346. {
  2347. struct i40e_ring *tx_ring, *rx_ring;
  2348. u16 qoffset, qcount;
  2349. int i, n;
  2350. if (!(vsi->back->flags & I40E_FLAG_DCB_ENABLED))
  2351. return;
  2352. for (n = 0; n < I40E_MAX_TRAFFIC_CLASS; n++) {
  2353. if (!(vsi->tc_config.enabled_tc & (1 << n)))
  2354. continue;
  2355. qoffset = vsi->tc_config.tc_info[n].qoffset;
  2356. qcount = vsi->tc_config.tc_info[n].qcount;
  2357. for (i = qoffset; i < (qoffset + qcount); i++) {
  2358. rx_ring = vsi->rx_rings[i];
  2359. tx_ring = vsi->tx_rings[i];
  2360. rx_ring->dcb_tc = n;
  2361. tx_ring->dcb_tc = n;
  2362. }
  2363. }
  2364. }
  2365. /**
  2366. * i40e_set_vsi_rx_mode - Call set_rx_mode on a VSI
  2367. * @vsi: ptr to the VSI
  2368. **/
  2369. static void i40e_set_vsi_rx_mode(struct i40e_vsi *vsi)
  2370. {
  2371. if (vsi->netdev)
  2372. i40e_set_rx_mode(vsi->netdev);
  2373. }
  2374. /**
  2375. * i40e_fdir_filter_restore - Restore the Sideband Flow Director filters
  2376. * @vsi: Pointer to the targeted VSI
  2377. *
  2378. * This function replays the hlist on the hw where all the SB Flow Director
  2379. * filters were saved.
  2380. **/
  2381. static void i40e_fdir_filter_restore(struct i40e_vsi *vsi)
  2382. {
  2383. struct i40e_fdir_filter *filter;
  2384. struct i40e_pf *pf = vsi->back;
  2385. struct hlist_node *node;
  2386. if (!(pf->flags & I40E_FLAG_FD_SB_ENABLED))
  2387. return;
  2388. hlist_for_each_entry_safe(filter, node,
  2389. &pf->fdir_filter_list, fdir_node) {
  2390. i40e_add_del_fdir(vsi, filter, true);
  2391. }
  2392. }
  2393. /**
  2394. * i40e_vsi_configure - Set up the VSI for action
  2395. * @vsi: the VSI being configured
  2396. **/
  2397. static int i40e_vsi_configure(struct i40e_vsi *vsi)
  2398. {
  2399. int err;
  2400. i40e_set_vsi_rx_mode(vsi);
  2401. i40e_restore_vlan(vsi);
  2402. i40e_vsi_config_dcb_rings(vsi);
  2403. err = i40e_vsi_configure_tx(vsi);
  2404. if (!err)
  2405. err = i40e_vsi_configure_rx(vsi);
  2406. return err;
  2407. }
  2408. /**
  2409. * i40e_vsi_configure_msix - MSIX mode Interrupt Config in the HW
  2410. * @vsi: the VSI being configured
  2411. **/
  2412. static void i40e_vsi_configure_msix(struct i40e_vsi *vsi)
  2413. {
  2414. struct i40e_pf *pf = vsi->back;
  2415. struct i40e_q_vector *q_vector;
  2416. struct i40e_hw *hw = &pf->hw;
  2417. u16 vector;
  2418. int i, q;
  2419. u32 val;
  2420. u32 qp;
  2421. /* The interrupt indexing is offset by 1 in the PFINT_ITRn
  2422. * and PFINT_LNKLSTn registers, e.g.:
  2423. * PFINT_ITRn[0..n-1] gets msix-1..msix-n (qpair interrupts)
  2424. */
  2425. qp = vsi->base_queue;
  2426. vector = vsi->base_vector;
  2427. for (i = 0; i < vsi->num_q_vectors; i++, vector++) {
  2428. q_vector = vsi->q_vectors[i];
  2429. q_vector->rx.itr = ITR_TO_REG(vsi->rx_itr_setting);
  2430. q_vector->rx.latency_range = I40E_LOW_LATENCY;
  2431. wr32(hw, I40E_PFINT_ITRN(I40E_RX_ITR, vector - 1),
  2432. q_vector->rx.itr);
  2433. q_vector->tx.itr = ITR_TO_REG(vsi->tx_itr_setting);
  2434. q_vector->tx.latency_range = I40E_LOW_LATENCY;
  2435. wr32(hw, I40E_PFINT_ITRN(I40E_TX_ITR, vector - 1),
  2436. q_vector->tx.itr);
  2437. /* Linked list for the queuepairs assigned to this vector */
  2438. wr32(hw, I40E_PFINT_LNKLSTN(vector - 1), qp);
  2439. for (q = 0; q < q_vector->num_ringpairs; q++) {
  2440. val = I40E_QINT_RQCTL_CAUSE_ENA_MASK |
  2441. (I40E_RX_ITR << I40E_QINT_RQCTL_ITR_INDX_SHIFT) |
  2442. (vector << I40E_QINT_RQCTL_MSIX_INDX_SHIFT) |
  2443. (qp << I40E_QINT_RQCTL_NEXTQ_INDX_SHIFT)|
  2444. (I40E_QUEUE_TYPE_TX
  2445. << I40E_QINT_RQCTL_NEXTQ_TYPE_SHIFT);
  2446. wr32(hw, I40E_QINT_RQCTL(qp), val);
  2447. val = I40E_QINT_TQCTL_CAUSE_ENA_MASK |
  2448. (I40E_TX_ITR << I40E_QINT_TQCTL_ITR_INDX_SHIFT) |
  2449. (vector << I40E_QINT_TQCTL_MSIX_INDX_SHIFT) |
  2450. ((qp+1) << I40E_QINT_TQCTL_NEXTQ_INDX_SHIFT)|
  2451. (I40E_QUEUE_TYPE_RX
  2452. << I40E_QINT_TQCTL_NEXTQ_TYPE_SHIFT);
  2453. /* Terminate the linked list */
  2454. if (q == (q_vector->num_ringpairs - 1))
  2455. val |= (I40E_QUEUE_END_OF_LIST
  2456. << I40E_QINT_TQCTL_NEXTQ_INDX_SHIFT);
  2457. wr32(hw, I40E_QINT_TQCTL(qp), val);
  2458. qp++;
  2459. }
  2460. }
  2461. i40e_flush(hw);
  2462. }
  2463. /**
  2464. * i40e_enable_misc_int_causes - enable the non-queue interrupts
  2465. * @hw: ptr to the hardware info
  2466. **/
  2467. static void i40e_enable_misc_int_causes(struct i40e_hw *hw)
  2468. {
  2469. u32 val;
  2470. /* clear things first */
  2471. wr32(hw, I40E_PFINT_ICR0_ENA, 0); /* disable all */
  2472. rd32(hw, I40E_PFINT_ICR0); /* read to clear */
  2473. val = I40E_PFINT_ICR0_ENA_ECC_ERR_MASK |
  2474. I40E_PFINT_ICR0_ENA_MAL_DETECT_MASK |
  2475. I40E_PFINT_ICR0_ENA_GRST_MASK |
  2476. I40E_PFINT_ICR0_ENA_PCI_EXCEPTION_MASK |
  2477. I40E_PFINT_ICR0_ENA_GPIO_MASK |
  2478. I40E_PFINT_ICR0_ENA_TIMESYNC_MASK |
  2479. I40E_PFINT_ICR0_ENA_HMC_ERR_MASK |
  2480. I40E_PFINT_ICR0_ENA_VFLR_MASK |
  2481. I40E_PFINT_ICR0_ENA_ADMINQ_MASK;
  2482. wr32(hw, I40E_PFINT_ICR0_ENA, val);
  2483. /* SW_ITR_IDX = 0, but don't change INTENA */
  2484. wr32(hw, I40E_PFINT_DYN_CTL0, I40E_PFINT_DYN_CTL0_SW_ITR_INDX_MASK |
  2485. I40E_PFINT_DYN_CTL0_INTENA_MSK_MASK);
  2486. /* OTHER_ITR_IDX = 0 */
  2487. wr32(hw, I40E_PFINT_STAT_CTL0, 0);
  2488. }
  2489. /**
  2490. * i40e_configure_msi_and_legacy - Legacy mode interrupt config in the HW
  2491. * @vsi: the VSI being configured
  2492. **/
  2493. static void i40e_configure_msi_and_legacy(struct i40e_vsi *vsi)
  2494. {
  2495. struct i40e_q_vector *q_vector = vsi->q_vectors[0];
  2496. struct i40e_pf *pf = vsi->back;
  2497. struct i40e_hw *hw = &pf->hw;
  2498. u32 val;
  2499. /* set the ITR configuration */
  2500. q_vector->rx.itr = ITR_TO_REG(vsi->rx_itr_setting);
  2501. q_vector->rx.latency_range = I40E_LOW_LATENCY;
  2502. wr32(hw, I40E_PFINT_ITR0(I40E_RX_ITR), q_vector->rx.itr);
  2503. q_vector->tx.itr = ITR_TO_REG(vsi->tx_itr_setting);
  2504. q_vector->tx.latency_range = I40E_LOW_LATENCY;
  2505. wr32(hw, I40E_PFINT_ITR0(I40E_TX_ITR), q_vector->tx.itr);
  2506. i40e_enable_misc_int_causes(hw);
  2507. /* FIRSTQ_INDX = 0, FIRSTQ_TYPE = 0 (rx) */
  2508. wr32(hw, I40E_PFINT_LNKLST0, 0);
  2509. /* Associate the queue pair to the vector and enable the queue int */
  2510. val = I40E_QINT_RQCTL_CAUSE_ENA_MASK |
  2511. (I40E_RX_ITR << I40E_QINT_RQCTL_ITR_INDX_SHIFT) |
  2512. (I40E_QUEUE_TYPE_TX << I40E_QINT_TQCTL_NEXTQ_TYPE_SHIFT);
  2513. wr32(hw, I40E_QINT_RQCTL(0), val);
  2514. val = I40E_QINT_TQCTL_CAUSE_ENA_MASK |
  2515. (I40E_TX_ITR << I40E_QINT_TQCTL_ITR_INDX_SHIFT) |
  2516. (I40E_QUEUE_END_OF_LIST << I40E_QINT_TQCTL_NEXTQ_INDX_SHIFT);
  2517. wr32(hw, I40E_QINT_TQCTL(0), val);
  2518. i40e_flush(hw);
  2519. }
  2520. /**
  2521. * i40e_irq_dynamic_disable_icr0 - Disable default interrupt generation for icr0
  2522. * @pf: board private structure
  2523. **/
  2524. void i40e_irq_dynamic_disable_icr0(struct i40e_pf *pf)
  2525. {
  2526. struct i40e_hw *hw = &pf->hw;
  2527. wr32(hw, I40E_PFINT_DYN_CTL0,
  2528. I40E_ITR_NONE << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT);
  2529. i40e_flush(hw);
  2530. }
  2531. /**
  2532. * i40e_irq_dynamic_enable_icr0 - Enable default interrupt generation for icr0
  2533. * @pf: board private structure
  2534. **/
  2535. void i40e_irq_dynamic_enable_icr0(struct i40e_pf *pf)
  2536. {
  2537. struct i40e_hw *hw = &pf->hw;
  2538. u32 val;
  2539. val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
  2540. I40E_PFINT_DYN_CTL0_CLEARPBA_MASK |
  2541. (I40E_ITR_NONE << I40E_PFINT_DYN_CTL0_ITR_INDX_SHIFT);
  2542. wr32(hw, I40E_PFINT_DYN_CTL0, val);
  2543. i40e_flush(hw);
  2544. }
  2545. /**
  2546. * i40e_irq_dynamic_enable - Enable default interrupt generation settings
  2547. * @vsi: pointer to a vsi
  2548. * @vector: enable a particular Hw Interrupt vector
  2549. **/
  2550. void i40e_irq_dynamic_enable(struct i40e_vsi *vsi, int vector)
  2551. {
  2552. struct i40e_pf *pf = vsi->back;
  2553. struct i40e_hw *hw = &pf->hw;
  2554. u32 val;
  2555. val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
  2556. I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
  2557. (I40E_ITR_NONE << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT);
  2558. wr32(hw, I40E_PFINT_DYN_CTLN(vector - 1), val);
  2559. /* skip the flush */
  2560. }
  2561. /**
  2562. * i40e_irq_dynamic_disable - Disable default interrupt generation settings
  2563. * @vsi: pointer to a vsi
  2564. * @vector: enable a particular Hw Interrupt vector
  2565. **/
  2566. void i40e_irq_dynamic_disable(struct i40e_vsi *vsi, int vector)
  2567. {
  2568. struct i40e_pf *pf = vsi->back;
  2569. struct i40e_hw *hw = &pf->hw;
  2570. u32 val;
  2571. val = I40E_ITR_NONE << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT;
  2572. wr32(hw, I40E_PFINT_DYN_CTLN(vector - 1), val);
  2573. i40e_flush(hw);
  2574. }
  2575. /**
  2576. * i40e_msix_clean_rings - MSIX mode Interrupt Handler
  2577. * @irq: interrupt number
  2578. * @data: pointer to a q_vector
  2579. **/
  2580. static irqreturn_t i40e_msix_clean_rings(int irq, void *data)
  2581. {
  2582. struct i40e_q_vector *q_vector = data;
  2583. if (!q_vector->tx.ring && !q_vector->rx.ring)
  2584. return IRQ_HANDLED;
  2585. napi_schedule(&q_vector->napi);
  2586. return IRQ_HANDLED;
  2587. }
  2588. /**
  2589. * i40e_vsi_request_irq_msix - Initialize MSI-X interrupts
  2590. * @vsi: the VSI being configured
  2591. * @basename: name for the vector
  2592. *
  2593. * Allocates MSI-X vectors and requests interrupts from the kernel.
  2594. **/
  2595. static int i40e_vsi_request_irq_msix(struct i40e_vsi *vsi, char *basename)
  2596. {
  2597. int q_vectors = vsi->num_q_vectors;
  2598. struct i40e_pf *pf = vsi->back;
  2599. int base = vsi->base_vector;
  2600. int rx_int_idx = 0;
  2601. int tx_int_idx = 0;
  2602. int vector, err;
  2603. for (vector = 0; vector < q_vectors; vector++) {
  2604. struct i40e_q_vector *q_vector = vsi->q_vectors[vector];
  2605. if (q_vector->tx.ring && q_vector->rx.ring) {
  2606. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  2607. "%s-%s-%d", basename, "TxRx", rx_int_idx++);
  2608. tx_int_idx++;
  2609. } else if (q_vector->rx.ring) {
  2610. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  2611. "%s-%s-%d", basename, "rx", rx_int_idx++);
  2612. } else if (q_vector->tx.ring) {
  2613. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  2614. "%s-%s-%d", basename, "tx", tx_int_idx++);
  2615. } else {
  2616. /* skip this unused q_vector */
  2617. continue;
  2618. }
  2619. err = request_irq(pf->msix_entries[base + vector].vector,
  2620. vsi->irq_handler,
  2621. 0,
  2622. q_vector->name,
  2623. q_vector);
  2624. if (err) {
  2625. dev_info(&pf->pdev->dev,
  2626. "%s: request_irq failed, error: %d\n",
  2627. __func__, err);
  2628. goto free_queue_irqs;
  2629. }
  2630. /* assign the mask for this irq */
  2631. irq_set_affinity_hint(pf->msix_entries[base + vector].vector,
  2632. &q_vector->affinity_mask);
  2633. }
  2634. vsi->irqs_ready = true;
  2635. return 0;
  2636. free_queue_irqs:
  2637. while (vector) {
  2638. vector--;
  2639. irq_set_affinity_hint(pf->msix_entries[base + vector].vector,
  2640. NULL);
  2641. free_irq(pf->msix_entries[base + vector].vector,
  2642. &(vsi->q_vectors[vector]));
  2643. }
  2644. return err;
  2645. }
  2646. /**
  2647. * i40e_vsi_disable_irq - Mask off queue interrupt generation on the VSI
  2648. * @vsi: the VSI being un-configured
  2649. **/
  2650. static void i40e_vsi_disable_irq(struct i40e_vsi *vsi)
  2651. {
  2652. struct i40e_pf *pf = vsi->back;
  2653. struct i40e_hw *hw = &pf->hw;
  2654. int base = vsi->base_vector;
  2655. int i;
  2656. for (i = 0; i < vsi->num_queue_pairs; i++) {
  2657. wr32(hw, I40E_QINT_TQCTL(vsi->tx_rings[i]->reg_idx), 0);
  2658. wr32(hw, I40E_QINT_RQCTL(vsi->rx_rings[i]->reg_idx), 0);
  2659. }
  2660. if (pf->flags & I40E_FLAG_MSIX_ENABLED) {
  2661. for (i = vsi->base_vector;
  2662. i < (vsi->num_q_vectors + vsi->base_vector); i++)
  2663. wr32(hw, I40E_PFINT_DYN_CTLN(i - 1), 0);
  2664. i40e_flush(hw);
  2665. for (i = 0; i < vsi->num_q_vectors; i++)
  2666. synchronize_irq(pf->msix_entries[i + base].vector);
  2667. } else {
  2668. /* Legacy and MSI mode - this stops all interrupt handling */
  2669. wr32(hw, I40E_PFINT_ICR0_ENA, 0);
  2670. wr32(hw, I40E_PFINT_DYN_CTL0, 0);
  2671. i40e_flush(hw);
  2672. synchronize_irq(pf->pdev->irq);
  2673. }
  2674. }
  2675. /**
  2676. * i40e_vsi_enable_irq - Enable IRQ for the given VSI
  2677. * @vsi: the VSI being configured
  2678. **/
  2679. static int i40e_vsi_enable_irq(struct i40e_vsi *vsi)
  2680. {
  2681. struct i40e_pf *pf = vsi->back;
  2682. int i;
  2683. if (pf->flags & I40E_FLAG_MSIX_ENABLED) {
  2684. for (i = vsi->base_vector;
  2685. i < (vsi->num_q_vectors + vsi->base_vector); i++)
  2686. i40e_irq_dynamic_enable(vsi, i);
  2687. } else {
  2688. i40e_irq_dynamic_enable_icr0(pf);
  2689. }
  2690. i40e_flush(&pf->hw);
  2691. return 0;
  2692. }
  2693. /**
  2694. * i40e_stop_misc_vector - Stop the vector that handles non-queue events
  2695. * @pf: board private structure
  2696. **/
  2697. static void i40e_stop_misc_vector(struct i40e_pf *pf)
  2698. {
  2699. /* Disable ICR 0 */
  2700. wr32(&pf->hw, I40E_PFINT_ICR0_ENA, 0);
  2701. i40e_flush(&pf->hw);
  2702. }
  2703. /**
  2704. * i40e_intr - MSI/Legacy and non-queue interrupt handler
  2705. * @irq: interrupt number
  2706. * @data: pointer to a q_vector
  2707. *
  2708. * This is the handler used for all MSI/Legacy interrupts, and deals
  2709. * with both queue and non-queue interrupts. This is also used in
  2710. * MSIX mode to handle the non-queue interrupts.
  2711. **/
  2712. static irqreturn_t i40e_intr(int irq, void *data)
  2713. {
  2714. struct i40e_pf *pf = (struct i40e_pf *)data;
  2715. struct i40e_hw *hw = &pf->hw;
  2716. irqreturn_t ret = IRQ_NONE;
  2717. u32 icr0, icr0_remaining;
  2718. u32 val, ena_mask;
  2719. icr0 = rd32(hw, I40E_PFINT_ICR0);
  2720. ena_mask = rd32(hw, I40E_PFINT_ICR0_ENA);
  2721. /* if sharing a legacy IRQ, we might get called w/o an intr pending */
  2722. if ((icr0 & I40E_PFINT_ICR0_INTEVENT_MASK) == 0)
  2723. goto enable_intr;
  2724. /* if interrupt but no bits showing, must be SWINT */
  2725. if (((icr0 & ~I40E_PFINT_ICR0_INTEVENT_MASK) == 0) ||
  2726. (icr0 & I40E_PFINT_ICR0_SWINT_MASK))
  2727. pf->sw_int_count++;
  2728. /* only q0 is used in MSI/Legacy mode, and none are used in MSIX */
  2729. if (icr0 & I40E_PFINT_ICR0_QUEUE_0_MASK) {
  2730. /* temporarily disable queue cause for NAPI processing */
  2731. u32 qval = rd32(hw, I40E_QINT_RQCTL(0));
  2732. qval &= ~I40E_QINT_RQCTL_CAUSE_ENA_MASK;
  2733. wr32(hw, I40E_QINT_RQCTL(0), qval);
  2734. qval = rd32(hw, I40E_QINT_TQCTL(0));
  2735. qval &= ~I40E_QINT_TQCTL_CAUSE_ENA_MASK;
  2736. wr32(hw, I40E_QINT_TQCTL(0), qval);
  2737. if (!test_bit(__I40E_DOWN, &pf->state))
  2738. napi_schedule(&pf->vsi[pf->lan_vsi]->q_vectors[0]->napi);
  2739. }
  2740. if (icr0 & I40E_PFINT_ICR0_ADMINQ_MASK) {
  2741. ena_mask &= ~I40E_PFINT_ICR0_ENA_ADMINQ_MASK;
  2742. set_bit(__I40E_ADMINQ_EVENT_PENDING, &pf->state);
  2743. }
  2744. if (icr0 & I40E_PFINT_ICR0_MAL_DETECT_MASK) {
  2745. ena_mask &= ~I40E_PFINT_ICR0_ENA_MAL_DETECT_MASK;
  2746. set_bit(__I40E_MDD_EVENT_PENDING, &pf->state);
  2747. }
  2748. if (icr0 & I40E_PFINT_ICR0_VFLR_MASK) {
  2749. ena_mask &= ~I40E_PFINT_ICR0_ENA_VFLR_MASK;
  2750. set_bit(__I40E_VFLR_EVENT_PENDING, &pf->state);
  2751. }
  2752. if (icr0 & I40E_PFINT_ICR0_GRST_MASK) {
  2753. if (!test_bit(__I40E_RESET_RECOVERY_PENDING, &pf->state))
  2754. set_bit(__I40E_RESET_INTR_RECEIVED, &pf->state);
  2755. ena_mask &= ~I40E_PFINT_ICR0_ENA_GRST_MASK;
  2756. val = rd32(hw, I40E_GLGEN_RSTAT);
  2757. val = (val & I40E_GLGEN_RSTAT_RESET_TYPE_MASK)
  2758. >> I40E_GLGEN_RSTAT_RESET_TYPE_SHIFT;
  2759. if (val == I40E_RESET_CORER) {
  2760. pf->corer_count++;
  2761. } else if (val == I40E_RESET_GLOBR) {
  2762. pf->globr_count++;
  2763. } else if (val == I40E_RESET_EMPR) {
  2764. pf->empr_count++;
  2765. set_bit(__I40E_EMP_RESET_REQUESTED, &pf->state);
  2766. }
  2767. }
  2768. if (icr0 & I40E_PFINT_ICR0_HMC_ERR_MASK) {
  2769. icr0 &= ~I40E_PFINT_ICR0_HMC_ERR_MASK;
  2770. dev_info(&pf->pdev->dev, "HMC error interrupt\n");
  2771. }
  2772. if (icr0 & I40E_PFINT_ICR0_TIMESYNC_MASK) {
  2773. u32 prttsyn_stat = rd32(hw, I40E_PRTTSYN_STAT_0);
  2774. if (prttsyn_stat & I40E_PRTTSYN_STAT_0_TXTIME_MASK) {
  2775. icr0 &= ~I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
  2776. i40e_ptp_tx_hwtstamp(pf);
  2777. }
  2778. }
  2779. /* If a critical error is pending we have no choice but to reset the
  2780. * device.
  2781. * Report and mask out any remaining unexpected interrupts.
  2782. */
  2783. icr0_remaining = icr0 & ena_mask;
  2784. if (icr0_remaining) {
  2785. dev_info(&pf->pdev->dev, "unhandled interrupt icr0=0x%08x\n",
  2786. icr0_remaining);
  2787. if ((icr0_remaining & I40E_PFINT_ICR0_PE_CRITERR_MASK) ||
  2788. (icr0_remaining & I40E_PFINT_ICR0_PCI_EXCEPTION_MASK) ||
  2789. (icr0_remaining & I40E_PFINT_ICR0_ECC_ERR_MASK)) {
  2790. dev_info(&pf->pdev->dev, "device will be reset\n");
  2791. set_bit(__I40E_PF_RESET_REQUESTED, &pf->state);
  2792. i40e_service_event_schedule(pf);
  2793. }
  2794. ena_mask &= ~icr0_remaining;
  2795. }
  2796. ret = IRQ_HANDLED;
  2797. enable_intr:
  2798. /* re-enable interrupt causes */
  2799. wr32(hw, I40E_PFINT_ICR0_ENA, ena_mask);
  2800. if (!test_bit(__I40E_DOWN, &pf->state)) {
  2801. i40e_service_event_schedule(pf);
  2802. i40e_irq_dynamic_enable_icr0(pf);
  2803. }
  2804. return ret;
  2805. }
  2806. /**
  2807. * i40e_clean_fdir_tx_irq - Reclaim resources after transmit completes
  2808. * @tx_ring: tx ring to clean
  2809. * @budget: how many cleans we're allowed
  2810. *
  2811. * Returns true if there's any budget left (e.g. the clean is finished)
  2812. **/
  2813. static bool i40e_clean_fdir_tx_irq(struct i40e_ring *tx_ring, int budget)
  2814. {
  2815. struct i40e_vsi *vsi = tx_ring->vsi;
  2816. u16 i = tx_ring->next_to_clean;
  2817. struct i40e_tx_buffer *tx_buf;
  2818. struct i40e_tx_desc *tx_desc;
  2819. tx_buf = &tx_ring->tx_bi[i];
  2820. tx_desc = I40E_TX_DESC(tx_ring, i);
  2821. i -= tx_ring->count;
  2822. do {
  2823. struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
  2824. /* if next_to_watch is not set then there is no work pending */
  2825. if (!eop_desc)
  2826. break;
  2827. /* prevent any other reads prior to eop_desc */
  2828. read_barrier_depends();
  2829. /* if the descriptor isn't done, no work yet to do */
  2830. if (!(eop_desc->cmd_type_offset_bsz &
  2831. cpu_to_le64(I40E_TX_DESC_DTYPE_DESC_DONE)))
  2832. break;
  2833. /* clear next_to_watch to prevent false hangs */
  2834. tx_buf->next_to_watch = NULL;
  2835. tx_desc->buffer_addr = 0;
  2836. tx_desc->cmd_type_offset_bsz = 0;
  2837. /* move past filter desc */
  2838. tx_buf++;
  2839. tx_desc++;
  2840. i++;
  2841. if (unlikely(!i)) {
  2842. i -= tx_ring->count;
  2843. tx_buf = tx_ring->tx_bi;
  2844. tx_desc = I40E_TX_DESC(tx_ring, 0);
  2845. }
  2846. /* unmap skb header data */
  2847. dma_unmap_single(tx_ring->dev,
  2848. dma_unmap_addr(tx_buf, dma),
  2849. dma_unmap_len(tx_buf, len),
  2850. DMA_TO_DEVICE);
  2851. if (tx_buf->tx_flags & I40E_TX_FLAGS_FD_SB)
  2852. kfree(tx_buf->raw_buf);
  2853. tx_buf->raw_buf = NULL;
  2854. tx_buf->tx_flags = 0;
  2855. tx_buf->next_to_watch = NULL;
  2856. dma_unmap_len_set(tx_buf, len, 0);
  2857. tx_desc->buffer_addr = 0;
  2858. tx_desc->cmd_type_offset_bsz = 0;
  2859. /* move us past the eop_desc for start of next FD desc */
  2860. tx_buf++;
  2861. tx_desc++;
  2862. i++;
  2863. if (unlikely(!i)) {
  2864. i -= tx_ring->count;
  2865. tx_buf = tx_ring->tx_bi;
  2866. tx_desc = I40E_TX_DESC(tx_ring, 0);
  2867. }
  2868. /* update budget accounting */
  2869. budget--;
  2870. } while (likely(budget));
  2871. i += tx_ring->count;
  2872. tx_ring->next_to_clean = i;
  2873. if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
  2874. i40e_irq_dynamic_enable(vsi,
  2875. tx_ring->q_vector->v_idx + vsi->base_vector);
  2876. }
  2877. return budget > 0;
  2878. }
  2879. /**
  2880. * i40e_fdir_clean_ring - Interrupt Handler for FDIR SB ring
  2881. * @irq: interrupt number
  2882. * @data: pointer to a q_vector
  2883. **/
  2884. static irqreturn_t i40e_fdir_clean_ring(int irq, void *data)
  2885. {
  2886. struct i40e_q_vector *q_vector = data;
  2887. struct i40e_vsi *vsi;
  2888. if (!q_vector->tx.ring)
  2889. return IRQ_HANDLED;
  2890. vsi = q_vector->tx.ring->vsi;
  2891. i40e_clean_fdir_tx_irq(q_vector->tx.ring, vsi->work_limit);
  2892. return IRQ_HANDLED;
  2893. }
  2894. /**
  2895. * i40e_map_vector_to_qp - Assigns the queue pair to the vector
  2896. * @vsi: the VSI being configured
  2897. * @v_idx: vector index
  2898. * @qp_idx: queue pair index
  2899. **/
  2900. static void map_vector_to_qp(struct i40e_vsi *vsi, int v_idx, int qp_idx)
  2901. {
  2902. struct i40e_q_vector *q_vector = vsi->q_vectors[v_idx];
  2903. struct i40e_ring *tx_ring = vsi->tx_rings[qp_idx];
  2904. struct i40e_ring *rx_ring = vsi->rx_rings[qp_idx];
  2905. tx_ring->q_vector = q_vector;
  2906. tx_ring->next = q_vector->tx.ring;
  2907. q_vector->tx.ring = tx_ring;
  2908. q_vector->tx.count++;
  2909. rx_ring->q_vector = q_vector;
  2910. rx_ring->next = q_vector->rx.ring;
  2911. q_vector->rx.ring = rx_ring;
  2912. q_vector->rx.count++;
  2913. }
  2914. /**
  2915. * i40e_vsi_map_rings_to_vectors - Maps descriptor rings to vectors
  2916. * @vsi: the VSI being configured
  2917. *
  2918. * This function maps descriptor rings to the queue-specific vectors
  2919. * we were allotted through the MSI-X enabling code. Ideally, we'd have
  2920. * one vector per queue pair, but on a constrained vector budget, we
  2921. * group the queue pairs as "efficiently" as possible.
  2922. **/
  2923. static void i40e_vsi_map_rings_to_vectors(struct i40e_vsi *vsi)
  2924. {
  2925. int qp_remaining = vsi->num_queue_pairs;
  2926. int q_vectors = vsi->num_q_vectors;
  2927. int num_ringpairs;
  2928. int v_start = 0;
  2929. int qp_idx = 0;
  2930. /* If we don't have enough vectors for a 1-to-1 mapping, we'll have to
  2931. * group them so there are multiple queues per vector.
  2932. * It is also important to go through all the vectors available to be
  2933. * sure that if we don't use all the vectors, that the remaining vectors
  2934. * are cleared. This is especially important when decreasing the
  2935. * number of queues in use.
  2936. */
  2937. for (; v_start < q_vectors; v_start++) {
  2938. struct i40e_q_vector *q_vector = vsi->q_vectors[v_start];
  2939. num_ringpairs = DIV_ROUND_UP(qp_remaining, q_vectors - v_start);
  2940. q_vector->num_ringpairs = num_ringpairs;
  2941. q_vector->rx.count = 0;
  2942. q_vector->tx.count = 0;
  2943. q_vector->rx.ring = NULL;
  2944. q_vector->tx.ring = NULL;
  2945. while (num_ringpairs--) {
  2946. map_vector_to_qp(vsi, v_start, qp_idx);
  2947. qp_idx++;
  2948. qp_remaining--;
  2949. }
  2950. }
  2951. }
  2952. /**
  2953. * i40e_vsi_request_irq - Request IRQ from the OS
  2954. * @vsi: the VSI being configured
  2955. * @basename: name for the vector
  2956. **/
  2957. static int i40e_vsi_request_irq(struct i40e_vsi *vsi, char *basename)
  2958. {
  2959. struct i40e_pf *pf = vsi->back;
  2960. int err;
  2961. if (pf->flags & I40E_FLAG_MSIX_ENABLED)
  2962. err = i40e_vsi_request_irq_msix(vsi, basename);
  2963. else if (pf->flags & I40E_FLAG_MSI_ENABLED)
  2964. err = request_irq(pf->pdev->irq, i40e_intr, 0,
  2965. pf->misc_int_name, pf);
  2966. else
  2967. err = request_irq(pf->pdev->irq, i40e_intr, IRQF_SHARED,
  2968. pf->misc_int_name, pf);
  2969. if (err)
  2970. dev_info(&pf->pdev->dev, "request_irq failed, Error %d\n", err);
  2971. return err;
  2972. }
  2973. #ifdef CONFIG_NET_POLL_CONTROLLER
  2974. /**
  2975. * i40e_netpoll - A Polling 'interrupt'handler
  2976. * @netdev: network interface device structure
  2977. *
  2978. * This is used by netconsole to send skbs without having to re-enable
  2979. * interrupts. It's not called while the normal interrupt routine is executing.
  2980. **/
  2981. #ifdef I40E_FCOE
  2982. void i40e_netpoll(struct net_device *netdev)
  2983. #else
  2984. static void i40e_netpoll(struct net_device *netdev)
  2985. #endif
  2986. {
  2987. struct i40e_netdev_priv *np = netdev_priv(netdev);
  2988. struct i40e_vsi *vsi = np->vsi;
  2989. struct i40e_pf *pf = vsi->back;
  2990. int i;
  2991. /* if interface is down do nothing */
  2992. if (test_bit(__I40E_DOWN, &vsi->state))
  2993. return;
  2994. pf->flags |= I40E_FLAG_IN_NETPOLL;
  2995. if (pf->flags & I40E_FLAG_MSIX_ENABLED) {
  2996. for (i = 0; i < vsi->num_q_vectors; i++)
  2997. i40e_msix_clean_rings(0, vsi->q_vectors[i]);
  2998. } else {
  2999. i40e_intr(pf->pdev->irq, netdev);
  3000. }
  3001. pf->flags &= ~I40E_FLAG_IN_NETPOLL;
  3002. }
  3003. #endif
  3004. /**
  3005. * i40e_pf_txq_wait - Wait for a PF's Tx queue to be enabled or disabled
  3006. * @pf: the PF being configured
  3007. * @pf_q: the PF queue
  3008. * @enable: enable or disable state of the queue
  3009. *
  3010. * This routine will wait for the given Tx queue of the PF to reach the
  3011. * enabled or disabled state.
  3012. * Returns -ETIMEDOUT in case of failing to reach the requested state after
  3013. * multiple retries; else will return 0 in case of success.
  3014. **/
  3015. static int i40e_pf_txq_wait(struct i40e_pf *pf, int pf_q, bool enable)
  3016. {
  3017. int i;
  3018. u32 tx_reg;
  3019. for (i = 0; i < I40E_QUEUE_WAIT_RETRY_LIMIT; i++) {
  3020. tx_reg = rd32(&pf->hw, I40E_QTX_ENA(pf_q));
  3021. if (enable == !!(tx_reg & I40E_QTX_ENA_QENA_STAT_MASK))
  3022. break;
  3023. usleep_range(10, 20);
  3024. }
  3025. if (i >= I40E_QUEUE_WAIT_RETRY_LIMIT)
  3026. return -ETIMEDOUT;
  3027. return 0;
  3028. }
  3029. /**
  3030. * i40e_vsi_control_tx - Start or stop a VSI's rings
  3031. * @vsi: the VSI being configured
  3032. * @enable: start or stop the rings
  3033. **/
  3034. static int i40e_vsi_control_tx(struct i40e_vsi *vsi, bool enable)
  3035. {
  3036. struct i40e_pf *pf = vsi->back;
  3037. struct i40e_hw *hw = &pf->hw;
  3038. int i, j, pf_q, ret = 0;
  3039. u32 tx_reg;
  3040. pf_q = vsi->base_queue;
  3041. for (i = 0; i < vsi->num_queue_pairs; i++, pf_q++) {
  3042. /* warn the TX unit of coming changes */
  3043. i40e_pre_tx_queue_cfg(&pf->hw, pf_q, enable);
  3044. if (!enable)
  3045. usleep_range(10, 20);
  3046. for (j = 0; j < 50; j++) {
  3047. tx_reg = rd32(hw, I40E_QTX_ENA(pf_q));
  3048. if (((tx_reg >> I40E_QTX_ENA_QENA_REQ_SHIFT) & 1) ==
  3049. ((tx_reg >> I40E_QTX_ENA_QENA_STAT_SHIFT) & 1))
  3050. break;
  3051. usleep_range(1000, 2000);
  3052. }
  3053. /* Skip if the queue is already in the requested state */
  3054. if (enable == !!(tx_reg & I40E_QTX_ENA_QENA_STAT_MASK))
  3055. continue;
  3056. /* turn on/off the queue */
  3057. if (enable) {
  3058. wr32(hw, I40E_QTX_HEAD(pf_q), 0);
  3059. tx_reg |= I40E_QTX_ENA_QENA_REQ_MASK;
  3060. } else {
  3061. tx_reg &= ~I40E_QTX_ENA_QENA_REQ_MASK;
  3062. }
  3063. wr32(hw, I40E_QTX_ENA(pf_q), tx_reg);
  3064. /* wait for the change to finish */
  3065. ret = i40e_pf_txq_wait(pf, pf_q, enable);
  3066. if (ret) {
  3067. dev_info(&pf->pdev->dev,
  3068. "%s: VSI seid %d Tx ring %d %sable timeout\n",
  3069. __func__, vsi->seid, pf_q,
  3070. (enable ? "en" : "dis"));
  3071. break;
  3072. }
  3073. }
  3074. if (hw->revision_id == 0)
  3075. mdelay(50);
  3076. return ret;
  3077. }
  3078. /**
  3079. * i40e_pf_rxq_wait - Wait for a PF's Rx queue to be enabled or disabled
  3080. * @pf: the PF being configured
  3081. * @pf_q: the PF queue
  3082. * @enable: enable or disable state of the queue
  3083. *
  3084. * This routine will wait for the given Rx queue of the PF to reach the
  3085. * enabled or disabled state.
  3086. * Returns -ETIMEDOUT in case of failing to reach the requested state after
  3087. * multiple retries; else will return 0 in case of success.
  3088. **/
  3089. static int i40e_pf_rxq_wait(struct i40e_pf *pf, int pf_q, bool enable)
  3090. {
  3091. int i;
  3092. u32 rx_reg;
  3093. for (i = 0; i < I40E_QUEUE_WAIT_RETRY_LIMIT; i++) {
  3094. rx_reg = rd32(&pf->hw, I40E_QRX_ENA(pf_q));
  3095. if (enable == !!(rx_reg & I40E_QRX_ENA_QENA_STAT_MASK))
  3096. break;
  3097. usleep_range(10, 20);
  3098. }
  3099. if (i >= I40E_QUEUE_WAIT_RETRY_LIMIT)
  3100. return -ETIMEDOUT;
  3101. return 0;
  3102. }
  3103. /**
  3104. * i40e_vsi_control_rx - Start or stop a VSI's rings
  3105. * @vsi: the VSI being configured
  3106. * @enable: start or stop the rings
  3107. **/
  3108. static int i40e_vsi_control_rx(struct i40e_vsi *vsi, bool enable)
  3109. {
  3110. struct i40e_pf *pf = vsi->back;
  3111. struct i40e_hw *hw = &pf->hw;
  3112. int i, j, pf_q, ret = 0;
  3113. u32 rx_reg;
  3114. pf_q = vsi->base_queue;
  3115. for (i = 0; i < vsi->num_queue_pairs; i++, pf_q++) {
  3116. for (j = 0; j < 50; j++) {
  3117. rx_reg = rd32(hw, I40E_QRX_ENA(pf_q));
  3118. if (((rx_reg >> I40E_QRX_ENA_QENA_REQ_SHIFT) & 1) ==
  3119. ((rx_reg >> I40E_QRX_ENA_QENA_STAT_SHIFT) & 1))
  3120. break;
  3121. usleep_range(1000, 2000);
  3122. }
  3123. /* Skip if the queue is already in the requested state */
  3124. if (enable == !!(rx_reg & I40E_QRX_ENA_QENA_STAT_MASK))
  3125. continue;
  3126. /* turn on/off the queue */
  3127. if (enable)
  3128. rx_reg |= I40E_QRX_ENA_QENA_REQ_MASK;
  3129. else
  3130. rx_reg &= ~I40E_QRX_ENA_QENA_REQ_MASK;
  3131. wr32(hw, I40E_QRX_ENA(pf_q), rx_reg);
  3132. /* wait for the change to finish */
  3133. ret = i40e_pf_rxq_wait(pf, pf_q, enable);
  3134. if (ret) {
  3135. dev_info(&pf->pdev->dev,
  3136. "%s: VSI seid %d Rx ring %d %sable timeout\n",
  3137. __func__, vsi->seid, pf_q,
  3138. (enable ? "en" : "dis"));
  3139. break;
  3140. }
  3141. }
  3142. return ret;
  3143. }
  3144. /**
  3145. * i40e_vsi_control_rings - Start or stop a VSI's rings
  3146. * @vsi: the VSI being configured
  3147. * @enable: start or stop the rings
  3148. **/
  3149. int i40e_vsi_control_rings(struct i40e_vsi *vsi, bool request)
  3150. {
  3151. int ret = 0;
  3152. /* do rx first for enable and last for disable */
  3153. if (request) {
  3154. ret = i40e_vsi_control_rx(vsi, request);
  3155. if (ret)
  3156. return ret;
  3157. ret = i40e_vsi_control_tx(vsi, request);
  3158. } else {
  3159. /* Ignore return value, we need to shutdown whatever we can */
  3160. i40e_vsi_control_tx(vsi, request);
  3161. i40e_vsi_control_rx(vsi, request);
  3162. }
  3163. return ret;
  3164. }
  3165. /**
  3166. * i40e_vsi_free_irq - Free the irq association with the OS
  3167. * @vsi: the VSI being configured
  3168. **/
  3169. static void i40e_vsi_free_irq(struct i40e_vsi *vsi)
  3170. {
  3171. struct i40e_pf *pf = vsi->back;
  3172. struct i40e_hw *hw = &pf->hw;
  3173. int base = vsi->base_vector;
  3174. u32 val, qp;
  3175. int i;
  3176. if (pf->flags & I40E_FLAG_MSIX_ENABLED) {
  3177. if (!vsi->q_vectors)
  3178. return;
  3179. if (!vsi->irqs_ready)
  3180. return;
  3181. vsi->irqs_ready = false;
  3182. for (i = 0; i < vsi->num_q_vectors; i++) {
  3183. u16 vector = i + base;
  3184. /* free only the irqs that were actually requested */
  3185. if (!vsi->q_vectors[i] ||
  3186. !vsi->q_vectors[i]->num_ringpairs)
  3187. continue;
  3188. /* clear the affinity_mask in the IRQ descriptor */
  3189. irq_set_affinity_hint(pf->msix_entries[vector].vector,
  3190. NULL);
  3191. free_irq(pf->msix_entries[vector].vector,
  3192. vsi->q_vectors[i]);
  3193. /* Tear down the interrupt queue link list
  3194. *
  3195. * We know that they come in pairs and always
  3196. * the Rx first, then the Tx. To clear the
  3197. * link list, stick the EOL value into the
  3198. * next_q field of the registers.
  3199. */
  3200. val = rd32(hw, I40E_PFINT_LNKLSTN(vector - 1));
  3201. qp = (val & I40E_PFINT_LNKLSTN_FIRSTQ_INDX_MASK)
  3202. >> I40E_PFINT_LNKLSTN_FIRSTQ_INDX_SHIFT;
  3203. val |= I40E_QUEUE_END_OF_LIST
  3204. << I40E_PFINT_LNKLSTN_FIRSTQ_INDX_SHIFT;
  3205. wr32(hw, I40E_PFINT_LNKLSTN(vector - 1), val);
  3206. while (qp != I40E_QUEUE_END_OF_LIST) {
  3207. u32 next;
  3208. val = rd32(hw, I40E_QINT_RQCTL(qp));
  3209. val &= ~(I40E_QINT_RQCTL_MSIX_INDX_MASK |
  3210. I40E_QINT_RQCTL_MSIX0_INDX_MASK |
  3211. I40E_QINT_RQCTL_CAUSE_ENA_MASK |
  3212. I40E_QINT_RQCTL_INTEVENT_MASK);
  3213. val |= (I40E_QINT_RQCTL_ITR_INDX_MASK |
  3214. I40E_QINT_RQCTL_NEXTQ_INDX_MASK);
  3215. wr32(hw, I40E_QINT_RQCTL(qp), val);
  3216. val = rd32(hw, I40E_QINT_TQCTL(qp));
  3217. next = (val & I40E_QINT_TQCTL_NEXTQ_INDX_MASK)
  3218. >> I40E_QINT_TQCTL_NEXTQ_INDX_SHIFT;
  3219. val &= ~(I40E_QINT_TQCTL_MSIX_INDX_MASK |
  3220. I40E_QINT_TQCTL_MSIX0_INDX_MASK |
  3221. I40E_QINT_TQCTL_CAUSE_ENA_MASK |
  3222. I40E_QINT_TQCTL_INTEVENT_MASK);
  3223. val |= (I40E_QINT_TQCTL_ITR_INDX_MASK |
  3224. I40E_QINT_TQCTL_NEXTQ_INDX_MASK);
  3225. wr32(hw, I40E_QINT_TQCTL(qp), val);
  3226. qp = next;
  3227. }
  3228. }
  3229. } else {
  3230. free_irq(pf->pdev->irq, pf);
  3231. val = rd32(hw, I40E_PFINT_LNKLST0);
  3232. qp = (val & I40E_PFINT_LNKLSTN_FIRSTQ_INDX_MASK)
  3233. >> I40E_PFINT_LNKLSTN_FIRSTQ_INDX_SHIFT;
  3234. val |= I40E_QUEUE_END_OF_LIST
  3235. << I40E_PFINT_LNKLST0_FIRSTQ_INDX_SHIFT;
  3236. wr32(hw, I40E_PFINT_LNKLST0, val);
  3237. val = rd32(hw, I40E_QINT_RQCTL(qp));
  3238. val &= ~(I40E_QINT_RQCTL_MSIX_INDX_MASK |
  3239. I40E_QINT_RQCTL_MSIX0_INDX_MASK |
  3240. I40E_QINT_RQCTL_CAUSE_ENA_MASK |
  3241. I40E_QINT_RQCTL_INTEVENT_MASK);
  3242. val |= (I40E_QINT_RQCTL_ITR_INDX_MASK |
  3243. I40E_QINT_RQCTL_NEXTQ_INDX_MASK);
  3244. wr32(hw, I40E_QINT_RQCTL(qp), val);
  3245. val = rd32(hw, I40E_QINT_TQCTL(qp));
  3246. val &= ~(I40E_QINT_TQCTL_MSIX_INDX_MASK |
  3247. I40E_QINT_TQCTL_MSIX0_INDX_MASK |
  3248. I40E_QINT_TQCTL_CAUSE_ENA_MASK |
  3249. I40E_QINT_TQCTL_INTEVENT_MASK);
  3250. val |= (I40E_QINT_TQCTL_ITR_INDX_MASK |
  3251. I40E_QINT_TQCTL_NEXTQ_INDX_MASK);
  3252. wr32(hw, I40E_QINT_TQCTL(qp), val);
  3253. }
  3254. }
  3255. /**
  3256. * i40e_free_q_vector - Free memory allocated for specific interrupt vector
  3257. * @vsi: the VSI being configured
  3258. * @v_idx: Index of vector to be freed
  3259. *
  3260. * This function frees the memory allocated to the q_vector. In addition if
  3261. * NAPI is enabled it will delete any references to the NAPI struct prior
  3262. * to freeing the q_vector.
  3263. **/
  3264. static void i40e_free_q_vector(struct i40e_vsi *vsi, int v_idx)
  3265. {
  3266. struct i40e_q_vector *q_vector = vsi->q_vectors[v_idx];
  3267. struct i40e_ring *ring;
  3268. if (!q_vector)
  3269. return;
  3270. /* disassociate q_vector from rings */
  3271. i40e_for_each_ring(ring, q_vector->tx)
  3272. ring->q_vector = NULL;
  3273. i40e_for_each_ring(ring, q_vector->rx)
  3274. ring->q_vector = NULL;
  3275. /* only VSI w/ an associated netdev is set up w/ NAPI */
  3276. if (vsi->netdev)
  3277. netif_napi_del(&q_vector->napi);
  3278. vsi->q_vectors[v_idx] = NULL;
  3279. kfree_rcu(q_vector, rcu);
  3280. }
  3281. /**
  3282. * i40e_vsi_free_q_vectors - Free memory allocated for interrupt vectors
  3283. * @vsi: the VSI being un-configured
  3284. *
  3285. * This frees the memory allocated to the q_vectors and
  3286. * deletes references to the NAPI struct.
  3287. **/
  3288. static void i40e_vsi_free_q_vectors(struct i40e_vsi *vsi)
  3289. {
  3290. int v_idx;
  3291. for (v_idx = 0; v_idx < vsi->num_q_vectors; v_idx++)
  3292. i40e_free_q_vector(vsi, v_idx);
  3293. }
  3294. /**
  3295. * i40e_reset_interrupt_capability - Disable interrupt setup in OS
  3296. * @pf: board private structure
  3297. **/
  3298. static void i40e_reset_interrupt_capability(struct i40e_pf *pf)
  3299. {
  3300. /* If we're in Legacy mode, the interrupt was cleaned in vsi_close */
  3301. if (pf->flags & I40E_FLAG_MSIX_ENABLED) {
  3302. pci_disable_msix(pf->pdev);
  3303. kfree(pf->msix_entries);
  3304. pf->msix_entries = NULL;
  3305. } else if (pf->flags & I40E_FLAG_MSI_ENABLED) {
  3306. pci_disable_msi(pf->pdev);
  3307. }
  3308. pf->flags &= ~(I40E_FLAG_MSIX_ENABLED | I40E_FLAG_MSI_ENABLED);
  3309. }
  3310. /**
  3311. * i40e_clear_interrupt_scheme - Clear the current interrupt scheme settings
  3312. * @pf: board private structure
  3313. *
  3314. * We go through and clear interrupt specific resources and reset the structure
  3315. * to pre-load conditions
  3316. **/
  3317. static void i40e_clear_interrupt_scheme(struct i40e_pf *pf)
  3318. {
  3319. int i;
  3320. i40e_put_lump(pf->irq_pile, 0, I40E_PILE_VALID_BIT-1);
  3321. for (i = 0; i < pf->num_alloc_vsi; i++)
  3322. if (pf->vsi[i])
  3323. i40e_vsi_free_q_vectors(pf->vsi[i]);
  3324. i40e_reset_interrupt_capability(pf);
  3325. }
  3326. /**
  3327. * i40e_napi_enable_all - Enable NAPI for all q_vectors in the VSI
  3328. * @vsi: the VSI being configured
  3329. **/
  3330. static void i40e_napi_enable_all(struct i40e_vsi *vsi)
  3331. {
  3332. int q_idx;
  3333. if (!vsi->netdev)
  3334. return;
  3335. for (q_idx = 0; q_idx < vsi->num_q_vectors; q_idx++)
  3336. napi_enable(&vsi->q_vectors[q_idx]->napi);
  3337. }
  3338. /**
  3339. * i40e_napi_disable_all - Disable NAPI for all q_vectors in the VSI
  3340. * @vsi: the VSI being configured
  3341. **/
  3342. static void i40e_napi_disable_all(struct i40e_vsi *vsi)
  3343. {
  3344. int q_idx;
  3345. if (!vsi->netdev)
  3346. return;
  3347. for (q_idx = 0; q_idx < vsi->num_q_vectors; q_idx++)
  3348. napi_disable(&vsi->q_vectors[q_idx]->napi);
  3349. }
  3350. /**
  3351. * i40e_vsi_close - Shut down a VSI
  3352. * @vsi: the vsi to be quelled
  3353. **/
  3354. static void i40e_vsi_close(struct i40e_vsi *vsi)
  3355. {
  3356. if (!test_and_set_bit(__I40E_DOWN, &vsi->state))
  3357. i40e_down(vsi);
  3358. i40e_vsi_free_irq(vsi);
  3359. i40e_vsi_free_tx_resources(vsi);
  3360. i40e_vsi_free_rx_resources(vsi);
  3361. }
  3362. /**
  3363. * i40e_quiesce_vsi - Pause a given VSI
  3364. * @vsi: the VSI being paused
  3365. **/
  3366. static void i40e_quiesce_vsi(struct i40e_vsi *vsi)
  3367. {
  3368. if (test_bit(__I40E_DOWN, &vsi->state))
  3369. return;
  3370. set_bit(__I40E_NEEDS_RESTART, &vsi->state);
  3371. if (vsi->netdev && netif_running(vsi->netdev)) {
  3372. vsi->netdev->netdev_ops->ndo_stop(vsi->netdev);
  3373. } else {
  3374. i40e_vsi_close(vsi);
  3375. }
  3376. }
  3377. /**
  3378. * i40e_unquiesce_vsi - Resume a given VSI
  3379. * @vsi: the VSI being resumed
  3380. **/
  3381. static void i40e_unquiesce_vsi(struct i40e_vsi *vsi)
  3382. {
  3383. if (!test_bit(__I40E_NEEDS_RESTART, &vsi->state))
  3384. return;
  3385. clear_bit(__I40E_NEEDS_RESTART, &vsi->state);
  3386. if (vsi->netdev && netif_running(vsi->netdev))
  3387. vsi->netdev->netdev_ops->ndo_open(vsi->netdev);
  3388. else
  3389. i40e_vsi_open(vsi); /* this clears the DOWN bit */
  3390. }
  3391. /**
  3392. * i40e_pf_quiesce_all_vsi - Pause all VSIs on a PF
  3393. * @pf: the PF
  3394. **/
  3395. static void i40e_pf_quiesce_all_vsi(struct i40e_pf *pf)
  3396. {
  3397. int v;
  3398. for (v = 0; v < pf->num_alloc_vsi; v++) {
  3399. if (pf->vsi[v])
  3400. i40e_quiesce_vsi(pf->vsi[v]);
  3401. }
  3402. }
  3403. /**
  3404. * i40e_pf_unquiesce_all_vsi - Resume all VSIs on a PF
  3405. * @pf: the PF
  3406. **/
  3407. static void i40e_pf_unquiesce_all_vsi(struct i40e_pf *pf)
  3408. {
  3409. int v;
  3410. for (v = 0; v < pf->num_alloc_vsi; v++) {
  3411. if (pf->vsi[v])
  3412. i40e_unquiesce_vsi(pf->vsi[v]);
  3413. }
  3414. }
  3415. /**
  3416. * i40e_dcb_get_num_tc - Get the number of TCs from DCBx config
  3417. * @dcbcfg: the corresponding DCBx configuration structure
  3418. *
  3419. * Return the number of TCs from given DCBx configuration
  3420. **/
  3421. static u8 i40e_dcb_get_num_tc(struct i40e_dcbx_config *dcbcfg)
  3422. {
  3423. u8 num_tc = 0;
  3424. int i;
  3425. /* Scan the ETS Config Priority Table to find
  3426. * traffic class enabled for a given priority
  3427. * and use the traffic class index to get the
  3428. * number of traffic classes enabled
  3429. */
  3430. for (i = 0; i < I40E_MAX_USER_PRIORITY; i++) {
  3431. if (dcbcfg->etscfg.prioritytable[i] > num_tc)
  3432. num_tc = dcbcfg->etscfg.prioritytable[i];
  3433. }
  3434. /* Traffic class index starts from zero so
  3435. * increment to return the actual count
  3436. */
  3437. return num_tc + 1;
  3438. }
  3439. /**
  3440. * i40e_dcb_get_enabled_tc - Get enabled traffic classes
  3441. * @dcbcfg: the corresponding DCBx configuration structure
  3442. *
  3443. * Query the current DCB configuration and return the number of
  3444. * traffic classes enabled from the given DCBX config
  3445. **/
  3446. static u8 i40e_dcb_get_enabled_tc(struct i40e_dcbx_config *dcbcfg)
  3447. {
  3448. u8 num_tc = i40e_dcb_get_num_tc(dcbcfg);
  3449. u8 enabled_tc = 1;
  3450. u8 i;
  3451. for (i = 0; i < num_tc; i++)
  3452. enabled_tc |= 1 << i;
  3453. return enabled_tc;
  3454. }
  3455. /**
  3456. * i40e_pf_get_num_tc - Get enabled traffic classes for PF
  3457. * @pf: PF being queried
  3458. *
  3459. * Return number of traffic classes enabled for the given PF
  3460. **/
  3461. static u8 i40e_pf_get_num_tc(struct i40e_pf *pf)
  3462. {
  3463. struct i40e_hw *hw = &pf->hw;
  3464. u8 i, enabled_tc;
  3465. u8 num_tc = 0;
  3466. struct i40e_dcbx_config *dcbcfg = &hw->local_dcbx_config;
  3467. /* If DCB is not enabled then always in single TC */
  3468. if (!(pf->flags & I40E_FLAG_DCB_ENABLED))
  3469. return 1;
  3470. /* MFP mode return count of enabled TCs for this PF */
  3471. if (pf->flags & I40E_FLAG_MFP_ENABLED) {
  3472. enabled_tc = pf->hw.func_caps.enabled_tcmap;
  3473. for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
  3474. if (enabled_tc & (1 << i))
  3475. num_tc++;
  3476. }
  3477. return num_tc;
  3478. }
  3479. /* SFP mode will be enabled for all TCs on port */
  3480. return i40e_dcb_get_num_tc(dcbcfg);
  3481. }
  3482. /**
  3483. * i40e_pf_get_default_tc - Get bitmap for first enabled TC
  3484. * @pf: PF being queried
  3485. *
  3486. * Return a bitmap for first enabled traffic class for this PF.
  3487. **/
  3488. static u8 i40e_pf_get_default_tc(struct i40e_pf *pf)
  3489. {
  3490. u8 enabled_tc = pf->hw.func_caps.enabled_tcmap;
  3491. u8 i = 0;
  3492. if (!enabled_tc)
  3493. return 0x1; /* TC0 */
  3494. /* Find the first enabled TC */
  3495. for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
  3496. if (enabled_tc & (1 << i))
  3497. break;
  3498. }
  3499. return 1 << i;
  3500. }
  3501. /**
  3502. * i40e_pf_get_pf_tc_map - Get bitmap for enabled traffic classes
  3503. * @pf: PF being queried
  3504. *
  3505. * Return a bitmap for enabled traffic classes for this PF.
  3506. **/
  3507. static u8 i40e_pf_get_tc_map(struct i40e_pf *pf)
  3508. {
  3509. /* If DCB is not enabled for this PF then just return default TC */
  3510. if (!(pf->flags & I40E_FLAG_DCB_ENABLED))
  3511. return i40e_pf_get_default_tc(pf);
  3512. /* MFP mode will have enabled TCs set by FW */
  3513. if (pf->flags & I40E_FLAG_MFP_ENABLED)
  3514. return pf->hw.func_caps.enabled_tcmap;
  3515. /* SFP mode we want PF to be enabled for all TCs */
  3516. return i40e_dcb_get_enabled_tc(&pf->hw.local_dcbx_config);
  3517. }
  3518. /**
  3519. * i40e_vsi_get_bw_info - Query VSI BW Information
  3520. * @vsi: the VSI being queried
  3521. *
  3522. * Returns 0 on success, negative value on failure
  3523. **/
  3524. static int i40e_vsi_get_bw_info(struct i40e_vsi *vsi)
  3525. {
  3526. struct i40e_aqc_query_vsi_ets_sla_config_resp bw_ets_config = {0};
  3527. struct i40e_aqc_query_vsi_bw_config_resp bw_config = {0};
  3528. struct i40e_pf *pf = vsi->back;
  3529. struct i40e_hw *hw = &pf->hw;
  3530. i40e_status aq_ret;
  3531. u32 tc_bw_max;
  3532. int i;
  3533. /* Get the VSI level BW configuration */
  3534. aq_ret = i40e_aq_query_vsi_bw_config(hw, vsi->seid, &bw_config, NULL);
  3535. if (aq_ret) {
  3536. dev_info(&pf->pdev->dev,
  3537. "couldn't get pf vsi bw config, err %d, aq_err %d\n",
  3538. aq_ret, pf->hw.aq.asq_last_status);
  3539. return -EINVAL;
  3540. }
  3541. /* Get the VSI level BW configuration per TC */
  3542. aq_ret = i40e_aq_query_vsi_ets_sla_config(hw, vsi->seid, &bw_ets_config,
  3543. NULL);
  3544. if (aq_ret) {
  3545. dev_info(&pf->pdev->dev,
  3546. "couldn't get pf vsi ets bw config, err %d, aq_err %d\n",
  3547. aq_ret, pf->hw.aq.asq_last_status);
  3548. return -EINVAL;
  3549. }
  3550. if (bw_config.tc_valid_bits != bw_ets_config.tc_valid_bits) {
  3551. dev_info(&pf->pdev->dev,
  3552. "Enabled TCs mismatch from querying VSI BW info 0x%08x 0x%08x\n",
  3553. bw_config.tc_valid_bits,
  3554. bw_ets_config.tc_valid_bits);
  3555. /* Still continuing */
  3556. }
  3557. vsi->bw_limit = le16_to_cpu(bw_config.port_bw_limit);
  3558. vsi->bw_max_quanta = bw_config.max_bw;
  3559. tc_bw_max = le16_to_cpu(bw_ets_config.tc_bw_max[0]) |
  3560. (le16_to_cpu(bw_ets_config.tc_bw_max[1]) << 16);
  3561. for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
  3562. vsi->bw_ets_share_credits[i] = bw_ets_config.share_credits[i];
  3563. vsi->bw_ets_limit_credits[i] =
  3564. le16_to_cpu(bw_ets_config.credits[i]);
  3565. /* 3 bits out of 4 for each TC */
  3566. vsi->bw_ets_max_quanta[i] = (u8)((tc_bw_max >> (i*4)) & 0x7);
  3567. }
  3568. return 0;
  3569. }
  3570. /**
  3571. * i40e_vsi_configure_bw_alloc - Configure VSI BW allocation per TC
  3572. * @vsi: the VSI being configured
  3573. * @enabled_tc: TC bitmap
  3574. * @bw_credits: BW shared credits per TC
  3575. *
  3576. * Returns 0 on success, negative value on failure
  3577. **/
  3578. static int i40e_vsi_configure_bw_alloc(struct i40e_vsi *vsi, u8 enabled_tc,
  3579. u8 *bw_share)
  3580. {
  3581. struct i40e_aqc_configure_vsi_tc_bw_data bw_data;
  3582. i40e_status aq_ret;
  3583. int i;
  3584. bw_data.tc_valid_bits = enabled_tc;
  3585. for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++)
  3586. bw_data.tc_bw_credits[i] = bw_share[i];
  3587. aq_ret = i40e_aq_config_vsi_tc_bw(&vsi->back->hw, vsi->seid, &bw_data,
  3588. NULL);
  3589. if (aq_ret) {
  3590. dev_info(&vsi->back->pdev->dev,
  3591. "AQ command Config VSI BW allocation per TC failed = %d\n",
  3592. vsi->back->hw.aq.asq_last_status);
  3593. return -EINVAL;
  3594. }
  3595. for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++)
  3596. vsi->info.qs_handle[i] = bw_data.qs_handles[i];
  3597. return 0;
  3598. }
  3599. /**
  3600. * i40e_vsi_config_netdev_tc - Setup the netdev TC configuration
  3601. * @vsi: the VSI being configured
  3602. * @enabled_tc: TC map to be enabled
  3603. *
  3604. **/
  3605. static void i40e_vsi_config_netdev_tc(struct i40e_vsi *vsi, u8 enabled_tc)
  3606. {
  3607. struct net_device *netdev = vsi->netdev;
  3608. struct i40e_pf *pf = vsi->back;
  3609. struct i40e_hw *hw = &pf->hw;
  3610. u8 netdev_tc = 0;
  3611. int i;
  3612. struct i40e_dcbx_config *dcbcfg = &hw->local_dcbx_config;
  3613. if (!netdev)
  3614. return;
  3615. if (!enabled_tc) {
  3616. netdev_reset_tc(netdev);
  3617. return;
  3618. }
  3619. /* Set up actual enabled TCs on the VSI */
  3620. if (netdev_set_num_tc(netdev, vsi->tc_config.numtc))
  3621. return;
  3622. /* set per TC queues for the VSI */
  3623. for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
  3624. /* Only set TC queues for enabled tcs
  3625. *
  3626. * e.g. For a VSI that has TC0 and TC3 enabled the
  3627. * enabled_tc bitmap would be 0x00001001; the driver
  3628. * will set the numtc for netdev as 2 that will be
  3629. * referenced by the netdev layer as TC 0 and 1.
  3630. */
  3631. if (vsi->tc_config.enabled_tc & (1 << i))
  3632. netdev_set_tc_queue(netdev,
  3633. vsi->tc_config.tc_info[i].netdev_tc,
  3634. vsi->tc_config.tc_info[i].qcount,
  3635. vsi->tc_config.tc_info[i].qoffset);
  3636. }
  3637. /* Assign UP2TC map for the VSI */
  3638. for (i = 0; i < I40E_MAX_USER_PRIORITY; i++) {
  3639. /* Get the actual TC# for the UP */
  3640. u8 ets_tc = dcbcfg->etscfg.prioritytable[i];
  3641. /* Get the mapped netdev TC# for the UP */
  3642. netdev_tc = vsi->tc_config.tc_info[ets_tc].netdev_tc;
  3643. netdev_set_prio_tc_map(netdev, i, netdev_tc);
  3644. }
  3645. }
  3646. /**
  3647. * i40e_vsi_update_queue_map - Update our copy of VSi info with new queue map
  3648. * @vsi: the VSI being configured
  3649. * @ctxt: the ctxt buffer returned from AQ VSI update param command
  3650. **/
  3651. static void i40e_vsi_update_queue_map(struct i40e_vsi *vsi,
  3652. struct i40e_vsi_context *ctxt)
  3653. {
  3654. /* copy just the sections touched not the entire info
  3655. * since not all sections are valid as returned by
  3656. * update vsi params
  3657. */
  3658. vsi->info.mapping_flags = ctxt->info.mapping_flags;
  3659. memcpy(&vsi->info.queue_mapping,
  3660. &ctxt->info.queue_mapping, sizeof(vsi->info.queue_mapping));
  3661. memcpy(&vsi->info.tc_mapping, ctxt->info.tc_mapping,
  3662. sizeof(vsi->info.tc_mapping));
  3663. }
  3664. /**
  3665. * i40e_vsi_config_tc - Configure VSI Tx Scheduler for given TC map
  3666. * @vsi: VSI to be configured
  3667. * @enabled_tc: TC bitmap
  3668. *
  3669. * This configures a particular VSI for TCs that are mapped to the
  3670. * given TC bitmap. It uses default bandwidth share for TCs across
  3671. * VSIs to configure TC for a particular VSI.
  3672. *
  3673. * NOTE:
  3674. * It is expected that the VSI queues have been quisced before calling
  3675. * this function.
  3676. **/
  3677. static int i40e_vsi_config_tc(struct i40e_vsi *vsi, u8 enabled_tc)
  3678. {
  3679. u8 bw_share[I40E_MAX_TRAFFIC_CLASS] = {0};
  3680. struct i40e_vsi_context ctxt;
  3681. int ret = 0;
  3682. int i;
  3683. /* Check if enabled_tc is same as existing or new TCs */
  3684. if (vsi->tc_config.enabled_tc == enabled_tc)
  3685. return ret;
  3686. /* Enable ETS TCs with equal BW Share for now across all VSIs */
  3687. for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
  3688. if (enabled_tc & (1 << i))
  3689. bw_share[i] = 1;
  3690. }
  3691. ret = i40e_vsi_configure_bw_alloc(vsi, enabled_tc, bw_share);
  3692. if (ret) {
  3693. dev_info(&vsi->back->pdev->dev,
  3694. "Failed configuring TC map %d for VSI %d\n",
  3695. enabled_tc, vsi->seid);
  3696. goto out;
  3697. }
  3698. /* Update Queue Pairs Mapping for currently enabled UPs */
  3699. ctxt.seid = vsi->seid;
  3700. ctxt.pf_num = vsi->back->hw.pf_id;
  3701. ctxt.vf_num = 0;
  3702. ctxt.uplink_seid = vsi->uplink_seid;
  3703. memcpy(&ctxt.info, &vsi->info, sizeof(vsi->info));
  3704. i40e_vsi_setup_queue_map(vsi, &ctxt, enabled_tc, false);
  3705. /* Update the VSI after updating the VSI queue-mapping information */
  3706. ret = i40e_aq_update_vsi_params(&vsi->back->hw, &ctxt, NULL);
  3707. if (ret) {
  3708. dev_info(&vsi->back->pdev->dev,
  3709. "update vsi failed, aq_err=%d\n",
  3710. vsi->back->hw.aq.asq_last_status);
  3711. goto out;
  3712. }
  3713. /* update the local VSI info with updated queue map */
  3714. i40e_vsi_update_queue_map(vsi, &ctxt);
  3715. vsi->info.valid_sections = 0;
  3716. /* Update current VSI BW information */
  3717. ret = i40e_vsi_get_bw_info(vsi);
  3718. if (ret) {
  3719. dev_info(&vsi->back->pdev->dev,
  3720. "Failed updating vsi bw info, aq_err=%d\n",
  3721. vsi->back->hw.aq.asq_last_status);
  3722. goto out;
  3723. }
  3724. /* Update the netdev TC setup */
  3725. i40e_vsi_config_netdev_tc(vsi, enabled_tc);
  3726. out:
  3727. return ret;
  3728. }
  3729. /**
  3730. * i40e_veb_config_tc - Configure TCs for given VEB
  3731. * @veb: given VEB
  3732. * @enabled_tc: TC bitmap
  3733. *
  3734. * Configures given TC bitmap for VEB (switching) element
  3735. **/
  3736. int i40e_veb_config_tc(struct i40e_veb *veb, u8 enabled_tc)
  3737. {
  3738. struct i40e_aqc_configure_switching_comp_bw_config_data bw_data = {0};
  3739. struct i40e_pf *pf = veb->pf;
  3740. int ret = 0;
  3741. int i;
  3742. /* No TCs or already enabled TCs just return */
  3743. if (!enabled_tc || veb->enabled_tc == enabled_tc)
  3744. return ret;
  3745. bw_data.tc_valid_bits = enabled_tc;
  3746. /* bw_data.absolute_credits is not set (relative) */
  3747. /* Enable ETS TCs with equal BW Share for now */
  3748. for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
  3749. if (enabled_tc & (1 << i))
  3750. bw_data.tc_bw_share_credits[i] = 1;
  3751. }
  3752. ret = i40e_aq_config_switch_comp_bw_config(&pf->hw, veb->seid,
  3753. &bw_data, NULL);
  3754. if (ret) {
  3755. dev_info(&pf->pdev->dev,
  3756. "veb bw config failed, aq_err=%d\n",
  3757. pf->hw.aq.asq_last_status);
  3758. goto out;
  3759. }
  3760. /* Update the BW information */
  3761. ret = i40e_veb_get_bw_info(veb);
  3762. if (ret) {
  3763. dev_info(&pf->pdev->dev,
  3764. "Failed getting veb bw config, aq_err=%d\n",
  3765. pf->hw.aq.asq_last_status);
  3766. }
  3767. out:
  3768. return ret;
  3769. }
  3770. #ifdef CONFIG_I40E_DCB
  3771. /**
  3772. * i40e_dcb_reconfigure - Reconfigure all VEBs and VSIs
  3773. * @pf: PF struct
  3774. *
  3775. * Reconfigure VEB/VSIs on a given PF; it is assumed that
  3776. * the caller would've quiesce all the VSIs before calling
  3777. * this function
  3778. **/
  3779. static void i40e_dcb_reconfigure(struct i40e_pf *pf)
  3780. {
  3781. u8 tc_map = 0;
  3782. int ret;
  3783. u8 v;
  3784. /* Enable the TCs available on PF to all VEBs */
  3785. tc_map = i40e_pf_get_tc_map(pf);
  3786. for (v = 0; v < I40E_MAX_VEB; v++) {
  3787. if (!pf->veb[v])
  3788. continue;
  3789. ret = i40e_veb_config_tc(pf->veb[v], tc_map);
  3790. if (ret) {
  3791. dev_info(&pf->pdev->dev,
  3792. "Failed configuring TC for VEB seid=%d\n",
  3793. pf->veb[v]->seid);
  3794. /* Will try to configure as many components */
  3795. }
  3796. }
  3797. /* Update each VSI */
  3798. for (v = 0; v < pf->num_alloc_vsi; v++) {
  3799. if (!pf->vsi[v])
  3800. continue;
  3801. /* - Enable all TCs for the LAN VSI
  3802. #ifdef I40E_FCOE
  3803. * - For FCoE VSI only enable the TC configured
  3804. * as per the APP TLV
  3805. #endif
  3806. * - For all others keep them at TC0 for now
  3807. */
  3808. if (v == pf->lan_vsi)
  3809. tc_map = i40e_pf_get_tc_map(pf);
  3810. else
  3811. tc_map = i40e_pf_get_default_tc(pf);
  3812. #ifdef I40E_FCOE
  3813. if (pf->vsi[v]->type == I40E_VSI_FCOE)
  3814. tc_map = i40e_get_fcoe_tc_map(pf);
  3815. #endif /* #ifdef I40E_FCOE */
  3816. ret = i40e_vsi_config_tc(pf->vsi[v], tc_map);
  3817. if (ret) {
  3818. dev_info(&pf->pdev->dev,
  3819. "Failed configuring TC for VSI seid=%d\n",
  3820. pf->vsi[v]->seid);
  3821. /* Will try to configure as many components */
  3822. } else {
  3823. /* Re-configure VSI vectors based on updated TC map */
  3824. i40e_vsi_map_rings_to_vectors(pf->vsi[v]);
  3825. if (pf->vsi[v]->netdev)
  3826. i40e_dcbnl_set_all(pf->vsi[v]);
  3827. }
  3828. }
  3829. }
  3830. /**
  3831. * i40e_init_pf_dcb - Initialize DCB configuration
  3832. * @pf: PF being configured
  3833. *
  3834. * Query the current DCB configuration and cache it
  3835. * in the hardware structure
  3836. **/
  3837. static int i40e_init_pf_dcb(struct i40e_pf *pf)
  3838. {
  3839. struct i40e_hw *hw = &pf->hw;
  3840. int err = 0;
  3841. if (pf->hw.func_caps.npar_enable)
  3842. goto out;
  3843. /* Get the initial DCB configuration */
  3844. err = i40e_init_dcb(hw);
  3845. if (!err) {
  3846. /* Device/Function is not DCBX capable */
  3847. if ((!hw->func_caps.dcb) ||
  3848. (hw->dcbx_status == I40E_DCBX_STATUS_DISABLED)) {
  3849. dev_info(&pf->pdev->dev,
  3850. "DCBX offload is not supported or is disabled for this PF.\n");
  3851. if (pf->flags & I40E_FLAG_MFP_ENABLED)
  3852. goto out;
  3853. } else {
  3854. /* When status is not DISABLED then DCBX in FW */
  3855. pf->dcbx_cap = DCB_CAP_DCBX_LLD_MANAGED |
  3856. DCB_CAP_DCBX_VER_IEEE;
  3857. pf->flags |= I40E_FLAG_DCB_CAPABLE;
  3858. /* Enable DCB tagging only when more than one TC */
  3859. if (i40e_dcb_get_num_tc(&hw->local_dcbx_config) > 1)
  3860. pf->flags |= I40E_FLAG_DCB_ENABLED;
  3861. }
  3862. } else {
  3863. dev_info(&pf->pdev->dev, "AQ Querying DCB configuration failed: %d\n",
  3864. pf->hw.aq.asq_last_status);
  3865. }
  3866. out:
  3867. return err;
  3868. }
  3869. #endif /* CONFIG_I40E_DCB */
  3870. #define SPEED_SIZE 14
  3871. #define FC_SIZE 8
  3872. /**
  3873. * i40e_print_link_message - print link up or down
  3874. * @vsi: the VSI for which link needs a message
  3875. */
  3876. static void i40e_print_link_message(struct i40e_vsi *vsi, bool isup)
  3877. {
  3878. char speed[SPEED_SIZE] = "Unknown";
  3879. char fc[FC_SIZE] = "RX/TX";
  3880. if (!isup) {
  3881. netdev_info(vsi->netdev, "NIC Link is Down\n");
  3882. return;
  3883. }
  3884. switch (vsi->back->hw.phy.link_info.link_speed) {
  3885. case I40E_LINK_SPEED_40GB:
  3886. strlcpy(speed, "40 Gbps", SPEED_SIZE);
  3887. break;
  3888. case I40E_LINK_SPEED_10GB:
  3889. strlcpy(speed, "10 Gbps", SPEED_SIZE);
  3890. break;
  3891. case I40E_LINK_SPEED_1GB:
  3892. strlcpy(speed, "1000 Mbps", SPEED_SIZE);
  3893. break;
  3894. case I40E_LINK_SPEED_100MB:
  3895. strncpy(speed, "100 Mbps", SPEED_SIZE);
  3896. break;
  3897. default:
  3898. break;
  3899. }
  3900. switch (vsi->back->hw.fc.current_mode) {
  3901. case I40E_FC_FULL:
  3902. strlcpy(fc, "RX/TX", FC_SIZE);
  3903. break;
  3904. case I40E_FC_TX_PAUSE:
  3905. strlcpy(fc, "TX", FC_SIZE);
  3906. break;
  3907. case I40E_FC_RX_PAUSE:
  3908. strlcpy(fc, "RX", FC_SIZE);
  3909. break;
  3910. default:
  3911. strlcpy(fc, "None", FC_SIZE);
  3912. break;
  3913. }
  3914. netdev_info(vsi->netdev, "NIC Link is Up %s Full Duplex, Flow Control: %s\n",
  3915. speed, fc);
  3916. }
  3917. /**
  3918. * i40e_up_complete - Finish the last steps of bringing up a connection
  3919. * @vsi: the VSI being configured
  3920. **/
  3921. static int i40e_up_complete(struct i40e_vsi *vsi)
  3922. {
  3923. struct i40e_pf *pf = vsi->back;
  3924. int err;
  3925. if (pf->flags & I40E_FLAG_MSIX_ENABLED)
  3926. i40e_vsi_configure_msix(vsi);
  3927. else
  3928. i40e_configure_msi_and_legacy(vsi);
  3929. /* start rings */
  3930. err = i40e_vsi_control_rings(vsi, true);
  3931. if (err)
  3932. return err;
  3933. clear_bit(__I40E_DOWN, &vsi->state);
  3934. i40e_napi_enable_all(vsi);
  3935. i40e_vsi_enable_irq(vsi);
  3936. if ((pf->hw.phy.link_info.link_info & I40E_AQ_LINK_UP) &&
  3937. (vsi->netdev)) {
  3938. i40e_print_link_message(vsi, true);
  3939. netif_tx_start_all_queues(vsi->netdev);
  3940. netif_carrier_on(vsi->netdev);
  3941. } else if (vsi->netdev) {
  3942. i40e_print_link_message(vsi, false);
  3943. /* need to check for qualified module here*/
  3944. if ((pf->hw.phy.link_info.link_info &
  3945. I40E_AQ_MEDIA_AVAILABLE) &&
  3946. (!(pf->hw.phy.link_info.an_info &
  3947. I40E_AQ_QUALIFIED_MODULE)))
  3948. netdev_err(vsi->netdev,
  3949. "the driver failed to link because an unqualified module was detected.");
  3950. }
  3951. /* replay FDIR SB filters */
  3952. if (vsi->type == I40E_VSI_FDIR) {
  3953. /* reset fd counters */
  3954. pf->fd_add_err = pf->fd_atr_cnt = 0;
  3955. if (pf->fd_tcp_rule > 0) {
  3956. pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
  3957. dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 exist\n");
  3958. pf->fd_tcp_rule = 0;
  3959. }
  3960. i40e_fdir_filter_restore(vsi);
  3961. }
  3962. i40e_service_event_schedule(pf);
  3963. return 0;
  3964. }
  3965. /**
  3966. * i40e_vsi_reinit_locked - Reset the VSI
  3967. * @vsi: the VSI being configured
  3968. *
  3969. * Rebuild the ring structs after some configuration
  3970. * has changed, e.g. MTU size.
  3971. **/
  3972. static void i40e_vsi_reinit_locked(struct i40e_vsi *vsi)
  3973. {
  3974. struct i40e_pf *pf = vsi->back;
  3975. WARN_ON(in_interrupt());
  3976. while (test_and_set_bit(__I40E_CONFIG_BUSY, &pf->state))
  3977. usleep_range(1000, 2000);
  3978. i40e_down(vsi);
  3979. /* Give a VF some time to respond to the reset. The
  3980. * two second wait is based upon the watchdog cycle in
  3981. * the VF driver.
  3982. */
  3983. if (vsi->type == I40E_VSI_SRIOV)
  3984. msleep(2000);
  3985. i40e_up(vsi);
  3986. clear_bit(__I40E_CONFIG_BUSY, &pf->state);
  3987. }
  3988. /**
  3989. * i40e_up - Bring the connection back up after being down
  3990. * @vsi: the VSI being configured
  3991. **/
  3992. int i40e_up(struct i40e_vsi *vsi)
  3993. {
  3994. int err;
  3995. err = i40e_vsi_configure(vsi);
  3996. if (!err)
  3997. err = i40e_up_complete(vsi);
  3998. return err;
  3999. }
  4000. /**
  4001. * i40e_down - Shutdown the connection processing
  4002. * @vsi: the VSI being stopped
  4003. **/
  4004. void i40e_down(struct i40e_vsi *vsi)
  4005. {
  4006. int i;
  4007. /* It is assumed that the caller of this function
  4008. * sets the vsi->state __I40E_DOWN bit.
  4009. */
  4010. if (vsi->netdev) {
  4011. netif_carrier_off(vsi->netdev);
  4012. netif_tx_disable(vsi->netdev);
  4013. }
  4014. i40e_vsi_disable_irq(vsi);
  4015. i40e_vsi_control_rings(vsi, false);
  4016. i40e_napi_disable_all(vsi);
  4017. for (i = 0; i < vsi->num_queue_pairs; i++) {
  4018. i40e_clean_tx_ring(vsi->tx_rings[i]);
  4019. i40e_clean_rx_ring(vsi->rx_rings[i]);
  4020. }
  4021. }
  4022. /**
  4023. * i40e_setup_tc - configure multiple traffic classes
  4024. * @netdev: net device to configure
  4025. * @tc: number of traffic classes to enable
  4026. **/
  4027. #ifdef I40E_FCOE
  4028. int i40e_setup_tc(struct net_device *netdev, u8 tc)
  4029. #else
  4030. static int i40e_setup_tc(struct net_device *netdev, u8 tc)
  4031. #endif
  4032. {
  4033. struct i40e_netdev_priv *np = netdev_priv(netdev);
  4034. struct i40e_vsi *vsi = np->vsi;
  4035. struct i40e_pf *pf = vsi->back;
  4036. u8 enabled_tc = 0;
  4037. int ret = -EINVAL;
  4038. int i;
  4039. /* Check if DCB enabled to continue */
  4040. if (!(pf->flags & I40E_FLAG_DCB_ENABLED)) {
  4041. netdev_info(netdev, "DCB is not enabled for adapter\n");
  4042. goto exit;
  4043. }
  4044. /* Check if MFP enabled */
  4045. if (pf->flags & I40E_FLAG_MFP_ENABLED) {
  4046. netdev_info(netdev, "Configuring TC not supported in MFP mode\n");
  4047. goto exit;
  4048. }
  4049. /* Check whether tc count is within enabled limit */
  4050. if (tc > i40e_pf_get_num_tc(pf)) {
  4051. netdev_info(netdev, "TC count greater than enabled on link for adapter\n");
  4052. goto exit;
  4053. }
  4054. /* Generate TC map for number of tc requested */
  4055. for (i = 0; i < tc; i++)
  4056. enabled_tc |= (1 << i);
  4057. /* Requesting same TC configuration as already enabled */
  4058. if (enabled_tc == vsi->tc_config.enabled_tc)
  4059. return 0;
  4060. /* Quiesce VSI queues */
  4061. i40e_quiesce_vsi(vsi);
  4062. /* Configure VSI for enabled TCs */
  4063. ret = i40e_vsi_config_tc(vsi, enabled_tc);
  4064. if (ret) {
  4065. netdev_info(netdev, "Failed configuring TC for VSI seid=%d\n",
  4066. vsi->seid);
  4067. goto exit;
  4068. }
  4069. /* Unquiesce VSI */
  4070. i40e_unquiesce_vsi(vsi);
  4071. exit:
  4072. return ret;
  4073. }
  4074. /**
  4075. * i40e_open - Called when a network interface is made active
  4076. * @netdev: network interface device structure
  4077. *
  4078. * The open entry point is called when a network interface is made
  4079. * active by the system (IFF_UP). At this point all resources needed
  4080. * for transmit and receive operations are allocated, the interrupt
  4081. * handler is registered with the OS, the netdev watchdog subtask is
  4082. * enabled, and the stack is notified that the interface is ready.
  4083. *
  4084. * Returns 0 on success, negative value on failure
  4085. **/
  4086. #ifdef I40E_FCOE
  4087. int i40e_open(struct net_device *netdev)
  4088. #else
  4089. static int i40e_open(struct net_device *netdev)
  4090. #endif
  4091. {
  4092. struct i40e_netdev_priv *np = netdev_priv(netdev);
  4093. struct i40e_vsi *vsi = np->vsi;
  4094. struct i40e_pf *pf = vsi->back;
  4095. int err;
  4096. /* disallow open during test or if eeprom is broken */
  4097. if (test_bit(__I40E_TESTING, &pf->state) ||
  4098. test_bit(__I40E_BAD_EEPROM, &pf->state))
  4099. return -EBUSY;
  4100. netif_carrier_off(netdev);
  4101. err = i40e_vsi_open(vsi);
  4102. if (err)
  4103. return err;
  4104. /* configure global TSO hardware offload settings */
  4105. wr32(&pf->hw, I40E_GLLAN_TSOMSK_F, be32_to_cpu(TCP_FLAG_PSH |
  4106. TCP_FLAG_FIN) >> 16);
  4107. wr32(&pf->hw, I40E_GLLAN_TSOMSK_M, be32_to_cpu(TCP_FLAG_PSH |
  4108. TCP_FLAG_FIN |
  4109. TCP_FLAG_CWR) >> 16);
  4110. wr32(&pf->hw, I40E_GLLAN_TSOMSK_L, be32_to_cpu(TCP_FLAG_CWR) >> 16);
  4111. #ifdef CONFIG_I40E_VXLAN
  4112. vxlan_get_rx_port(netdev);
  4113. #endif
  4114. return 0;
  4115. }
  4116. /**
  4117. * i40e_vsi_open -
  4118. * @vsi: the VSI to open
  4119. *
  4120. * Finish initialization of the VSI.
  4121. *
  4122. * Returns 0 on success, negative value on failure
  4123. **/
  4124. int i40e_vsi_open(struct i40e_vsi *vsi)
  4125. {
  4126. struct i40e_pf *pf = vsi->back;
  4127. char int_name[IFNAMSIZ];
  4128. int err;
  4129. /* allocate descriptors */
  4130. err = i40e_vsi_setup_tx_resources(vsi);
  4131. if (err)
  4132. goto err_setup_tx;
  4133. err = i40e_vsi_setup_rx_resources(vsi);
  4134. if (err)
  4135. goto err_setup_rx;
  4136. err = i40e_vsi_configure(vsi);
  4137. if (err)
  4138. goto err_setup_rx;
  4139. if (vsi->netdev) {
  4140. snprintf(int_name, sizeof(int_name) - 1, "%s-%s",
  4141. dev_driver_string(&pf->pdev->dev), vsi->netdev->name);
  4142. err = i40e_vsi_request_irq(vsi, int_name);
  4143. if (err)
  4144. goto err_setup_rx;
  4145. /* Notify the stack of the actual queue counts. */
  4146. err = netif_set_real_num_tx_queues(vsi->netdev,
  4147. vsi->num_queue_pairs);
  4148. if (err)
  4149. goto err_set_queues;
  4150. err = netif_set_real_num_rx_queues(vsi->netdev,
  4151. vsi->num_queue_pairs);
  4152. if (err)
  4153. goto err_set_queues;
  4154. } else if (vsi->type == I40E_VSI_FDIR) {
  4155. snprintf(int_name, sizeof(int_name) - 1, "%s-fdir",
  4156. dev_driver_string(&pf->pdev->dev));
  4157. err = i40e_vsi_request_irq(vsi, int_name);
  4158. } else {
  4159. err = -EINVAL;
  4160. goto err_setup_rx;
  4161. }
  4162. err = i40e_up_complete(vsi);
  4163. if (err)
  4164. goto err_up_complete;
  4165. return 0;
  4166. err_up_complete:
  4167. i40e_down(vsi);
  4168. err_set_queues:
  4169. i40e_vsi_free_irq(vsi);
  4170. err_setup_rx:
  4171. i40e_vsi_free_rx_resources(vsi);
  4172. err_setup_tx:
  4173. i40e_vsi_free_tx_resources(vsi);
  4174. if (vsi == pf->vsi[pf->lan_vsi])
  4175. i40e_do_reset(pf, (1 << __I40E_PF_RESET_REQUESTED));
  4176. return err;
  4177. }
  4178. /**
  4179. * i40e_fdir_filter_exit - Cleans up the Flow Director accounting
  4180. * @pf: Pointer to pf
  4181. *
  4182. * This function destroys the hlist where all the Flow Director
  4183. * filters were saved.
  4184. **/
  4185. static void i40e_fdir_filter_exit(struct i40e_pf *pf)
  4186. {
  4187. struct i40e_fdir_filter *filter;
  4188. struct hlist_node *node2;
  4189. hlist_for_each_entry_safe(filter, node2,
  4190. &pf->fdir_filter_list, fdir_node) {
  4191. hlist_del(&filter->fdir_node);
  4192. kfree(filter);
  4193. }
  4194. pf->fdir_pf_active_filters = 0;
  4195. }
  4196. /**
  4197. * i40e_close - Disables a network interface
  4198. * @netdev: network interface device structure
  4199. *
  4200. * The close entry point is called when an interface is de-activated
  4201. * by the OS. The hardware is still under the driver's control, but
  4202. * this netdev interface is disabled.
  4203. *
  4204. * Returns 0, this is not allowed to fail
  4205. **/
  4206. #ifdef I40E_FCOE
  4207. int i40e_close(struct net_device *netdev)
  4208. #else
  4209. static int i40e_close(struct net_device *netdev)
  4210. #endif
  4211. {
  4212. struct i40e_netdev_priv *np = netdev_priv(netdev);
  4213. struct i40e_vsi *vsi = np->vsi;
  4214. i40e_vsi_close(vsi);
  4215. return 0;
  4216. }
  4217. /**
  4218. * i40e_do_reset - Start a PF or Core Reset sequence
  4219. * @pf: board private structure
  4220. * @reset_flags: which reset is requested
  4221. *
  4222. * The essential difference in resets is that the PF Reset
  4223. * doesn't clear the packet buffers, doesn't reset the PE
  4224. * firmware, and doesn't bother the other PFs on the chip.
  4225. **/
  4226. void i40e_do_reset(struct i40e_pf *pf, u32 reset_flags)
  4227. {
  4228. u32 val;
  4229. WARN_ON(in_interrupt());
  4230. if (i40e_check_asq_alive(&pf->hw))
  4231. i40e_vc_notify_reset(pf);
  4232. /* do the biggest reset indicated */
  4233. if (reset_flags & (1 << __I40E_GLOBAL_RESET_REQUESTED)) {
  4234. /* Request a Global Reset
  4235. *
  4236. * This will start the chip's countdown to the actual full
  4237. * chip reset event, and a warning interrupt to be sent
  4238. * to all PFs, including the requestor. Our handler
  4239. * for the warning interrupt will deal with the shutdown
  4240. * and recovery of the switch setup.
  4241. */
  4242. dev_dbg(&pf->pdev->dev, "GlobalR requested\n");
  4243. val = rd32(&pf->hw, I40E_GLGEN_RTRIG);
  4244. val |= I40E_GLGEN_RTRIG_GLOBR_MASK;
  4245. wr32(&pf->hw, I40E_GLGEN_RTRIG, val);
  4246. } else if (reset_flags & (1 << __I40E_CORE_RESET_REQUESTED)) {
  4247. /* Request a Core Reset
  4248. *
  4249. * Same as Global Reset, except does *not* include the MAC/PHY
  4250. */
  4251. dev_dbg(&pf->pdev->dev, "CoreR requested\n");
  4252. val = rd32(&pf->hw, I40E_GLGEN_RTRIG);
  4253. val |= I40E_GLGEN_RTRIG_CORER_MASK;
  4254. wr32(&pf->hw, I40E_GLGEN_RTRIG, val);
  4255. i40e_flush(&pf->hw);
  4256. } else if (reset_flags & (1 << __I40E_EMP_RESET_REQUESTED)) {
  4257. /* Request a Firmware Reset
  4258. *
  4259. * Same as Global reset, plus restarting the
  4260. * embedded firmware engine.
  4261. */
  4262. /* enable EMP Reset */
  4263. val = rd32(&pf->hw, I40E_GLGEN_RSTENA_EMP);
  4264. val |= I40E_GLGEN_RSTENA_EMP_EMP_RST_ENA_MASK;
  4265. wr32(&pf->hw, I40E_GLGEN_RSTENA_EMP, val);
  4266. /* force the reset */
  4267. val = rd32(&pf->hw, I40E_GLGEN_RTRIG);
  4268. val |= I40E_GLGEN_RTRIG_EMPFWR_MASK;
  4269. wr32(&pf->hw, I40E_GLGEN_RTRIG, val);
  4270. i40e_flush(&pf->hw);
  4271. } else if (reset_flags & (1 << __I40E_PF_RESET_REQUESTED)) {
  4272. /* Request a PF Reset
  4273. *
  4274. * Resets only the PF-specific registers
  4275. *
  4276. * This goes directly to the tear-down and rebuild of
  4277. * the switch, since we need to do all the recovery as
  4278. * for the Core Reset.
  4279. */
  4280. dev_dbg(&pf->pdev->dev, "PFR requested\n");
  4281. i40e_handle_reset_warning(pf);
  4282. } else if (reset_flags & (1 << __I40E_REINIT_REQUESTED)) {
  4283. int v;
  4284. /* Find the VSI(s) that requested a re-init */
  4285. dev_info(&pf->pdev->dev,
  4286. "VSI reinit requested\n");
  4287. for (v = 0; v < pf->num_alloc_vsi; v++) {
  4288. struct i40e_vsi *vsi = pf->vsi[v];
  4289. if (vsi != NULL &&
  4290. test_bit(__I40E_REINIT_REQUESTED, &vsi->state)) {
  4291. i40e_vsi_reinit_locked(pf->vsi[v]);
  4292. clear_bit(__I40E_REINIT_REQUESTED, &vsi->state);
  4293. }
  4294. }
  4295. /* no further action needed, so return now */
  4296. return;
  4297. } else if (reset_flags & (1 << __I40E_DOWN_REQUESTED)) {
  4298. int v;
  4299. /* Find the VSI(s) that needs to be brought down */
  4300. dev_info(&pf->pdev->dev, "VSI down requested\n");
  4301. for (v = 0; v < pf->num_alloc_vsi; v++) {
  4302. struct i40e_vsi *vsi = pf->vsi[v];
  4303. if (vsi != NULL &&
  4304. test_bit(__I40E_DOWN_REQUESTED, &vsi->state)) {
  4305. set_bit(__I40E_DOWN, &vsi->state);
  4306. i40e_down(vsi);
  4307. clear_bit(__I40E_DOWN_REQUESTED, &vsi->state);
  4308. }
  4309. }
  4310. /* no further action needed, so return now */
  4311. return;
  4312. } else {
  4313. dev_info(&pf->pdev->dev,
  4314. "bad reset request 0x%08x\n", reset_flags);
  4315. return;
  4316. }
  4317. }
  4318. #ifdef CONFIG_I40E_DCB
  4319. /**
  4320. * i40e_dcb_need_reconfig - Check if DCB needs reconfig
  4321. * @pf: board private structure
  4322. * @old_cfg: current DCB config
  4323. * @new_cfg: new DCB config
  4324. **/
  4325. bool i40e_dcb_need_reconfig(struct i40e_pf *pf,
  4326. struct i40e_dcbx_config *old_cfg,
  4327. struct i40e_dcbx_config *new_cfg)
  4328. {
  4329. bool need_reconfig = false;
  4330. /* Check if ETS configuration has changed */
  4331. if (memcmp(&new_cfg->etscfg,
  4332. &old_cfg->etscfg,
  4333. sizeof(new_cfg->etscfg))) {
  4334. /* If Priority Table has changed reconfig is needed */
  4335. if (memcmp(&new_cfg->etscfg.prioritytable,
  4336. &old_cfg->etscfg.prioritytable,
  4337. sizeof(new_cfg->etscfg.prioritytable))) {
  4338. need_reconfig = true;
  4339. dev_dbg(&pf->pdev->dev, "ETS UP2TC changed.\n");
  4340. }
  4341. if (memcmp(&new_cfg->etscfg.tcbwtable,
  4342. &old_cfg->etscfg.tcbwtable,
  4343. sizeof(new_cfg->etscfg.tcbwtable)))
  4344. dev_dbg(&pf->pdev->dev, "ETS TC BW Table changed.\n");
  4345. if (memcmp(&new_cfg->etscfg.tsatable,
  4346. &old_cfg->etscfg.tsatable,
  4347. sizeof(new_cfg->etscfg.tsatable)))
  4348. dev_dbg(&pf->pdev->dev, "ETS TSA Table changed.\n");
  4349. }
  4350. /* Check if PFC configuration has changed */
  4351. if (memcmp(&new_cfg->pfc,
  4352. &old_cfg->pfc,
  4353. sizeof(new_cfg->pfc))) {
  4354. need_reconfig = true;
  4355. dev_dbg(&pf->pdev->dev, "PFC config change detected.\n");
  4356. }
  4357. /* Check if APP Table has changed */
  4358. if (memcmp(&new_cfg->app,
  4359. &old_cfg->app,
  4360. sizeof(new_cfg->app))) {
  4361. need_reconfig = true;
  4362. dev_dbg(&pf->pdev->dev, "APP Table change detected.\n");
  4363. }
  4364. return need_reconfig;
  4365. }
  4366. /**
  4367. * i40e_handle_lldp_event - Handle LLDP Change MIB event
  4368. * @pf: board private structure
  4369. * @e: event info posted on ARQ
  4370. **/
  4371. static int i40e_handle_lldp_event(struct i40e_pf *pf,
  4372. struct i40e_arq_event_info *e)
  4373. {
  4374. struct i40e_aqc_lldp_get_mib *mib =
  4375. (struct i40e_aqc_lldp_get_mib *)&e->desc.params.raw;
  4376. struct i40e_hw *hw = &pf->hw;
  4377. struct i40e_dcbx_config *dcbx_cfg = &hw->local_dcbx_config;
  4378. struct i40e_dcbx_config tmp_dcbx_cfg;
  4379. bool need_reconfig = false;
  4380. int ret = 0;
  4381. u8 type;
  4382. /* Not DCB capable or capability disabled */
  4383. if (!(pf->flags & I40E_FLAG_DCB_CAPABLE))
  4384. return ret;
  4385. /* Ignore if event is not for Nearest Bridge */
  4386. type = ((mib->type >> I40E_AQ_LLDP_BRIDGE_TYPE_SHIFT)
  4387. & I40E_AQ_LLDP_BRIDGE_TYPE_MASK);
  4388. if (type != I40E_AQ_LLDP_BRIDGE_TYPE_NEAREST_BRIDGE)
  4389. return ret;
  4390. /* Check MIB Type and return if event for Remote MIB update */
  4391. type = mib->type & I40E_AQ_LLDP_MIB_TYPE_MASK;
  4392. if (type == I40E_AQ_LLDP_MIB_REMOTE) {
  4393. /* Update the remote cached instance and return */
  4394. ret = i40e_aq_get_dcb_config(hw, I40E_AQ_LLDP_MIB_REMOTE,
  4395. I40E_AQ_LLDP_BRIDGE_TYPE_NEAREST_BRIDGE,
  4396. &hw->remote_dcbx_config);
  4397. goto exit;
  4398. }
  4399. /* Convert/store the DCBX data from LLDPDU temporarily */
  4400. memset(&tmp_dcbx_cfg, 0, sizeof(tmp_dcbx_cfg));
  4401. ret = i40e_lldp_to_dcb_config(e->msg_buf, &tmp_dcbx_cfg);
  4402. if (ret) {
  4403. /* Error in LLDPDU parsing return */
  4404. dev_info(&pf->pdev->dev, "Failed parsing LLDPDU from event buffer\n");
  4405. goto exit;
  4406. }
  4407. /* No change detected in DCBX configs */
  4408. if (!memcmp(&tmp_dcbx_cfg, dcbx_cfg, sizeof(tmp_dcbx_cfg))) {
  4409. dev_dbg(&pf->pdev->dev, "No change detected in DCBX configuration.\n");
  4410. goto exit;
  4411. }
  4412. need_reconfig = i40e_dcb_need_reconfig(pf, dcbx_cfg, &tmp_dcbx_cfg);
  4413. i40e_dcbnl_flush_apps(pf, &tmp_dcbx_cfg);
  4414. /* Overwrite the new configuration */
  4415. *dcbx_cfg = tmp_dcbx_cfg;
  4416. if (!need_reconfig)
  4417. goto exit;
  4418. /* Enable DCB tagging only when more than one TC */
  4419. if (i40e_dcb_get_num_tc(dcbx_cfg) > 1)
  4420. pf->flags |= I40E_FLAG_DCB_ENABLED;
  4421. else
  4422. pf->flags &= ~I40E_FLAG_DCB_ENABLED;
  4423. /* Reconfiguration needed quiesce all VSIs */
  4424. i40e_pf_quiesce_all_vsi(pf);
  4425. /* Changes in configuration update VEB/VSI */
  4426. i40e_dcb_reconfigure(pf);
  4427. i40e_pf_unquiesce_all_vsi(pf);
  4428. exit:
  4429. return ret;
  4430. }
  4431. #endif /* CONFIG_I40E_DCB */
  4432. /**
  4433. * i40e_do_reset_safe - Protected reset path for userland calls.
  4434. * @pf: board private structure
  4435. * @reset_flags: which reset is requested
  4436. *
  4437. **/
  4438. void i40e_do_reset_safe(struct i40e_pf *pf, u32 reset_flags)
  4439. {
  4440. rtnl_lock();
  4441. i40e_do_reset(pf, reset_flags);
  4442. rtnl_unlock();
  4443. }
  4444. /**
  4445. * i40e_handle_lan_overflow_event - Handler for LAN queue overflow event
  4446. * @pf: board private structure
  4447. * @e: event info posted on ARQ
  4448. *
  4449. * Handler for LAN Queue Overflow Event generated by the firmware for PF
  4450. * and VF queues
  4451. **/
  4452. static void i40e_handle_lan_overflow_event(struct i40e_pf *pf,
  4453. struct i40e_arq_event_info *e)
  4454. {
  4455. struct i40e_aqc_lan_overflow *data =
  4456. (struct i40e_aqc_lan_overflow *)&e->desc.params.raw;
  4457. u32 queue = le32_to_cpu(data->prtdcb_rupto);
  4458. u32 qtx_ctl = le32_to_cpu(data->otx_ctl);
  4459. struct i40e_hw *hw = &pf->hw;
  4460. struct i40e_vf *vf;
  4461. u16 vf_id;
  4462. dev_dbg(&pf->pdev->dev, "overflow Rx Queue Number = %d QTX_CTL=0x%08x\n",
  4463. queue, qtx_ctl);
  4464. /* Queue belongs to VF, find the VF and issue VF reset */
  4465. if (((qtx_ctl & I40E_QTX_CTL_PFVF_Q_MASK)
  4466. >> I40E_QTX_CTL_PFVF_Q_SHIFT) == I40E_QTX_CTL_VF_QUEUE) {
  4467. vf_id = (u16)((qtx_ctl & I40E_QTX_CTL_VFVM_INDX_MASK)
  4468. >> I40E_QTX_CTL_VFVM_INDX_SHIFT);
  4469. vf_id -= hw->func_caps.vf_base_id;
  4470. vf = &pf->vf[vf_id];
  4471. i40e_vc_notify_vf_reset(vf);
  4472. /* Allow VF to process pending reset notification */
  4473. msleep(20);
  4474. i40e_reset_vf(vf, false);
  4475. }
  4476. }
  4477. /**
  4478. * i40e_service_event_complete - Finish up the service event
  4479. * @pf: board private structure
  4480. **/
  4481. static void i40e_service_event_complete(struct i40e_pf *pf)
  4482. {
  4483. BUG_ON(!test_bit(__I40E_SERVICE_SCHED, &pf->state));
  4484. /* flush memory to make sure state is correct before next watchog */
  4485. smp_mb__before_atomic();
  4486. clear_bit(__I40E_SERVICE_SCHED, &pf->state);
  4487. }
  4488. /**
  4489. * i40e_get_cur_guaranteed_fd_count - Get the consumed guaranteed FD filters
  4490. * @pf: board private structure
  4491. **/
  4492. int i40e_get_cur_guaranteed_fd_count(struct i40e_pf *pf)
  4493. {
  4494. int val, fcnt_prog;
  4495. val = rd32(&pf->hw, I40E_PFQF_FDSTAT);
  4496. fcnt_prog = (val & I40E_PFQF_FDSTAT_GUARANT_CNT_MASK);
  4497. return fcnt_prog;
  4498. }
  4499. /**
  4500. * i40e_get_current_fd_count - Get the count of total FD filters programmed
  4501. * @pf: board private structure
  4502. **/
  4503. int i40e_get_current_fd_count(struct i40e_pf *pf)
  4504. {
  4505. int val, fcnt_prog;
  4506. val = rd32(&pf->hw, I40E_PFQF_FDSTAT);
  4507. fcnt_prog = (val & I40E_PFQF_FDSTAT_GUARANT_CNT_MASK) +
  4508. ((val & I40E_PFQF_FDSTAT_BEST_CNT_MASK) >>
  4509. I40E_PFQF_FDSTAT_BEST_CNT_SHIFT);
  4510. return fcnt_prog;
  4511. }
  4512. /**
  4513. * i40e_fdir_check_and_reenable - Function to reenabe FD ATR or SB if disabled
  4514. * @pf: board private structure
  4515. **/
  4516. void i40e_fdir_check_and_reenable(struct i40e_pf *pf)
  4517. {
  4518. u32 fcnt_prog, fcnt_avail;
  4519. if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
  4520. return;
  4521. /* Check if, FD SB or ATR was auto disabled and if there is enough room
  4522. * to re-enable
  4523. */
  4524. fcnt_prog = i40e_get_cur_guaranteed_fd_count(pf);
  4525. fcnt_avail = pf->fdir_pf_filter_count;
  4526. if ((fcnt_prog < (fcnt_avail - I40E_FDIR_BUFFER_HEAD_ROOM)) ||
  4527. (pf->fd_add_err == 0) ||
  4528. (i40e_get_current_atr_cnt(pf) < pf->fd_atr_cnt)) {
  4529. if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
  4530. (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
  4531. pf->auto_disable_flags &= ~I40E_FLAG_FD_SB_ENABLED;
  4532. dev_info(&pf->pdev->dev, "FD Sideband/ntuple is being enabled since we have space in the table now\n");
  4533. }
  4534. }
  4535. /* Wait for some more space to be available to turn on ATR */
  4536. if (fcnt_prog < (fcnt_avail - I40E_FDIR_BUFFER_HEAD_ROOM * 2)) {
  4537. if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
  4538. (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED)) {
  4539. pf->auto_disable_flags &= ~I40E_FLAG_FD_ATR_ENABLED;
  4540. dev_info(&pf->pdev->dev, "ATR is being enabled since we have space in the table now\n");
  4541. }
  4542. }
  4543. }
  4544. #define I40E_MIN_FD_FLUSH_INTERVAL 10
  4545. /**
  4546. * i40e_fdir_flush_and_replay - Function to flush all FD filters and replay SB
  4547. * @pf: board private structure
  4548. **/
  4549. static void i40e_fdir_flush_and_replay(struct i40e_pf *pf)
  4550. {
  4551. int flush_wait_retry = 50;
  4552. int reg;
  4553. if (!(pf->flags & (I40E_FLAG_FD_SB_ENABLED | I40E_FLAG_FD_ATR_ENABLED)))
  4554. return;
  4555. if (time_after(jiffies, pf->fd_flush_timestamp +
  4556. (I40E_MIN_FD_FLUSH_INTERVAL * HZ))) {
  4557. set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
  4558. pf->fd_flush_timestamp = jiffies;
  4559. pf->auto_disable_flags |= I40E_FLAG_FD_SB_ENABLED;
  4560. pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
  4561. /* flush all filters */
  4562. wr32(&pf->hw, I40E_PFQF_CTL_1,
  4563. I40E_PFQF_CTL_1_CLEARFDTABLE_MASK);
  4564. i40e_flush(&pf->hw);
  4565. pf->fd_flush_cnt++;
  4566. pf->fd_add_err = 0;
  4567. do {
  4568. /* Check FD flush status every 5-6msec */
  4569. usleep_range(5000, 6000);
  4570. reg = rd32(&pf->hw, I40E_PFQF_CTL_1);
  4571. if (!(reg & I40E_PFQF_CTL_1_CLEARFDTABLE_MASK))
  4572. break;
  4573. } while (flush_wait_retry--);
  4574. if (reg & I40E_PFQF_CTL_1_CLEARFDTABLE_MASK) {
  4575. dev_warn(&pf->pdev->dev, "FD table did not flush, needs more time\n");
  4576. } else {
  4577. /* replay sideband filters */
  4578. i40e_fdir_filter_restore(pf->vsi[pf->lan_vsi]);
  4579. pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
  4580. pf->auto_disable_flags &= ~I40E_FLAG_FD_ATR_ENABLED;
  4581. pf->auto_disable_flags &= ~I40E_FLAG_FD_SB_ENABLED;
  4582. clear_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
  4583. dev_info(&pf->pdev->dev, "FD Filter table flushed and FD-SB replayed.\n");
  4584. }
  4585. }
  4586. }
  4587. /**
  4588. * i40e_get_current_atr_count - Get the count of total FD ATR filters programmed
  4589. * @pf: board private structure
  4590. **/
  4591. int i40e_get_current_atr_cnt(struct i40e_pf *pf)
  4592. {
  4593. return i40e_get_current_fd_count(pf) - pf->fdir_pf_active_filters;
  4594. }
  4595. /* We can see up to 256 filter programming desc in transit if the filters are
  4596. * being applied really fast; before we see the first
  4597. * filter miss error on Rx queue 0. Accumulating enough error messages before
  4598. * reacting will make sure we don't cause flush too often.
  4599. */
  4600. #define I40E_MAX_FD_PROGRAM_ERROR 256
  4601. /**
  4602. * i40e_fdir_reinit_subtask - Worker thread to reinit FDIR filter table
  4603. * @pf: board private structure
  4604. **/
  4605. static void i40e_fdir_reinit_subtask(struct i40e_pf *pf)
  4606. {
  4607. /* if interface is down do nothing */
  4608. if (test_bit(__I40E_DOWN, &pf->state))
  4609. return;
  4610. if (!(pf->flags & (I40E_FLAG_FD_SB_ENABLED | I40E_FLAG_FD_ATR_ENABLED)))
  4611. return;
  4612. if ((pf->fd_add_err >= I40E_MAX_FD_PROGRAM_ERROR) &&
  4613. (i40e_get_current_atr_cnt(pf) >= pf->fd_atr_cnt) &&
  4614. (i40e_get_current_atr_cnt(pf) > pf->fdir_pf_filter_count))
  4615. i40e_fdir_flush_and_replay(pf);
  4616. i40e_fdir_check_and_reenable(pf);
  4617. }
  4618. /**
  4619. * i40e_vsi_link_event - notify VSI of a link event
  4620. * @vsi: vsi to be notified
  4621. * @link_up: link up or down
  4622. **/
  4623. static void i40e_vsi_link_event(struct i40e_vsi *vsi, bool link_up)
  4624. {
  4625. if (!vsi || test_bit(__I40E_DOWN, &vsi->state))
  4626. return;
  4627. switch (vsi->type) {
  4628. case I40E_VSI_MAIN:
  4629. #ifdef I40E_FCOE
  4630. case I40E_VSI_FCOE:
  4631. #endif
  4632. if (!vsi->netdev || !vsi->netdev_registered)
  4633. break;
  4634. if (link_up) {
  4635. netif_carrier_on(vsi->netdev);
  4636. netif_tx_wake_all_queues(vsi->netdev);
  4637. } else {
  4638. netif_carrier_off(vsi->netdev);
  4639. netif_tx_stop_all_queues(vsi->netdev);
  4640. }
  4641. break;
  4642. case I40E_VSI_SRIOV:
  4643. break;
  4644. case I40E_VSI_VMDQ2:
  4645. case I40E_VSI_CTRL:
  4646. case I40E_VSI_MIRROR:
  4647. default:
  4648. /* there is no notification for other VSIs */
  4649. break;
  4650. }
  4651. }
  4652. /**
  4653. * i40e_veb_link_event - notify elements on the veb of a link event
  4654. * @veb: veb to be notified
  4655. * @link_up: link up or down
  4656. **/
  4657. static void i40e_veb_link_event(struct i40e_veb *veb, bool link_up)
  4658. {
  4659. struct i40e_pf *pf;
  4660. int i;
  4661. if (!veb || !veb->pf)
  4662. return;
  4663. pf = veb->pf;
  4664. /* depth first... */
  4665. for (i = 0; i < I40E_MAX_VEB; i++)
  4666. if (pf->veb[i] && (pf->veb[i]->uplink_seid == veb->seid))
  4667. i40e_veb_link_event(pf->veb[i], link_up);
  4668. /* ... now the local VSIs */
  4669. for (i = 0; i < pf->num_alloc_vsi; i++)
  4670. if (pf->vsi[i] && (pf->vsi[i]->uplink_seid == veb->seid))
  4671. i40e_vsi_link_event(pf->vsi[i], link_up);
  4672. }
  4673. /**
  4674. * i40e_link_event - Update netif_carrier status
  4675. * @pf: board private structure
  4676. **/
  4677. static void i40e_link_event(struct i40e_pf *pf)
  4678. {
  4679. bool new_link, old_link;
  4680. struct i40e_vsi *vsi = pf->vsi[pf->lan_vsi];
  4681. /* set this to force the get_link_status call to refresh state */
  4682. pf->hw.phy.get_link_info = true;
  4683. old_link = (pf->hw.phy.link_info_old.link_info & I40E_AQ_LINK_UP);
  4684. new_link = i40e_get_link_status(&pf->hw);
  4685. if (new_link == old_link &&
  4686. (test_bit(__I40E_DOWN, &vsi->state) ||
  4687. new_link == netif_carrier_ok(vsi->netdev)))
  4688. return;
  4689. if (!test_bit(__I40E_DOWN, &vsi->state))
  4690. i40e_print_link_message(vsi, new_link);
  4691. /* Notify the base of the switch tree connected to
  4692. * the link. Floating VEBs are not notified.
  4693. */
  4694. if (pf->lan_veb != I40E_NO_VEB && pf->veb[pf->lan_veb])
  4695. i40e_veb_link_event(pf->veb[pf->lan_veb], new_link);
  4696. else
  4697. i40e_vsi_link_event(vsi, new_link);
  4698. if (pf->vf)
  4699. i40e_vc_notify_link_state(pf);
  4700. if (pf->flags & I40E_FLAG_PTP)
  4701. i40e_ptp_set_increment(pf);
  4702. }
  4703. /**
  4704. * i40e_check_hang_subtask - Check for hung queues and dropped interrupts
  4705. * @pf: board private structure
  4706. *
  4707. * Set the per-queue flags to request a check for stuck queues in the irq
  4708. * clean functions, then force interrupts to be sure the irq clean is called.
  4709. **/
  4710. static void i40e_check_hang_subtask(struct i40e_pf *pf)
  4711. {
  4712. int i, v;
  4713. /* If we're down or resetting, just bail */
  4714. if (test_bit(__I40E_CONFIG_BUSY, &pf->state))
  4715. return;
  4716. /* for each VSI/netdev
  4717. * for each Tx queue
  4718. * set the check flag
  4719. * for each q_vector
  4720. * force an interrupt
  4721. */
  4722. for (v = 0; v < pf->num_alloc_vsi; v++) {
  4723. struct i40e_vsi *vsi = pf->vsi[v];
  4724. int armed = 0;
  4725. if (!pf->vsi[v] ||
  4726. test_bit(__I40E_DOWN, &vsi->state) ||
  4727. (vsi->netdev && !netif_carrier_ok(vsi->netdev)))
  4728. continue;
  4729. for (i = 0; i < vsi->num_queue_pairs; i++) {
  4730. set_check_for_tx_hang(vsi->tx_rings[i]);
  4731. if (test_bit(__I40E_HANG_CHECK_ARMED,
  4732. &vsi->tx_rings[i]->state))
  4733. armed++;
  4734. }
  4735. if (armed) {
  4736. if (!(pf->flags & I40E_FLAG_MSIX_ENABLED)) {
  4737. wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0,
  4738. (I40E_PFINT_DYN_CTL0_INTENA_MASK |
  4739. I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK));
  4740. } else {
  4741. u16 vec = vsi->base_vector - 1;
  4742. u32 val = (I40E_PFINT_DYN_CTLN_INTENA_MASK |
  4743. I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK);
  4744. for (i = 0; i < vsi->num_q_vectors; i++, vec++)
  4745. wr32(&vsi->back->hw,
  4746. I40E_PFINT_DYN_CTLN(vec), val);
  4747. }
  4748. i40e_flush(&vsi->back->hw);
  4749. }
  4750. }
  4751. }
  4752. /**
  4753. * i40e_watchdog_subtask - periodic checks not using event driven response
  4754. * @pf: board private structure
  4755. **/
  4756. static void i40e_watchdog_subtask(struct i40e_pf *pf)
  4757. {
  4758. int i;
  4759. /* if interface is down do nothing */
  4760. if (test_bit(__I40E_DOWN, &pf->state) ||
  4761. test_bit(__I40E_CONFIG_BUSY, &pf->state))
  4762. return;
  4763. /* make sure we don't do these things too often */
  4764. if (time_before(jiffies, (pf->service_timer_previous +
  4765. pf->service_timer_period)))
  4766. return;
  4767. pf->service_timer_previous = jiffies;
  4768. i40e_check_hang_subtask(pf);
  4769. i40e_link_event(pf);
  4770. /* Update the stats for active netdevs so the network stack
  4771. * can look at updated numbers whenever it cares to
  4772. */
  4773. for (i = 0; i < pf->num_alloc_vsi; i++)
  4774. if (pf->vsi[i] && pf->vsi[i]->netdev)
  4775. i40e_update_stats(pf->vsi[i]);
  4776. /* Update the stats for the active switching components */
  4777. for (i = 0; i < I40E_MAX_VEB; i++)
  4778. if (pf->veb[i])
  4779. i40e_update_veb_stats(pf->veb[i]);
  4780. i40e_ptp_rx_hang(pf->vsi[pf->lan_vsi]);
  4781. }
  4782. /**
  4783. * i40e_reset_subtask - Set up for resetting the device and driver
  4784. * @pf: board private structure
  4785. **/
  4786. static void i40e_reset_subtask(struct i40e_pf *pf)
  4787. {
  4788. u32 reset_flags = 0;
  4789. rtnl_lock();
  4790. if (test_bit(__I40E_REINIT_REQUESTED, &pf->state)) {
  4791. reset_flags |= (1 << __I40E_REINIT_REQUESTED);
  4792. clear_bit(__I40E_REINIT_REQUESTED, &pf->state);
  4793. }
  4794. if (test_bit(__I40E_PF_RESET_REQUESTED, &pf->state)) {
  4795. reset_flags |= (1 << __I40E_PF_RESET_REQUESTED);
  4796. clear_bit(__I40E_PF_RESET_REQUESTED, &pf->state);
  4797. }
  4798. if (test_bit(__I40E_CORE_RESET_REQUESTED, &pf->state)) {
  4799. reset_flags |= (1 << __I40E_CORE_RESET_REQUESTED);
  4800. clear_bit(__I40E_CORE_RESET_REQUESTED, &pf->state);
  4801. }
  4802. if (test_bit(__I40E_GLOBAL_RESET_REQUESTED, &pf->state)) {
  4803. reset_flags |= (1 << __I40E_GLOBAL_RESET_REQUESTED);
  4804. clear_bit(__I40E_GLOBAL_RESET_REQUESTED, &pf->state);
  4805. }
  4806. if (test_bit(__I40E_DOWN_REQUESTED, &pf->state)) {
  4807. reset_flags |= (1 << __I40E_DOWN_REQUESTED);
  4808. clear_bit(__I40E_DOWN_REQUESTED, &pf->state);
  4809. }
  4810. /* If there's a recovery already waiting, it takes
  4811. * precedence before starting a new reset sequence.
  4812. */
  4813. if (test_bit(__I40E_RESET_INTR_RECEIVED, &pf->state)) {
  4814. i40e_handle_reset_warning(pf);
  4815. goto unlock;
  4816. }
  4817. /* If we're already down or resetting, just bail */
  4818. if (reset_flags &&
  4819. !test_bit(__I40E_DOWN, &pf->state) &&
  4820. !test_bit(__I40E_CONFIG_BUSY, &pf->state))
  4821. i40e_do_reset(pf, reset_flags);
  4822. unlock:
  4823. rtnl_unlock();
  4824. }
  4825. /**
  4826. * i40e_handle_link_event - Handle link event
  4827. * @pf: board private structure
  4828. * @e: event info posted on ARQ
  4829. **/
  4830. static void i40e_handle_link_event(struct i40e_pf *pf,
  4831. struct i40e_arq_event_info *e)
  4832. {
  4833. struct i40e_hw *hw = &pf->hw;
  4834. struct i40e_aqc_get_link_status *status =
  4835. (struct i40e_aqc_get_link_status *)&e->desc.params.raw;
  4836. struct i40e_link_status *hw_link_info = &hw->phy.link_info;
  4837. /* save off old link status information */
  4838. memcpy(&pf->hw.phy.link_info_old, hw_link_info,
  4839. sizeof(pf->hw.phy.link_info_old));
  4840. /* Do a new status request to re-enable LSE reporting
  4841. * and load new status information into the hw struct
  4842. * This completely ignores any state information
  4843. * in the ARQ event info, instead choosing to always
  4844. * issue the AQ update link status command.
  4845. */
  4846. i40e_link_event(pf);
  4847. /* check for unqualified module, if link is down */
  4848. if ((status->link_info & I40E_AQ_MEDIA_AVAILABLE) &&
  4849. (!(status->an_info & I40E_AQ_QUALIFIED_MODULE)) &&
  4850. (!(status->link_info & I40E_AQ_LINK_UP)))
  4851. dev_err(&pf->pdev->dev,
  4852. "The driver failed to link because an unqualified module was detected.\n");
  4853. }
  4854. /**
  4855. * i40e_clean_adminq_subtask - Clean the AdminQ rings
  4856. * @pf: board private structure
  4857. **/
  4858. static void i40e_clean_adminq_subtask(struct i40e_pf *pf)
  4859. {
  4860. struct i40e_arq_event_info event;
  4861. struct i40e_hw *hw = &pf->hw;
  4862. u16 pending, i = 0;
  4863. i40e_status ret;
  4864. u16 opcode;
  4865. u32 oldval;
  4866. u32 val;
  4867. /* Do not run clean AQ when PF reset fails */
  4868. if (test_bit(__I40E_RESET_FAILED, &pf->state))
  4869. return;
  4870. /* check for error indications */
  4871. val = rd32(&pf->hw, pf->hw.aq.arq.len);
  4872. oldval = val;
  4873. if (val & I40E_PF_ARQLEN_ARQVFE_MASK) {
  4874. dev_info(&pf->pdev->dev, "ARQ VF Error detected\n");
  4875. val &= ~I40E_PF_ARQLEN_ARQVFE_MASK;
  4876. }
  4877. if (val & I40E_PF_ARQLEN_ARQOVFL_MASK) {
  4878. dev_info(&pf->pdev->dev, "ARQ Overflow Error detected\n");
  4879. val &= ~I40E_PF_ARQLEN_ARQOVFL_MASK;
  4880. }
  4881. if (val & I40E_PF_ARQLEN_ARQCRIT_MASK) {
  4882. dev_info(&pf->pdev->dev, "ARQ Critical Error detected\n");
  4883. val &= ~I40E_PF_ARQLEN_ARQCRIT_MASK;
  4884. }
  4885. if (oldval != val)
  4886. wr32(&pf->hw, pf->hw.aq.arq.len, val);
  4887. val = rd32(&pf->hw, pf->hw.aq.asq.len);
  4888. oldval = val;
  4889. if (val & I40E_PF_ATQLEN_ATQVFE_MASK) {
  4890. dev_info(&pf->pdev->dev, "ASQ VF Error detected\n");
  4891. val &= ~I40E_PF_ATQLEN_ATQVFE_MASK;
  4892. }
  4893. if (val & I40E_PF_ATQLEN_ATQOVFL_MASK) {
  4894. dev_info(&pf->pdev->dev, "ASQ Overflow Error detected\n");
  4895. val &= ~I40E_PF_ATQLEN_ATQOVFL_MASK;
  4896. }
  4897. if (val & I40E_PF_ATQLEN_ATQCRIT_MASK) {
  4898. dev_info(&pf->pdev->dev, "ASQ Critical Error detected\n");
  4899. val &= ~I40E_PF_ATQLEN_ATQCRIT_MASK;
  4900. }
  4901. if (oldval != val)
  4902. wr32(&pf->hw, pf->hw.aq.asq.len, val);
  4903. event.msg_size = I40E_MAX_AQ_BUF_SIZE;
  4904. event.msg_buf = kzalloc(event.msg_size, GFP_KERNEL);
  4905. if (!event.msg_buf)
  4906. return;
  4907. do {
  4908. event.msg_size = I40E_MAX_AQ_BUF_SIZE; /* reinit each time */
  4909. ret = i40e_clean_arq_element(hw, &event, &pending);
  4910. if (ret == I40E_ERR_ADMIN_QUEUE_NO_WORK)
  4911. break;
  4912. else if (ret) {
  4913. dev_info(&pf->pdev->dev, "ARQ event error %d\n", ret);
  4914. break;
  4915. }
  4916. opcode = le16_to_cpu(event.desc.opcode);
  4917. switch (opcode) {
  4918. case i40e_aqc_opc_get_link_status:
  4919. i40e_handle_link_event(pf, &event);
  4920. break;
  4921. case i40e_aqc_opc_send_msg_to_pf:
  4922. ret = i40e_vc_process_vf_msg(pf,
  4923. le16_to_cpu(event.desc.retval),
  4924. le32_to_cpu(event.desc.cookie_high),
  4925. le32_to_cpu(event.desc.cookie_low),
  4926. event.msg_buf,
  4927. event.msg_size);
  4928. break;
  4929. case i40e_aqc_opc_lldp_update_mib:
  4930. dev_dbg(&pf->pdev->dev, "ARQ: Update LLDP MIB event received\n");
  4931. #ifdef CONFIG_I40E_DCB
  4932. rtnl_lock();
  4933. ret = i40e_handle_lldp_event(pf, &event);
  4934. rtnl_unlock();
  4935. #endif /* CONFIG_I40E_DCB */
  4936. break;
  4937. case i40e_aqc_opc_event_lan_overflow:
  4938. dev_dbg(&pf->pdev->dev, "ARQ LAN queue overflow event received\n");
  4939. i40e_handle_lan_overflow_event(pf, &event);
  4940. break;
  4941. case i40e_aqc_opc_send_msg_to_peer:
  4942. dev_info(&pf->pdev->dev, "ARQ: Msg from other pf\n");
  4943. break;
  4944. default:
  4945. dev_info(&pf->pdev->dev,
  4946. "ARQ Error: Unknown event 0x%04x received\n",
  4947. opcode);
  4948. break;
  4949. }
  4950. } while (pending && (i++ < pf->adminq_work_limit));
  4951. clear_bit(__I40E_ADMINQ_EVENT_PENDING, &pf->state);
  4952. /* re-enable Admin queue interrupt cause */
  4953. val = rd32(hw, I40E_PFINT_ICR0_ENA);
  4954. val |= I40E_PFINT_ICR0_ENA_ADMINQ_MASK;
  4955. wr32(hw, I40E_PFINT_ICR0_ENA, val);
  4956. i40e_flush(hw);
  4957. kfree(event.msg_buf);
  4958. }
  4959. /**
  4960. * i40e_verify_eeprom - make sure eeprom is good to use
  4961. * @pf: board private structure
  4962. **/
  4963. static void i40e_verify_eeprom(struct i40e_pf *pf)
  4964. {
  4965. int err;
  4966. err = i40e_diag_eeprom_test(&pf->hw);
  4967. if (err) {
  4968. /* retry in case of garbage read */
  4969. err = i40e_diag_eeprom_test(&pf->hw);
  4970. if (err) {
  4971. dev_info(&pf->pdev->dev, "eeprom check failed (%d), Tx/Rx traffic disabled\n",
  4972. err);
  4973. set_bit(__I40E_BAD_EEPROM, &pf->state);
  4974. }
  4975. }
  4976. if (!err && test_bit(__I40E_BAD_EEPROM, &pf->state)) {
  4977. dev_info(&pf->pdev->dev, "eeprom check passed, Tx/Rx traffic enabled\n");
  4978. clear_bit(__I40E_BAD_EEPROM, &pf->state);
  4979. }
  4980. }
  4981. /**
  4982. * i40e_reconstitute_veb - rebuild the VEB and anything connected to it
  4983. * @veb: pointer to the VEB instance
  4984. *
  4985. * This is a recursive function that first builds the attached VSIs then
  4986. * recurses in to build the next layer of VEB. We track the connections
  4987. * through our own index numbers because the seid's from the HW could
  4988. * change across the reset.
  4989. **/
  4990. static int i40e_reconstitute_veb(struct i40e_veb *veb)
  4991. {
  4992. struct i40e_vsi *ctl_vsi = NULL;
  4993. struct i40e_pf *pf = veb->pf;
  4994. int v, veb_idx;
  4995. int ret;
  4996. /* build VSI that owns this VEB, temporarily attached to base VEB */
  4997. for (v = 0; v < pf->num_alloc_vsi && !ctl_vsi; v++) {
  4998. if (pf->vsi[v] &&
  4999. pf->vsi[v]->veb_idx == veb->idx &&
  5000. pf->vsi[v]->flags & I40E_VSI_FLAG_VEB_OWNER) {
  5001. ctl_vsi = pf->vsi[v];
  5002. break;
  5003. }
  5004. }
  5005. if (!ctl_vsi) {
  5006. dev_info(&pf->pdev->dev,
  5007. "missing owner VSI for veb_idx %d\n", veb->idx);
  5008. ret = -ENOENT;
  5009. goto end_reconstitute;
  5010. }
  5011. if (ctl_vsi != pf->vsi[pf->lan_vsi])
  5012. ctl_vsi->uplink_seid = pf->vsi[pf->lan_vsi]->uplink_seid;
  5013. ret = i40e_add_vsi(ctl_vsi);
  5014. if (ret) {
  5015. dev_info(&pf->pdev->dev,
  5016. "rebuild of owner VSI failed: %d\n", ret);
  5017. goto end_reconstitute;
  5018. }
  5019. i40e_vsi_reset_stats(ctl_vsi);
  5020. /* create the VEB in the switch and move the VSI onto the VEB */
  5021. ret = i40e_add_veb(veb, ctl_vsi);
  5022. if (ret)
  5023. goto end_reconstitute;
  5024. /* create the remaining VSIs attached to this VEB */
  5025. for (v = 0; v < pf->num_alloc_vsi; v++) {
  5026. if (!pf->vsi[v] || pf->vsi[v] == ctl_vsi)
  5027. continue;
  5028. if (pf->vsi[v]->veb_idx == veb->idx) {
  5029. struct i40e_vsi *vsi = pf->vsi[v];
  5030. vsi->uplink_seid = veb->seid;
  5031. ret = i40e_add_vsi(vsi);
  5032. if (ret) {
  5033. dev_info(&pf->pdev->dev,
  5034. "rebuild of vsi_idx %d failed: %d\n",
  5035. v, ret);
  5036. goto end_reconstitute;
  5037. }
  5038. i40e_vsi_reset_stats(vsi);
  5039. }
  5040. }
  5041. /* create any VEBs attached to this VEB - RECURSION */
  5042. for (veb_idx = 0; veb_idx < I40E_MAX_VEB; veb_idx++) {
  5043. if (pf->veb[veb_idx] && pf->veb[veb_idx]->veb_idx == veb->idx) {
  5044. pf->veb[veb_idx]->uplink_seid = veb->seid;
  5045. ret = i40e_reconstitute_veb(pf->veb[veb_idx]);
  5046. if (ret)
  5047. break;
  5048. }
  5049. }
  5050. end_reconstitute:
  5051. return ret;
  5052. }
  5053. /**
  5054. * i40e_get_capabilities - get info about the HW
  5055. * @pf: the PF struct
  5056. **/
  5057. static int i40e_get_capabilities(struct i40e_pf *pf)
  5058. {
  5059. struct i40e_aqc_list_capabilities_element_resp *cap_buf;
  5060. u16 data_size;
  5061. int buf_len;
  5062. int err;
  5063. buf_len = 40 * sizeof(struct i40e_aqc_list_capabilities_element_resp);
  5064. do {
  5065. cap_buf = kzalloc(buf_len, GFP_KERNEL);
  5066. if (!cap_buf)
  5067. return -ENOMEM;
  5068. /* this loads the data into the hw struct for us */
  5069. err = i40e_aq_discover_capabilities(&pf->hw, cap_buf, buf_len,
  5070. &data_size,
  5071. i40e_aqc_opc_list_func_capabilities,
  5072. NULL);
  5073. /* data loaded, buffer no longer needed */
  5074. kfree(cap_buf);
  5075. if (pf->hw.aq.asq_last_status == I40E_AQ_RC_ENOMEM) {
  5076. /* retry with a larger buffer */
  5077. buf_len = data_size;
  5078. } else if (pf->hw.aq.asq_last_status != I40E_AQ_RC_OK) {
  5079. dev_info(&pf->pdev->dev,
  5080. "capability discovery failed: aq=%d\n",
  5081. pf->hw.aq.asq_last_status);
  5082. return -ENODEV;
  5083. }
  5084. } while (err);
  5085. if (((pf->hw.aq.fw_maj_ver == 2) && (pf->hw.aq.fw_min_ver < 22)) ||
  5086. (pf->hw.aq.fw_maj_ver < 2)) {
  5087. pf->hw.func_caps.num_msix_vectors++;
  5088. pf->hw.func_caps.num_msix_vectors_vf++;
  5089. }
  5090. if (pf->hw.debug_mask & I40E_DEBUG_USER)
  5091. dev_info(&pf->pdev->dev,
  5092. "pf=%d, num_vfs=%d, msix_pf=%d, msix_vf=%d, fd_g=%d, fd_b=%d, pf_max_q=%d num_vsi=%d\n",
  5093. pf->hw.pf_id, pf->hw.func_caps.num_vfs,
  5094. pf->hw.func_caps.num_msix_vectors,
  5095. pf->hw.func_caps.num_msix_vectors_vf,
  5096. pf->hw.func_caps.fd_filters_guaranteed,
  5097. pf->hw.func_caps.fd_filters_best_effort,
  5098. pf->hw.func_caps.num_tx_qp,
  5099. pf->hw.func_caps.num_vsis);
  5100. #define DEF_NUM_VSI (1 + (pf->hw.func_caps.fcoe ? 1 : 0) \
  5101. + pf->hw.func_caps.num_vfs)
  5102. if (pf->hw.revision_id == 0 && (DEF_NUM_VSI > pf->hw.func_caps.num_vsis)) {
  5103. dev_info(&pf->pdev->dev,
  5104. "got num_vsis %d, setting num_vsis to %d\n",
  5105. pf->hw.func_caps.num_vsis, DEF_NUM_VSI);
  5106. pf->hw.func_caps.num_vsis = DEF_NUM_VSI;
  5107. }
  5108. return 0;
  5109. }
  5110. static int i40e_vsi_clear(struct i40e_vsi *vsi);
  5111. /**
  5112. * i40e_fdir_sb_setup - initialize the Flow Director resources for Sideband
  5113. * @pf: board private structure
  5114. **/
  5115. static void i40e_fdir_sb_setup(struct i40e_pf *pf)
  5116. {
  5117. struct i40e_vsi *vsi;
  5118. int i;
  5119. /* quick workaround for an NVM issue that leaves a critical register
  5120. * uninitialized
  5121. */
  5122. if (!rd32(&pf->hw, I40E_GLQF_HKEY(0))) {
  5123. static const u32 hkey[] = {
  5124. 0xe640d33f, 0xcdfe98ab, 0x73fa7161, 0x0d7a7d36,
  5125. 0xeacb7d61, 0xaa4f05b6, 0x9c5c89ed, 0xfc425ddb,
  5126. 0xa4654832, 0xfc7461d4, 0x8f827619, 0xf5c63c21,
  5127. 0x95b3a76d};
  5128. for (i = 0; i <= I40E_GLQF_HKEY_MAX_INDEX; i++)
  5129. wr32(&pf->hw, I40E_GLQF_HKEY(i), hkey[i]);
  5130. }
  5131. if (!(pf->flags & I40E_FLAG_FD_SB_ENABLED))
  5132. return;
  5133. /* find existing VSI and see if it needs configuring */
  5134. vsi = NULL;
  5135. for (i = 0; i < pf->num_alloc_vsi; i++) {
  5136. if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR) {
  5137. vsi = pf->vsi[i];
  5138. break;
  5139. }
  5140. }
  5141. /* create a new VSI if none exists */
  5142. if (!vsi) {
  5143. vsi = i40e_vsi_setup(pf, I40E_VSI_FDIR,
  5144. pf->vsi[pf->lan_vsi]->seid, 0);
  5145. if (!vsi) {
  5146. dev_info(&pf->pdev->dev, "Couldn't create FDir VSI\n");
  5147. pf->flags &= ~I40E_FLAG_FD_SB_ENABLED;
  5148. return;
  5149. }
  5150. }
  5151. i40e_vsi_setup_irqhandler(vsi, i40e_fdir_clean_ring);
  5152. }
  5153. /**
  5154. * i40e_fdir_teardown - release the Flow Director resources
  5155. * @pf: board private structure
  5156. **/
  5157. static void i40e_fdir_teardown(struct i40e_pf *pf)
  5158. {
  5159. int i;
  5160. i40e_fdir_filter_exit(pf);
  5161. for (i = 0; i < pf->num_alloc_vsi; i++) {
  5162. if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR) {
  5163. i40e_vsi_release(pf->vsi[i]);
  5164. break;
  5165. }
  5166. }
  5167. }
  5168. /**
  5169. * i40e_prep_for_reset - prep for the core to reset
  5170. * @pf: board private structure
  5171. *
  5172. * Close up the VFs and other things in prep for pf Reset.
  5173. **/
  5174. static void i40e_prep_for_reset(struct i40e_pf *pf)
  5175. {
  5176. struct i40e_hw *hw = &pf->hw;
  5177. i40e_status ret = 0;
  5178. u32 v;
  5179. clear_bit(__I40E_RESET_INTR_RECEIVED, &pf->state);
  5180. if (test_and_set_bit(__I40E_RESET_RECOVERY_PENDING, &pf->state))
  5181. return;
  5182. dev_dbg(&pf->pdev->dev, "Tearing down internal switch for reset\n");
  5183. /* quiesce the VSIs and their queues that are not already DOWN */
  5184. i40e_pf_quiesce_all_vsi(pf);
  5185. for (v = 0; v < pf->num_alloc_vsi; v++) {
  5186. if (pf->vsi[v])
  5187. pf->vsi[v]->seid = 0;
  5188. }
  5189. i40e_shutdown_adminq(&pf->hw);
  5190. /* call shutdown HMC */
  5191. if (hw->hmc.hmc_obj) {
  5192. ret = i40e_shutdown_lan_hmc(hw);
  5193. if (ret)
  5194. dev_warn(&pf->pdev->dev,
  5195. "shutdown_lan_hmc failed: %d\n", ret);
  5196. }
  5197. }
  5198. /**
  5199. * i40e_send_version - update firmware with driver version
  5200. * @pf: PF struct
  5201. */
  5202. static void i40e_send_version(struct i40e_pf *pf)
  5203. {
  5204. struct i40e_driver_version dv;
  5205. dv.major_version = DRV_VERSION_MAJOR;
  5206. dv.minor_version = DRV_VERSION_MINOR;
  5207. dv.build_version = DRV_VERSION_BUILD;
  5208. dv.subbuild_version = 0;
  5209. strlcpy(dv.driver_string, DRV_VERSION, sizeof(dv.driver_string));
  5210. i40e_aq_send_driver_version(&pf->hw, &dv, NULL);
  5211. }
  5212. /**
  5213. * i40e_reset_and_rebuild - reset and rebuild using a saved config
  5214. * @pf: board private structure
  5215. * @reinit: if the Main VSI needs to re-initialized.
  5216. **/
  5217. static void i40e_reset_and_rebuild(struct i40e_pf *pf, bool reinit)
  5218. {
  5219. struct i40e_hw *hw = &pf->hw;
  5220. u8 set_fc_aq_fail = 0;
  5221. i40e_status ret;
  5222. u32 v;
  5223. /* Now we wait for GRST to settle out.
  5224. * We don't have to delete the VEBs or VSIs from the hw switch
  5225. * because the reset will make them disappear.
  5226. */
  5227. ret = i40e_pf_reset(hw);
  5228. if (ret) {
  5229. dev_info(&pf->pdev->dev, "PF reset failed, %d\n", ret);
  5230. set_bit(__I40E_RESET_FAILED, &pf->state);
  5231. goto clear_recovery;
  5232. }
  5233. pf->pfr_count++;
  5234. if (test_bit(__I40E_DOWN, &pf->state))
  5235. goto clear_recovery;
  5236. dev_dbg(&pf->pdev->dev, "Rebuilding internal switch\n");
  5237. /* rebuild the basics for the AdminQ, HMC, and initial HW switch */
  5238. ret = i40e_init_adminq(&pf->hw);
  5239. if (ret) {
  5240. dev_info(&pf->pdev->dev, "Rebuild AdminQ failed, %d\n", ret);
  5241. goto clear_recovery;
  5242. }
  5243. /* re-verify the eeprom if we just had an EMP reset */
  5244. if (test_bit(__I40E_EMP_RESET_REQUESTED, &pf->state)) {
  5245. clear_bit(__I40E_EMP_RESET_REQUESTED, &pf->state);
  5246. i40e_verify_eeprom(pf);
  5247. }
  5248. i40e_clear_pxe_mode(hw);
  5249. ret = i40e_get_capabilities(pf);
  5250. if (ret) {
  5251. dev_info(&pf->pdev->dev, "i40e_get_capabilities failed, %d\n",
  5252. ret);
  5253. goto end_core_reset;
  5254. }
  5255. ret = i40e_init_lan_hmc(hw, hw->func_caps.num_tx_qp,
  5256. hw->func_caps.num_rx_qp,
  5257. pf->fcoe_hmc_cntx_num, pf->fcoe_hmc_filt_num);
  5258. if (ret) {
  5259. dev_info(&pf->pdev->dev, "init_lan_hmc failed: %d\n", ret);
  5260. goto end_core_reset;
  5261. }
  5262. ret = i40e_configure_lan_hmc(hw, I40E_HMC_MODEL_DIRECT_ONLY);
  5263. if (ret) {
  5264. dev_info(&pf->pdev->dev, "configure_lan_hmc failed: %d\n", ret);
  5265. goto end_core_reset;
  5266. }
  5267. #ifdef CONFIG_I40E_DCB
  5268. ret = i40e_init_pf_dcb(pf);
  5269. if (ret) {
  5270. dev_info(&pf->pdev->dev, "init_pf_dcb failed: %d\n", ret);
  5271. goto end_core_reset;
  5272. }
  5273. #endif /* CONFIG_I40E_DCB */
  5274. #ifdef I40E_FCOE
  5275. ret = i40e_init_pf_fcoe(pf);
  5276. if (ret)
  5277. dev_info(&pf->pdev->dev, "init_pf_fcoe failed: %d\n", ret);
  5278. #endif
  5279. /* do basic switch setup */
  5280. ret = i40e_setup_pf_switch(pf, reinit);
  5281. if (ret)
  5282. goto end_core_reset;
  5283. /* driver is only interested in link up/down and module qualification
  5284. * reports from firmware
  5285. */
  5286. ret = i40e_aq_set_phy_int_mask(&pf->hw,
  5287. I40E_AQ_EVENT_LINK_UPDOWN |
  5288. I40E_AQ_EVENT_MODULE_QUAL_FAIL, NULL);
  5289. if (ret)
  5290. dev_info(&pf->pdev->dev, "set phy mask fail, aq_err %d\n", ret);
  5291. /* make sure our flow control settings are restored */
  5292. ret = i40e_set_fc(&pf->hw, &set_fc_aq_fail, true);
  5293. if (ret)
  5294. dev_info(&pf->pdev->dev, "set fc fail, aq_err %d\n", ret);
  5295. /* Rebuild the VSIs and VEBs that existed before reset.
  5296. * They are still in our local switch element arrays, so only
  5297. * need to rebuild the switch model in the HW.
  5298. *
  5299. * If there were VEBs but the reconstitution failed, we'll try
  5300. * try to recover minimal use by getting the basic PF VSI working.
  5301. */
  5302. if (pf->vsi[pf->lan_vsi]->uplink_seid != pf->mac_seid) {
  5303. dev_dbg(&pf->pdev->dev, "attempting to rebuild switch\n");
  5304. /* find the one VEB connected to the MAC, and find orphans */
  5305. for (v = 0; v < I40E_MAX_VEB; v++) {
  5306. if (!pf->veb[v])
  5307. continue;
  5308. if (pf->veb[v]->uplink_seid == pf->mac_seid ||
  5309. pf->veb[v]->uplink_seid == 0) {
  5310. ret = i40e_reconstitute_veb(pf->veb[v]);
  5311. if (!ret)
  5312. continue;
  5313. /* If Main VEB failed, we're in deep doodoo,
  5314. * so give up rebuilding the switch and set up
  5315. * for minimal rebuild of PF VSI.
  5316. * If orphan failed, we'll report the error
  5317. * but try to keep going.
  5318. */
  5319. if (pf->veb[v]->uplink_seid == pf->mac_seid) {
  5320. dev_info(&pf->pdev->dev,
  5321. "rebuild of switch failed: %d, will try to set up simple PF connection\n",
  5322. ret);
  5323. pf->vsi[pf->lan_vsi]->uplink_seid
  5324. = pf->mac_seid;
  5325. break;
  5326. } else if (pf->veb[v]->uplink_seid == 0) {
  5327. dev_info(&pf->pdev->dev,
  5328. "rebuild of orphan VEB failed: %d\n",
  5329. ret);
  5330. }
  5331. }
  5332. }
  5333. }
  5334. if (pf->vsi[pf->lan_vsi]->uplink_seid == pf->mac_seid) {
  5335. dev_dbg(&pf->pdev->dev, "attempting to rebuild PF VSI\n");
  5336. /* no VEB, so rebuild only the Main VSI */
  5337. ret = i40e_add_vsi(pf->vsi[pf->lan_vsi]);
  5338. if (ret) {
  5339. dev_info(&pf->pdev->dev,
  5340. "rebuild of Main VSI failed: %d\n", ret);
  5341. goto end_core_reset;
  5342. }
  5343. }
  5344. msleep(75);
  5345. ret = i40e_aq_set_link_restart_an(&pf->hw, true, NULL);
  5346. if (ret) {
  5347. dev_info(&pf->pdev->dev, "link restart failed, aq_err=%d\n",
  5348. pf->hw.aq.asq_last_status);
  5349. }
  5350. /* reinit the misc interrupt */
  5351. if (pf->flags & I40E_FLAG_MSIX_ENABLED)
  5352. ret = i40e_setup_misc_vector(pf);
  5353. /* restart the VSIs that were rebuilt and running before the reset */
  5354. i40e_pf_unquiesce_all_vsi(pf);
  5355. if (pf->num_alloc_vfs) {
  5356. for (v = 0; v < pf->num_alloc_vfs; v++)
  5357. i40e_reset_vf(&pf->vf[v], true);
  5358. }
  5359. /* tell the firmware that we're starting */
  5360. i40e_send_version(pf);
  5361. end_core_reset:
  5362. clear_bit(__I40E_RESET_FAILED, &pf->state);
  5363. clear_recovery:
  5364. clear_bit(__I40E_RESET_RECOVERY_PENDING, &pf->state);
  5365. }
  5366. /**
  5367. * i40e_handle_reset_warning - prep for the pf to reset, reset and rebuild
  5368. * @pf: board private structure
  5369. *
  5370. * Close up the VFs and other things in prep for a Core Reset,
  5371. * then get ready to rebuild the world.
  5372. **/
  5373. static void i40e_handle_reset_warning(struct i40e_pf *pf)
  5374. {
  5375. i40e_prep_for_reset(pf);
  5376. i40e_reset_and_rebuild(pf, false);
  5377. }
  5378. /**
  5379. * i40e_handle_mdd_event
  5380. * @pf: pointer to the pf structure
  5381. *
  5382. * Called from the MDD irq handler to identify possibly malicious vfs
  5383. **/
  5384. static void i40e_handle_mdd_event(struct i40e_pf *pf)
  5385. {
  5386. struct i40e_hw *hw = &pf->hw;
  5387. bool mdd_detected = false;
  5388. bool pf_mdd_detected = false;
  5389. struct i40e_vf *vf;
  5390. u32 reg;
  5391. int i;
  5392. if (!test_bit(__I40E_MDD_EVENT_PENDING, &pf->state))
  5393. return;
  5394. /* find what triggered the MDD event */
  5395. reg = rd32(hw, I40E_GL_MDET_TX);
  5396. if (reg & I40E_GL_MDET_TX_VALID_MASK) {
  5397. u8 pf_num = (reg & I40E_GL_MDET_TX_PF_NUM_MASK) >>
  5398. I40E_GL_MDET_TX_PF_NUM_SHIFT;
  5399. u16 vf_num = (reg & I40E_GL_MDET_TX_VF_NUM_MASK) >>
  5400. I40E_GL_MDET_TX_VF_NUM_SHIFT;
  5401. u8 event = (reg & I40E_GL_MDET_TX_EVENT_MASK) >>
  5402. I40E_GL_MDET_TX_EVENT_SHIFT;
  5403. u16 queue = ((reg & I40E_GL_MDET_TX_QUEUE_MASK) >>
  5404. I40E_GL_MDET_TX_QUEUE_SHIFT) -
  5405. pf->hw.func_caps.base_queue;
  5406. if (netif_msg_tx_err(pf))
  5407. dev_info(&pf->pdev->dev, "Malicious Driver Detection event 0x%02x on TX queue %d pf number 0x%02x vf number 0x%02x\n",
  5408. event, queue, pf_num, vf_num);
  5409. wr32(hw, I40E_GL_MDET_TX, 0xffffffff);
  5410. mdd_detected = true;
  5411. }
  5412. reg = rd32(hw, I40E_GL_MDET_RX);
  5413. if (reg & I40E_GL_MDET_RX_VALID_MASK) {
  5414. u8 func = (reg & I40E_GL_MDET_RX_FUNCTION_MASK) >>
  5415. I40E_GL_MDET_RX_FUNCTION_SHIFT;
  5416. u8 event = (reg & I40E_GL_MDET_RX_EVENT_MASK) >>
  5417. I40E_GL_MDET_RX_EVENT_SHIFT;
  5418. u16 queue = ((reg & I40E_GL_MDET_RX_QUEUE_MASK) >>
  5419. I40E_GL_MDET_RX_QUEUE_SHIFT) -
  5420. pf->hw.func_caps.base_queue;
  5421. if (netif_msg_rx_err(pf))
  5422. dev_info(&pf->pdev->dev, "Malicious Driver Detection event 0x%02x on RX queue %d of function 0x%02x\n",
  5423. event, queue, func);
  5424. wr32(hw, I40E_GL_MDET_RX, 0xffffffff);
  5425. mdd_detected = true;
  5426. }
  5427. if (mdd_detected) {
  5428. reg = rd32(hw, I40E_PF_MDET_TX);
  5429. if (reg & I40E_PF_MDET_TX_VALID_MASK) {
  5430. wr32(hw, I40E_PF_MDET_TX, 0xFFFF);
  5431. dev_info(&pf->pdev->dev, "TX driver issue detected, PF reset issued\n");
  5432. pf_mdd_detected = true;
  5433. }
  5434. reg = rd32(hw, I40E_PF_MDET_RX);
  5435. if (reg & I40E_PF_MDET_RX_VALID_MASK) {
  5436. wr32(hw, I40E_PF_MDET_RX, 0xFFFF);
  5437. dev_info(&pf->pdev->dev, "RX driver issue detected, PF reset issued\n");
  5438. pf_mdd_detected = true;
  5439. }
  5440. /* Queue belongs to the PF, initiate a reset */
  5441. if (pf_mdd_detected) {
  5442. set_bit(__I40E_PF_RESET_REQUESTED, &pf->state);
  5443. i40e_service_event_schedule(pf);
  5444. }
  5445. }
  5446. /* see if one of the VFs needs its hand slapped */
  5447. for (i = 0; i < pf->num_alloc_vfs && mdd_detected; i++) {
  5448. vf = &(pf->vf[i]);
  5449. reg = rd32(hw, I40E_VP_MDET_TX(i));
  5450. if (reg & I40E_VP_MDET_TX_VALID_MASK) {
  5451. wr32(hw, I40E_VP_MDET_TX(i), 0xFFFF);
  5452. vf->num_mdd_events++;
  5453. dev_info(&pf->pdev->dev, "TX driver issue detected on VF %d\n",
  5454. i);
  5455. }
  5456. reg = rd32(hw, I40E_VP_MDET_RX(i));
  5457. if (reg & I40E_VP_MDET_RX_VALID_MASK) {
  5458. wr32(hw, I40E_VP_MDET_RX(i), 0xFFFF);
  5459. vf->num_mdd_events++;
  5460. dev_info(&pf->pdev->dev, "RX driver issue detected on VF %d\n",
  5461. i);
  5462. }
  5463. if (vf->num_mdd_events > I40E_DEFAULT_NUM_MDD_EVENTS_ALLOWED) {
  5464. dev_info(&pf->pdev->dev,
  5465. "Too many MDD events on VF %d, disabled\n", i);
  5466. dev_info(&pf->pdev->dev,
  5467. "Use PF Control I/F to re-enable the VF\n");
  5468. set_bit(I40E_VF_STAT_DISABLED, &vf->vf_states);
  5469. }
  5470. }
  5471. /* re-enable mdd interrupt cause */
  5472. clear_bit(__I40E_MDD_EVENT_PENDING, &pf->state);
  5473. reg = rd32(hw, I40E_PFINT_ICR0_ENA);
  5474. reg |= I40E_PFINT_ICR0_ENA_MAL_DETECT_MASK;
  5475. wr32(hw, I40E_PFINT_ICR0_ENA, reg);
  5476. i40e_flush(hw);
  5477. }
  5478. #ifdef CONFIG_I40E_VXLAN
  5479. /**
  5480. * i40e_sync_vxlan_filters_subtask - Sync the VSI filter list with HW
  5481. * @pf: board private structure
  5482. **/
  5483. static void i40e_sync_vxlan_filters_subtask(struct i40e_pf *pf)
  5484. {
  5485. struct i40e_hw *hw = &pf->hw;
  5486. i40e_status ret;
  5487. u8 filter_index;
  5488. __be16 port;
  5489. int i;
  5490. if (!(pf->flags & I40E_FLAG_VXLAN_FILTER_SYNC))
  5491. return;
  5492. pf->flags &= ~I40E_FLAG_VXLAN_FILTER_SYNC;
  5493. for (i = 0; i < I40E_MAX_PF_UDP_OFFLOAD_PORTS; i++) {
  5494. if (pf->pending_vxlan_bitmap & (1 << i)) {
  5495. pf->pending_vxlan_bitmap &= ~(1 << i);
  5496. port = pf->vxlan_ports[i];
  5497. ret = port ?
  5498. i40e_aq_add_udp_tunnel(hw, ntohs(port),
  5499. I40E_AQC_TUNNEL_TYPE_VXLAN,
  5500. &filter_index, NULL)
  5501. : i40e_aq_del_udp_tunnel(hw, i, NULL);
  5502. if (ret) {
  5503. dev_info(&pf->pdev->dev, "Failed to execute AQ command for %s port %d with index %d\n",
  5504. port ? "adding" : "deleting",
  5505. ntohs(port), port ? i : i);
  5506. pf->vxlan_ports[i] = 0;
  5507. } else {
  5508. dev_info(&pf->pdev->dev, "%s port %d with AQ command with index %d\n",
  5509. port ? "Added" : "Deleted",
  5510. ntohs(port), port ? i : filter_index);
  5511. }
  5512. }
  5513. }
  5514. }
  5515. #endif
  5516. /**
  5517. * i40e_service_task - Run the driver's async subtasks
  5518. * @work: pointer to work_struct containing our data
  5519. **/
  5520. static void i40e_service_task(struct work_struct *work)
  5521. {
  5522. struct i40e_pf *pf = container_of(work,
  5523. struct i40e_pf,
  5524. service_task);
  5525. unsigned long start_time = jiffies;
  5526. /* don't bother with service tasks if a reset is in progress */
  5527. if (test_bit(__I40E_RESET_RECOVERY_PENDING, &pf->state)) {
  5528. i40e_service_event_complete(pf);
  5529. return;
  5530. }
  5531. i40e_reset_subtask(pf);
  5532. i40e_handle_mdd_event(pf);
  5533. i40e_vc_process_vflr_event(pf);
  5534. i40e_watchdog_subtask(pf);
  5535. i40e_fdir_reinit_subtask(pf);
  5536. i40e_sync_filters_subtask(pf);
  5537. #ifdef CONFIG_I40E_VXLAN
  5538. i40e_sync_vxlan_filters_subtask(pf);
  5539. #endif
  5540. i40e_clean_adminq_subtask(pf);
  5541. i40e_service_event_complete(pf);
  5542. /* If the tasks have taken longer than one timer cycle or there
  5543. * is more work to be done, reschedule the service task now
  5544. * rather than wait for the timer to tick again.
  5545. */
  5546. if (time_after(jiffies, (start_time + pf->service_timer_period)) ||
  5547. test_bit(__I40E_ADMINQ_EVENT_PENDING, &pf->state) ||
  5548. test_bit(__I40E_MDD_EVENT_PENDING, &pf->state) ||
  5549. test_bit(__I40E_VFLR_EVENT_PENDING, &pf->state))
  5550. i40e_service_event_schedule(pf);
  5551. }
  5552. /**
  5553. * i40e_service_timer - timer callback
  5554. * @data: pointer to PF struct
  5555. **/
  5556. static void i40e_service_timer(unsigned long data)
  5557. {
  5558. struct i40e_pf *pf = (struct i40e_pf *)data;
  5559. mod_timer(&pf->service_timer,
  5560. round_jiffies(jiffies + pf->service_timer_period));
  5561. i40e_service_event_schedule(pf);
  5562. }
  5563. /**
  5564. * i40e_set_num_rings_in_vsi - Determine number of rings in the VSI
  5565. * @vsi: the VSI being configured
  5566. **/
  5567. static int i40e_set_num_rings_in_vsi(struct i40e_vsi *vsi)
  5568. {
  5569. struct i40e_pf *pf = vsi->back;
  5570. switch (vsi->type) {
  5571. case I40E_VSI_MAIN:
  5572. vsi->alloc_queue_pairs = pf->num_lan_qps;
  5573. vsi->num_desc = ALIGN(I40E_DEFAULT_NUM_DESCRIPTORS,
  5574. I40E_REQ_DESCRIPTOR_MULTIPLE);
  5575. if (pf->flags & I40E_FLAG_MSIX_ENABLED)
  5576. vsi->num_q_vectors = pf->num_lan_msix;
  5577. else
  5578. vsi->num_q_vectors = 1;
  5579. break;
  5580. case I40E_VSI_FDIR:
  5581. vsi->alloc_queue_pairs = 1;
  5582. vsi->num_desc = ALIGN(I40E_FDIR_RING_COUNT,
  5583. I40E_REQ_DESCRIPTOR_MULTIPLE);
  5584. vsi->num_q_vectors = 1;
  5585. break;
  5586. case I40E_VSI_VMDQ2:
  5587. vsi->alloc_queue_pairs = pf->num_vmdq_qps;
  5588. vsi->num_desc = ALIGN(I40E_DEFAULT_NUM_DESCRIPTORS,
  5589. I40E_REQ_DESCRIPTOR_MULTIPLE);
  5590. vsi->num_q_vectors = pf->num_vmdq_msix;
  5591. break;
  5592. case I40E_VSI_SRIOV:
  5593. vsi->alloc_queue_pairs = pf->num_vf_qps;
  5594. vsi->num_desc = ALIGN(I40E_DEFAULT_NUM_DESCRIPTORS,
  5595. I40E_REQ_DESCRIPTOR_MULTIPLE);
  5596. break;
  5597. #ifdef I40E_FCOE
  5598. case I40E_VSI_FCOE:
  5599. vsi->alloc_queue_pairs = pf->num_fcoe_qps;
  5600. vsi->num_desc = ALIGN(I40E_DEFAULT_NUM_DESCRIPTORS,
  5601. I40E_REQ_DESCRIPTOR_MULTIPLE);
  5602. vsi->num_q_vectors = pf->num_fcoe_msix;
  5603. break;
  5604. #endif /* I40E_FCOE */
  5605. default:
  5606. WARN_ON(1);
  5607. return -ENODATA;
  5608. }
  5609. return 0;
  5610. }
  5611. /**
  5612. * i40e_vsi_alloc_arrays - Allocate queue and vector pointer arrays for the vsi
  5613. * @type: VSI pointer
  5614. * @alloc_qvectors: a bool to specify if q_vectors need to be allocated.
  5615. *
  5616. * On error: returns error code (negative)
  5617. * On success: returns 0
  5618. **/
  5619. static int i40e_vsi_alloc_arrays(struct i40e_vsi *vsi, bool alloc_qvectors)
  5620. {
  5621. int size;
  5622. int ret = 0;
  5623. /* allocate memory for both Tx and Rx ring pointers */
  5624. size = sizeof(struct i40e_ring *) * vsi->alloc_queue_pairs * 2;
  5625. vsi->tx_rings = kzalloc(size, GFP_KERNEL);
  5626. if (!vsi->tx_rings)
  5627. return -ENOMEM;
  5628. vsi->rx_rings = &vsi->tx_rings[vsi->alloc_queue_pairs];
  5629. if (alloc_qvectors) {
  5630. /* allocate memory for q_vector pointers */
  5631. size = sizeof(struct i40e_q_vector *) * vsi->num_q_vectors;
  5632. vsi->q_vectors = kzalloc(size, GFP_KERNEL);
  5633. if (!vsi->q_vectors) {
  5634. ret = -ENOMEM;
  5635. goto err_vectors;
  5636. }
  5637. }
  5638. return ret;
  5639. err_vectors:
  5640. kfree(vsi->tx_rings);
  5641. return ret;
  5642. }
  5643. /**
  5644. * i40e_vsi_mem_alloc - Allocates the next available struct vsi in the PF
  5645. * @pf: board private structure
  5646. * @type: type of VSI
  5647. *
  5648. * On error: returns error code (negative)
  5649. * On success: returns vsi index in PF (positive)
  5650. **/
  5651. static int i40e_vsi_mem_alloc(struct i40e_pf *pf, enum i40e_vsi_type type)
  5652. {
  5653. int ret = -ENODEV;
  5654. struct i40e_vsi *vsi;
  5655. int vsi_idx;
  5656. int i;
  5657. /* Need to protect the allocation of the VSIs at the PF level */
  5658. mutex_lock(&pf->switch_mutex);
  5659. /* VSI list may be fragmented if VSI creation/destruction has
  5660. * been happening. We can afford to do a quick scan to look
  5661. * for any free VSIs in the list.
  5662. *
  5663. * find next empty vsi slot, looping back around if necessary
  5664. */
  5665. i = pf->next_vsi;
  5666. while (i < pf->num_alloc_vsi && pf->vsi[i])
  5667. i++;
  5668. if (i >= pf->num_alloc_vsi) {
  5669. i = 0;
  5670. while (i < pf->next_vsi && pf->vsi[i])
  5671. i++;
  5672. }
  5673. if (i < pf->num_alloc_vsi && !pf->vsi[i]) {
  5674. vsi_idx = i; /* Found one! */
  5675. } else {
  5676. ret = -ENODEV;
  5677. goto unlock_pf; /* out of VSI slots! */
  5678. }
  5679. pf->next_vsi = ++i;
  5680. vsi = kzalloc(sizeof(*vsi), GFP_KERNEL);
  5681. if (!vsi) {
  5682. ret = -ENOMEM;
  5683. goto unlock_pf;
  5684. }
  5685. vsi->type = type;
  5686. vsi->back = pf;
  5687. set_bit(__I40E_DOWN, &vsi->state);
  5688. vsi->flags = 0;
  5689. vsi->idx = vsi_idx;
  5690. vsi->rx_itr_setting = pf->rx_itr_default;
  5691. vsi->tx_itr_setting = pf->tx_itr_default;
  5692. vsi->netdev_registered = false;
  5693. vsi->work_limit = I40E_DEFAULT_IRQ_WORK;
  5694. INIT_LIST_HEAD(&vsi->mac_filter_list);
  5695. vsi->irqs_ready = false;
  5696. ret = i40e_set_num_rings_in_vsi(vsi);
  5697. if (ret)
  5698. goto err_rings;
  5699. ret = i40e_vsi_alloc_arrays(vsi, true);
  5700. if (ret)
  5701. goto err_rings;
  5702. /* Setup default MSIX irq handler for VSI */
  5703. i40e_vsi_setup_irqhandler(vsi, i40e_msix_clean_rings);
  5704. pf->vsi[vsi_idx] = vsi;
  5705. ret = vsi_idx;
  5706. goto unlock_pf;
  5707. err_rings:
  5708. pf->next_vsi = i - 1;
  5709. kfree(vsi);
  5710. unlock_pf:
  5711. mutex_unlock(&pf->switch_mutex);
  5712. return ret;
  5713. }
  5714. /**
  5715. * i40e_vsi_free_arrays - Free queue and vector pointer arrays for the VSI
  5716. * @type: VSI pointer
  5717. * @free_qvectors: a bool to specify if q_vectors need to be freed.
  5718. *
  5719. * On error: returns error code (negative)
  5720. * On success: returns 0
  5721. **/
  5722. static void i40e_vsi_free_arrays(struct i40e_vsi *vsi, bool free_qvectors)
  5723. {
  5724. /* free the ring and vector containers */
  5725. if (free_qvectors) {
  5726. kfree(vsi->q_vectors);
  5727. vsi->q_vectors = NULL;
  5728. }
  5729. kfree(vsi->tx_rings);
  5730. vsi->tx_rings = NULL;
  5731. vsi->rx_rings = NULL;
  5732. }
  5733. /**
  5734. * i40e_vsi_clear - Deallocate the VSI provided
  5735. * @vsi: the VSI being un-configured
  5736. **/
  5737. static int i40e_vsi_clear(struct i40e_vsi *vsi)
  5738. {
  5739. struct i40e_pf *pf;
  5740. if (!vsi)
  5741. return 0;
  5742. if (!vsi->back)
  5743. goto free_vsi;
  5744. pf = vsi->back;
  5745. mutex_lock(&pf->switch_mutex);
  5746. if (!pf->vsi[vsi->idx]) {
  5747. dev_err(&pf->pdev->dev, "pf->vsi[%d] is NULL, just free vsi[%d](%p,type %d)\n",
  5748. vsi->idx, vsi->idx, vsi, vsi->type);
  5749. goto unlock_vsi;
  5750. }
  5751. if (pf->vsi[vsi->idx] != vsi) {
  5752. dev_err(&pf->pdev->dev,
  5753. "pf->vsi[%d](%p, type %d) != vsi[%d](%p,type %d): no free!\n",
  5754. pf->vsi[vsi->idx]->idx,
  5755. pf->vsi[vsi->idx],
  5756. pf->vsi[vsi->idx]->type,
  5757. vsi->idx, vsi, vsi->type);
  5758. goto unlock_vsi;
  5759. }
  5760. /* updates the pf for this cleared vsi */
  5761. i40e_put_lump(pf->qp_pile, vsi->base_queue, vsi->idx);
  5762. i40e_put_lump(pf->irq_pile, vsi->base_vector, vsi->idx);
  5763. i40e_vsi_free_arrays(vsi, true);
  5764. pf->vsi[vsi->idx] = NULL;
  5765. if (vsi->idx < pf->next_vsi)
  5766. pf->next_vsi = vsi->idx;
  5767. unlock_vsi:
  5768. mutex_unlock(&pf->switch_mutex);
  5769. free_vsi:
  5770. kfree(vsi);
  5771. return 0;
  5772. }
  5773. /**
  5774. * i40e_vsi_clear_rings - Deallocates the Rx and Tx rings for the provided VSI
  5775. * @vsi: the VSI being cleaned
  5776. **/
  5777. static void i40e_vsi_clear_rings(struct i40e_vsi *vsi)
  5778. {
  5779. int i;
  5780. if (vsi->tx_rings && vsi->tx_rings[0]) {
  5781. for (i = 0; i < vsi->alloc_queue_pairs; i++) {
  5782. kfree_rcu(vsi->tx_rings[i], rcu);
  5783. vsi->tx_rings[i] = NULL;
  5784. vsi->rx_rings[i] = NULL;
  5785. }
  5786. }
  5787. }
  5788. /**
  5789. * i40e_alloc_rings - Allocates the Rx and Tx rings for the provided VSI
  5790. * @vsi: the VSI being configured
  5791. **/
  5792. static int i40e_alloc_rings(struct i40e_vsi *vsi)
  5793. {
  5794. struct i40e_ring *tx_ring, *rx_ring;
  5795. struct i40e_pf *pf = vsi->back;
  5796. int i;
  5797. /* Set basic values in the rings to be used later during open() */
  5798. for (i = 0; i < vsi->alloc_queue_pairs; i++) {
  5799. /* allocate space for both Tx and Rx in one shot */
  5800. tx_ring = kzalloc(sizeof(struct i40e_ring) * 2, GFP_KERNEL);
  5801. if (!tx_ring)
  5802. goto err_out;
  5803. tx_ring->queue_index = i;
  5804. tx_ring->reg_idx = vsi->base_queue + i;
  5805. tx_ring->ring_active = false;
  5806. tx_ring->vsi = vsi;
  5807. tx_ring->netdev = vsi->netdev;
  5808. tx_ring->dev = &pf->pdev->dev;
  5809. tx_ring->count = vsi->num_desc;
  5810. tx_ring->size = 0;
  5811. tx_ring->dcb_tc = 0;
  5812. vsi->tx_rings[i] = tx_ring;
  5813. rx_ring = &tx_ring[1];
  5814. rx_ring->queue_index = i;
  5815. rx_ring->reg_idx = vsi->base_queue + i;
  5816. rx_ring->ring_active = false;
  5817. rx_ring->vsi = vsi;
  5818. rx_ring->netdev = vsi->netdev;
  5819. rx_ring->dev = &pf->pdev->dev;
  5820. rx_ring->count = vsi->num_desc;
  5821. rx_ring->size = 0;
  5822. rx_ring->dcb_tc = 0;
  5823. if (pf->flags & I40E_FLAG_16BYTE_RX_DESC_ENABLED)
  5824. set_ring_16byte_desc_enabled(rx_ring);
  5825. else
  5826. clear_ring_16byte_desc_enabled(rx_ring);
  5827. vsi->rx_rings[i] = rx_ring;
  5828. }
  5829. return 0;
  5830. err_out:
  5831. i40e_vsi_clear_rings(vsi);
  5832. return -ENOMEM;
  5833. }
  5834. /**
  5835. * i40e_reserve_msix_vectors - Reserve MSI-X vectors in the kernel
  5836. * @pf: board private structure
  5837. * @vectors: the number of MSI-X vectors to request
  5838. *
  5839. * Returns the number of vectors reserved, or error
  5840. **/
  5841. static int i40e_reserve_msix_vectors(struct i40e_pf *pf, int vectors)
  5842. {
  5843. vectors = pci_enable_msix_range(pf->pdev, pf->msix_entries,
  5844. I40E_MIN_MSIX, vectors);
  5845. if (vectors < 0) {
  5846. dev_info(&pf->pdev->dev,
  5847. "MSI-X vector reservation failed: %d\n", vectors);
  5848. vectors = 0;
  5849. }
  5850. return vectors;
  5851. }
  5852. /**
  5853. * i40e_init_msix - Setup the MSIX capability
  5854. * @pf: board private structure
  5855. *
  5856. * Work with the OS to set up the MSIX vectors needed.
  5857. *
  5858. * Returns 0 on success, negative on failure
  5859. **/
  5860. static int i40e_init_msix(struct i40e_pf *pf)
  5861. {
  5862. i40e_status err = 0;
  5863. struct i40e_hw *hw = &pf->hw;
  5864. int other_vecs = 0;
  5865. int v_budget, i;
  5866. int vec;
  5867. if (!(pf->flags & I40E_FLAG_MSIX_ENABLED))
  5868. return -ENODEV;
  5869. /* The number of vectors we'll request will be comprised of:
  5870. * - Add 1 for "other" cause for Admin Queue events, etc.
  5871. * - The number of LAN queue pairs
  5872. * - Queues being used for RSS.
  5873. * We don't need as many as max_rss_size vectors.
  5874. * use rss_size instead in the calculation since that
  5875. * is governed by number of cpus in the system.
  5876. * - assumes symmetric Tx/Rx pairing
  5877. * - The number of VMDq pairs
  5878. #ifdef I40E_FCOE
  5879. * - The number of FCOE qps.
  5880. #endif
  5881. * Once we count this up, try the request.
  5882. *
  5883. * If we can't get what we want, we'll simplify to nearly nothing
  5884. * and try again. If that still fails, we punt.
  5885. */
  5886. pf->num_lan_msix = pf->num_lan_qps - (pf->rss_size_max - pf->rss_size);
  5887. pf->num_vmdq_msix = pf->num_vmdq_qps;
  5888. other_vecs = 1;
  5889. other_vecs += (pf->num_vmdq_vsis * pf->num_vmdq_msix);
  5890. if (pf->flags & I40E_FLAG_FD_SB_ENABLED)
  5891. other_vecs++;
  5892. #ifdef I40E_FCOE
  5893. if (pf->flags & I40E_FLAG_FCOE_ENABLED) {
  5894. pf->num_fcoe_msix = pf->num_fcoe_qps;
  5895. v_budget += pf->num_fcoe_msix;
  5896. }
  5897. #endif
  5898. /* Scale down if necessary, and the rings will share vectors */
  5899. pf->num_lan_msix = min_t(int, pf->num_lan_msix,
  5900. (hw->func_caps.num_msix_vectors - other_vecs));
  5901. v_budget = pf->num_lan_msix + other_vecs;
  5902. pf->msix_entries = kcalloc(v_budget, sizeof(struct msix_entry),
  5903. GFP_KERNEL);
  5904. if (!pf->msix_entries)
  5905. return -ENOMEM;
  5906. for (i = 0; i < v_budget; i++)
  5907. pf->msix_entries[i].entry = i;
  5908. vec = i40e_reserve_msix_vectors(pf, v_budget);
  5909. if (vec != v_budget) {
  5910. /* If we have limited resources, we will start with no vectors
  5911. * for the special features and then allocate vectors to some
  5912. * of these features based on the policy and at the end disable
  5913. * the features that did not get any vectors.
  5914. */
  5915. #ifdef I40E_FCOE
  5916. pf->num_fcoe_qps = 0;
  5917. pf->num_fcoe_msix = 0;
  5918. #endif
  5919. pf->num_vmdq_msix = 0;
  5920. }
  5921. if (vec < I40E_MIN_MSIX) {
  5922. pf->flags &= ~I40E_FLAG_MSIX_ENABLED;
  5923. kfree(pf->msix_entries);
  5924. pf->msix_entries = NULL;
  5925. return -ENODEV;
  5926. } else if (vec == I40E_MIN_MSIX) {
  5927. /* Adjust for minimal MSIX use */
  5928. pf->num_vmdq_vsis = 0;
  5929. pf->num_vmdq_qps = 0;
  5930. pf->num_lan_qps = 1;
  5931. pf->num_lan_msix = 1;
  5932. } else if (vec != v_budget) {
  5933. /* reserve the misc vector */
  5934. vec--;
  5935. /* Scale vector usage down */
  5936. pf->num_vmdq_msix = 1; /* force VMDqs to only one vector */
  5937. pf->num_vmdq_vsis = 1;
  5938. /* partition out the remaining vectors */
  5939. switch (vec) {
  5940. case 2:
  5941. pf->num_lan_msix = 1;
  5942. break;
  5943. case 3:
  5944. #ifdef I40E_FCOE
  5945. /* give one vector to FCoE */
  5946. if (pf->flags & I40E_FLAG_FCOE_ENABLED) {
  5947. pf->num_lan_msix = 1;
  5948. pf->num_fcoe_msix = 1;
  5949. }
  5950. #else
  5951. pf->num_lan_msix = 2;
  5952. #endif
  5953. break;
  5954. default:
  5955. #ifdef I40E_FCOE
  5956. /* give one vector to FCoE */
  5957. if (pf->flags & I40E_FLAG_FCOE_ENABLED) {
  5958. pf->num_fcoe_msix = 1;
  5959. vec--;
  5960. }
  5961. #endif
  5962. pf->num_lan_msix = min_t(int, (vec / 2),
  5963. pf->num_lan_qps);
  5964. pf->num_vmdq_vsis = min_t(int, (vec - pf->num_lan_msix),
  5965. I40E_DEFAULT_NUM_VMDQ_VSI);
  5966. break;
  5967. }
  5968. }
  5969. if ((pf->flags & I40E_FLAG_VMDQ_ENABLED) &&
  5970. (pf->num_vmdq_msix == 0)) {
  5971. dev_info(&pf->pdev->dev, "VMDq disabled, not enough MSI-X vectors\n");
  5972. pf->flags &= ~I40E_FLAG_VMDQ_ENABLED;
  5973. }
  5974. #ifdef I40E_FCOE
  5975. if ((pf->flags & I40E_FLAG_FCOE_ENABLED) && (pf->num_fcoe_msix == 0)) {
  5976. dev_info(&pf->pdev->dev, "FCOE disabled, not enough MSI-X vectors\n");
  5977. pf->flags &= ~I40E_FLAG_FCOE_ENABLED;
  5978. }
  5979. #endif
  5980. return err;
  5981. }
  5982. /**
  5983. * i40e_vsi_alloc_q_vector - Allocate memory for a single interrupt vector
  5984. * @vsi: the VSI being configured
  5985. * @v_idx: index of the vector in the vsi struct
  5986. *
  5987. * We allocate one q_vector. If allocation fails we return -ENOMEM.
  5988. **/
  5989. static int i40e_vsi_alloc_q_vector(struct i40e_vsi *vsi, int v_idx)
  5990. {
  5991. struct i40e_q_vector *q_vector;
  5992. /* allocate q_vector */
  5993. q_vector = kzalloc(sizeof(struct i40e_q_vector), GFP_KERNEL);
  5994. if (!q_vector)
  5995. return -ENOMEM;
  5996. q_vector->vsi = vsi;
  5997. q_vector->v_idx = v_idx;
  5998. cpumask_set_cpu(v_idx, &q_vector->affinity_mask);
  5999. if (vsi->netdev)
  6000. netif_napi_add(vsi->netdev, &q_vector->napi,
  6001. i40e_napi_poll, NAPI_POLL_WEIGHT);
  6002. q_vector->rx.latency_range = I40E_LOW_LATENCY;
  6003. q_vector->tx.latency_range = I40E_LOW_LATENCY;
  6004. /* tie q_vector and vsi together */
  6005. vsi->q_vectors[v_idx] = q_vector;
  6006. return 0;
  6007. }
  6008. /**
  6009. * i40e_vsi_alloc_q_vectors - Allocate memory for interrupt vectors
  6010. * @vsi: the VSI being configured
  6011. *
  6012. * We allocate one q_vector per queue interrupt. If allocation fails we
  6013. * return -ENOMEM.
  6014. **/
  6015. static int i40e_vsi_alloc_q_vectors(struct i40e_vsi *vsi)
  6016. {
  6017. struct i40e_pf *pf = vsi->back;
  6018. int v_idx, num_q_vectors;
  6019. int err;
  6020. /* if not MSIX, give the one vector only to the LAN VSI */
  6021. if (pf->flags & I40E_FLAG_MSIX_ENABLED)
  6022. num_q_vectors = vsi->num_q_vectors;
  6023. else if (vsi == pf->vsi[pf->lan_vsi])
  6024. num_q_vectors = 1;
  6025. else
  6026. return -EINVAL;
  6027. for (v_idx = 0; v_idx < num_q_vectors; v_idx++) {
  6028. err = i40e_vsi_alloc_q_vector(vsi, v_idx);
  6029. if (err)
  6030. goto err_out;
  6031. }
  6032. return 0;
  6033. err_out:
  6034. while (v_idx--)
  6035. i40e_free_q_vector(vsi, v_idx);
  6036. return err;
  6037. }
  6038. /**
  6039. * i40e_init_interrupt_scheme - Determine proper interrupt scheme
  6040. * @pf: board private structure to initialize
  6041. **/
  6042. static void i40e_init_interrupt_scheme(struct i40e_pf *pf)
  6043. {
  6044. int err = 0;
  6045. if (pf->flags & I40E_FLAG_MSIX_ENABLED) {
  6046. err = i40e_init_msix(pf);
  6047. if (err) {
  6048. pf->flags &= ~(I40E_FLAG_MSIX_ENABLED |
  6049. #ifdef I40E_FCOE
  6050. I40E_FLAG_FCOE_ENABLED |
  6051. #endif
  6052. I40E_FLAG_RSS_ENABLED |
  6053. I40E_FLAG_DCB_CAPABLE |
  6054. I40E_FLAG_SRIOV_ENABLED |
  6055. I40E_FLAG_FD_SB_ENABLED |
  6056. I40E_FLAG_FD_ATR_ENABLED |
  6057. I40E_FLAG_VMDQ_ENABLED);
  6058. /* rework the queue expectations without MSIX */
  6059. i40e_determine_queue_usage(pf);
  6060. }
  6061. }
  6062. if (!(pf->flags & I40E_FLAG_MSIX_ENABLED) &&
  6063. (pf->flags & I40E_FLAG_MSI_ENABLED)) {
  6064. dev_info(&pf->pdev->dev, "MSI-X not available, trying MSI\n");
  6065. err = pci_enable_msi(pf->pdev);
  6066. if (err) {
  6067. dev_info(&pf->pdev->dev, "MSI init failed - %d\n", err);
  6068. pf->flags &= ~I40E_FLAG_MSI_ENABLED;
  6069. }
  6070. }
  6071. if (!(pf->flags & (I40E_FLAG_MSIX_ENABLED | I40E_FLAG_MSI_ENABLED)))
  6072. dev_info(&pf->pdev->dev, "MSI-X and MSI not available, falling back to Legacy IRQ\n");
  6073. /* track first vector for misc interrupts */
  6074. err = i40e_get_lump(pf, pf->irq_pile, 1, I40E_PILE_VALID_BIT-1);
  6075. }
  6076. /**
  6077. * i40e_setup_misc_vector - Setup the misc vector to handle non queue events
  6078. * @pf: board private structure
  6079. *
  6080. * This sets up the handler for MSIX 0, which is used to manage the
  6081. * non-queue interrupts, e.g. AdminQ and errors. This is not used
  6082. * when in MSI or Legacy interrupt mode.
  6083. **/
  6084. static int i40e_setup_misc_vector(struct i40e_pf *pf)
  6085. {
  6086. struct i40e_hw *hw = &pf->hw;
  6087. int err = 0;
  6088. /* Only request the irq if this is the first time through, and
  6089. * not when we're rebuilding after a Reset
  6090. */
  6091. if (!test_bit(__I40E_RESET_RECOVERY_PENDING, &pf->state)) {
  6092. err = request_irq(pf->msix_entries[0].vector,
  6093. i40e_intr, 0, pf->misc_int_name, pf);
  6094. if (err) {
  6095. dev_info(&pf->pdev->dev,
  6096. "request_irq for %s failed: %d\n",
  6097. pf->misc_int_name, err);
  6098. return -EFAULT;
  6099. }
  6100. }
  6101. i40e_enable_misc_int_causes(hw);
  6102. /* associate no queues to the misc vector */
  6103. wr32(hw, I40E_PFINT_LNKLST0, I40E_QUEUE_END_OF_LIST);
  6104. wr32(hw, I40E_PFINT_ITR0(I40E_RX_ITR), I40E_ITR_8K);
  6105. i40e_flush(hw);
  6106. i40e_irq_dynamic_enable_icr0(pf);
  6107. return err;
  6108. }
  6109. /**
  6110. * i40e_config_rss - Prepare for RSS if used
  6111. * @pf: board private structure
  6112. **/
  6113. static int i40e_config_rss(struct i40e_pf *pf)
  6114. {
  6115. u32 rss_key[I40E_PFQF_HKEY_MAX_INDEX + 1];
  6116. struct i40e_hw *hw = &pf->hw;
  6117. u32 lut = 0;
  6118. int i, j;
  6119. u64 hena;
  6120. u32 reg_val;
  6121. netdev_rss_key_fill(rss_key, sizeof(rss_key));
  6122. for (i = 0; i <= I40E_PFQF_HKEY_MAX_INDEX; i++)
  6123. wr32(hw, I40E_PFQF_HKEY(i), rss_key[i]);
  6124. /* By default we enable TCP/UDP with IPv4/IPv6 ptypes */
  6125. hena = (u64)rd32(hw, I40E_PFQF_HENA(0)) |
  6126. ((u64)rd32(hw, I40E_PFQF_HENA(1)) << 32);
  6127. hena |= I40E_DEFAULT_RSS_HENA;
  6128. wr32(hw, I40E_PFQF_HENA(0), (u32)hena);
  6129. wr32(hw, I40E_PFQF_HENA(1), (u32)(hena >> 32));
  6130. /* Check capability and Set table size and register per hw expectation*/
  6131. reg_val = rd32(hw, I40E_PFQF_CTL_0);
  6132. if (hw->func_caps.rss_table_size == 512) {
  6133. reg_val |= I40E_PFQF_CTL_0_HASHLUTSIZE_512;
  6134. pf->rss_table_size = 512;
  6135. } else {
  6136. pf->rss_table_size = 128;
  6137. reg_val &= ~I40E_PFQF_CTL_0_HASHLUTSIZE_512;
  6138. }
  6139. wr32(hw, I40E_PFQF_CTL_0, reg_val);
  6140. /* Populate the LUT with max no. of queues in round robin fashion */
  6141. for (i = 0, j = 0; i < pf->rss_table_size; i++, j++) {
  6142. /* The assumption is that lan qp count will be the highest
  6143. * qp count for any PF VSI that needs RSS.
  6144. * If multiple VSIs need RSS support, all the qp counts
  6145. * for those VSIs should be a power of 2 for RSS to work.
  6146. * If LAN VSI is the only consumer for RSS then this requirement
  6147. * is not necessary.
  6148. */
  6149. if (j == pf->rss_size)
  6150. j = 0;
  6151. /* lut = 4-byte sliding window of 4 lut entries */
  6152. lut = (lut << 8) | (j &
  6153. ((0x1 << pf->hw.func_caps.rss_table_entry_width) - 1));
  6154. /* On i = 3, we have 4 entries in lut; write to the register */
  6155. if ((i & 3) == 3)
  6156. wr32(hw, I40E_PFQF_HLUT(i >> 2), lut);
  6157. }
  6158. i40e_flush(hw);
  6159. return 0;
  6160. }
  6161. /**
  6162. * i40e_reconfig_rss_queues - change number of queues for rss and rebuild
  6163. * @pf: board private structure
  6164. * @queue_count: the requested queue count for rss.
  6165. *
  6166. * returns 0 if rss is not enabled, if enabled returns the final rss queue
  6167. * count which may be different from the requested queue count.
  6168. **/
  6169. int i40e_reconfig_rss_queues(struct i40e_pf *pf, int queue_count)
  6170. {
  6171. if (!(pf->flags & I40E_FLAG_RSS_ENABLED))
  6172. return 0;
  6173. queue_count = min_t(int, queue_count, pf->rss_size_max);
  6174. if (queue_count != pf->rss_size) {
  6175. i40e_prep_for_reset(pf);
  6176. pf->rss_size = queue_count;
  6177. i40e_reset_and_rebuild(pf, true);
  6178. i40e_config_rss(pf);
  6179. }
  6180. dev_info(&pf->pdev->dev, "RSS count: %d\n", pf->rss_size);
  6181. return pf->rss_size;
  6182. }
  6183. /**
  6184. * i40e_sw_init - Initialize general software structures (struct i40e_pf)
  6185. * @pf: board private structure to initialize
  6186. *
  6187. * i40e_sw_init initializes the Adapter private data structure.
  6188. * Fields are initialized based on PCI device information and
  6189. * OS network device settings (MTU size).
  6190. **/
  6191. static int i40e_sw_init(struct i40e_pf *pf)
  6192. {
  6193. int err = 0;
  6194. int size;
  6195. pf->msg_enable = netif_msg_init(I40E_DEFAULT_MSG_ENABLE,
  6196. (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK));
  6197. pf->hw.debug_mask = pf->msg_enable | I40E_DEBUG_DIAG;
  6198. if (debug != -1 && debug != I40E_DEFAULT_MSG_ENABLE) {
  6199. if (I40E_DEBUG_USER & debug)
  6200. pf->hw.debug_mask = debug;
  6201. pf->msg_enable = netif_msg_init((debug & ~I40E_DEBUG_USER),
  6202. I40E_DEFAULT_MSG_ENABLE);
  6203. }
  6204. /* Set default capability flags */
  6205. pf->flags = I40E_FLAG_RX_CSUM_ENABLED |
  6206. I40E_FLAG_MSI_ENABLED |
  6207. I40E_FLAG_MSIX_ENABLED |
  6208. I40E_FLAG_RX_1BUF_ENABLED;
  6209. /* Set default ITR */
  6210. pf->rx_itr_default = I40E_ITR_DYNAMIC | I40E_ITR_RX_DEF;
  6211. pf->tx_itr_default = I40E_ITR_DYNAMIC | I40E_ITR_TX_DEF;
  6212. /* Depending on PF configurations, it is possible that the RSS
  6213. * maximum might end up larger than the available queues
  6214. */
  6215. pf->rss_size_max = 0x1 << pf->hw.func_caps.rss_table_entry_width;
  6216. pf->rss_size = 1;
  6217. pf->rss_size_max = min_t(int, pf->rss_size_max,
  6218. pf->hw.func_caps.num_tx_qp);
  6219. if (pf->hw.func_caps.rss) {
  6220. pf->flags |= I40E_FLAG_RSS_ENABLED;
  6221. pf->rss_size = min_t(int, pf->rss_size_max, num_online_cpus());
  6222. }
  6223. /* MFP mode enabled */
  6224. if (pf->hw.func_caps.npar_enable || pf->hw.func_caps.mfp_mode_1) {
  6225. pf->flags |= I40E_FLAG_MFP_ENABLED;
  6226. dev_info(&pf->pdev->dev, "MFP mode Enabled\n");
  6227. }
  6228. /* FW/NVM is not yet fixed in this regard */
  6229. if ((pf->hw.func_caps.fd_filters_guaranteed > 0) ||
  6230. (pf->hw.func_caps.fd_filters_best_effort > 0)) {
  6231. pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
  6232. pf->atr_sample_rate = I40E_DEFAULT_ATR_SAMPLE_RATE;
  6233. /* Setup a counter for fd_atr per pf */
  6234. pf->fd_atr_cnt_idx = I40E_FD_ATR_STAT_IDX(pf->hw.pf_id);
  6235. if (!(pf->flags & I40E_FLAG_MFP_ENABLED)) {
  6236. pf->flags |= I40E_FLAG_FD_SB_ENABLED;
  6237. /* Setup a counter for fd_sb per pf */
  6238. pf->fd_sb_cnt_idx = I40E_FD_SB_STAT_IDX(pf->hw.pf_id);
  6239. } else {
  6240. dev_info(&pf->pdev->dev,
  6241. "Flow Director Sideband mode Disabled in MFP mode\n");
  6242. }
  6243. pf->fdir_pf_filter_count =
  6244. pf->hw.func_caps.fd_filters_guaranteed;
  6245. pf->hw.fdir_shared_filter_count =
  6246. pf->hw.func_caps.fd_filters_best_effort;
  6247. }
  6248. if (pf->hw.func_caps.vmdq) {
  6249. pf->flags |= I40E_FLAG_VMDQ_ENABLED;
  6250. pf->num_vmdq_vsis = I40E_DEFAULT_NUM_VMDQ_VSI;
  6251. pf->num_vmdq_qps = I40E_DEFAULT_QUEUES_PER_VMDQ;
  6252. }
  6253. #ifdef I40E_FCOE
  6254. err = i40e_init_pf_fcoe(pf);
  6255. if (err)
  6256. dev_info(&pf->pdev->dev, "init_pf_fcoe failed: %d\n", err);
  6257. #endif /* I40E_FCOE */
  6258. #ifdef CONFIG_PCI_IOV
  6259. if (pf->hw.func_caps.num_vfs) {
  6260. pf->num_vf_qps = I40E_DEFAULT_QUEUES_PER_VF;
  6261. pf->flags |= I40E_FLAG_SRIOV_ENABLED;
  6262. pf->num_req_vfs = min_t(int,
  6263. pf->hw.func_caps.num_vfs,
  6264. I40E_MAX_VF_COUNT);
  6265. }
  6266. #endif /* CONFIG_PCI_IOV */
  6267. pf->eeprom_version = 0xDEAD;
  6268. pf->lan_veb = I40E_NO_VEB;
  6269. pf->lan_vsi = I40E_NO_VSI;
  6270. /* set up queue assignment tracking */
  6271. size = sizeof(struct i40e_lump_tracking)
  6272. + (sizeof(u16) * pf->hw.func_caps.num_tx_qp);
  6273. pf->qp_pile = kzalloc(size, GFP_KERNEL);
  6274. if (!pf->qp_pile) {
  6275. err = -ENOMEM;
  6276. goto sw_init_done;
  6277. }
  6278. pf->qp_pile->num_entries = pf->hw.func_caps.num_tx_qp;
  6279. pf->qp_pile->search_hint = 0;
  6280. /* set up vector assignment tracking */
  6281. size = sizeof(struct i40e_lump_tracking)
  6282. + (sizeof(u16) * pf->hw.func_caps.num_msix_vectors);
  6283. pf->irq_pile = kzalloc(size, GFP_KERNEL);
  6284. if (!pf->irq_pile) {
  6285. kfree(pf->qp_pile);
  6286. err = -ENOMEM;
  6287. goto sw_init_done;
  6288. }
  6289. pf->irq_pile->num_entries = pf->hw.func_caps.num_msix_vectors;
  6290. pf->irq_pile->search_hint = 0;
  6291. pf->tx_timeout_recovery_level = 1;
  6292. mutex_init(&pf->switch_mutex);
  6293. sw_init_done:
  6294. return err;
  6295. }
  6296. /**
  6297. * i40e_set_ntuple - set the ntuple feature flag and take action
  6298. * @pf: board private structure to initialize
  6299. * @features: the feature set that the stack is suggesting
  6300. *
  6301. * returns a bool to indicate if reset needs to happen
  6302. **/
  6303. bool i40e_set_ntuple(struct i40e_pf *pf, netdev_features_t features)
  6304. {
  6305. bool need_reset = false;
  6306. /* Check if Flow Director n-tuple support was enabled or disabled. If
  6307. * the state changed, we need to reset.
  6308. */
  6309. if (features & NETIF_F_NTUPLE) {
  6310. /* Enable filters and mark for reset */
  6311. if (!(pf->flags & I40E_FLAG_FD_SB_ENABLED))
  6312. need_reset = true;
  6313. pf->flags |= I40E_FLAG_FD_SB_ENABLED;
  6314. } else {
  6315. /* turn off filters, mark for reset and clear SW filter list */
  6316. if (pf->flags & I40E_FLAG_FD_SB_ENABLED) {
  6317. need_reset = true;
  6318. i40e_fdir_filter_exit(pf);
  6319. }
  6320. pf->flags &= ~I40E_FLAG_FD_SB_ENABLED;
  6321. pf->auto_disable_flags &= ~I40E_FLAG_FD_SB_ENABLED;
  6322. /* reset fd counters */
  6323. pf->fd_add_err = pf->fd_atr_cnt = pf->fd_tcp_rule = 0;
  6324. pf->fdir_pf_active_filters = 0;
  6325. pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
  6326. dev_info(&pf->pdev->dev, "ATR re-enabled.\n");
  6327. /* if ATR was auto disabled it can be re-enabled. */
  6328. if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
  6329. (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
  6330. pf->auto_disable_flags &= ~I40E_FLAG_FD_ATR_ENABLED;
  6331. }
  6332. return need_reset;
  6333. }
  6334. /**
  6335. * i40e_set_features - set the netdev feature flags
  6336. * @netdev: ptr to the netdev being adjusted
  6337. * @features: the feature set that the stack is suggesting
  6338. **/
  6339. static int i40e_set_features(struct net_device *netdev,
  6340. netdev_features_t features)
  6341. {
  6342. struct i40e_netdev_priv *np = netdev_priv(netdev);
  6343. struct i40e_vsi *vsi = np->vsi;
  6344. struct i40e_pf *pf = vsi->back;
  6345. bool need_reset;
  6346. if (features & NETIF_F_HW_VLAN_CTAG_RX)
  6347. i40e_vlan_stripping_enable(vsi);
  6348. else
  6349. i40e_vlan_stripping_disable(vsi);
  6350. need_reset = i40e_set_ntuple(pf, features);
  6351. if (need_reset)
  6352. i40e_do_reset(pf, (1 << __I40E_PF_RESET_REQUESTED));
  6353. return 0;
  6354. }
  6355. #ifdef CONFIG_I40E_VXLAN
  6356. /**
  6357. * i40e_get_vxlan_port_idx - Lookup a possibly offloaded for Rx UDP port
  6358. * @pf: board private structure
  6359. * @port: The UDP port to look up
  6360. *
  6361. * Returns the index number or I40E_MAX_PF_UDP_OFFLOAD_PORTS if port not found
  6362. **/
  6363. static u8 i40e_get_vxlan_port_idx(struct i40e_pf *pf, __be16 port)
  6364. {
  6365. u8 i;
  6366. for (i = 0; i < I40E_MAX_PF_UDP_OFFLOAD_PORTS; i++) {
  6367. if (pf->vxlan_ports[i] == port)
  6368. return i;
  6369. }
  6370. return i;
  6371. }
  6372. /**
  6373. * i40e_add_vxlan_port - Get notifications about VXLAN ports that come up
  6374. * @netdev: This physical port's netdev
  6375. * @sa_family: Socket Family that VXLAN is notifying us about
  6376. * @port: New UDP port number that VXLAN started listening to
  6377. **/
  6378. static void i40e_add_vxlan_port(struct net_device *netdev,
  6379. sa_family_t sa_family, __be16 port)
  6380. {
  6381. struct i40e_netdev_priv *np = netdev_priv(netdev);
  6382. struct i40e_vsi *vsi = np->vsi;
  6383. struct i40e_pf *pf = vsi->back;
  6384. u8 next_idx;
  6385. u8 idx;
  6386. if (sa_family == AF_INET6)
  6387. return;
  6388. idx = i40e_get_vxlan_port_idx(pf, port);
  6389. /* Check if port already exists */
  6390. if (idx < I40E_MAX_PF_UDP_OFFLOAD_PORTS) {
  6391. netdev_info(netdev, "Port %d already offloaded\n", ntohs(port));
  6392. return;
  6393. }
  6394. /* Now check if there is space to add the new port */
  6395. next_idx = i40e_get_vxlan_port_idx(pf, 0);
  6396. if (next_idx == I40E_MAX_PF_UDP_OFFLOAD_PORTS) {
  6397. netdev_info(netdev, "Maximum number of UDP ports reached, not adding port %d\n",
  6398. ntohs(port));
  6399. return;
  6400. }
  6401. /* New port: add it and mark its index in the bitmap */
  6402. pf->vxlan_ports[next_idx] = port;
  6403. pf->pending_vxlan_bitmap |= (1 << next_idx);
  6404. pf->flags |= I40E_FLAG_VXLAN_FILTER_SYNC;
  6405. }
  6406. /**
  6407. * i40e_del_vxlan_port - Get notifications about VXLAN ports that go away
  6408. * @netdev: This physical port's netdev
  6409. * @sa_family: Socket Family that VXLAN is notifying us about
  6410. * @port: UDP port number that VXLAN stopped listening to
  6411. **/
  6412. static void i40e_del_vxlan_port(struct net_device *netdev,
  6413. sa_family_t sa_family, __be16 port)
  6414. {
  6415. struct i40e_netdev_priv *np = netdev_priv(netdev);
  6416. struct i40e_vsi *vsi = np->vsi;
  6417. struct i40e_pf *pf = vsi->back;
  6418. u8 idx;
  6419. if (sa_family == AF_INET6)
  6420. return;
  6421. idx = i40e_get_vxlan_port_idx(pf, port);
  6422. /* Check if port already exists */
  6423. if (idx < I40E_MAX_PF_UDP_OFFLOAD_PORTS) {
  6424. /* if port exists, set it to 0 (mark for deletion)
  6425. * and make it pending
  6426. */
  6427. pf->vxlan_ports[idx] = 0;
  6428. pf->pending_vxlan_bitmap |= (1 << idx);
  6429. pf->flags |= I40E_FLAG_VXLAN_FILTER_SYNC;
  6430. } else {
  6431. netdev_warn(netdev, "Port %d was not found, not deleting\n",
  6432. ntohs(port));
  6433. }
  6434. }
  6435. #endif
  6436. static int i40e_get_phys_port_id(struct net_device *netdev,
  6437. struct netdev_phys_port_id *ppid)
  6438. {
  6439. struct i40e_netdev_priv *np = netdev_priv(netdev);
  6440. struct i40e_pf *pf = np->vsi->back;
  6441. struct i40e_hw *hw = &pf->hw;
  6442. if (!(pf->flags & I40E_FLAG_PORT_ID_VALID))
  6443. return -EOPNOTSUPP;
  6444. ppid->id_len = min_t(int, sizeof(hw->mac.port_addr), sizeof(ppid->id));
  6445. memcpy(ppid->id, hw->mac.port_addr, ppid->id_len);
  6446. return 0;
  6447. }
  6448. #ifdef HAVE_FDB_OPS
  6449. #ifdef USE_CONST_DEV_UC_CHAR
  6450. static int i40e_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
  6451. struct net_device *dev,
  6452. const unsigned char *addr,
  6453. u16 flags)
  6454. #else
  6455. static int i40e_ndo_fdb_add(struct ndmsg *ndm,
  6456. struct net_device *dev,
  6457. unsigned char *addr,
  6458. u16 flags)
  6459. #endif
  6460. {
  6461. struct i40e_netdev_priv *np = netdev_priv(dev);
  6462. struct i40e_pf *pf = np->vsi->back;
  6463. int err = 0;
  6464. if (!(pf->flags & I40E_FLAG_SRIOV_ENABLED))
  6465. return -EOPNOTSUPP;
  6466. /* Hardware does not support aging addresses so if a
  6467. * ndm_state is given only allow permanent addresses
  6468. */
  6469. if (ndm->ndm_state && !(ndm->ndm_state & NUD_PERMANENT)) {
  6470. netdev_info(dev, "FDB only supports static addresses\n");
  6471. return -EINVAL;
  6472. }
  6473. if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr))
  6474. err = dev_uc_add_excl(dev, addr);
  6475. else if (is_multicast_ether_addr(addr))
  6476. err = dev_mc_add_excl(dev, addr);
  6477. else
  6478. err = -EINVAL;
  6479. /* Only return duplicate errors if NLM_F_EXCL is set */
  6480. if (err == -EEXIST && !(flags & NLM_F_EXCL))
  6481. err = 0;
  6482. return err;
  6483. }
  6484. #ifndef USE_DEFAULT_FDB_DEL_DUMP
  6485. #ifdef USE_CONST_DEV_UC_CHAR
  6486. static int i40e_ndo_fdb_del(struct ndmsg *ndm,
  6487. struct net_device *dev,
  6488. const unsigned char *addr)
  6489. #else
  6490. static int i40e_ndo_fdb_del(struct ndmsg *ndm,
  6491. struct net_device *dev,
  6492. unsigned char *addr)
  6493. #endif
  6494. {
  6495. struct i40e_netdev_priv *np = netdev_priv(dev);
  6496. struct i40e_pf *pf = np->vsi->back;
  6497. int err = -EOPNOTSUPP;
  6498. if (ndm->ndm_state & NUD_PERMANENT) {
  6499. netdev_info(dev, "FDB only supports static addresses\n");
  6500. return -EINVAL;
  6501. }
  6502. if (pf->flags & I40E_FLAG_SRIOV_ENABLED) {
  6503. if (is_unicast_ether_addr(addr))
  6504. err = dev_uc_del(dev, addr);
  6505. else if (is_multicast_ether_addr(addr))
  6506. err = dev_mc_del(dev, addr);
  6507. else
  6508. err = -EINVAL;
  6509. }
  6510. return err;
  6511. }
  6512. static int i40e_ndo_fdb_dump(struct sk_buff *skb,
  6513. struct netlink_callback *cb,
  6514. struct net_device *dev,
  6515. struct net_device *filter_dev,
  6516. int idx)
  6517. {
  6518. struct i40e_netdev_priv *np = netdev_priv(dev);
  6519. struct i40e_pf *pf = np->vsi->back;
  6520. if (pf->flags & I40E_FLAG_SRIOV_ENABLED)
  6521. idx = ndo_dflt_fdb_dump(skb, cb, dev, filter_dev, idx);
  6522. return idx;
  6523. }
  6524. #endif /* USE_DEFAULT_FDB_DEL_DUMP */
  6525. #endif /* HAVE_FDB_OPS */
  6526. static const struct net_device_ops i40e_netdev_ops = {
  6527. .ndo_open = i40e_open,
  6528. .ndo_stop = i40e_close,
  6529. .ndo_start_xmit = i40e_lan_xmit_frame,
  6530. .ndo_get_stats64 = i40e_get_netdev_stats_struct,
  6531. .ndo_set_rx_mode = i40e_set_rx_mode,
  6532. .ndo_validate_addr = eth_validate_addr,
  6533. .ndo_set_mac_address = i40e_set_mac,
  6534. .ndo_change_mtu = i40e_change_mtu,
  6535. .ndo_do_ioctl = i40e_ioctl,
  6536. .ndo_tx_timeout = i40e_tx_timeout,
  6537. .ndo_vlan_rx_add_vid = i40e_vlan_rx_add_vid,
  6538. .ndo_vlan_rx_kill_vid = i40e_vlan_rx_kill_vid,
  6539. #ifdef CONFIG_NET_POLL_CONTROLLER
  6540. .ndo_poll_controller = i40e_netpoll,
  6541. #endif
  6542. .ndo_setup_tc = i40e_setup_tc,
  6543. #ifdef I40E_FCOE
  6544. .ndo_fcoe_enable = i40e_fcoe_enable,
  6545. .ndo_fcoe_disable = i40e_fcoe_disable,
  6546. #endif
  6547. .ndo_set_features = i40e_set_features,
  6548. .ndo_set_vf_mac = i40e_ndo_set_vf_mac,
  6549. .ndo_set_vf_vlan = i40e_ndo_set_vf_port_vlan,
  6550. .ndo_set_vf_rate = i40e_ndo_set_vf_bw,
  6551. .ndo_get_vf_config = i40e_ndo_get_vf_config,
  6552. .ndo_set_vf_link_state = i40e_ndo_set_vf_link_state,
  6553. .ndo_set_vf_spoofchk = i40e_ndo_set_vf_spoofchk,
  6554. #ifdef CONFIG_I40E_VXLAN
  6555. .ndo_add_vxlan_port = i40e_add_vxlan_port,
  6556. .ndo_del_vxlan_port = i40e_del_vxlan_port,
  6557. #endif
  6558. .ndo_get_phys_port_id = i40e_get_phys_port_id,
  6559. #ifdef HAVE_FDB_OPS
  6560. .ndo_fdb_add = i40e_ndo_fdb_add,
  6561. #ifndef USE_DEFAULT_FDB_DEL_DUMP
  6562. .ndo_fdb_del = i40e_ndo_fdb_del,
  6563. .ndo_fdb_dump = i40e_ndo_fdb_dump,
  6564. #endif
  6565. #endif
  6566. };
  6567. /**
  6568. * i40e_config_netdev - Setup the netdev flags
  6569. * @vsi: the VSI being configured
  6570. *
  6571. * Returns 0 on success, negative value on failure
  6572. **/
  6573. static int i40e_config_netdev(struct i40e_vsi *vsi)
  6574. {
  6575. u8 brdcast[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  6576. struct i40e_pf *pf = vsi->back;
  6577. struct i40e_hw *hw = &pf->hw;
  6578. struct i40e_netdev_priv *np;
  6579. struct net_device *netdev;
  6580. u8 mac_addr[ETH_ALEN];
  6581. int etherdev_size;
  6582. etherdev_size = sizeof(struct i40e_netdev_priv);
  6583. netdev = alloc_etherdev_mq(etherdev_size, vsi->alloc_queue_pairs);
  6584. if (!netdev)
  6585. return -ENOMEM;
  6586. vsi->netdev = netdev;
  6587. np = netdev_priv(netdev);
  6588. np->vsi = vsi;
  6589. netdev->hw_enc_features |= NETIF_F_IP_CSUM |
  6590. NETIF_F_GSO_UDP_TUNNEL |
  6591. NETIF_F_TSO;
  6592. netdev->features = NETIF_F_SG |
  6593. NETIF_F_IP_CSUM |
  6594. NETIF_F_SCTP_CSUM |
  6595. NETIF_F_HIGHDMA |
  6596. NETIF_F_GSO_UDP_TUNNEL |
  6597. NETIF_F_HW_VLAN_CTAG_TX |
  6598. NETIF_F_HW_VLAN_CTAG_RX |
  6599. NETIF_F_HW_VLAN_CTAG_FILTER |
  6600. NETIF_F_IPV6_CSUM |
  6601. NETIF_F_TSO |
  6602. NETIF_F_TSO_ECN |
  6603. NETIF_F_TSO6 |
  6604. NETIF_F_RXCSUM |
  6605. NETIF_F_RXHASH |
  6606. 0;
  6607. if (!(pf->flags & I40E_FLAG_MFP_ENABLED))
  6608. netdev->features |= NETIF_F_NTUPLE;
  6609. /* copy netdev features into list of user selectable features */
  6610. netdev->hw_features |= netdev->features;
  6611. if (vsi->type == I40E_VSI_MAIN) {
  6612. SET_NETDEV_DEV(netdev, &pf->pdev->dev);
  6613. ether_addr_copy(mac_addr, hw->mac.perm_addr);
  6614. /* The following steps are necessary to prevent reception
  6615. * of tagged packets - some older NVM configurations load a
  6616. * default a MAC-VLAN filter that accepts any tagged packet
  6617. * which must be replaced by a normal filter.
  6618. */
  6619. if (!i40e_rm_default_mac_filter(vsi, mac_addr))
  6620. i40e_add_filter(vsi, mac_addr,
  6621. I40E_VLAN_ANY, false, true);
  6622. } else {
  6623. /* relate the VSI_VMDQ name to the VSI_MAIN name */
  6624. snprintf(netdev->name, IFNAMSIZ, "%sv%%d",
  6625. pf->vsi[pf->lan_vsi]->netdev->name);
  6626. random_ether_addr(mac_addr);
  6627. i40e_add_filter(vsi, mac_addr, I40E_VLAN_ANY, false, false);
  6628. }
  6629. i40e_add_filter(vsi, brdcast, I40E_VLAN_ANY, false, false);
  6630. ether_addr_copy(netdev->dev_addr, mac_addr);
  6631. ether_addr_copy(netdev->perm_addr, mac_addr);
  6632. /* vlan gets same features (except vlan offload)
  6633. * after any tweaks for specific VSI types
  6634. */
  6635. netdev->vlan_features = netdev->features & ~(NETIF_F_HW_VLAN_CTAG_TX |
  6636. NETIF_F_HW_VLAN_CTAG_RX |
  6637. NETIF_F_HW_VLAN_CTAG_FILTER);
  6638. netdev->priv_flags |= IFF_UNICAST_FLT;
  6639. netdev->priv_flags |= IFF_SUPP_NOFCS;
  6640. /* Setup netdev TC information */
  6641. i40e_vsi_config_netdev_tc(vsi, vsi->tc_config.enabled_tc);
  6642. netdev->netdev_ops = &i40e_netdev_ops;
  6643. netdev->watchdog_timeo = 5 * HZ;
  6644. i40e_set_ethtool_ops(netdev);
  6645. #ifdef I40E_FCOE
  6646. i40e_fcoe_config_netdev(netdev, vsi);
  6647. #endif
  6648. return 0;
  6649. }
  6650. /**
  6651. * i40e_vsi_delete - Delete a VSI from the switch
  6652. * @vsi: the VSI being removed
  6653. *
  6654. * Returns 0 on success, negative value on failure
  6655. **/
  6656. static void i40e_vsi_delete(struct i40e_vsi *vsi)
  6657. {
  6658. /* remove default VSI is not allowed */
  6659. if (vsi == vsi->back->vsi[vsi->back->lan_vsi])
  6660. return;
  6661. i40e_aq_delete_element(&vsi->back->hw, vsi->seid, NULL);
  6662. }
  6663. /**
  6664. * i40e_add_vsi - Add a VSI to the switch
  6665. * @vsi: the VSI being configured
  6666. *
  6667. * This initializes a VSI context depending on the VSI type to be added and
  6668. * passes it down to the add_vsi aq command.
  6669. **/
  6670. static int i40e_add_vsi(struct i40e_vsi *vsi)
  6671. {
  6672. int ret = -ENODEV;
  6673. struct i40e_mac_filter *f, *ftmp;
  6674. struct i40e_pf *pf = vsi->back;
  6675. struct i40e_hw *hw = &pf->hw;
  6676. struct i40e_vsi_context ctxt;
  6677. u8 enabled_tc = 0x1; /* TC0 enabled */
  6678. int f_count = 0;
  6679. memset(&ctxt, 0, sizeof(ctxt));
  6680. switch (vsi->type) {
  6681. case I40E_VSI_MAIN:
  6682. /* The PF's main VSI is already setup as part of the
  6683. * device initialization, so we'll not bother with
  6684. * the add_vsi call, but we will retrieve the current
  6685. * VSI context.
  6686. */
  6687. ctxt.seid = pf->main_vsi_seid;
  6688. ctxt.pf_num = pf->hw.pf_id;
  6689. ctxt.vf_num = 0;
  6690. ret = i40e_aq_get_vsi_params(&pf->hw, &ctxt, NULL);
  6691. ctxt.flags = I40E_AQ_VSI_TYPE_PF;
  6692. if (ret) {
  6693. dev_info(&pf->pdev->dev,
  6694. "couldn't get pf vsi config, err %d, aq_err %d\n",
  6695. ret, pf->hw.aq.asq_last_status);
  6696. return -ENOENT;
  6697. }
  6698. memcpy(&vsi->info, &ctxt.info, sizeof(ctxt.info));
  6699. vsi->info.valid_sections = 0;
  6700. vsi->seid = ctxt.seid;
  6701. vsi->id = ctxt.vsi_number;
  6702. enabled_tc = i40e_pf_get_tc_map(pf);
  6703. /* MFP mode setup queue map and update VSI */
  6704. if (pf->flags & I40E_FLAG_MFP_ENABLED) {
  6705. memset(&ctxt, 0, sizeof(ctxt));
  6706. ctxt.seid = pf->main_vsi_seid;
  6707. ctxt.pf_num = pf->hw.pf_id;
  6708. ctxt.vf_num = 0;
  6709. i40e_vsi_setup_queue_map(vsi, &ctxt, enabled_tc, false);
  6710. ret = i40e_aq_update_vsi_params(hw, &ctxt, NULL);
  6711. if (ret) {
  6712. dev_info(&pf->pdev->dev,
  6713. "update vsi failed, aq_err=%d\n",
  6714. pf->hw.aq.asq_last_status);
  6715. ret = -ENOENT;
  6716. goto err;
  6717. }
  6718. /* update the local VSI info queue map */
  6719. i40e_vsi_update_queue_map(vsi, &ctxt);
  6720. vsi->info.valid_sections = 0;
  6721. } else {
  6722. /* Default/Main VSI is only enabled for TC0
  6723. * reconfigure it to enable all TCs that are
  6724. * available on the port in SFP mode.
  6725. */
  6726. ret = i40e_vsi_config_tc(vsi, enabled_tc);
  6727. if (ret) {
  6728. dev_info(&pf->pdev->dev,
  6729. "failed to configure TCs for main VSI tc_map 0x%08x, err %d, aq_err %d\n",
  6730. enabled_tc, ret,
  6731. pf->hw.aq.asq_last_status);
  6732. ret = -ENOENT;
  6733. }
  6734. }
  6735. break;
  6736. case I40E_VSI_FDIR:
  6737. ctxt.pf_num = hw->pf_id;
  6738. ctxt.vf_num = 0;
  6739. ctxt.uplink_seid = vsi->uplink_seid;
  6740. ctxt.connection_type = 0x1; /* regular data port */
  6741. ctxt.flags = I40E_AQ_VSI_TYPE_PF;
  6742. i40e_vsi_setup_queue_map(vsi, &ctxt, enabled_tc, true);
  6743. break;
  6744. case I40E_VSI_VMDQ2:
  6745. ctxt.pf_num = hw->pf_id;
  6746. ctxt.vf_num = 0;
  6747. ctxt.uplink_seid = vsi->uplink_seid;
  6748. ctxt.connection_type = 0x1; /* regular data port */
  6749. ctxt.flags = I40E_AQ_VSI_TYPE_VMDQ2;
  6750. ctxt.info.valid_sections |= cpu_to_le16(I40E_AQ_VSI_PROP_SWITCH_VALID);
  6751. /* This VSI is connected to VEB so the switch_id
  6752. * should be set to zero by default.
  6753. */
  6754. ctxt.info.switch_id = 0;
  6755. ctxt.info.switch_id |= cpu_to_le16(I40E_AQ_VSI_SW_ID_FLAG_ALLOW_LB);
  6756. /* Setup the VSI tx/rx queue map for TC0 only for now */
  6757. i40e_vsi_setup_queue_map(vsi, &ctxt, enabled_tc, true);
  6758. break;
  6759. case I40E_VSI_SRIOV:
  6760. ctxt.pf_num = hw->pf_id;
  6761. ctxt.vf_num = vsi->vf_id + hw->func_caps.vf_base_id;
  6762. ctxt.uplink_seid = vsi->uplink_seid;
  6763. ctxt.connection_type = 0x1; /* regular data port */
  6764. ctxt.flags = I40E_AQ_VSI_TYPE_VF;
  6765. ctxt.info.valid_sections |= cpu_to_le16(I40E_AQ_VSI_PROP_SWITCH_VALID);
  6766. /* This VSI is connected to VEB so the switch_id
  6767. * should be set to zero by default.
  6768. */
  6769. ctxt.info.switch_id = cpu_to_le16(I40E_AQ_VSI_SW_ID_FLAG_ALLOW_LB);
  6770. ctxt.info.valid_sections |= cpu_to_le16(I40E_AQ_VSI_PROP_VLAN_VALID);
  6771. ctxt.info.port_vlan_flags |= I40E_AQ_VSI_PVLAN_MODE_ALL;
  6772. if (pf->vf[vsi->vf_id].spoofchk) {
  6773. ctxt.info.valid_sections |=
  6774. cpu_to_le16(I40E_AQ_VSI_PROP_SECURITY_VALID);
  6775. ctxt.info.sec_flags |=
  6776. (I40E_AQ_VSI_SEC_FLAG_ENABLE_VLAN_CHK |
  6777. I40E_AQ_VSI_SEC_FLAG_ENABLE_MAC_CHK);
  6778. }
  6779. /* Setup the VSI tx/rx queue map for TC0 only for now */
  6780. i40e_vsi_setup_queue_map(vsi, &ctxt, enabled_tc, true);
  6781. break;
  6782. #ifdef I40E_FCOE
  6783. case I40E_VSI_FCOE:
  6784. ret = i40e_fcoe_vsi_init(vsi, &ctxt);
  6785. if (ret) {
  6786. dev_info(&pf->pdev->dev, "failed to initialize FCoE VSI\n");
  6787. return ret;
  6788. }
  6789. break;
  6790. #endif /* I40E_FCOE */
  6791. default:
  6792. return -ENODEV;
  6793. }
  6794. if (vsi->type != I40E_VSI_MAIN) {
  6795. ret = i40e_aq_add_vsi(hw, &ctxt, NULL);
  6796. if (ret) {
  6797. dev_info(&vsi->back->pdev->dev,
  6798. "add vsi failed, aq_err=%d\n",
  6799. vsi->back->hw.aq.asq_last_status);
  6800. ret = -ENOENT;
  6801. goto err;
  6802. }
  6803. memcpy(&vsi->info, &ctxt.info, sizeof(ctxt.info));
  6804. vsi->info.valid_sections = 0;
  6805. vsi->seid = ctxt.seid;
  6806. vsi->id = ctxt.vsi_number;
  6807. }
  6808. /* If macvlan filters already exist, force them to get loaded */
  6809. list_for_each_entry_safe(f, ftmp, &vsi->mac_filter_list, list) {
  6810. f->changed = true;
  6811. f_count++;
  6812. if (f->is_laa && vsi->type == I40E_VSI_MAIN) {
  6813. struct i40e_aqc_remove_macvlan_element_data element;
  6814. memset(&element, 0, sizeof(element));
  6815. ether_addr_copy(element.mac_addr, f->macaddr);
  6816. element.flags = I40E_AQC_MACVLAN_DEL_PERFECT_MATCH;
  6817. ret = i40e_aq_remove_macvlan(hw, vsi->seid,
  6818. &element, 1, NULL);
  6819. if (ret) {
  6820. /* some older FW has a different default */
  6821. element.flags |=
  6822. I40E_AQC_MACVLAN_DEL_IGNORE_VLAN;
  6823. i40e_aq_remove_macvlan(hw, vsi->seid,
  6824. &element, 1, NULL);
  6825. }
  6826. i40e_aq_mac_address_write(hw,
  6827. I40E_AQC_WRITE_TYPE_LAA_WOL,
  6828. f->macaddr, NULL);
  6829. }
  6830. }
  6831. if (f_count) {
  6832. vsi->flags |= I40E_VSI_FLAG_FILTER_CHANGED;
  6833. pf->flags |= I40E_FLAG_FILTER_SYNC;
  6834. }
  6835. /* Update VSI BW information */
  6836. ret = i40e_vsi_get_bw_info(vsi);
  6837. if (ret) {
  6838. dev_info(&pf->pdev->dev,
  6839. "couldn't get vsi bw info, err %d, aq_err %d\n",
  6840. ret, pf->hw.aq.asq_last_status);
  6841. /* VSI is already added so not tearing that up */
  6842. ret = 0;
  6843. }
  6844. err:
  6845. return ret;
  6846. }
  6847. /**
  6848. * i40e_vsi_release - Delete a VSI and free its resources
  6849. * @vsi: the VSI being removed
  6850. *
  6851. * Returns 0 on success or < 0 on error
  6852. **/
  6853. int i40e_vsi_release(struct i40e_vsi *vsi)
  6854. {
  6855. struct i40e_mac_filter *f, *ftmp;
  6856. struct i40e_veb *veb = NULL;
  6857. struct i40e_pf *pf;
  6858. u16 uplink_seid;
  6859. int i, n;
  6860. pf = vsi->back;
  6861. /* release of a VEB-owner or last VSI is not allowed */
  6862. if (vsi->flags & I40E_VSI_FLAG_VEB_OWNER) {
  6863. dev_info(&pf->pdev->dev, "VSI %d has existing VEB %d\n",
  6864. vsi->seid, vsi->uplink_seid);
  6865. return -ENODEV;
  6866. }
  6867. if (vsi == pf->vsi[pf->lan_vsi] &&
  6868. !test_bit(__I40E_DOWN, &pf->state)) {
  6869. dev_info(&pf->pdev->dev, "Can't remove PF VSI\n");
  6870. return -ENODEV;
  6871. }
  6872. uplink_seid = vsi->uplink_seid;
  6873. if (vsi->type != I40E_VSI_SRIOV) {
  6874. if (vsi->netdev_registered) {
  6875. vsi->netdev_registered = false;
  6876. if (vsi->netdev) {
  6877. /* results in a call to i40e_close() */
  6878. unregister_netdev(vsi->netdev);
  6879. }
  6880. } else {
  6881. i40e_vsi_close(vsi);
  6882. }
  6883. i40e_vsi_disable_irq(vsi);
  6884. }
  6885. list_for_each_entry_safe(f, ftmp, &vsi->mac_filter_list, list)
  6886. i40e_del_filter(vsi, f->macaddr, f->vlan,
  6887. f->is_vf, f->is_netdev);
  6888. i40e_sync_vsi_filters(vsi);
  6889. i40e_vsi_delete(vsi);
  6890. i40e_vsi_free_q_vectors(vsi);
  6891. if (vsi->netdev) {
  6892. free_netdev(vsi->netdev);
  6893. vsi->netdev = NULL;
  6894. }
  6895. i40e_vsi_clear_rings(vsi);
  6896. i40e_vsi_clear(vsi);
  6897. /* If this was the last thing on the VEB, except for the
  6898. * controlling VSI, remove the VEB, which puts the controlling
  6899. * VSI onto the next level down in the switch.
  6900. *
  6901. * Well, okay, there's one more exception here: don't remove
  6902. * the orphan VEBs yet. We'll wait for an explicit remove request
  6903. * from up the network stack.
  6904. */
  6905. for (n = 0, i = 0; i < pf->num_alloc_vsi; i++) {
  6906. if (pf->vsi[i] &&
  6907. pf->vsi[i]->uplink_seid == uplink_seid &&
  6908. (pf->vsi[i]->flags & I40E_VSI_FLAG_VEB_OWNER) == 0) {
  6909. n++; /* count the VSIs */
  6910. }
  6911. }
  6912. for (i = 0; i < I40E_MAX_VEB; i++) {
  6913. if (!pf->veb[i])
  6914. continue;
  6915. if (pf->veb[i]->uplink_seid == uplink_seid)
  6916. n++; /* count the VEBs */
  6917. if (pf->veb[i]->seid == uplink_seid)
  6918. veb = pf->veb[i];
  6919. }
  6920. if (n == 0 && veb && veb->uplink_seid != 0)
  6921. i40e_veb_release(veb);
  6922. return 0;
  6923. }
  6924. /**
  6925. * i40e_vsi_setup_vectors - Set up the q_vectors for the given VSI
  6926. * @vsi: ptr to the VSI
  6927. *
  6928. * This should only be called after i40e_vsi_mem_alloc() which allocates the
  6929. * corresponding SW VSI structure and initializes num_queue_pairs for the
  6930. * newly allocated VSI.
  6931. *
  6932. * Returns 0 on success or negative on failure
  6933. **/
  6934. static int i40e_vsi_setup_vectors(struct i40e_vsi *vsi)
  6935. {
  6936. int ret = -ENOENT;
  6937. struct i40e_pf *pf = vsi->back;
  6938. if (vsi->q_vectors[0]) {
  6939. dev_info(&pf->pdev->dev, "VSI %d has existing q_vectors\n",
  6940. vsi->seid);
  6941. return -EEXIST;
  6942. }
  6943. if (vsi->base_vector) {
  6944. dev_info(&pf->pdev->dev, "VSI %d has non-zero base vector %d\n",
  6945. vsi->seid, vsi->base_vector);
  6946. return -EEXIST;
  6947. }
  6948. ret = i40e_vsi_alloc_q_vectors(vsi);
  6949. if (ret) {
  6950. dev_info(&pf->pdev->dev,
  6951. "failed to allocate %d q_vector for VSI %d, ret=%d\n",
  6952. vsi->num_q_vectors, vsi->seid, ret);
  6953. vsi->num_q_vectors = 0;
  6954. goto vector_setup_out;
  6955. }
  6956. if (vsi->num_q_vectors)
  6957. vsi->base_vector = i40e_get_lump(pf, pf->irq_pile,
  6958. vsi->num_q_vectors, vsi->idx);
  6959. if (vsi->base_vector < 0) {
  6960. dev_info(&pf->pdev->dev,
  6961. "failed to get tracking for %d vectors for VSI %d, err=%d\n",
  6962. vsi->num_q_vectors, vsi->seid, vsi->base_vector);
  6963. i40e_vsi_free_q_vectors(vsi);
  6964. ret = -ENOENT;
  6965. goto vector_setup_out;
  6966. }
  6967. vector_setup_out:
  6968. return ret;
  6969. }
  6970. /**
  6971. * i40e_vsi_reinit_setup - return and reallocate resources for a VSI
  6972. * @vsi: pointer to the vsi.
  6973. *
  6974. * This re-allocates a vsi's queue resources.
  6975. *
  6976. * Returns pointer to the successfully allocated and configured VSI sw struct
  6977. * on success, otherwise returns NULL on failure.
  6978. **/
  6979. static struct i40e_vsi *i40e_vsi_reinit_setup(struct i40e_vsi *vsi)
  6980. {
  6981. struct i40e_pf *pf = vsi->back;
  6982. u8 enabled_tc;
  6983. int ret;
  6984. i40e_put_lump(pf->qp_pile, vsi->base_queue, vsi->idx);
  6985. i40e_vsi_clear_rings(vsi);
  6986. i40e_vsi_free_arrays(vsi, false);
  6987. i40e_set_num_rings_in_vsi(vsi);
  6988. ret = i40e_vsi_alloc_arrays(vsi, false);
  6989. if (ret)
  6990. goto err_vsi;
  6991. ret = i40e_get_lump(pf, pf->qp_pile, vsi->alloc_queue_pairs, vsi->idx);
  6992. if (ret < 0) {
  6993. dev_info(&pf->pdev->dev,
  6994. "failed to get tracking for %d queues for VSI %d err=%d\n",
  6995. vsi->alloc_queue_pairs, vsi->seid, ret);
  6996. goto err_vsi;
  6997. }
  6998. vsi->base_queue = ret;
  6999. /* Update the FW view of the VSI. Force a reset of TC and queue
  7000. * layout configurations.
  7001. */
  7002. enabled_tc = pf->vsi[pf->lan_vsi]->tc_config.enabled_tc;
  7003. pf->vsi[pf->lan_vsi]->tc_config.enabled_tc = 0;
  7004. pf->vsi[pf->lan_vsi]->seid = pf->main_vsi_seid;
  7005. i40e_vsi_config_tc(pf->vsi[pf->lan_vsi], enabled_tc);
  7006. /* assign it some queues */
  7007. ret = i40e_alloc_rings(vsi);
  7008. if (ret)
  7009. goto err_rings;
  7010. /* map all of the rings to the q_vectors */
  7011. i40e_vsi_map_rings_to_vectors(vsi);
  7012. return vsi;
  7013. err_rings:
  7014. i40e_vsi_free_q_vectors(vsi);
  7015. if (vsi->netdev_registered) {
  7016. vsi->netdev_registered = false;
  7017. unregister_netdev(vsi->netdev);
  7018. free_netdev(vsi->netdev);
  7019. vsi->netdev = NULL;
  7020. }
  7021. i40e_aq_delete_element(&pf->hw, vsi->seid, NULL);
  7022. err_vsi:
  7023. i40e_vsi_clear(vsi);
  7024. return NULL;
  7025. }
  7026. /**
  7027. * i40e_vsi_setup - Set up a VSI by a given type
  7028. * @pf: board private structure
  7029. * @type: VSI type
  7030. * @uplink_seid: the switch element to link to
  7031. * @param1: usage depends upon VSI type. For VF types, indicates VF id
  7032. *
  7033. * This allocates the sw VSI structure and its queue resources, then add a VSI
  7034. * to the identified VEB.
  7035. *
  7036. * Returns pointer to the successfully allocated and configure VSI sw struct on
  7037. * success, otherwise returns NULL on failure.
  7038. **/
  7039. struct i40e_vsi *i40e_vsi_setup(struct i40e_pf *pf, u8 type,
  7040. u16 uplink_seid, u32 param1)
  7041. {
  7042. struct i40e_vsi *vsi = NULL;
  7043. struct i40e_veb *veb = NULL;
  7044. int ret, i;
  7045. int v_idx;
  7046. /* The requested uplink_seid must be either
  7047. * - the PF's port seid
  7048. * no VEB is needed because this is the PF
  7049. * or this is a Flow Director special case VSI
  7050. * - seid of an existing VEB
  7051. * - seid of a VSI that owns an existing VEB
  7052. * - seid of a VSI that doesn't own a VEB
  7053. * a new VEB is created and the VSI becomes the owner
  7054. * - seid of the PF VSI, which is what creates the first VEB
  7055. * this is a special case of the previous
  7056. *
  7057. * Find which uplink_seid we were given and create a new VEB if needed
  7058. */
  7059. for (i = 0; i < I40E_MAX_VEB; i++) {
  7060. if (pf->veb[i] && pf->veb[i]->seid == uplink_seid) {
  7061. veb = pf->veb[i];
  7062. break;
  7063. }
  7064. }
  7065. if (!veb && uplink_seid != pf->mac_seid) {
  7066. for (i = 0; i < pf->num_alloc_vsi; i++) {
  7067. if (pf->vsi[i] && pf->vsi[i]->seid == uplink_seid) {
  7068. vsi = pf->vsi[i];
  7069. break;
  7070. }
  7071. }
  7072. if (!vsi) {
  7073. dev_info(&pf->pdev->dev, "no such uplink_seid %d\n",
  7074. uplink_seid);
  7075. return NULL;
  7076. }
  7077. if (vsi->uplink_seid == pf->mac_seid)
  7078. veb = i40e_veb_setup(pf, 0, pf->mac_seid, vsi->seid,
  7079. vsi->tc_config.enabled_tc);
  7080. else if ((vsi->flags & I40E_VSI_FLAG_VEB_OWNER) == 0)
  7081. veb = i40e_veb_setup(pf, 0, vsi->uplink_seid, vsi->seid,
  7082. vsi->tc_config.enabled_tc);
  7083. for (i = 0; i < I40E_MAX_VEB && !veb; i++) {
  7084. if (pf->veb[i] && pf->veb[i]->seid == vsi->uplink_seid)
  7085. veb = pf->veb[i];
  7086. }
  7087. if (!veb) {
  7088. dev_info(&pf->pdev->dev, "couldn't add VEB\n");
  7089. return NULL;
  7090. }
  7091. vsi->flags |= I40E_VSI_FLAG_VEB_OWNER;
  7092. uplink_seid = veb->seid;
  7093. }
  7094. /* get vsi sw struct */
  7095. v_idx = i40e_vsi_mem_alloc(pf, type);
  7096. if (v_idx < 0)
  7097. goto err_alloc;
  7098. vsi = pf->vsi[v_idx];
  7099. if (!vsi)
  7100. goto err_alloc;
  7101. vsi->type = type;
  7102. vsi->veb_idx = (veb ? veb->idx : I40E_NO_VEB);
  7103. if (type == I40E_VSI_MAIN)
  7104. pf->lan_vsi = v_idx;
  7105. else if (type == I40E_VSI_SRIOV)
  7106. vsi->vf_id = param1;
  7107. /* assign it some queues */
  7108. ret = i40e_get_lump(pf, pf->qp_pile, vsi->alloc_queue_pairs,
  7109. vsi->idx);
  7110. if (ret < 0) {
  7111. dev_info(&pf->pdev->dev,
  7112. "failed to get tracking for %d queues for VSI %d err=%d\n",
  7113. vsi->alloc_queue_pairs, vsi->seid, ret);
  7114. goto err_vsi;
  7115. }
  7116. vsi->base_queue = ret;
  7117. /* get a VSI from the hardware */
  7118. vsi->uplink_seid = uplink_seid;
  7119. ret = i40e_add_vsi(vsi);
  7120. if (ret)
  7121. goto err_vsi;
  7122. switch (vsi->type) {
  7123. /* setup the netdev if needed */
  7124. case I40E_VSI_MAIN:
  7125. case I40E_VSI_VMDQ2:
  7126. case I40E_VSI_FCOE:
  7127. ret = i40e_config_netdev(vsi);
  7128. if (ret)
  7129. goto err_netdev;
  7130. ret = register_netdev(vsi->netdev);
  7131. if (ret)
  7132. goto err_netdev;
  7133. vsi->netdev_registered = true;
  7134. netif_carrier_off(vsi->netdev);
  7135. #ifdef CONFIG_I40E_DCB
  7136. /* Setup DCB netlink interface */
  7137. i40e_dcbnl_setup(vsi);
  7138. #endif /* CONFIG_I40E_DCB */
  7139. /* fall through */
  7140. case I40E_VSI_FDIR:
  7141. /* set up vectors and rings if needed */
  7142. ret = i40e_vsi_setup_vectors(vsi);
  7143. if (ret)
  7144. goto err_msix;
  7145. ret = i40e_alloc_rings(vsi);
  7146. if (ret)
  7147. goto err_rings;
  7148. /* map all of the rings to the q_vectors */
  7149. i40e_vsi_map_rings_to_vectors(vsi);
  7150. i40e_vsi_reset_stats(vsi);
  7151. break;
  7152. default:
  7153. /* no netdev or rings for the other VSI types */
  7154. break;
  7155. }
  7156. return vsi;
  7157. err_rings:
  7158. i40e_vsi_free_q_vectors(vsi);
  7159. err_msix:
  7160. if (vsi->netdev_registered) {
  7161. vsi->netdev_registered = false;
  7162. unregister_netdev(vsi->netdev);
  7163. free_netdev(vsi->netdev);
  7164. vsi->netdev = NULL;
  7165. }
  7166. err_netdev:
  7167. i40e_aq_delete_element(&pf->hw, vsi->seid, NULL);
  7168. err_vsi:
  7169. i40e_vsi_clear(vsi);
  7170. err_alloc:
  7171. return NULL;
  7172. }
  7173. /**
  7174. * i40e_veb_get_bw_info - Query VEB BW information
  7175. * @veb: the veb to query
  7176. *
  7177. * Query the Tx scheduler BW configuration data for given VEB
  7178. **/
  7179. static int i40e_veb_get_bw_info(struct i40e_veb *veb)
  7180. {
  7181. struct i40e_aqc_query_switching_comp_ets_config_resp ets_data;
  7182. struct i40e_aqc_query_switching_comp_bw_config_resp bw_data;
  7183. struct i40e_pf *pf = veb->pf;
  7184. struct i40e_hw *hw = &pf->hw;
  7185. u32 tc_bw_max;
  7186. int ret = 0;
  7187. int i;
  7188. ret = i40e_aq_query_switch_comp_bw_config(hw, veb->seid,
  7189. &bw_data, NULL);
  7190. if (ret) {
  7191. dev_info(&pf->pdev->dev,
  7192. "query veb bw config failed, aq_err=%d\n",
  7193. hw->aq.asq_last_status);
  7194. goto out;
  7195. }
  7196. ret = i40e_aq_query_switch_comp_ets_config(hw, veb->seid,
  7197. &ets_data, NULL);
  7198. if (ret) {
  7199. dev_info(&pf->pdev->dev,
  7200. "query veb bw ets config failed, aq_err=%d\n",
  7201. hw->aq.asq_last_status);
  7202. goto out;
  7203. }
  7204. veb->bw_limit = le16_to_cpu(ets_data.port_bw_limit);
  7205. veb->bw_max_quanta = ets_data.tc_bw_max;
  7206. veb->is_abs_credits = bw_data.absolute_credits_enable;
  7207. tc_bw_max = le16_to_cpu(bw_data.tc_bw_max[0]) |
  7208. (le16_to_cpu(bw_data.tc_bw_max[1]) << 16);
  7209. for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
  7210. veb->bw_tc_share_credits[i] = bw_data.tc_bw_share_credits[i];
  7211. veb->bw_tc_limit_credits[i] =
  7212. le16_to_cpu(bw_data.tc_bw_limits[i]);
  7213. veb->bw_tc_max_quanta[i] = ((tc_bw_max >> (i*4)) & 0x7);
  7214. }
  7215. out:
  7216. return ret;
  7217. }
  7218. /**
  7219. * i40e_veb_mem_alloc - Allocates the next available struct veb in the PF
  7220. * @pf: board private structure
  7221. *
  7222. * On error: returns error code (negative)
  7223. * On success: returns vsi index in PF (positive)
  7224. **/
  7225. static int i40e_veb_mem_alloc(struct i40e_pf *pf)
  7226. {
  7227. int ret = -ENOENT;
  7228. struct i40e_veb *veb;
  7229. int i;
  7230. /* Need to protect the allocation of switch elements at the PF level */
  7231. mutex_lock(&pf->switch_mutex);
  7232. /* VEB list may be fragmented if VEB creation/destruction has
  7233. * been happening. We can afford to do a quick scan to look
  7234. * for any free slots in the list.
  7235. *
  7236. * find next empty veb slot, looping back around if necessary
  7237. */
  7238. i = 0;
  7239. while ((i < I40E_MAX_VEB) && (pf->veb[i] != NULL))
  7240. i++;
  7241. if (i >= I40E_MAX_VEB) {
  7242. ret = -ENOMEM;
  7243. goto err_alloc_veb; /* out of VEB slots! */
  7244. }
  7245. veb = kzalloc(sizeof(*veb), GFP_KERNEL);
  7246. if (!veb) {
  7247. ret = -ENOMEM;
  7248. goto err_alloc_veb;
  7249. }
  7250. veb->pf = pf;
  7251. veb->idx = i;
  7252. veb->enabled_tc = 1;
  7253. pf->veb[i] = veb;
  7254. ret = i;
  7255. err_alloc_veb:
  7256. mutex_unlock(&pf->switch_mutex);
  7257. return ret;
  7258. }
  7259. /**
  7260. * i40e_switch_branch_release - Delete a branch of the switch tree
  7261. * @branch: where to start deleting
  7262. *
  7263. * This uses recursion to find the tips of the branch to be
  7264. * removed, deleting until we get back to and can delete this VEB.
  7265. **/
  7266. static void i40e_switch_branch_release(struct i40e_veb *branch)
  7267. {
  7268. struct i40e_pf *pf = branch->pf;
  7269. u16 branch_seid = branch->seid;
  7270. u16 veb_idx = branch->idx;
  7271. int i;
  7272. /* release any VEBs on this VEB - RECURSION */
  7273. for (i = 0; i < I40E_MAX_VEB; i++) {
  7274. if (!pf->veb[i])
  7275. continue;
  7276. if (pf->veb[i]->uplink_seid == branch->seid)
  7277. i40e_switch_branch_release(pf->veb[i]);
  7278. }
  7279. /* Release the VSIs on this VEB, but not the owner VSI.
  7280. *
  7281. * NOTE: Removing the last VSI on a VEB has the SIDE EFFECT of removing
  7282. * the VEB itself, so don't use (*branch) after this loop.
  7283. */
  7284. for (i = 0; i < pf->num_alloc_vsi; i++) {
  7285. if (!pf->vsi[i])
  7286. continue;
  7287. if (pf->vsi[i]->uplink_seid == branch_seid &&
  7288. (pf->vsi[i]->flags & I40E_VSI_FLAG_VEB_OWNER) == 0) {
  7289. i40e_vsi_release(pf->vsi[i]);
  7290. }
  7291. }
  7292. /* There's one corner case where the VEB might not have been
  7293. * removed, so double check it here and remove it if needed.
  7294. * This case happens if the veb was created from the debugfs
  7295. * commands and no VSIs were added to it.
  7296. */
  7297. if (pf->veb[veb_idx])
  7298. i40e_veb_release(pf->veb[veb_idx]);
  7299. }
  7300. /**
  7301. * i40e_veb_clear - remove veb struct
  7302. * @veb: the veb to remove
  7303. **/
  7304. static void i40e_veb_clear(struct i40e_veb *veb)
  7305. {
  7306. if (!veb)
  7307. return;
  7308. if (veb->pf) {
  7309. struct i40e_pf *pf = veb->pf;
  7310. mutex_lock(&pf->switch_mutex);
  7311. if (pf->veb[veb->idx] == veb)
  7312. pf->veb[veb->idx] = NULL;
  7313. mutex_unlock(&pf->switch_mutex);
  7314. }
  7315. kfree(veb);
  7316. }
  7317. /**
  7318. * i40e_veb_release - Delete a VEB and free its resources
  7319. * @veb: the VEB being removed
  7320. **/
  7321. void i40e_veb_release(struct i40e_veb *veb)
  7322. {
  7323. struct i40e_vsi *vsi = NULL;
  7324. struct i40e_pf *pf;
  7325. int i, n = 0;
  7326. pf = veb->pf;
  7327. /* find the remaining VSI and check for extras */
  7328. for (i = 0; i < pf->num_alloc_vsi; i++) {
  7329. if (pf->vsi[i] && pf->vsi[i]->uplink_seid == veb->seid) {
  7330. n++;
  7331. vsi = pf->vsi[i];
  7332. }
  7333. }
  7334. if (n != 1) {
  7335. dev_info(&pf->pdev->dev,
  7336. "can't remove VEB %d with %d VSIs left\n",
  7337. veb->seid, n);
  7338. return;
  7339. }
  7340. /* move the remaining VSI to uplink veb */
  7341. vsi->flags &= ~I40E_VSI_FLAG_VEB_OWNER;
  7342. if (veb->uplink_seid) {
  7343. vsi->uplink_seid = veb->uplink_seid;
  7344. if (veb->uplink_seid == pf->mac_seid)
  7345. vsi->veb_idx = I40E_NO_VEB;
  7346. else
  7347. vsi->veb_idx = veb->veb_idx;
  7348. } else {
  7349. /* floating VEB */
  7350. vsi->uplink_seid = pf->vsi[pf->lan_vsi]->uplink_seid;
  7351. vsi->veb_idx = pf->vsi[pf->lan_vsi]->veb_idx;
  7352. }
  7353. i40e_aq_delete_element(&pf->hw, veb->seid, NULL);
  7354. i40e_veb_clear(veb);
  7355. }
  7356. /**
  7357. * i40e_add_veb - create the VEB in the switch
  7358. * @veb: the VEB to be instantiated
  7359. * @vsi: the controlling VSI
  7360. **/
  7361. static int i40e_add_veb(struct i40e_veb *veb, struct i40e_vsi *vsi)
  7362. {
  7363. bool is_default = false;
  7364. bool is_cloud = false;
  7365. int ret;
  7366. /* get a VEB from the hardware */
  7367. ret = i40e_aq_add_veb(&veb->pf->hw, veb->uplink_seid, vsi->seid,
  7368. veb->enabled_tc, is_default,
  7369. is_cloud, &veb->seid, NULL);
  7370. if (ret) {
  7371. dev_info(&veb->pf->pdev->dev,
  7372. "couldn't add VEB, err %d, aq_err %d\n",
  7373. ret, veb->pf->hw.aq.asq_last_status);
  7374. return -EPERM;
  7375. }
  7376. /* get statistics counter */
  7377. ret = i40e_aq_get_veb_parameters(&veb->pf->hw, veb->seid, NULL, NULL,
  7378. &veb->stats_idx, NULL, NULL, NULL);
  7379. if (ret) {
  7380. dev_info(&veb->pf->pdev->dev,
  7381. "couldn't get VEB statistics idx, err %d, aq_err %d\n",
  7382. ret, veb->pf->hw.aq.asq_last_status);
  7383. return -EPERM;
  7384. }
  7385. ret = i40e_veb_get_bw_info(veb);
  7386. if (ret) {
  7387. dev_info(&veb->pf->pdev->dev,
  7388. "couldn't get VEB bw info, err %d, aq_err %d\n",
  7389. ret, veb->pf->hw.aq.asq_last_status);
  7390. i40e_aq_delete_element(&veb->pf->hw, veb->seid, NULL);
  7391. return -ENOENT;
  7392. }
  7393. vsi->uplink_seid = veb->seid;
  7394. vsi->veb_idx = veb->idx;
  7395. vsi->flags |= I40E_VSI_FLAG_VEB_OWNER;
  7396. return 0;
  7397. }
  7398. /**
  7399. * i40e_veb_setup - Set up a VEB
  7400. * @pf: board private structure
  7401. * @flags: VEB setup flags
  7402. * @uplink_seid: the switch element to link to
  7403. * @vsi_seid: the initial VSI seid
  7404. * @enabled_tc: Enabled TC bit-map
  7405. *
  7406. * This allocates the sw VEB structure and links it into the switch
  7407. * It is possible and legal for this to be a duplicate of an already
  7408. * existing VEB. It is also possible for both uplink and vsi seids
  7409. * to be zero, in order to create a floating VEB.
  7410. *
  7411. * Returns pointer to the successfully allocated VEB sw struct on
  7412. * success, otherwise returns NULL on failure.
  7413. **/
  7414. struct i40e_veb *i40e_veb_setup(struct i40e_pf *pf, u16 flags,
  7415. u16 uplink_seid, u16 vsi_seid,
  7416. u8 enabled_tc)
  7417. {
  7418. struct i40e_veb *veb, *uplink_veb = NULL;
  7419. int vsi_idx, veb_idx;
  7420. int ret;
  7421. /* if one seid is 0, the other must be 0 to create a floating relay */
  7422. if ((uplink_seid == 0 || vsi_seid == 0) &&
  7423. (uplink_seid + vsi_seid != 0)) {
  7424. dev_info(&pf->pdev->dev,
  7425. "one, not both seid's are 0: uplink=%d vsi=%d\n",
  7426. uplink_seid, vsi_seid);
  7427. return NULL;
  7428. }
  7429. /* make sure there is such a vsi and uplink */
  7430. for (vsi_idx = 0; vsi_idx < pf->num_alloc_vsi; vsi_idx++)
  7431. if (pf->vsi[vsi_idx] && pf->vsi[vsi_idx]->seid == vsi_seid)
  7432. break;
  7433. if (vsi_idx >= pf->num_alloc_vsi && vsi_seid != 0) {
  7434. dev_info(&pf->pdev->dev, "vsi seid %d not found\n",
  7435. vsi_seid);
  7436. return NULL;
  7437. }
  7438. if (uplink_seid && uplink_seid != pf->mac_seid) {
  7439. for (veb_idx = 0; veb_idx < I40E_MAX_VEB; veb_idx++) {
  7440. if (pf->veb[veb_idx] &&
  7441. pf->veb[veb_idx]->seid == uplink_seid) {
  7442. uplink_veb = pf->veb[veb_idx];
  7443. break;
  7444. }
  7445. }
  7446. if (!uplink_veb) {
  7447. dev_info(&pf->pdev->dev,
  7448. "uplink seid %d not found\n", uplink_seid);
  7449. return NULL;
  7450. }
  7451. }
  7452. /* get veb sw struct */
  7453. veb_idx = i40e_veb_mem_alloc(pf);
  7454. if (veb_idx < 0)
  7455. goto err_alloc;
  7456. veb = pf->veb[veb_idx];
  7457. veb->flags = flags;
  7458. veb->uplink_seid = uplink_seid;
  7459. veb->veb_idx = (uplink_veb ? uplink_veb->idx : I40E_NO_VEB);
  7460. veb->enabled_tc = (enabled_tc ? enabled_tc : 0x1);
  7461. /* create the VEB in the switch */
  7462. ret = i40e_add_veb(veb, pf->vsi[vsi_idx]);
  7463. if (ret)
  7464. goto err_veb;
  7465. if (vsi_idx == pf->lan_vsi)
  7466. pf->lan_veb = veb->idx;
  7467. return veb;
  7468. err_veb:
  7469. i40e_veb_clear(veb);
  7470. err_alloc:
  7471. return NULL;
  7472. }
  7473. /**
  7474. * i40e_setup_pf_switch_element - set pf vars based on switch type
  7475. * @pf: board private structure
  7476. * @ele: element we are building info from
  7477. * @num_reported: total number of elements
  7478. * @printconfig: should we print the contents
  7479. *
  7480. * helper function to assist in extracting a few useful SEID values.
  7481. **/
  7482. static void i40e_setup_pf_switch_element(struct i40e_pf *pf,
  7483. struct i40e_aqc_switch_config_element_resp *ele,
  7484. u16 num_reported, bool printconfig)
  7485. {
  7486. u16 downlink_seid = le16_to_cpu(ele->downlink_seid);
  7487. u16 uplink_seid = le16_to_cpu(ele->uplink_seid);
  7488. u8 element_type = ele->element_type;
  7489. u16 seid = le16_to_cpu(ele->seid);
  7490. if (printconfig)
  7491. dev_info(&pf->pdev->dev,
  7492. "type=%d seid=%d uplink=%d downlink=%d\n",
  7493. element_type, seid, uplink_seid, downlink_seid);
  7494. switch (element_type) {
  7495. case I40E_SWITCH_ELEMENT_TYPE_MAC:
  7496. pf->mac_seid = seid;
  7497. break;
  7498. case I40E_SWITCH_ELEMENT_TYPE_VEB:
  7499. /* Main VEB? */
  7500. if (uplink_seid != pf->mac_seid)
  7501. break;
  7502. if (pf->lan_veb == I40E_NO_VEB) {
  7503. int v;
  7504. /* find existing or else empty VEB */
  7505. for (v = 0; v < I40E_MAX_VEB; v++) {
  7506. if (pf->veb[v] && (pf->veb[v]->seid == seid)) {
  7507. pf->lan_veb = v;
  7508. break;
  7509. }
  7510. }
  7511. if (pf->lan_veb == I40E_NO_VEB) {
  7512. v = i40e_veb_mem_alloc(pf);
  7513. if (v < 0)
  7514. break;
  7515. pf->lan_veb = v;
  7516. }
  7517. }
  7518. pf->veb[pf->lan_veb]->seid = seid;
  7519. pf->veb[pf->lan_veb]->uplink_seid = pf->mac_seid;
  7520. pf->veb[pf->lan_veb]->pf = pf;
  7521. pf->veb[pf->lan_veb]->veb_idx = I40E_NO_VEB;
  7522. break;
  7523. case I40E_SWITCH_ELEMENT_TYPE_VSI:
  7524. if (num_reported != 1)
  7525. break;
  7526. /* This is immediately after a reset so we can assume this is
  7527. * the PF's VSI
  7528. */
  7529. pf->mac_seid = uplink_seid;
  7530. pf->pf_seid = downlink_seid;
  7531. pf->main_vsi_seid = seid;
  7532. if (printconfig)
  7533. dev_info(&pf->pdev->dev,
  7534. "pf_seid=%d main_vsi_seid=%d\n",
  7535. pf->pf_seid, pf->main_vsi_seid);
  7536. break;
  7537. case I40E_SWITCH_ELEMENT_TYPE_PF:
  7538. case I40E_SWITCH_ELEMENT_TYPE_VF:
  7539. case I40E_SWITCH_ELEMENT_TYPE_EMP:
  7540. case I40E_SWITCH_ELEMENT_TYPE_BMC:
  7541. case I40E_SWITCH_ELEMENT_TYPE_PE:
  7542. case I40E_SWITCH_ELEMENT_TYPE_PA:
  7543. /* ignore these for now */
  7544. break;
  7545. default:
  7546. dev_info(&pf->pdev->dev, "unknown element type=%d seid=%d\n",
  7547. element_type, seid);
  7548. break;
  7549. }
  7550. }
  7551. /**
  7552. * i40e_fetch_switch_configuration - Get switch config from firmware
  7553. * @pf: board private structure
  7554. * @printconfig: should we print the contents
  7555. *
  7556. * Get the current switch configuration from the device and
  7557. * extract a few useful SEID values.
  7558. **/
  7559. int i40e_fetch_switch_configuration(struct i40e_pf *pf, bool printconfig)
  7560. {
  7561. struct i40e_aqc_get_switch_config_resp *sw_config;
  7562. u16 next_seid = 0;
  7563. int ret = 0;
  7564. u8 *aq_buf;
  7565. int i;
  7566. aq_buf = kzalloc(I40E_AQ_LARGE_BUF, GFP_KERNEL);
  7567. if (!aq_buf)
  7568. return -ENOMEM;
  7569. sw_config = (struct i40e_aqc_get_switch_config_resp *)aq_buf;
  7570. do {
  7571. u16 num_reported, num_total;
  7572. ret = i40e_aq_get_switch_config(&pf->hw, sw_config,
  7573. I40E_AQ_LARGE_BUF,
  7574. &next_seid, NULL);
  7575. if (ret) {
  7576. dev_info(&pf->pdev->dev,
  7577. "get switch config failed %d aq_err=%x\n",
  7578. ret, pf->hw.aq.asq_last_status);
  7579. kfree(aq_buf);
  7580. return -ENOENT;
  7581. }
  7582. num_reported = le16_to_cpu(sw_config->header.num_reported);
  7583. num_total = le16_to_cpu(sw_config->header.num_total);
  7584. if (printconfig)
  7585. dev_info(&pf->pdev->dev,
  7586. "header: %d reported %d total\n",
  7587. num_reported, num_total);
  7588. for (i = 0; i < num_reported; i++) {
  7589. struct i40e_aqc_switch_config_element_resp *ele =
  7590. &sw_config->element[i];
  7591. i40e_setup_pf_switch_element(pf, ele, num_reported,
  7592. printconfig);
  7593. }
  7594. } while (next_seid != 0);
  7595. kfree(aq_buf);
  7596. return ret;
  7597. }
  7598. /**
  7599. * i40e_setup_pf_switch - Setup the HW switch on startup or after reset
  7600. * @pf: board private structure
  7601. * @reinit: if the Main VSI needs to re-initialized.
  7602. *
  7603. * Returns 0 on success, negative value on failure
  7604. **/
  7605. static int i40e_setup_pf_switch(struct i40e_pf *pf, bool reinit)
  7606. {
  7607. int ret;
  7608. /* find out what's out there already */
  7609. ret = i40e_fetch_switch_configuration(pf, false);
  7610. if (ret) {
  7611. dev_info(&pf->pdev->dev,
  7612. "couldn't fetch switch config, err %d, aq_err %d\n",
  7613. ret, pf->hw.aq.asq_last_status);
  7614. return ret;
  7615. }
  7616. i40e_pf_reset_stats(pf);
  7617. /* first time setup */
  7618. if (pf->lan_vsi == I40E_NO_VSI || reinit) {
  7619. struct i40e_vsi *vsi = NULL;
  7620. u16 uplink_seid;
  7621. /* Set up the PF VSI associated with the PF's main VSI
  7622. * that is already in the HW switch
  7623. */
  7624. if (pf->lan_veb != I40E_NO_VEB && pf->veb[pf->lan_veb])
  7625. uplink_seid = pf->veb[pf->lan_veb]->seid;
  7626. else
  7627. uplink_seid = pf->mac_seid;
  7628. if (pf->lan_vsi == I40E_NO_VSI)
  7629. vsi = i40e_vsi_setup(pf, I40E_VSI_MAIN, uplink_seid, 0);
  7630. else if (reinit)
  7631. vsi = i40e_vsi_reinit_setup(pf->vsi[pf->lan_vsi]);
  7632. if (!vsi) {
  7633. dev_info(&pf->pdev->dev, "setup of MAIN VSI failed\n");
  7634. i40e_fdir_teardown(pf);
  7635. return -EAGAIN;
  7636. }
  7637. } else {
  7638. /* force a reset of TC and queue layout configurations */
  7639. u8 enabled_tc = pf->vsi[pf->lan_vsi]->tc_config.enabled_tc;
  7640. pf->vsi[pf->lan_vsi]->tc_config.enabled_tc = 0;
  7641. pf->vsi[pf->lan_vsi]->seid = pf->main_vsi_seid;
  7642. i40e_vsi_config_tc(pf->vsi[pf->lan_vsi], enabled_tc);
  7643. }
  7644. i40e_vlan_stripping_disable(pf->vsi[pf->lan_vsi]);
  7645. i40e_fdir_sb_setup(pf);
  7646. /* Setup static PF queue filter control settings */
  7647. ret = i40e_setup_pf_filter_control(pf);
  7648. if (ret) {
  7649. dev_info(&pf->pdev->dev, "setup_pf_filter_control failed: %d\n",
  7650. ret);
  7651. /* Failure here should not stop continuing other steps */
  7652. }
  7653. /* enable RSS in the HW, even for only one queue, as the stack can use
  7654. * the hash
  7655. */
  7656. if ((pf->flags & I40E_FLAG_RSS_ENABLED))
  7657. i40e_config_rss(pf);
  7658. /* fill in link information and enable LSE reporting */
  7659. i40e_update_link_info(&pf->hw, true);
  7660. i40e_link_event(pf);
  7661. /* Initialize user-specific link properties */
  7662. pf->fc_autoneg_status = ((pf->hw.phy.link_info.an_info &
  7663. I40E_AQ_AN_COMPLETED) ? true : false);
  7664. /* fill in link information and enable LSE reporting */
  7665. i40e_update_link_info(&pf->hw, true);
  7666. i40e_link_event(pf);
  7667. /* Initialize user-specific link properties */
  7668. pf->fc_autoneg_status = ((pf->hw.phy.link_info.an_info &
  7669. I40E_AQ_AN_COMPLETED) ? true : false);
  7670. i40e_ptp_init(pf);
  7671. return ret;
  7672. }
  7673. /**
  7674. * i40e_determine_queue_usage - Work out queue distribution
  7675. * @pf: board private structure
  7676. **/
  7677. static void i40e_determine_queue_usage(struct i40e_pf *pf)
  7678. {
  7679. int queues_left;
  7680. pf->num_lan_qps = 0;
  7681. #ifdef I40E_FCOE
  7682. pf->num_fcoe_qps = 0;
  7683. #endif
  7684. /* Find the max queues to be put into basic use. We'll always be
  7685. * using TC0, whether or not DCB is running, and TC0 will get the
  7686. * big RSS set.
  7687. */
  7688. queues_left = pf->hw.func_caps.num_tx_qp;
  7689. if ((queues_left == 1) ||
  7690. !(pf->flags & I40E_FLAG_MSIX_ENABLED)) {
  7691. /* one qp for PF, no queues for anything else */
  7692. queues_left = 0;
  7693. pf->rss_size = pf->num_lan_qps = 1;
  7694. /* make sure all the fancies are disabled */
  7695. pf->flags &= ~(I40E_FLAG_RSS_ENABLED |
  7696. #ifdef I40E_FCOE
  7697. I40E_FLAG_FCOE_ENABLED |
  7698. #endif
  7699. I40E_FLAG_FD_SB_ENABLED |
  7700. I40E_FLAG_FD_ATR_ENABLED |
  7701. I40E_FLAG_DCB_CAPABLE |
  7702. I40E_FLAG_SRIOV_ENABLED |
  7703. I40E_FLAG_VMDQ_ENABLED);
  7704. } else if (!(pf->flags & (I40E_FLAG_RSS_ENABLED |
  7705. I40E_FLAG_FD_SB_ENABLED |
  7706. I40E_FLAG_FD_ATR_ENABLED |
  7707. I40E_FLAG_DCB_CAPABLE))) {
  7708. /* one qp for PF */
  7709. pf->rss_size = pf->num_lan_qps = 1;
  7710. queues_left -= pf->num_lan_qps;
  7711. pf->flags &= ~(I40E_FLAG_RSS_ENABLED |
  7712. #ifdef I40E_FCOE
  7713. I40E_FLAG_FCOE_ENABLED |
  7714. #endif
  7715. I40E_FLAG_FD_SB_ENABLED |
  7716. I40E_FLAG_FD_ATR_ENABLED |
  7717. I40E_FLAG_DCB_ENABLED |
  7718. I40E_FLAG_VMDQ_ENABLED);
  7719. } else {
  7720. /* Not enough queues for all TCs */
  7721. if ((pf->flags & I40E_FLAG_DCB_CAPABLE) &&
  7722. (queues_left < I40E_MAX_TRAFFIC_CLASS)) {
  7723. pf->flags &= ~I40E_FLAG_DCB_CAPABLE;
  7724. dev_info(&pf->pdev->dev, "not enough queues for DCB. DCB is disabled.\n");
  7725. }
  7726. pf->num_lan_qps = pf->rss_size_max;
  7727. queues_left -= pf->num_lan_qps;
  7728. }
  7729. #ifdef I40E_FCOE
  7730. if (pf->flags & I40E_FLAG_FCOE_ENABLED) {
  7731. if (I40E_DEFAULT_FCOE <= queues_left) {
  7732. pf->num_fcoe_qps = I40E_DEFAULT_FCOE;
  7733. } else if (I40E_MINIMUM_FCOE <= queues_left) {
  7734. pf->num_fcoe_qps = I40E_MINIMUM_FCOE;
  7735. } else {
  7736. pf->num_fcoe_qps = 0;
  7737. pf->flags &= ~I40E_FLAG_FCOE_ENABLED;
  7738. dev_info(&pf->pdev->dev, "not enough queues for FCoE. FCoE feature will be disabled\n");
  7739. }
  7740. queues_left -= pf->num_fcoe_qps;
  7741. }
  7742. #endif
  7743. if (pf->flags & I40E_FLAG_FD_SB_ENABLED) {
  7744. if (queues_left > 1) {
  7745. queues_left -= 1; /* save 1 queue for FD */
  7746. } else {
  7747. pf->flags &= ~I40E_FLAG_FD_SB_ENABLED;
  7748. dev_info(&pf->pdev->dev, "not enough queues for Flow Director. Flow Director feature is disabled\n");
  7749. }
  7750. }
  7751. if ((pf->flags & I40E_FLAG_SRIOV_ENABLED) &&
  7752. pf->num_vf_qps && pf->num_req_vfs && queues_left) {
  7753. pf->num_req_vfs = min_t(int, pf->num_req_vfs,
  7754. (queues_left / pf->num_vf_qps));
  7755. queues_left -= (pf->num_req_vfs * pf->num_vf_qps);
  7756. }
  7757. if ((pf->flags & I40E_FLAG_VMDQ_ENABLED) &&
  7758. pf->num_vmdq_vsis && pf->num_vmdq_qps && queues_left) {
  7759. pf->num_vmdq_vsis = min_t(int, pf->num_vmdq_vsis,
  7760. (queues_left / pf->num_vmdq_qps));
  7761. queues_left -= (pf->num_vmdq_vsis * pf->num_vmdq_qps);
  7762. }
  7763. pf->queues_left = queues_left;
  7764. #ifdef I40E_FCOE
  7765. dev_info(&pf->pdev->dev, "fcoe queues = %d\n", pf->num_fcoe_qps);
  7766. #endif
  7767. }
  7768. /**
  7769. * i40e_setup_pf_filter_control - Setup PF static filter control
  7770. * @pf: PF to be setup
  7771. *
  7772. * i40e_setup_pf_filter_control sets up a pf's initial filter control
  7773. * settings. If PE/FCoE are enabled then it will also set the per PF
  7774. * based filter sizes required for them. It also enables Flow director,
  7775. * ethertype and macvlan type filter settings for the pf.
  7776. *
  7777. * Returns 0 on success, negative on failure
  7778. **/
  7779. static int i40e_setup_pf_filter_control(struct i40e_pf *pf)
  7780. {
  7781. struct i40e_filter_control_settings *settings = &pf->filter_settings;
  7782. settings->hash_lut_size = I40E_HASH_LUT_SIZE_128;
  7783. /* Flow Director is enabled */
  7784. if (pf->flags & (I40E_FLAG_FD_SB_ENABLED | I40E_FLAG_FD_ATR_ENABLED))
  7785. settings->enable_fdir = true;
  7786. /* Ethtype and MACVLAN filters enabled for PF */
  7787. settings->enable_ethtype = true;
  7788. settings->enable_macvlan = true;
  7789. if (i40e_set_filter_control(&pf->hw, settings))
  7790. return -ENOENT;
  7791. return 0;
  7792. }
  7793. #define INFO_STRING_LEN 255
  7794. static void i40e_print_features(struct i40e_pf *pf)
  7795. {
  7796. struct i40e_hw *hw = &pf->hw;
  7797. char *buf, *string;
  7798. string = kzalloc(INFO_STRING_LEN, GFP_KERNEL);
  7799. if (!string) {
  7800. dev_err(&pf->pdev->dev, "Features string allocation failed\n");
  7801. return;
  7802. }
  7803. buf = string;
  7804. buf += sprintf(string, "Features: PF-id[%d] ", hw->pf_id);
  7805. #ifdef CONFIG_PCI_IOV
  7806. buf += sprintf(buf, "VFs: %d ", pf->num_req_vfs);
  7807. #endif
  7808. buf += sprintf(buf, "VSIs: %d QP: %d ", pf->hw.func_caps.num_vsis,
  7809. pf->vsi[pf->lan_vsi]->num_queue_pairs);
  7810. if (pf->flags & I40E_FLAG_RSS_ENABLED)
  7811. buf += sprintf(buf, "RSS ");
  7812. if (pf->flags & I40E_FLAG_FD_ATR_ENABLED)
  7813. buf += sprintf(buf, "FD_ATR ");
  7814. if (pf->flags & I40E_FLAG_FD_SB_ENABLED) {
  7815. buf += sprintf(buf, "FD_SB ");
  7816. buf += sprintf(buf, "NTUPLE ");
  7817. }
  7818. if (pf->flags & I40E_FLAG_DCB_CAPABLE)
  7819. buf += sprintf(buf, "DCB ");
  7820. if (pf->flags & I40E_FLAG_PTP)
  7821. buf += sprintf(buf, "PTP ");
  7822. #ifdef I40E_FCOE
  7823. if (pf->flags & I40E_FLAG_FCOE_ENABLED)
  7824. buf += sprintf(buf, "FCOE ");
  7825. #endif
  7826. BUG_ON(buf > (string + INFO_STRING_LEN));
  7827. dev_info(&pf->pdev->dev, "%s\n", string);
  7828. kfree(string);
  7829. }
  7830. /**
  7831. * i40e_probe - Device initialization routine
  7832. * @pdev: PCI device information struct
  7833. * @ent: entry in i40e_pci_tbl
  7834. *
  7835. * i40e_probe initializes a pf identified by a pci_dev structure.
  7836. * The OS initialization, configuring of the pf private structure,
  7837. * and a hardware reset occur.
  7838. *
  7839. * Returns 0 on success, negative on failure
  7840. **/
  7841. static int i40e_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  7842. {
  7843. struct i40e_pf *pf;
  7844. struct i40e_hw *hw;
  7845. static u16 pfs_found;
  7846. u16 link_status;
  7847. int err = 0;
  7848. u32 len;
  7849. u32 i;
  7850. err = pci_enable_device_mem(pdev);
  7851. if (err)
  7852. return err;
  7853. /* set up for high or low dma */
  7854. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
  7855. if (err) {
  7856. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
  7857. if (err) {
  7858. dev_err(&pdev->dev,
  7859. "DMA configuration failed: 0x%x\n", err);
  7860. goto err_dma;
  7861. }
  7862. }
  7863. /* set up pci connections */
  7864. err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
  7865. IORESOURCE_MEM), i40e_driver_name);
  7866. if (err) {
  7867. dev_info(&pdev->dev,
  7868. "pci_request_selected_regions failed %d\n", err);
  7869. goto err_pci_reg;
  7870. }
  7871. pci_enable_pcie_error_reporting(pdev);
  7872. pci_set_master(pdev);
  7873. /* Now that we have a PCI connection, we need to do the
  7874. * low level device setup. This is primarily setting up
  7875. * the Admin Queue structures and then querying for the
  7876. * device's current profile information.
  7877. */
  7878. pf = kzalloc(sizeof(*pf), GFP_KERNEL);
  7879. if (!pf) {
  7880. err = -ENOMEM;
  7881. goto err_pf_alloc;
  7882. }
  7883. pf->next_vsi = 0;
  7884. pf->pdev = pdev;
  7885. set_bit(__I40E_DOWN, &pf->state);
  7886. hw = &pf->hw;
  7887. hw->back = pf;
  7888. hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
  7889. pci_resource_len(pdev, 0));
  7890. if (!hw->hw_addr) {
  7891. err = -EIO;
  7892. dev_info(&pdev->dev, "ioremap(0x%04x, 0x%04x) failed: 0x%x\n",
  7893. (unsigned int)pci_resource_start(pdev, 0),
  7894. (unsigned int)pci_resource_len(pdev, 0), err);
  7895. goto err_ioremap;
  7896. }
  7897. hw->vendor_id = pdev->vendor;
  7898. hw->device_id = pdev->device;
  7899. pci_read_config_byte(pdev, PCI_REVISION_ID, &hw->revision_id);
  7900. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  7901. hw->subsystem_device_id = pdev->subsystem_device;
  7902. hw->bus.device = PCI_SLOT(pdev->devfn);
  7903. hw->bus.func = PCI_FUNC(pdev->devfn);
  7904. pf->instance = pfs_found;
  7905. if (debug != -1) {
  7906. pf->msg_enable = pf->hw.debug_mask;
  7907. pf->msg_enable = debug;
  7908. }
  7909. /* do a special CORER for clearing PXE mode once at init */
  7910. if (hw->revision_id == 0 &&
  7911. (rd32(hw, I40E_GLLAN_RCTL_0) & I40E_GLLAN_RCTL_0_PXE_MODE_MASK)) {
  7912. wr32(hw, I40E_GLGEN_RTRIG, I40E_GLGEN_RTRIG_CORER_MASK);
  7913. i40e_flush(hw);
  7914. msleep(200);
  7915. pf->corer_count++;
  7916. i40e_clear_pxe_mode(hw);
  7917. }
  7918. /* Reset here to make sure all is clean and to define PF 'n' */
  7919. i40e_clear_hw(hw);
  7920. err = i40e_pf_reset(hw);
  7921. if (err) {
  7922. dev_info(&pdev->dev, "Initial pf_reset failed: %d\n", err);
  7923. goto err_pf_reset;
  7924. }
  7925. pf->pfr_count++;
  7926. hw->aq.num_arq_entries = I40E_AQ_LEN;
  7927. hw->aq.num_asq_entries = I40E_AQ_LEN;
  7928. hw->aq.arq_buf_size = I40E_MAX_AQ_BUF_SIZE;
  7929. hw->aq.asq_buf_size = I40E_MAX_AQ_BUF_SIZE;
  7930. pf->adminq_work_limit = I40E_AQ_WORK_LIMIT;
  7931. snprintf(pf->misc_int_name, sizeof(pf->misc_int_name) - 1,
  7932. "%s-pf%d:misc",
  7933. dev_driver_string(&pf->pdev->dev), pf->hw.pf_id);
  7934. err = i40e_init_shared_code(hw);
  7935. if (err) {
  7936. dev_info(&pdev->dev, "init_shared_code failed: %d\n", err);
  7937. goto err_pf_reset;
  7938. }
  7939. /* set up a default setting for link flow control */
  7940. pf->hw.fc.requested_mode = I40E_FC_NONE;
  7941. err = i40e_init_adminq(hw);
  7942. dev_info(&pdev->dev, "%s\n", i40e_fw_version_str(hw));
  7943. if (err) {
  7944. dev_info(&pdev->dev,
  7945. "The driver for the device stopped because the NVM image is newer than expected. You must install the most recent version of the network driver.\n");
  7946. goto err_pf_reset;
  7947. }
  7948. if (hw->aq.api_maj_ver == I40E_FW_API_VERSION_MAJOR &&
  7949. hw->aq.api_min_ver > I40E_FW_API_VERSION_MINOR)
  7950. dev_info(&pdev->dev,
  7951. "The driver for the device detected a newer version of the NVM image than expected. Please install the most recent version of the network driver.\n");
  7952. else if (hw->aq.api_maj_ver < I40E_FW_API_VERSION_MAJOR ||
  7953. hw->aq.api_min_ver < (I40E_FW_API_VERSION_MINOR - 1))
  7954. dev_info(&pdev->dev,
  7955. "The driver for the device detected an older version of the NVM image than expected. Please update the NVM image.\n");
  7956. i40e_verify_eeprom(pf);
  7957. /* Rev 0 hardware was never productized */
  7958. if (hw->revision_id < 1)
  7959. dev_warn(&pdev->dev, "This device is a pre-production adapter/LOM. Please be aware there may be issues with your hardware. If you are experiencing problems please contact your Intel or hardware representative who provided you with this hardware.\n");
  7960. i40e_clear_pxe_mode(hw);
  7961. err = i40e_get_capabilities(pf);
  7962. if (err)
  7963. goto err_adminq_setup;
  7964. err = i40e_sw_init(pf);
  7965. if (err) {
  7966. dev_info(&pdev->dev, "sw_init failed: %d\n", err);
  7967. goto err_sw_init;
  7968. }
  7969. err = i40e_init_lan_hmc(hw, hw->func_caps.num_tx_qp,
  7970. hw->func_caps.num_rx_qp,
  7971. pf->fcoe_hmc_cntx_num, pf->fcoe_hmc_filt_num);
  7972. if (err) {
  7973. dev_info(&pdev->dev, "init_lan_hmc failed: %d\n", err);
  7974. goto err_init_lan_hmc;
  7975. }
  7976. err = i40e_configure_lan_hmc(hw, I40E_HMC_MODEL_DIRECT_ONLY);
  7977. if (err) {
  7978. dev_info(&pdev->dev, "configure_lan_hmc failed: %d\n", err);
  7979. err = -ENOENT;
  7980. goto err_configure_lan_hmc;
  7981. }
  7982. i40e_get_mac_addr(hw, hw->mac.addr);
  7983. if (!is_valid_ether_addr(hw->mac.addr)) {
  7984. dev_info(&pdev->dev, "invalid MAC address %pM\n", hw->mac.addr);
  7985. err = -EIO;
  7986. goto err_mac_addr;
  7987. }
  7988. dev_info(&pdev->dev, "MAC address: %pM\n", hw->mac.addr);
  7989. ether_addr_copy(hw->mac.perm_addr, hw->mac.addr);
  7990. i40e_get_port_mac_addr(hw, hw->mac.port_addr);
  7991. if (is_valid_ether_addr(hw->mac.port_addr))
  7992. pf->flags |= I40E_FLAG_PORT_ID_VALID;
  7993. #ifdef I40E_FCOE
  7994. err = i40e_get_san_mac_addr(hw, hw->mac.san_addr);
  7995. if (err)
  7996. dev_info(&pdev->dev,
  7997. "(non-fatal) SAN MAC retrieval failed: %d\n", err);
  7998. if (!is_valid_ether_addr(hw->mac.san_addr)) {
  7999. dev_warn(&pdev->dev, "invalid SAN MAC address %pM, falling back to LAN MAC\n",
  8000. hw->mac.san_addr);
  8001. ether_addr_copy(hw->mac.san_addr, hw->mac.addr);
  8002. }
  8003. dev_info(&pf->pdev->dev, "SAN MAC: %pM\n", hw->mac.san_addr);
  8004. #endif /* I40E_FCOE */
  8005. pci_set_drvdata(pdev, pf);
  8006. pci_save_state(pdev);
  8007. #ifdef CONFIG_I40E_DCB
  8008. err = i40e_init_pf_dcb(pf);
  8009. if (err) {
  8010. dev_info(&pdev->dev, "init_pf_dcb failed: %d\n", err);
  8011. pf->flags &= ~I40E_FLAG_DCB_CAPABLE;
  8012. /* Continue without DCB enabled */
  8013. }
  8014. #endif /* CONFIG_I40E_DCB */
  8015. /* set up periodic task facility */
  8016. setup_timer(&pf->service_timer, i40e_service_timer, (unsigned long)pf);
  8017. pf->service_timer_period = HZ;
  8018. INIT_WORK(&pf->service_task, i40e_service_task);
  8019. clear_bit(__I40E_SERVICE_SCHED, &pf->state);
  8020. pf->flags |= I40E_FLAG_NEED_LINK_UPDATE;
  8021. pf->link_check_timeout = jiffies;
  8022. /* WoL defaults to disabled */
  8023. pf->wol_en = false;
  8024. device_set_wakeup_enable(&pf->pdev->dev, pf->wol_en);
  8025. /* set up the main switch operations */
  8026. i40e_determine_queue_usage(pf);
  8027. i40e_init_interrupt_scheme(pf);
  8028. /* The number of VSIs reported by the FW is the minimum guaranteed
  8029. * to us; HW supports far more and we share the remaining pool with
  8030. * the other PFs. We allocate space for more than the guarantee with
  8031. * the understanding that we might not get them all later.
  8032. */
  8033. if (pf->hw.func_caps.num_vsis < I40E_MIN_VSI_ALLOC)
  8034. pf->num_alloc_vsi = I40E_MIN_VSI_ALLOC;
  8035. else
  8036. pf->num_alloc_vsi = pf->hw.func_caps.num_vsis;
  8037. /* Set up the *vsi struct and our local tracking of the MAIN PF vsi. */
  8038. len = sizeof(struct i40e_vsi *) * pf->num_alloc_vsi;
  8039. pf->vsi = kzalloc(len, GFP_KERNEL);
  8040. if (!pf->vsi) {
  8041. err = -ENOMEM;
  8042. goto err_switch_setup;
  8043. }
  8044. err = i40e_setup_pf_switch(pf, false);
  8045. if (err) {
  8046. dev_info(&pdev->dev, "setup_pf_switch failed: %d\n", err);
  8047. goto err_vsis;
  8048. }
  8049. /* if FDIR VSI was set up, start it now */
  8050. for (i = 0; i < pf->num_alloc_vsi; i++) {
  8051. if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR) {
  8052. i40e_vsi_open(pf->vsi[i]);
  8053. break;
  8054. }
  8055. }
  8056. /* driver is only interested in link up/down and module qualification
  8057. * reports from firmware
  8058. */
  8059. err = i40e_aq_set_phy_int_mask(&pf->hw,
  8060. I40E_AQ_EVENT_LINK_UPDOWN |
  8061. I40E_AQ_EVENT_MODULE_QUAL_FAIL, NULL);
  8062. if (err)
  8063. dev_info(&pf->pdev->dev, "set phy mask fail, aq_err %d\n", err);
  8064. msleep(75);
  8065. err = i40e_aq_set_link_restart_an(&pf->hw, true, NULL);
  8066. if (err) {
  8067. dev_info(&pf->pdev->dev, "link restart failed, aq_err=%d\n",
  8068. pf->hw.aq.asq_last_status);
  8069. }
  8070. /* The main driver is (mostly) up and happy. We need to set this state
  8071. * before setting up the misc vector or we get a race and the vector
  8072. * ends up disabled forever.
  8073. */
  8074. clear_bit(__I40E_DOWN, &pf->state);
  8075. /* In case of MSIX we are going to setup the misc vector right here
  8076. * to handle admin queue events etc. In case of legacy and MSI
  8077. * the misc functionality and queue processing is combined in
  8078. * the same vector and that gets setup at open.
  8079. */
  8080. if (pf->flags & I40E_FLAG_MSIX_ENABLED) {
  8081. err = i40e_setup_misc_vector(pf);
  8082. if (err) {
  8083. dev_info(&pdev->dev,
  8084. "setup of misc vector failed: %d\n", err);
  8085. goto err_vsis;
  8086. }
  8087. }
  8088. #ifdef CONFIG_PCI_IOV
  8089. /* prep for VF support */
  8090. if ((pf->flags & I40E_FLAG_SRIOV_ENABLED) &&
  8091. (pf->flags & I40E_FLAG_MSIX_ENABLED) &&
  8092. !test_bit(__I40E_BAD_EEPROM, &pf->state)) {
  8093. u32 val;
  8094. /* disable link interrupts for VFs */
  8095. val = rd32(hw, I40E_PFGEN_PORTMDIO_NUM);
  8096. val &= ~I40E_PFGEN_PORTMDIO_NUM_VFLINK_STAT_ENA_MASK;
  8097. wr32(hw, I40E_PFGEN_PORTMDIO_NUM, val);
  8098. i40e_flush(hw);
  8099. if (pci_num_vf(pdev)) {
  8100. dev_info(&pdev->dev,
  8101. "Active VFs found, allocating resources.\n");
  8102. err = i40e_alloc_vfs(pf, pci_num_vf(pdev));
  8103. if (err)
  8104. dev_info(&pdev->dev,
  8105. "Error %d allocating resources for existing VFs\n",
  8106. err);
  8107. }
  8108. }
  8109. #endif /* CONFIG_PCI_IOV */
  8110. pfs_found++;
  8111. i40e_dbg_pf_init(pf);
  8112. /* tell the firmware that we're starting */
  8113. i40e_send_version(pf);
  8114. /* since everything's happy, start the service_task timer */
  8115. mod_timer(&pf->service_timer,
  8116. round_jiffies(jiffies + pf->service_timer_period));
  8117. #ifdef I40E_FCOE
  8118. /* create FCoE interface */
  8119. i40e_fcoe_vsi_setup(pf);
  8120. #endif
  8121. /* Get the negotiated link width and speed from PCI config space */
  8122. pcie_capability_read_word(pf->pdev, PCI_EXP_LNKSTA, &link_status);
  8123. i40e_set_pci_config_data(hw, link_status);
  8124. dev_info(&pdev->dev, "PCI-Express: %s %s\n",
  8125. (hw->bus.speed == i40e_bus_speed_8000 ? "Speed 8.0GT/s" :
  8126. hw->bus.speed == i40e_bus_speed_5000 ? "Speed 5.0GT/s" :
  8127. hw->bus.speed == i40e_bus_speed_2500 ? "Speed 2.5GT/s" :
  8128. "Unknown"),
  8129. (hw->bus.width == i40e_bus_width_pcie_x8 ? "Width x8" :
  8130. hw->bus.width == i40e_bus_width_pcie_x4 ? "Width x4" :
  8131. hw->bus.width == i40e_bus_width_pcie_x2 ? "Width x2" :
  8132. hw->bus.width == i40e_bus_width_pcie_x1 ? "Width x1" :
  8133. "Unknown"));
  8134. if (hw->bus.width < i40e_bus_width_pcie_x8 ||
  8135. hw->bus.speed < i40e_bus_speed_8000) {
  8136. dev_warn(&pdev->dev, "PCI-Express bandwidth available for this device may be insufficient for optimal performance.\n");
  8137. dev_warn(&pdev->dev, "Please move the device to a different PCI-e link with more lanes and/or higher transfer rate.\n");
  8138. }
  8139. /* print a string summarizing features */
  8140. i40e_print_features(pf);
  8141. return 0;
  8142. /* Unwind what we've done if something failed in the setup */
  8143. err_vsis:
  8144. set_bit(__I40E_DOWN, &pf->state);
  8145. i40e_clear_interrupt_scheme(pf);
  8146. kfree(pf->vsi);
  8147. err_switch_setup:
  8148. i40e_reset_interrupt_capability(pf);
  8149. del_timer_sync(&pf->service_timer);
  8150. err_mac_addr:
  8151. err_configure_lan_hmc:
  8152. (void)i40e_shutdown_lan_hmc(hw);
  8153. err_init_lan_hmc:
  8154. kfree(pf->qp_pile);
  8155. kfree(pf->irq_pile);
  8156. err_sw_init:
  8157. err_adminq_setup:
  8158. (void)i40e_shutdown_adminq(hw);
  8159. err_pf_reset:
  8160. iounmap(hw->hw_addr);
  8161. err_ioremap:
  8162. kfree(pf);
  8163. err_pf_alloc:
  8164. pci_disable_pcie_error_reporting(pdev);
  8165. pci_release_selected_regions(pdev,
  8166. pci_select_bars(pdev, IORESOURCE_MEM));
  8167. err_pci_reg:
  8168. err_dma:
  8169. pci_disable_device(pdev);
  8170. return err;
  8171. }
  8172. /**
  8173. * i40e_remove - Device removal routine
  8174. * @pdev: PCI device information struct
  8175. *
  8176. * i40e_remove is called by the PCI subsystem to alert the driver
  8177. * that is should release a PCI device. This could be caused by a
  8178. * Hot-Plug event, or because the driver is going to be removed from
  8179. * memory.
  8180. **/
  8181. static void i40e_remove(struct pci_dev *pdev)
  8182. {
  8183. struct i40e_pf *pf = pci_get_drvdata(pdev);
  8184. i40e_status ret_code;
  8185. int i;
  8186. i40e_dbg_pf_exit(pf);
  8187. i40e_ptp_stop(pf);
  8188. /* no more scheduling of any task */
  8189. set_bit(__I40E_DOWN, &pf->state);
  8190. del_timer_sync(&pf->service_timer);
  8191. cancel_work_sync(&pf->service_task);
  8192. if (pf->flags & I40E_FLAG_SRIOV_ENABLED) {
  8193. i40e_free_vfs(pf);
  8194. pf->flags &= ~I40E_FLAG_SRIOV_ENABLED;
  8195. }
  8196. i40e_fdir_teardown(pf);
  8197. /* If there is a switch structure or any orphans, remove them.
  8198. * This will leave only the PF's VSI remaining.
  8199. */
  8200. for (i = 0; i < I40E_MAX_VEB; i++) {
  8201. if (!pf->veb[i])
  8202. continue;
  8203. if (pf->veb[i]->uplink_seid == pf->mac_seid ||
  8204. pf->veb[i]->uplink_seid == 0)
  8205. i40e_switch_branch_release(pf->veb[i]);
  8206. }
  8207. /* Now we can shutdown the PF's VSI, just before we kill
  8208. * adminq and hmc.
  8209. */
  8210. if (pf->vsi[pf->lan_vsi])
  8211. i40e_vsi_release(pf->vsi[pf->lan_vsi]);
  8212. i40e_stop_misc_vector(pf);
  8213. if (pf->flags & I40E_FLAG_MSIX_ENABLED) {
  8214. synchronize_irq(pf->msix_entries[0].vector);
  8215. free_irq(pf->msix_entries[0].vector, pf);
  8216. }
  8217. /* shutdown and destroy the HMC */
  8218. if (pf->hw.hmc.hmc_obj) {
  8219. ret_code = i40e_shutdown_lan_hmc(&pf->hw);
  8220. if (ret_code)
  8221. dev_warn(&pdev->dev,
  8222. "Failed to destroy the HMC resources: %d\n",
  8223. ret_code);
  8224. }
  8225. /* shutdown the adminq */
  8226. ret_code = i40e_shutdown_adminq(&pf->hw);
  8227. if (ret_code)
  8228. dev_warn(&pdev->dev,
  8229. "Failed to destroy the Admin Queue resources: %d\n",
  8230. ret_code);
  8231. /* Clear all dynamic memory lists of rings, q_vectors, and VSIs */
  8232. i40e_clear_interrupt_scheme(pf);
  8233. for (i = 0; i < pf->num_alloc_vsi; i++) {
  8234. if (pf->vsi[i]) {
  8235. i40e_vsi_clear_rings(pf->vsi[i]);
  8236. i40e_vsi_clear(pf->vsi[i]);
  8237. pf->vsi[i] = NULL;
  8238. }
  8239. }
  8240. for (i = 0; i < I40E_MAX_VEB; i++) {
  8241. kfree(pf->veb[i]);
  8242. pf->veb[i] = NULL;
  8243. }
  8244. kfree(pf->qp_pile);
  8245. kfree(pf->irq_pile);
  8246. kfree(pf->vsi);
  8247. iounmap(pf->hw.hw_addr);
  8248. kfree(pf);
  8249. pci_release_selected_regions(pdev,
  8250. pci_select_bars(pdev, IORESOURCE_MEM));
  8251. pci_disable_pcie_error_reporting(pdev);
  8252. pci_disable_device(pdev);
  8253. }
  8254. /**
  8255. * i40e_pci_error_detected - warning that something funky happened in PCI land
  8256. * @pdev: PCI device information struct
  8257. *
  8258. * Called to warn that something happened and the error handling steps
  8259. * are in progress. Allows the driver to quiesce things, be ready for
  8260. * remediation.
  8261. **/
  8262. static pci_ers_result_t i40e_pci_error_detected(struct pci_dev *pdev,
  8263. enum pci_channel_state error)
  8264. {
  8265. struct i40e_pf *pf = pci_get_drvdata(pdev);
  8266. dev_info(&pdev->dev, "%s: error %d\n", __func__, error);
  8267. /* shutdown all operations */
  8268. if (!test_bit(__I40E_SUSPENDED, &pf->state)) {
  8269. rtnl_lock();
  8270. i40e_prep_for_reset(pf);
  8271. rtnl_unlock();
  8272. }
  8273. /* Request a slot reset */
  8274. return PCI_ERS_RESULT_NEED_RESET;
  8275. }
  8276. /**
  8277. * i40e_pci_error_slot_reset - a PCI slot reset just happened
  8278. * @pdev: PCI device information struct
  8279. *
  8280. * Called to find if the driver can work with the device now that
  8281. * the pci slot has been reset. If a basic connection seems good
  8282. * (registers are readable and have sane content) then return a
  8283. * happy little PCI_ERS_RESULT_xxx.
  8284. **/
  8285. static pci_ers_result_t i40e_pci_error_slot_reset(struct pci_dev *pdev)
  8286. {
  8287. struct i40e_pf *pf = pci_get_drvdata(pdev);
  8288. pci_ers_result_t result;
  8289. int err;
  8290. u32 reg;
  8291. dev_info(&pdev->dev, "%s\n", __func__);
  8292. if (pci_enable_device_mem(pdev)) {
  8293. dev_info(&pdev->dev,
  8294. "Cannot re-enable PCI device after reset.\n");
  8295. result = PCI_ERS_RESULT_DISCONNECT;
  8296. } else {
  8297. pci_set_master(pdev);
  8298. pci_restore_state(pdev);
  8299. pci_save_state(pdev);
  8300. pci_wake_from_d3(pdev, false);
  8301. reg = rd32(&pf->hw, I40E_GLGEN_RTRIG);
  8302. if (reg == 0)
  8303. result = PCI_ERS_RESULT_RECOVERED;
  8304. else
  8305. result = PCI_ERS_RESULT_DISCONNECT;
  8306. }
  8307. err = pci_cleanup_aer_uncorrect_error_status(pdev);
  8308. if (err) {
  8309. dev_info(&pdev->dev,
  8310. "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
  8311. err);
  8312. /* non-fatal, continue */
  8313. }
  8314. return result;
  8315. }
  8316. /**
  8317. * i40e_pci_error_resume - restart operations after PCI error recovery
  8318. * @pdev: PCI device information struct
  8319. *
  8320. * Called to allow the driver to bring things back up after PCI error
  8321. * and/or reset recovery has finished.
  8322. **/
  8323. static void i40e_pci_error_resume(struct pci_dev *pdev)
  8324. {
  8325. struct i40e_pf *pf = pci_get_drvdata(pdev);
  8326. dev_info(&pdev->dev, "%s\n", __func__);
  8327. if (test_bit(__I40E_SUSPENDED, &pf->state))
  8328. return;
  8329. rtnl_lock();
  8330. i40e_handle_reset_warning(pf);
  8331. rtnl_lock();
  8332. }
  8333. /**
  8334. * i40e_shutdown - PCI callback for shutting down
  8335. * @pdev: PCI device information struct
  8336. **/
  8337. static void i40e_shutdown(struct pci_dev *pdev)
  8338. {
  8339. struct i40e_pf *pf = pci_get_drvdata(pdev);
  8340. struct i40e_hw *hw = &pf->hw;
  8341. set_bit(__I40E_SUSPENDED, &pf->state);
  8342. set_bit(__I40E_DOWN, &pf->state);
  8343. rtnl_lock();
  8344. i40e_prep_for_reset(pf);
  8345. rtnl_unlock();
  8346. wr32(hw, I40E_PFPM_APM, (pf->wol_en ? I40E_PFPM_APM_APME_MASK : 0));
  8347. wr32(hw, I40E_PFPM_WUFC, (pf->wol_en ? I40E_PFPM_WUFC_MAG_MASK : 0));
  8348. if (system_state == SYSTEM_POWER_OFF) {
  8349. pci_wake_from_d3(pdev, pf->wol_en);
  8350. pci_set_power_state(pdev, PCI_D3hot);
  8351. }
  8352. }
  8353. #ifdef CONFIG_PM
  8354. /**
  8355. * i40e_suspend - PCI callback for moving to D3
  8356. * @pdev: PCI device information struct
  8357. **/
  8358. static int i40e_suspend(struct pci_dev *pdev, pm_message_t state)
  8359. {
  8360. struct i40e_pf *pf = pci_get_drvdata(pdev);
  8361. struct i40e_hw *hw = &pf->hw;
  8362. set_bit(__I40E_SUSPENDED, &pf->state);
  8363. set_bit(__I40E_DOWN, &pf->state);
  8364. rtnl_lock();
  8365. i40e_prep_for_reset(pf);
  8366. rtnl_unlock();
  8367. wr32(hw, I40E_PFPM_APM, (pf->wol_en ? I40E_PFPM_APM_APME_MASK : 0));
  8368. wr32(hw, I40E_PFPM_WUFC, (pf->wol_en ? I40E_PFPM_WUFC_MAG_MASK : 0));
  8369. pci_wake_from_d3(pdev, pf->wol_en);
  8370. pci_set_power_state(pdev, PCI_D3hot);
  8371. return 0;
  8372. }
  8373. /**
  8374. * i40e_resume - PCI callback for waking up from D3
  8375. * @pdev: PCI device information struct
  8376. **/
  8377. static int i40e_resume(struct pci_dev *pdev)
  8378. {
  8379. struct i40e_pf *pf = pci_get_drvdata(pdev);
  8380. u32 err;
  8381. pci_set_power_state(pdev, PCI_D0);
  8382. pci_restore_state(pdev);
  8383. /* pci_restore_state() clears dev->state_saves, so
  8384. * call pci_save_state() again to restore it.
  8385. */
  8386. pci_save_state(pdev);
  8387. err = pci_enable_device_mem(pdev);
  8388. if (err) {
  8389. dev_err(&pdev->dev,
  8390. "%s: Cannot enable PCI device from suspend\n",
  8391. __func__);
  8392. return err;
  8393. }
  8394. pci_set_master(pdev);
  8395. /* no wakeup events while running */
  8396. pci_wake_from_d3(pdev, false);
  8397. /* handling the reset will rebuild the device state */
  8398. if (test_and_clear_bit(__I40E_SUSPENDED, &pf->state)) {
  8399. clear_bit(__I40E_DOWN, &pf->state);
  8400. rtnl_lock();
  8401. i40e_reset_and_rebuild(pf, false);
  8402. rtnl_unlock();
  8403. }
  8404. return 0;
  8405. }
  8406. #endif
  8407. static const struct pci_error_handlers i40e_err_handler = {
  8408. .error_detected = i40e_pci_error_detected,
  8409. .slot_reset = i40e_pci_error_slot_reset,
  8410. .resume = i40e_pci_error_resume,
  8411. };
  8412. static struct pci_driver i40e_driver = {
  8413. .name = i40e_driver_name,
  8414. .id_table = i40e_pci_tbl,
  8415. .probe = i40e_probe,
  8416. .remove = i40e_remove,
  8417. #ifdef CONFIG_PM
  8418. .suspend = i40e_suspend,
  8419. .resume = i40e_resume,
  8420. #endif
  8421. .shutdown = i40e_shutdown,
  8422. .err_handler = &i40e_err_handler,
  8423. .sriov_configure = i40e_pci_sriov_configure,
  8424. };
  8425. /**
  8426. * i40e_init_module - Driver registration routine
  8427. *
  8428. * i40e_init_module is the first routine called when the driver is
  8429. * loaded. All it does is register with the PCI subsystem.
  8430. **/
  8431. static int __init i40e_init_module(void)
  8432. {
  8433. pr_info("%s: %s - version %s\n", i40e_driver_name,
  8434. i40e_driver_string, i40e_driver_version_str);
  8435. pr_info("%s: %s\n", i40e_driver_name, i40e_copyright);
  8436. i40e_dbg_init();
  8437. return pci_register_driver(&i40e_driver);
  8438. }
  8439. module_init(i40e_init_module);
  8440. /**
  8441. * i40e_exit_module - Driver exit cleanup routine
  8442. *
  8443. * i40e_exit_module is called just before the driver is removed
  8444. * from memory.
  8445. **/
  8446. static void __exit i40e_exit_module(void)
  8447. {
  8448. pci_unregister_driver(&i40e_driver);
  8449. i40e_dbg_exit();
  8450. }
  8451. module_exit(i40e_exit_module);