pci.c 152 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * PCI Bus Services, see include/linux/pci.h for further explanation.
  4. *
  5. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  6. * David Mosberger-Tang
  7. *
  8. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  9. */
  10. #include <linux/acpi.h>
  11. #include <linux/kernel.h>
  12. #include <linux/delay.h>
  13. #include <linux/dmi.h>
  14. #include <linux/init.h>
  15. #include <linux/of.h>
  16. #include <linux/of_pci.h>
  17. #include <linux/pci.h>
  18. #include <linux/pm.h>
  19. #include <linux/slab.h>
  20. #include <linux/module.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/string.h>
  23. #include <linux/log2.h>
  24. #include <linux/logic_pio.h>
  25. #include <linux/pci-aspm.h>
  26. #include <linux/pm_wakeup.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/device.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/pci_hotplug.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/pci-ats.h>
  33. #include <asm/setup.h>
  34. #include <asm/dma.h>
  35. #include <linux/aer.h>
  36. #include "pci.h"
  37. const char *pci_power_names[] = {
  38. "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
  39. };
  40. EXPORT_SYMBOL_GPL(pci_power_names);
  41. int isa_dma_bridge_buggy;
  42. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  43. int pci_pci_problems;
  44. EXPORT_SYMBOL(pci_pci_problems);
  45. unsigned int pci_pm_d3_delay;
  46. static void pci_pme_list_scan(struct work_struct *work);
  47. static LIST_HEAD(pci_pme_list);
  48. static DEFINE_MUTEX(pci_pme_list_mutex);
  49. static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
  50. struct pci_pme_device {
  51. struct list_head list;
  52. struct pci_dev *dev;
  53. };
  54. #define PME_TIMEOUT 1000 /* How long between PME checks */
  55. static void pci_dev_d3_sleep(struct pci_dev *dev)
  56. {
  57. unsigned int delay = dev->d3_delay;
  58. if (delay < pci_pm_d3_delay)
  59. delay = pci_pm_d3_delay;
  60. if (delay)
  61. msleep(delay);
  62. }
  63. #ifdef CONFIG_PCI_DOMAINS
  64. int pci_domains_supported = 1;
  65. #endif
  66. #define DEFAULT_CARDBUS_IO_SIZE (256)
  67. #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
  68. /* pci=cbmemsize=nnM,cbiosize=nn can override this */
  69. unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
  70. unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
  71. #define DEFAULT_HOTPLUG_IO_SIZE (256)
  72. #define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
  73. /* pci=hpmemsize=nnM,hpiosize=nn can override this */
  74. unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
  75. unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
  76. #define DEFAULT_HOTPLUG_BUS_SIZE 1
  77. unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  78. enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
  79. /*
  80. * The default CLS is used if arch didn't set CLS explicitly and not
  81. * all pci devices agree on the same value. Arch can override either
  82. * the dfl or actual value as it sees fit. Don't forget this is
  83. * measured in 32-bit words, not bytes.
  84. */
  85. u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
  86. u8 pci_cache_line_size;
  87. /*
  88. * If we set up a device for bus mastering, we need to check the latency
  89. * timer as certain BIOSes forget to set it properly.
  90. */
  91. unsigned int pcibios_max_latency = 255;
  92. /* If set, the PCIe ARI capability will not be used. */
  93. static bool pcie_ari_disabled;
  94. /* Disable bridge_d3 for all PCIe ports */
  95. static bool pci_bridge_d3_disable;
  96. /* Force bridge_d3 for all PCIe ports */
  97. static bool pci_bridge_d3_force;
  98. static int __init pcie_port_pm_setup(char *str)
  99. {
  100. if (!strcmp(str, "off"))
  101. pci_bridge_d3_disable = true;
  102. else if (!strcmp(str, "force"))
  103. pci_bridge_d3_force = true;
  104. return 1;
  105. }
  106. __setup("pcie_port_pm=", pcie_port_pm_setup);
  107. /**
  108. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  109. * @bus: pointer to PCI bus structure to search
  110. *
  111. * Given a PCI bus, returns the highest PCI bus number present in the set
  112. * including the given PCI bus and its list of child PCI buses.
  113. */
  114. unsigned char pci_bus_max_busnr(struct pci_bus *bus)
  115. {
  116. struct pci_bus *tmp;
  117. unsigned char max, n;
  118. max = bus->busn_res.end;
  119. list_for_each_entry(tmp, &bus->children, node) {
  120. n = pci_bus_max_busnr(tmp);
  121. if (n > max)
  122. max = n;
  123. }
  124. return max;
  125. }
  126. EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
  127. #ifdef CONFIG_HAS_IOMEM
  128. void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
  129. {
  130. struct resource *res = &pdev->resource[bar];
  131. /*
  132. * Make sure the BAR is actually a memory resource, not an IO resource
  133. */
  134. if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
  135. pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
  136. return NULL;
  137. }
  138. return ioremap_nocache(res->start, resource_size(res));
  139. }
  140. EXPORT_SYMBOL_GPL(pci_ioremap_bar);
  141. void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
  142. {
  143. /*
  144. * Make sure the BAR is actually a memory resource, not an IO resource
  145. */
  146. if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
  147. WARN_ON(1);
  148. return NULL;
  149. }
  150. return ioremap_wc(pci_resource_start(pdev, bar),
  151. pci_resource_len(pdev, bar));
  152. }
  153. EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
  154. #endif
  155. static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
  156. u8 pos, int cap, int *ttl)
  157. {
  158. u8 id;
  159. u16 ent;
  160. pci_bus_read_config_byte(bus, devfn, pos, &pos);
  161. while ((*ttl)--) {
  162. if (pos < 0x40)
  163. break;
  164. pos &= ~3;
  165. pci_bus_read_config_word(bus, devfn, pos, &ent);
  166. id = ent & 0xff;
  167. if (id == 0xff)
  168. break;
  169. if (id == cap)
  170. return pos;
  171. pos = (ent >> 8);
  172. }
  173. return 0;
  174. }
  175. static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
  176. u8 pos, int cap)
  177. {
  178. int ttl = PCI_FIND_CAP_TTL;
  179. return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
  180. }
  181. int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
  182. {
  183. return __pci_find_next_cap(dev->bus, dev->devfn,
  184. pos + PCI_CAP_LIST_NEXT, cap);
  185. }
  186. EXPORT_SYMBOL_GPL(pci_find_next_capability);
  187. static int __pci_bus_find_cap_start(struct pci_bus *bus,
  188. unsigned int devfn, u8 hdr_type)
  189. {
  190. u16 status;
  191. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  192. if (!(status & PCI_STATUS_CAP_LIST))
  193. return 0;
  194. switch (hdr_type) {
  195. case PCI_HEADER_TYPE_NORMAL:
  196. case PCI_HEADER_TYPE_BRIDGE:
  197. return PCI_CAPABILITY_LIST;
  198. case PCI_HEADER_TYPE_CARDBUS:
  199. return PCI_CB_CAPABILITY_LIST;
  200. }
  201. return 0;
  202. }
  203. /**
  204. * pci_find_capability - query for devices' capabilities
  205. * @dev: PCI device to query
  206. * @cap: capability code
  207. *
  208. * Tell if a device supports a given PCI capability.
  209. * Returns the address of the requested capability structure within the
  210. * device's PCI configuration space or 0 in case the device does not
  211. * support it. Possible values for @cap:
  212. *
  213. * %PCI_CAP_ID_PM Power Management
  214. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  215. * %PCI_CAP_ID_VPD Vital Product Data
  216. * %PCI_CAP_ID_SLOTID Slot Identification
  217. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  218. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  219. * %PCI_CAP_ID_PCIX PCI-X
  220. * %PCI_CAP_ID_EXP PCI Express
  221. */
  222. int pci_find_capability(struct pci_dev *dev, int cap)
  223. {
  224. int pos;
  225. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  226. if (pos)
  227. pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
  228. return pos;
  229. }
  230. EXPORT_SYMBOL(pci_find_capability);
  231. /**
  232. * pci_bus_find_capability - query for devices' capabilities
  233. * @bus: the PCI bus to query
  234. * @devfn: PCI device to query
  235. * @cap: capability code
  236. *
  237. * Like pci_find_capability() but works for pci devices that do not have a
  238. * pci_dev structure set up yet.
  239. *
  240. * Returns the address of the requested capability structure within the
  241. * device's PCI configuration space or 0 in case the device does not
  242. * support it.
  243. */
  244. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  245. {
  246. int pos;
  247. u8 hdr_type;
  248. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  249. pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
  250. if (pos)
  251. pos = __pci_find_next_cap(bus, devfn, pos, cap);
  252. return pos;
  253. }
  254. EXPORT_SYMBOL(pci_bus_find_capability);
  255. /**
  256. * pci_find_next_ext_capability - Find an extended capability
  257. * @dev: PCI device to query
  258. * @start: address at which to start looking (0 to start at beginning of list)
  259. * @cap: capability code
  260. *
  261. * Returns the address of the next matching extended capability structure
  262. * within the device's PCI configuration space or 0 if the device does
  263. * not support it. Some capabilities can occur several times, e.g., the
  264. * vendor-specific capability, and this provides a way to find them all.
  265. */
  266. int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
  267. {
  268. u32 header;
  269. int ttl;
  270. int pos = PCI_CFG_SPACE_SIZE;
  271. /* minimum 8 bytes per capability */
  272. ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
  273. if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
  274. return 0;
  275. if (start)
  276. pos = start;
  277. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  278. return 0;
  279. /*
  280. * If we have no capabilities, this is indicated by cap ID,
  281. * cap version and next pointer all being 0.
  282. */
  283. if (header == 0)
  284. return 0;
  285. while (ttl-- > 0) {
  286. if (PCI_EXT_CAP_ID(header) == cap && pos != start)
  287. return pos;
  288. pos = PCI_EXT_CAP_NEXT(header);
  289. if (pos < PCI_CFG_SPACE_SIZE)
  290. break;
  291. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  292. break;
  293. }
  294. return 0;
  295. }
  296. EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
  297. /**
  298. * pci_find_ext_capability - Find an extended capability
  299. * @dev: PCI device to query
  300. * @cap: capability code
  301. *
  302. * Returns the address of the requested extended capability structure
  303. * within the device's PCI configuration space or 0 if the device does
  304. * not support it. Possible values for @cap:
  305. *
  306. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  307. * %PCI_EXT_CAP_ID_VC Virtual Channel
  308. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  309. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  310. */
  311. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  312. {
  313. return pci_find_next_ext_capability(dev, 0, cap);
  314. }
  315. EXPORT_SYMBOL_GPL(pci_find_ext_capability);
  316. static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
  317. {
  318. int rc, ttl = PCI_FIND_CAP_TTL;
  319. u8 cap, mask;
  320. if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
  321. mask = HT_3BIT_CAP_MASK;
  322. else
  323. mask = HT_5BIT_CAP_MASK;
  324. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
  325. PCI_CAP_ID_HT, &ttl);
  326. while (pos) {
  327. rc = pci_read_config_byte(dev, pos + 3, &cap);
  328. if (rc != PCIBIOS_SUCCESSFUL)
  329. return 0;
  330. if ((cap & mask) == ht_cap)
  331. return pos;
  332. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
  333. pos + PCI_CAP_LIST_NEXT,
  334. PCI_CAP_ID_HT, &ttl);
  335. }
  336. return 0;
  337. }
  338. /**
  339. * pci_find_next_ht_capability - query a device's Hypertransport capabilities
  340. * @dev: PCI device to query
  341. * @pos: Position from which to continue searching
  342. * @ht_cap: Hypertransport capability code
  343. *
  344. * To be used in conjunction with pci_find_ht_capability() to search for
  345. * all capabilities matching @ht_cap. @pos should always be a value returned
  346. * from pci_find_ht_capability().
  347. *
  348. * NB. To be 100% safe against broken PCI devices, the caller should take
  349. * steps to avoid an infinite loop.
  350. */
  351. int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
  352. {
  353. return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
  354. }
  355. EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
  356. /**
  357. * pci_find_ht_capability - query a device's Hypertransport capabilities
  358. * @dev: PCI device to query
  359. * @ht_cap: Hypertransport capability code
  360. *
  361. * Tell if a device supports a given Hypertransport capability.
  362. * Returns an address within the device's PCI configuration space
  363. * or 0 in case the device does not support the request capability.
  364. * The address points to the PCI capability, of type PCI_CAP_ID_HT,
  365. * which has a Hypertransport capability matching @ht_cap.
  366. */
  367. int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
  368. {
  369. int pos;
  370. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  371. if (pos)
  372. pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
  373. return pos;
  374. }
  375. EXPORT_SYMBOL_GPL(pci_find_ht_capability);
  376. /**
  377. * pci_find_parent_resource - return resource region of parent bus of given region
  378. * @dev: PCI device structure contains resources to be searched
  379. * @res: child resource record for which parent is sought
  380. *
  381. * For given resource region of given device, return the resource
  382. * region of parent bus the given region is contained in.
  383. */
  384. struct resource *pci_find_parent_resource(const struct pci_dev *dev,
  385. struct resource *res)
  386. {
  387. const struct pci_bus *bus = dev->bus;
  388. struct resource *r;
  389. int i;
  390. pci_bus_for_each_resource(bus, r, i) {
  391. if (!r)
  392. continue;
  393. if (resource_contains(r, res)) {
  394. /*
  395. * If the window is prefetchable but the BAR is
  396. * not, the allocator made a mistake.
  397. */
  398. if (r->flags & IORESOURCE_PREFETCH &&
  399. !(res->flags & IORESOURCE_PREFETCH))
  400. return NULL;
  401. /*
  402. * If we're below a transparent bridge, there may
  403. * be both a positively-decoded aperture and a
  404. * subtractively-decoded region that contain the BAR.
  405. * We want the positively-decoded one, so this depends
  406. * on pci_bus_for_each_resource() giving us those
  407. * first.
  408. */
  409. return r;
  410. }
  411. }
  412. return NULL;
  413. }
  414. EXPORT_SYMBOL(pci_find_parent_resource);
  415. /**
  416. * pci_find_resource - Return matching PCI device resource
  417. * @dev: PCI device to query
  418. * @res: Resource to look for
  419. *
  420. * Goes over standard PCI resources (BARs) and checks if the given resource
  421. * is partially or fully contained in any of them. In that case the
  422. * matching resource is returned, %NULL otherwise.
  423. */
  424. struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
  425. {
  426. int i;
  427. for (i = 0; i < PCI_ROM_RESOURCE; i++) {
  428. struct resource *r = &dev->resource[i];
  429. if (r->start && resource_contains(r, res))
  430. return r;
  431. }
  432. return NULL;
  433. }
  434. EXPORT_SYMBOL(pci_find_resource);
  435. /**
  436. * pci_find_pcie_root_port - return PCIe Root Port
  437. * @dev: PCI device to query
  438. *
  439. * Traverse up the parent chain and return the PCIe Root Port PCI Device
  440. * for a given PCI Device.
  441. */
  442. struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
  443. {
  444. struct pci_dev *bridge, *highest_pcie_bridge = dev;
  445. bridge = pci_upstream_bridge(dev);
  446. while (bridge && pci_is_pcie(bridge)) {
  447. highest_pcie_bridge = bridge;
  448. bridge = pci_upstream_bridge(bridge);
  449. }
  450. if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
  451. return NULL;
  452. return highest_pcie_bridge;
  453. }
  454. EXPORT_SYMBOL(pci_find_pcie_root_port);
  455. /**
  456. * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
  457. * @dev: the PCI device to operate on
  458. * @pos: config space offset of status word
  459. * @mask: mask of bit(s) to care about in status word
  460. *
  461. * Return 1 when mask bit(s) in status word clear, 0 otherwise.
  462. */
  463. int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
  464. {
  465. int i;
  466. /* Wait for Transaction Pending bit clean */
  467. for (i = 0; i < 4; i++) {
  468. u16 status;
  469. if (i)
  470. msleep((1 << (i - 1)) * 100);
  471. pci_read_config_word(dev, pos, &status);
  472. if (!(status & mask))
  473. return 1;
  474. }
  475. return 0;
  476. }
  477. /**
  478. * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
  479. * @dev: PCI device to have its BARs restored
  480. *
  481. * Restore the BAR values for a given device, so as to make it
  482. * accessible by its driver.
  483. */
  484. static void pci_restore_bars(struct pci_dev *dev)
  485. {
  486. int i;
  487. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
  488. pci_update_resource(dev, i);
  489. }
  490. static const struct pci_platform_pm_ops *pci_platform_pm;
  491. int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
  492. {
  493. if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
  494. !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
  495. return -EINVAL;
  496. pci_platform_pm = ops;
  497. return 0;
  498. }
  499. static inline bool platform_pci_power_manageable(struct pci_dev *dev)
  500. {
  501. return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
  502. }
  503. static inline int platform_pci_set_power_state(struct pci_dev *dev,
  504. pci_power_t t)
  505. {
  506. return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
  507. }
  508. static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
  509. {
  510. return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
  511. }
  512. static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
  513. {
  514. return pci_platform_pm ?
  515. pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
  516. }
  517. static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
  518. {
  519. return pci_platform_pm ?
  520. pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
  521. }
  522. static inline bool platform_pci_need_resume(struct pci_dev *dev)
  523. {
  524. return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
  525. }
  526. /**
  527. * pci_raw_set_power_state - Use PCI PM registers to set the power state of
  528. * given PCI device
  529. * @dev: PCI device to handle.
  530. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  531. *
  532. * RETURN VALUE:
  533. * -EINVAL if the requested state is invalid.
  534. * -EIO if device does not support PCI PM or its PM capabilities register has a
  535. * wrong version, or device doesn't support the requested state.
  536. * 0 if device already is in the requested state.
  537. * 0 if device's power state has been successfully changed.
  538. */
  539. static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
  540. {
  541. u16 pmcsr;
  542. bool need_restore = false;
  543. /* Check if we're already there */
  544. if (dev->current_state == state)
  545. return 0;
  546. if (!dev->pm_cap)
  547. return -EIO;
  548. if (state < PCI_D0 || state > PCI_D3hot)
  549. return -EINVAL;
  550. /* Validate current state:
  551. * Can enter D0 from any state, but if we can only go deeper
  552. * to sleep if we're already in a low power state
  553. */
  554. if (state != PCI_D0 && dev->current_state <= PCI_D3cold
  555. && dev->current_state > state) {
  556. pci_err(dev, "invalid power transition (from state %d to %d)\n",
  557. dev->current_state, state);
  558. return -EINVAL;
  559. }
  560. /* check if this device supports the desired state */
  561. if ((state == PCI_D1 && !dev->d1_support)
  562. || (state == PCI_D2 && !dev->d2_support))
  563. return -EIO;
  564. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  565. /* If we're (effectively) in D3, force entire word to 0.
  566. * This doesn't affect PME_Status, disables PME_En, and
  567. * sets PowerState to 0.
  568. */
  569. switch (dev->current_state) {
  570. case PCI_D0:
  571. case PCI_D1:
  572. case PCI_D2:
  573. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  574. pmcsr |= state;
  575. break;
  576. case PCI_D3hot:
  577. case PCI_D3cold:
  578. case PCI_UNKNOWN: /* Boot-up */
  579. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
  580. && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
  581. need_restore = true;
  582. /* Fall-through: force to D0 */
  583. default:
  584. pmcsr = 0;
  585. break;
  586. }
  587. /* enter specified state */
  588. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  589. /* Mandatory power management transition delays */
  590. /* see PCI PM 1.1 5.6.1 table 18 */
  591. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  592. pci_dev_d3_sleep(dev);
  593. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  594. udelay(PCI_PM_D2_DELAY);
  595. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  596. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  597. if (dev->current_state != state && printk_ratelimit())
  598. pci_info(dev, "Refused to change power state, currently in D%d\n",
  599. dev->current_state);
  600. /*
  601. * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
  602. * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
  603. * from D3hot to D0 _may_ perform an internal reset, thereby
  604. * going to "D0 Uninitialized" rather than "D0 Initialized".
  605. * For example, at least some versions of the 3c905B and the
  606. * 3c556B exhibit this behaviour.
  607. *
  608. * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
  609. * devices in a D3hot state at boot. Consequently, we need to
  610. * restore at least the BARs so that the device will be
  611. * accessible to its driver.
  612. */
  613. if (need_restore)
  614. pci_restore_bars(dev);
  615. if (dev->bus->self)
  616. pcie_aspm_pm_state_change(dev->bus->self);
  617. return 0;
  618. }
  619. /**
  620. * pci_update_current_state - Read power state of given device and cache it
  621. * @dev: PCI device to handle.
  622. * @state: State to cache in case the device doesn't have the PM capability
  623. *
  624. * The power state is read from the PMCSR register, which however is
  625. * inaccessible in D3cold. The platform firmware is therefore queried first
  626. * to detect accessibility of the register. In case the platform firmware
  627. * reports an incorrect state or the device isn't power manageable by the
  628. * platform at all, we try to detect D3cold by testing accessibility of the
  629. * vendor ID in config space.
  630. */
  631. void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
  632. {
  633. if (platform_pci_get_power_state(dev) == PCI_D3cold ||
  634. !pci_device_is_present(dev)) {
  635. dev->current_state = PCI_D3cold;
  636. } else if (dev->pm_cap) {
  637. u16 pmcsr;
  638. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  639. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  640. } else {
  641. dev->current_state = state;
  642. }
  643. }
  644. /**
  645. * pci_power_up - Put the given device into D0 forcibly
  646. * @dev: PCI device to power up
  647. */
  648. void pci_power_up(struct pci_dev *dev)
  649. {
  650. if (platform_pci_power_manageable(dev))
  651. platform_pci_set_power_state(dev, PCI_D0);
  652. pci_raw_set_power_state(dev, PCI_D0);
  653. pci_update_current_state(dev, PCI_D0);
  654. }
  655. /**
  656. * pci_platform_power_transition - Use platform to change device power state
  657. * @dev: PCI device to handle.
  658. * @state: State to put the device into.
  659. */
  660. static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
  661. {
  662. int error;
  663. if (platform_pci_power_manageable(dev)) {
  664. error = platform_pci_set_power_state(dev, state);
  665. if (!error)
  666. pci_update_current_state(dev, state);
  667. } else
  668. error = -ENODEV;
  669. if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
  670. dev->current_state = PCI_D0;
  671. return error;
  672. }
  673. /**
  674. * pci_wakeup - Wake up a PCI device
  675. * @pci_dev: Device to handle.
  676. * @ign: ignored parameter
  677. */
  678. static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
  679. {
  680. pci_wakeup_event(pci_dev);
  681. pm_request_resume(&pci_dev->dev);
  682. return 0;
  683. }
  684. /**
  685. * pci_wakeup_bus - Walk given bus and wake up devices on it
  686. * @bus: Top bus of the subtree to walk.
  687. */
  688. static void pci_wakeup_bus(struct pci_bus *bus)
  689. {
  690. if (bus)
  691. pci_walk_bus(bus, pci_wakeup, NULL);
  692. }
  693. /**
  694. * __pci_start_power_transition - Start power transition of a PCI device
  695. * @dev: PCI device to handle.
  696. * @state: State to put the device into.
  697. */
  698. static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
  699. {
  700. if (state == PCI_D0) {
  701. pci_platform_power_transition(dev, PCI_D0);
  702. /*
  703. * Mandatory power management transition delays, see
  704. * PCI Express Base Specification Revision 2.0 Section
  705. * 6.6.1: Conventional Reset. Do not delay for
  706. * devices powered on/off by corresponding bridge,
  707. * because have already delayed for the bridge.
  708. */
  709. if (dev->runtime_d3cold) {
  710. if (dev->d3cold_delay)
  711. msleep(dev->d3cold_delay);
  712. /*
  713. * When powering on a bridge from D3cold, the
  714. * whole hierarchy may be powered on into
  715. * D0uninitialized state, resume them to give
  716. * them a chance to suspend again
  717. */
  718. pci_wakeup_bus(dev->subordinate);
  719. }
  720. }
  721. }
  722. /**
  723. * __pci_dev_set_current_state - Set current state of a PCI device
  724. * @dev: Device to handle
  725. * @data: pointer to state to be set
  726. */
  727. static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
  728. {
  729. pci_power_t state = *(pci_power_t *)data;
  730. dev->current_state = state;
  731. return 0;
  732. }
  733. /**
  734. * __pci_bus_set_current_state - Walk given bus and set current state of devices
  735. * @bus: Top bus of the subtree to walk.
  736. * @state: state to be set
  737. */
  738. static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
  739. {
  740. if (bus)
  741. pci_walk_bus(bus, __pci_dev_set_current_state, &state);
  742. }
  743. /**
  744. * __pci_complete_power_transition - Complete power transition of a PCI device
  745. * @dev: PCI device to handle.
  746. * @state: State to put the device into.
  747. *
  748. * This function should not be called directly by device drivers.
  749. */
  750. int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
  751. {
  752. int ret;
  753. if (state <= PCI_D0)
  754. return -EINVAL;
  755. ret = pci_platform_power_transition(dev, state);
  756. /* Power off the bridge may power off the whole hierarchy */
  757. if (!ret && state == PCI_D3cold)
  758. __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
  759. return ret;
  760. }
  761. EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
  762. /**
  763. * pci_set_power_state - Set the power state of a PCI device
  764. * @dev: PCI device to handle.
  765. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  766. *
  767. * Transition a device to a new power state, using the platform firmware and/or
  768. * the device's PCI PM registers.
  769. *
  770. * RETURN VALUE:
  771. * -EINVAL if the requested state is invalid.
  772. * -EIO if device does not support PCI PM or its PM capabilities register has a
  773. * wrong version, or device doesn't support the requested state.
  774. * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
  775. * 0 if device already is in the requested state.
  776. * 0 if the transition is to D3 but D3 is not supported.
  777. * 0 if device's power state has been successfully changed.
  778. */
  779. int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  780. {
  781. int error;
  782. /* bound the state we're entering */
  783. if (state > PCI_D3cold)
  784. state = PCI_D3cold;
  785. else if (state < PCI_D0)
  786. state = PCI_D0;
  787. else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
  788. /*
  789. * If the device or the parent bridge do not support PCI PM,
  790. * ignore the request if we're doing anything other than putting
  791. * it into D0 (which would only happen on boot).
  792. */
  793. return 0;
  794. /* Check if we're already there */
  795. if (dev->current_state == state)
  796. return 0;
  797. __pci_start_power_transition(dev, state);
  798. /* This device is quirked not to be put into D3, so
  799. don't put it in D3 */
  800. if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
  801. return 0;
  802. /*
  803. * To put device in D3cold, we put device into D3hot in native
  804. * way, then put device into D3cold with platform ops
  805. */
  806. error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
  807. PCI_D3hot : state);
  808. if (!__pci_complete_power_transition(dev, state))
  809. error = 0;
  810. return error;
  811. }
  812. EXPORT_SYMBOL(pci_set_power_state);
  813. /**
  814. * pci_choose_state - Choose the power state of a PCI device
  815. * @dev: PCI device to be suspended
  816. * @state: target sleep state for the whole system. This is the value
  817. * that is passed to suspend() function.
  818. *
  819. * Returns PCI power state suitable for given device and given system
  820. * message.
  821. */
  822. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  823. {
  824. pci_power_t ret;
  825. if (!dev->pm_cap)
  826. return PCI_D0;
  827. ret = platform_pci_choose_state(dev);
  828. if (ret != PCI_POWER_ERROR)
  829. return ret;
  830. switch (state.event) {
  831. case PM_EVENT_ON:
  832. return PCI_D0;
  833. case PM_EVENT_FREEZE:
  834. case PM_EVENT_PRETHAW:
  835. /* REVISIT both freeze and pre-thaw "should" use D0 */
  836. case PM_EVENT_SUSPEND:
  837. case PM_EVENT_HIBERNATE:
  838. return PCI_D3hot;
  839. default:
  840. pci_info(dev, "unrecognized suspend event %d\n",
  841. state.event);
  842. BUG();
  843. }
  844. return PCI_D0;
  845. }
  846. EXPORT_SYMBOL(pci_choose_state);
  847. #define PCI_EXP_SAVE_REGS 7
  848. static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
  849. u16 cap, bool extended)
  850. {
  851. struct pci_cap_saved_state *tmp;
  852. hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
  853. if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
  854. return tmp;
  855. }
  856. return NULL;
  857. }
  858. struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
  859. {
  860. return _pci_find_saved_cap(dev, cap, false);
  861. }
  862. struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
  863. {
  864. return _pci_find_saved_cap(dev, cap, true);
  865. }
  866. static int pci_save_pcie_state(struct pci_dev *dev)
  867. {
  868. int i = 0;
  869. struct pci_cap_saved_state *save_state;
  870. u16 *cap;
  871. if (!pci_is_pcie(dev))
  872. return 0;
  873. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  874. if (!save_state) {
  875. pci_err(dev, "buffer not found in %s\n", __func__);
  876. return -ENOMEM;
  877. }
  878. cap = (u16 *)&save_state->cap.data[0];
  879. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
  880. pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
  881. pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
  882. pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
  883. pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
  884. pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
  885. pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
  886. return 0;
  887. }
  888. static void pci_restore_pcie_state(struct pci_dev *dev)
  889. {
  890. int i = 0;
  891. struct pci_cap_saved_state *save_state;
  892. u16 *cap;
  893. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  894. if (!save_state)
  895. return;
  896. cap = (u16 *)&save_state->cap.data[0];
  897. pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
  898. pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
  899. pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
  900. pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
  901. pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
  902. pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
  903. pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
  904. }
  905. static int pci_save_pcix_state(struct pci_dev *dev)
  906. {
  907. int pos;
  908. struct pci_cap_saved_state *save_state;
  909. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  910. if (!pos)
  911. return 0;
  912. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  913. if (!save_state) {
  914. pci_err(dev, "buffer not found in %s\n", __func__);
  915. return -ENOMEM;
  916. }
  917. pci_read_config_word(dev, pos + PCI_X_CMD,
  918. (u16 *)save_state->cap.data);
  919. return 0;
  920. }
  921. static void pci_restore_pcix_state(struct pci_dev *dev)
  922. {
  923. int i = 0, pos;
  924. struct pci_cap_saved_state *save_state;
  925. u16 *cap;
  926. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  927. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  928. if (!save_state || !pos)
  929. return;
  930. cap = (u16 *)&save_state->cap.data[0];
  931. pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
  932. }
  933. /**
  934. * pci_save_state - save the PCI configuration space of a device before suspending
  935. * @dev: - PCI device that we're dealing with
  936. */
  937. int pci_save_state(struct pci_dev *dev)
  938. {
  939. int i;
  940. /* XXX: 100% dword access ok here? */
  941. for (i = 0; i < 16; i++)
  942. pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
  943. dev->state_saved = true;
  944. i = pci_save_pcie_state(dev);
  945. if (i != 0)
  946. return i;
  947. i = pci_save_pcix_state(dev);
  948. if (i != 0)
  949. return i;
  950. return pci_save_vc_state(dev);
  951. }
  952. EXPORT_SYMBOL(pci_save_state);
  953. static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
  954. u32 saved_val, int retry)
  955. {
  956. u32 val;
  957. pci_read_config_dword(pdev, offset, &val);
  958. if (val == saved_val)
  959. return;
  960. for (;;) {
  961. pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
  962. offset, val, saved_val);
  963. pci_write_config_dword(pdev, offset, saved_val);
  964. if (retry-- <= 0)
  965. return;
  966. pci_read_config_dword(pdev, offset, &val);
  967. if (val == saved_val)
  968. return;
  969. mdelay(1);
  970. }
  971. }
  972. static void pci_restore_config_space_range(struct pci_dev *pdev,
  973. int start, int end, int retry)
  974. {
  975. int index;
  976. for (index = end; index >= start; index--)
  977. pci_restore_config_dword(pdev, 4 * index,
  978. pdev->saved_config_space[index],
  979. retry);
  980. }
  981. static void pci_restore_config_space(struct pci_dev *pdev)
  982. {
  983. if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
  984. pci_restore_config_space_range(pdev, 10, 15, 0);
  985. /* Restore BARs before the command register. */
  986. pci_restore_config_space_range(pdev, 4, 9, 10);
  987. pci_restore_config_space_range(pdev, 0, 3, 0);
  988. } else {
  989. pci_restore_config_space_range(pdev, 0, 15, 0);
  990. }
  991. }
  992. /**
  993. * pci_restore_state - Restore the saved state of a PCI device
  994. * @dev: - PCI device that we're dealing with
  995. */
  996. void pci_restore_state(struct pci_dev *dev)
  997. {
  998. if (!dev->state_saved)
  999. return;
  1000. /* PCI Express register must be restored first */
  1001. pci_restore_pcie_state(dev);
  1002. pci_restore_pasid_state(dev);
  1003. pci_restore_pri_state(dev);
  1004. pci_restore_ats_state(dev);
  1005. pci_restore_vc_state(dev);
  1006. pci_cleanup_aer_error_status_regs(dev);
  1007. pci_restore_config_space(dev);
  1008. pci_restore_pcix_state(dev);
  1009. pci_restore_msi_state(dev);
  1010. /* Restore ACS and IOV configuration state */
  1011. pci_enable_acs(dev);
  1012. pci_restore_iov_state(dev);
  1013. dev->state_saved = false;
  1014. }
  1015. EXPORT_SYMBOL(pci_restore_state);
  1016. struct pci_saved_state {
  1017. u32 config_space[16];
  1018. struct pci_cap_saved_data cap[0];
  1019. };
  1020. /**
  1021. * pci_store_saved_state - Allocate and return an opaque struct containing
  1022. * the device saved state.
  1023. * @dev: PCI device that we're dealing with
  1024. *
  1025. * Return NULL if no state or error.
  1026. */
  1027. struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
  1028. {
  1029. struct pci_saved_state *state;
  1030. struct pci_cap_saved_state *tmp;
  1031. struct pci_cap_saved_data *cap;
  1032. size_t size;
  1033. if (!dev->state_saved)
  1034. return NULL;
  1035. size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
  1036. hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
  1037. size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1038. state = kzalloc(size, GFP_KERNEL);
  1039. if (!state)
  1040. return NULL;
  1041. memcpy(state->config_space, dev->saved_config_space,
  1042. sizeof(state->config_space));
  1043. cap = state->cap;
  1044. hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
  1045. size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1046. memcpy(cap, &tmp->cap, len);
  1047. cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
  1048. }
  1049. /* Empty cap_save terminates list */
  1050. return state;
  1051. }
  1052. EXPORT_SYMBOL_GPL(pci_store_saved_state);
  1053. /**
  1054. * pci_load_saved_state - Reload the provided save state into struct pci_dev.
  1055. * @dev: PCI device that we're dealing with
  1056. * @state: Saved state returned from pci_store_saved_state()
  1057. */
  1058. int pci_load_saved_state(struct pci_dev *dev,
  1059. struct pci_saved_state *state)
  1060. {
  1061. struct pci_cap_saved_data *cap;
  1062. dev->state_saved = false;
  1063. if (!state)
  1064. return 0;
  1065. memcpy(dev->saved_config_space, state->config_space,
  1066. sizeof(state->config_space));
  1067. cap = state->cap;
  1068. while (cap->size) {
  1069. struct pci_cap_saved_state *tmp;
  1070. tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
  1071. if (!tmp || tmp->cap.size != cap->size)
  1072. return -EINVAL;
  1073. memcpy(tmp->cap.data, cap->data, tmp->cap.size);
  1074. cap = (struct pci_cap_saved_data *)((u8 *)cap +
  1075. sizeof(struct pci_cap_saved_data) + cap->size);
  1076. }
  1077. dev->state_saved = true;
  1078. return 0;
  1079. }
  1080. EXPORT_SYMBOL_GPL(pci_load_saved_state);
  1081. /**
  1082. * pci_load_and_free_saved_state - Reload the save state pointed to by state,
  1083. * and free the memory allocated for it.
  1084. * @dev: PCI device that we're dealing with
  1085. * @state: Pointer to saved state returned from pci_store_saved_state()
  1086. */
  1087. int pci_load_and_free_saved_state(struct pci_dev *dev,
  1088. struct pci_saved_state **state)
  1089. {
  1090. int ret = pci_load_saved_state(dev, *state);
  1091. kfree(*state);
  1092. *state = NULL;
  1093. return ret;
  1094. }
  1095. EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
  1096. int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
  1097. {
  1098. return pci_enable_resources(dev, bars);
  1099. }
  1100. static int do_pci_enable_device(struct pci_dev *dev, int bars)
  1101. {
  1102. int err;
  1103. struct pci_dev *bridge;
  1104. u16 cmd;
  1105. u8 pin;
  1106. err = pci_set_power_state(dev, PCI_D0);
  1107. if (err < 0 && err != -EIO)
  1108. return err;
  1109. bridge = pci_upstream_bridge(dev);
  1110. if (bridge)
  1111. pcie_aspm_powersave_config_link(bridge);
  1112. err = pcibios_enable_device(dev, bars);
  1113. if (err < 0)
  1114. return err;
  1115. pci_fixup_device(pci_fixup_enable, dev);
  1116. if (dev->msi_enabled || dev->msix_enabled)
  1117. return 0;
  1118. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  1119. if (pin) {
  1120. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1121. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1122. pci_write_config_word(dev, PCI_COMMAND,
  1123. cmd & ~PCI_COMMAND_INTX_DISABLE);
  1124. }
  1125. return 0;
  1126. }
  1127. /**
  1128. * pci_reenable_device - Resume abandoned device
  1129. * @dev: PCI device to be resumed
  1130. *
  1131. * Note this function is a backend of pci_default_resume and is not supposed
  1132. * to be called by normal code, write proper resume handler and use it instead.
  1133. */
  1134. int pci_reenable_device(struct pci_dev *dev)
  1135. {
  1136. if (pci_is_enabled(dev))
  1137. return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
  1138. return 0;
  1139. }
  1140. EXPORT_SYMBOL(pci_reenable_device);
  1141. static void pci_enable_bridge(struct pci_dev *dev)
  1142. {
  1143. struct pci_dev *bridge;
  1144. int retval;
  1145. bridge = pci_upstream_bridge(dev);
  1146. if (bridge)
  1147. pci_enable_bridge(bridge);
  1148. if (pci_is_enabled(dev)) {
  1149. if (!dev->is_busmaster)
  1150. pci_set_master(dev);
  1151. return;
  1152. }
  1153. retval = pci_enable_device(dev);
  1154. if (retval)
  1155. pci_err(dev, "Error enabling bridge (%d), continuing\n",
  1156. retval);
  1157. pci_set_master(dev);
  1158. }
  1159. static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
  1160. {
  1161. struct pci_dev *bridge;
  1162. int err;
  1163. int i, bars = 0;
  1164. /*
  1165. * Power state could be unknown at this point, either due to a fresh
  1166. * boot or a device removal call. So get the current power state
  1167. * so that things like MSI message writing will behave as expected
  1168. * (e.g. if the device really is in D0 at enable time).
  1169. */
  1170. if (dev->pm_cap) {
  1171. u16 pmcsr;
  1172. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1173. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  1174. }
  1175. if (atomic_inc_return(&dev->enable_cnt) > 1)
  1176. return 0; /* already enabled */
  1177. bridge = pci_upstream_bridge(dev);
  1178. if (bridge)
  1179. pci_enable_bridge(bridge);
  1180. /* only skip sriov related */
  1181. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  1182. if (dev->resource[i].flags & flags)
  1183. bars |= (1 << i);
  1184. for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
  1185. if (dev->resource[i].flags & flags)
  1186. bars |= (1 << i);
  1187. err = do_pci_enable_device(dev, bars);
  1188. if (err < 0)
  1189. atomic_dec(&dev->enable_cnt);
  1190. return err;
  1191. }
  1192. /**
  1193. * pci_enable_device_io - Initialize a device for use with IO space
  1194. * @dev: PCI device to be initialized
  1195. *
  1196. * Initialize device before it's used by a driver. Ask low-level code
  1197. * to enable I/O resources. Wake up the device if it was suspended.
  1198. * Beware, this function can fail.
  1199. */
  1200. int pci_enable_device_io(struct pci_dev *dev)
  1201. {
  1202. return pci_enable_device_flags(dev, IORESOURCE_IO);
  1203. }
  1204. EXPORT_SYMBOL(pci_enable_device_io);
  1205. /**
  1206. * pci_enable_device_mem - Initialize a device for use with Memory space
  1207. * @dev: PCI device to be initialized
  1208. *
  1209. * Initialize device before it's used by a driver. Ask low-level code
  1210. * to enable Memory resources. Wake up the device if it was suspended.
  1211. * Beware, this function can fail.
  1212. */
  1213. int pci_enable_device_mem(struct pci_dev *dev)
  1214. {
  1215. return pci_enable_device_flags(dev, IORESOURCE_MEM);
  1216. }
  1217. EXPORT_SYMBOL(pci_enable_device_mem);
  1218. /**
  1219. * pci_enable_device - Initialize device before it's used by a driver.
  1220. * @dev: PCI device to be initialized
  1221. *
  1222. * Initialize device before it's used by a driver. Ask low-level code
  1223. * to enable I/O and memory. Wake up the device if it was suspended.
  1224. * Beware, this function can fail.
  1225. *
  1226. * Note we don't actually enable the device many times if we call
  1227. * this function repeatedly (we just increment the count).
  1228. */
  1229. int pci_enable_device(struct pci_dev *dev)
  1230. {
  1231. return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
  1232. }
  1233. EXPORT_SYMBOL(pci_enable_device);
  1234. /*
  1235. * Managed PCI resources. This manages device on/off, intx/msi/msix
  1236. * on/off and BAR regions. pci_dev itself records msi/msix status, so
  1237. * there's no need to track it separately. pci_devres is initialized
  1238. * when a device is enabled using managed PCI device enable interface.
  1239. */
  1240. struct pci_devres {
  1241. unsigned int enabled:1;
  1242. unsigned int pinned:1;
  1243. unsigned int orig_intx:1;
  1244. unsigned int restore_intx:1;
  1245. unsigned int mwi:1;
  1246. u32 region_mask;
  1247. };
  1248. static void pcim_release(struct device *gendev, void *res)
  1249. {
  1250. struct pci_dev *dev = to_pci_dev(gendev);
  1251. struct pci_devres *this = res;
  1252. int i;
  1253. if (dev->msi_enabled)
  1254. pci_disable_msi(dev);
  1255. if (dev->msix_enabled)
  1256. pci_disable_msix(dev);
  1257. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
  1258. if (this->region_mask & (1 << i))
  1259. pci_release_region(dev, i);
  1260. if (this->mwi)
  1261. pci_clear_mwi(dev);
  1262. if (this->restore_intx)
  1263. pci_intx(dev, this->orig_intx);
  1264. if (this->enabled && !this->pinned)
  1265. pci_disable_device(dev);
  1266. }
  1267. static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
  1268. {
  1269. struct pci_devres *dr, *new_dr;
  1270. dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1271. if (dr)
  1272. return dr;
  1273. new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
  1274. if (!new_dr)
  1275. return NULL;
  1276. return devres_get(&pdev->dev, new_dr, NULL, NULL);
  1277. }
  1278. static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
  1279. {
  1280. if (pci_is_managed(pdev))
  1281. return devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1282. return NULL;
  1283. }
  1284. /**
  1285. * pcim_enable_device - Managed pci_enable_device()
  1286. * @pdev: PCI device to be initialized
  1287. *
  1288. * Managed pci_enable_device().
  1289. */
  1290. int pcim_enable_device(struct pci_dev *pdev)
  1291. {
  1292. struct pci_devres *dr;
  1293. int rc;
  1294. dr = get_pci_dr(pdev);
  1295. if (unlikely(!dr))
  1296. return -ENOMEM;
  1297. if (dr->enabled)
  1298. return 0;
  1299. rc = pci_enable_device(pdev);
  1300. if (!rc) {
  1301. pdev->is_managed = 1;
  1302. dr->enabled = 1;
  1303. }
  1304. return rc;
  1305. }
  1306. EXPORT_SYMBOL(pcim_enable_device);
  1307. /**
  1308. * pcim_pin_device - Pin managed PCI device
  1309. * @pdev: PCI device to pin
  1310. *
  1311. * Pin managed PCI device @pdev. Pinned device won't be disabled on
  1312. * driver detach. @pdev must have been enabled with
  1313. * pcim_enable_device().
  1314. */
  1315. void pcim_pin_device(struct pci_dev *pdev)
  1316. {
  1317. struct pci_devres *dr;
  1318. dr = find_pci_dr(pdev);
  1319. WARN_ON(!dr || !dr->enabled);
  1320. if (dr)
  1321. dr->pinned = 1;
  1322. }
  1323. EXPORT_SYMBOL(pcim_pin_device);
  1324. /*
  1325. * pcibios_add_device - provide arch specific hooks when adding device dev
  1326. * @dev: the PCI device being added
  1327. *
  1328. * Permits the platform to provide architecture specific functionality when
  1329. * devices are added. This is the default implementation. Architecture
  1330. * implementations can override this.
  1331. */
  1332. int __weak pcibios_add_device(struct pci_dev *dev)
  1333. {
  1334. return 0;
  1335. }
  1336. /**
  1337. * pcibios_release_device - provide arch specific hooks when releasing device dev
  1338. * @dev: the PCI device being released
  1339. *
  1340. * Permits the platform to provide architecture specific functionality when
  1341. * devices are released. This is the default implementation. Architecture
  1342. * implementations can override this.
  1343. */
  1344. void __weak pcibios_release_device(struct pci_dev *dev) {}
  1345. /**
  1346. * pcibios_disable_device - disable arch specific PCI resources for device dev
  1347. * @dev: the PCI device to disable
  1348. *
  1349. * Disables architecture specific PCI resources for the device. This
  1350. * is the default implementation. Architecture implementations can
  1351. * override this.
  1352. */
  1353. void __weak pcibios_disable_device(struct pci_dev *dev) {}
  1354. /**
  1355. * pcibios_penalize_isa_irq - penalize an ISA IRQ
  1356. * @irq: ISA IRQ to penalize
  1357. * @active: IRQ active or not
  1358. *
  1359. * Permits the platform to provide architecture-specific functionality when
  1360. * penalizing ISA IRQs. This is the default implementation. Architecture
  1361. * implementations can override this.
  1362. */
  1363. void __weak pcibios_penalize_isa_irq(int irq, int active) {}
  1364. static void do_pci_disable_device(struct pci_dev *dev)
  1365. {
  1366. u16 pci_command;
  1367. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  1368. if (pci_command & PCI_COMMAND_MASTER) {
  1369. pci_command &= ~PCI_COMMAND_MASTER;
  1370. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  1371. }
  1372. pcibios_disable_device(dev);
  1373. }
  1374. /**
  1375. * pci_disable_enabled_device - Disable device without updating enable_cnt
  1376. * @dev: PCI device to disable
  1377. *
  1378. * NOTE: This function is a backend of PCI power management routines and is
  1379. * not supposed to be called drivers.
  1380. */
  1381. void pci_disable_enabled_device(struct pci_dev *dev)
  1382. {
  1383. if (pci_is_enabled(dev))
  1384. do_pci_disable_device(dev);
  1385. }
  1386. /**
  1387. * pci_disable_device - Disable PCI device after use
  1388. * @dev: PCI device to be disabled
  1389. *
  1390. * Signal to the system that the PCI device is not in use by the system
  1391. * anymore. This only involves disabling PCI bus-mastering, if active.
  1392. *
  1393. * Note we don't actually disable the device until all callers of
  1394. * pci_enable_device() have called pci_disable_device().
  1395. */
  1396. void pci_disable_device(struct pci_dev *dev)
  1397. {
  1398. struct pci_devres *dr;
  1399. dr = find_pci_dr(dev);
  1400. if (dr)
  1401. dr->enabled = 0;
  1402. dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
  1403. "disabling already-disabled device");
  1404. if (atomic_dec_return(&dev->enable_cnt) != 0)
  1405. return;
  1406. do_pci_disable_device(dev);
  1407. dev->is_busmaster = 0;
  1408. }
  1409. EXPORT_SYMBOL(pci_disable_device);
  1410. /**
  1411. * pcibios_set_pcie_reset_state - set reset state for device dev
  1412. * @dev: the PCIe device reset
  1413. * @state: Reset state to enter into
  1414. *
  1415. *
  1416. * Sets the PCIe reset state for the device. This is the default
  1417. * implementation. Architecture implementations can override this.
  1418. */
  1419. int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
  1420. enum pcie_reset_state state)
  1421. {
  1422. return -EINVAL;
  1423. }
  1424. /**
  1425. * pci_set_pcie_reset_state - set reset state for device dev
  1426. * @dev: the PCIe device reset
  1427. * @state: Reset state to enter into
  1428. *
  1429. *
  1430. * Sets the PCI reset state for the device.
  1431. */
  1432. int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  1433. {
  1434. return pcibios_set_pcie_reset_state(dev, state);
  1435. }
  1436. EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
  1437. /**
  1438. * pcie_clear_root_pme_status - Clear root port PME interrupt status.
  1439. * @dev: PCIe root port or event collector.
  1440. */
  1441. void pcie_clear_root_pme_status(struct pci_dev *dev)
  1442. {
  1443. pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME);
  1444. }
  1445. /**
  1446. * pci_check_pme_status - Check if given device has generated PME.
  1447. * @dev: Device to check.
  1448. *
  1449. * Check the PME status of the device and if set, clear it and clear PME enable
  1450. * (if set). Return 'true' if PME status and PME enable were both set or
  1451. * 'false' otherwise.
  1452. */
  1453. bool pci_check_pme_status(struct pci_dev *dev)
  1454. {
  1455. int pmcsr_pos;
  1456. u16 pmcsr;
  1457. bool ret = false;
  1458. if (!dev->pm_cap)
  1459. return false;
  1460. pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
  1461. pci_read_config_word(dev, pmcsr_pos, &pmcsr);
  1462. if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
  1463. return false;
  1464. /* Clear PME status. */
  1465. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1466. if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
  1467. /* Disable PME to avoid interrupt flood. */
  1468. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1469. ret = true;
  1470. }
  1471. pci_write_config_word(dev, pmcsr_pos, pmcsr);
  1472. return ret;
  1473. }
  1474. /**
  1475. * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
  1476. * @dev: Device to handle.
  1477. * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
  1478. *
  1479. * Check if @dev has generated PME and queue a resume request for it in that
  1480. * case.
  1481. */
  1482. static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
  1483. {
  1484. if (pme_poll_reset && dev->pme_poll)
  1485. dev->pme_poll = false;
  1486. if (pci_check_pme_status(dev)) {
  1487. pci_wakeup_event(dev);
  1488. pm_request_resume(&dev->dev);
  1489. }
  1490. return 0;
  1491. }
  1492. /**
  1493. * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
  1494. * @bus: Top bus of the subtree to walk.
  1495. */
  1496. void pci_pme_wakeup_bus(struct pci_bus *bus)
  1497. {
  1498. if (bus)
  1499. pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
  1500. }
  1501. /**
  1502. * pci_pme_capable - check the capability of PCI device to generate PME#
  1503. * @dev: PCI device to handle.
  1504. * @state: PCI state from which device will issue PME#.
  1505. */
  1506. bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
  1507. {
  1508. if (!dev->pm_cap)
  1509. return false;
  1510. return !!(dev->pme_support & (1 << state));
  1511. }
  1512. EXPORT_SYMBOL(pci_pme_capable);
  1513. static void pci_pme_list_scan(struct work_struct *work)
  1514. {
  1515. struct pci_pme_device *pme_dev, *n;
  1516. mutex_lock(&pci_pme_list_mutex);
  1517. list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
  1518. if (pme_dev->dev->pme_poll) {
  1519. struct pci_dev *bridge;
  1520. bridge = pme_dev->dev->bus->self;
  1521. /*
  1522. * If bridge is in low power state, the
  1523. * configuration space of subordinate devices
  1524. * may be not accessible
  1525. */
  1526. if (bridge && bridge->current_state != PCI_D0)
  1527. continue;
  1528. pci_pme_wakeup(pme_dev->dev, NULL);
  1529. } else {
  1530. list_del(&pme_dev->list);
  1531. kfree(pme_dev);
  1532. }
  1533. }
  1534. if (!list_empty(&pci_pme_list))
  1535. queue_delayed_work(system_freezable_wq, &pci_pme_work,
  1536. msecs_to_jiffies(PME_TIMEOUT));
  1537. mutex_unlock(&pci_pme_list_mutex);
  1538. }
  1539. static void __pci_pme_active(struct pci_dev *dev, bool enable)
  1540. {
  1541. u16 pmcsr;
  1542. if (!dev->pme_support)
  1543. return;
  1544. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1545. /* Clear PME_Status by writing 1 to it and enable PME# */
  1546. pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  1547. if (!enable)
  1548. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1549. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1550. }
  1551. /**
  1552. * pci_pme_restore - Restore PME configuration after config space restore.
  1553. * @dev: PCI device to update.
  1554. */
  1555. void pci_pme_restore(struct pci_dev *dev)
  1556. {
  1557. u16 pmcsr;
  1558. if (!dev->pme_support)
  1559. return;
  1560. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1561. if (dev->wakeup_prepared) {
  1562. pmcsr |= PCI_PM_CTRL_PME_ENABLE;
  1563. pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
  1564. } else {
  1565. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1566. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1567. }
  1568. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1569. }
  1570. /**
  1571. * pci_pme_active - enable or disable PCI device's PME# function
  1572. * @dev: PCI device to handle.
  1573. * @enable: 'true' to enable PME# generation; 'false' to disable it.
  1574. *
  1575. * The caller must verify that the device is capable of generating PME# before
  1576. * calling this function with @enable equal to 'true'.
  1577. */
  1578. void pci_pme_active(struct pci_dev *dev, bool enable)
  1579. {
  1580. __pci_pme_active(dev, enable);
  1581. /*
  1582. * PCI (as opposed to PCIe) PME requires that the device have
  1583. * its PME# line hooked up correctly. Not all hardware vendors
  1584. * do this, so the PME never gets delivered and the device
  1585. * remains asleep. The easiest way around this is to
  1586. * periodically walk the list of suspended devices and check
  1587. * whether any have their PME flag set. The assumption is that
  1588. * we'll wake up often enough anyway that this won't be a huge
  1589. * hit, and the power savings from the devices will still be a
  1590. * win.
  1591. *
  1592. * Although PCIe uses in-band PME message instead of PME# line
  1593. * to report PME, PME does not work for some PCIe devices in
  1594. * reality. For example, there are devices that set their PME
  1595. * status bits, but don't really bother to send a PME message;
  1596. * there are PCI Express Root Ports that don't bother to
  1597. * trigger interrupts when they receive PME messages from the
  1598. * devices below. So PME poll is used for PCIe devices too.
  1599. */
  1600. if (dev->pme_poll) {
  1601. struct pci_pme_device *pme_dev;
  1602. if (enable) {
  1603. pme_dev = kmalloc(sizeof(struct pci_pme_device),
  1604. GFP_KERNEL);
  1605. if (!pme_dev) {
  1606. pci_warn(dev, "can't enable PME#\n");
  1607. return;
  1608. }
  1609. pme_dev->dev = dev;
  1610. mutex_lock(&pci_pme_list_mutex);
  1611. list_add(&pme_dev->list, &pci_pme_list);
  1612. if (list_is_singular(&pci_pme_list))
  1613. queue_delayed_work(system_freezable_wq,
  1614. &pci_pme_work,
  1615. msecs_to_jiffies(PME_TIMEOUT));
  1616. mutex_unlock(&pci_pme_list_mutex);
  1617. } else {
  1618. mutex_lock(&pci_pme_list_mutex);
  1619. list_for_each_entry(pme_dev, &pci_pme_list, list) {
  1620. if (pme_dev->dev == dev) {
  1621. list_del(&pme_dev->list);
  1622. kfree(pme_dev);
  1623. break;
  1624. }
  1625. }
  1626. mutex_unlock(&pci_pme_list_mutex);
  1627. }
  1628. }
  1629. pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
  1630. }
  1631. EXPORT_SYMBOL(pci_pme_active);
  1632. /**
  1633. * pci_enable_wake - enable PCI device as wakeup event source
  1634. * @dev: PCI device affected
  1635. * @state: PCI state from which device will issue wakeup events
  1636. * @enable: True to enable event generation; false to disable
  1637. *
  1638. * This enables the device as a wakeup event source, or disables it.
  1639. * When such events involves platform-specific hooks, those hooks are
  1640. * called automatically by this routine.
  1641. *
  1642. * Devices with legacy power management (no standard PCI PM capabilities)
  1643. * always require such platform hooks.
  1644. *
  1645. * RETURN VALUE:
  1646. * 0 is returned on success
  1647. * -EINVAL is returned if device is not supposed to wake up the system
  1648. * Error code depending on the platform is returned if both the platform and
  1649. * the native mechanism fail to enable the generation of wake-up events
  1650. */
  1651. int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
  1652. {
  1653. int ret = 0;
  1654. /*
  1655. * Bridges can only signal wakeup on behalf of subordinate devices,
  1656. * but that is set up elsewhere, so skip them.
  1657. */
  1658. if (pci_has_subordinate(dev))
  1659. return 0;
  1660. /* Don't do the same thing twice in a row for one device. */
  1661. if (!!enable == !!dev->wakeup_prepared)
  1662. return 0;
  1663. /*
  1664. * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
  1665. * Anderson we should be doing PME# wake enable followed by ACPI wake
  1666. * enable. To disable wake-up we call the platform first, for symmetry.
  1667. */
  1668. if (enable) {
  1669. int error;
  1670. if (pci_pme_capable(dev, state))
  1671. pci_pme_active(dev, true);
  1672. else
  1673. ret = 1;
  1674. error = platform_pci_set_wakeup(dev, true);
  1675. if (ret)
  1676. ret = error;
  1677. if (!ret)
  1678. dev->wakeup_prepared = true;
  1679. } else {
  1680. platform_pci_set_wakeup(dev, false);
  1681. pci_pme_active(dev, false);
  1682. dev->wakeup_prepared = false;
  1683. }
  1684. return ret;
  1685. }
  1686. EXPORT_SYMBOL(pci_enable_wake);
  1687. /**
  1688. * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
  1689. * @dev: PCI device to prepare
  1690. * @enable: True to enable wake-up event generation; false to disable
  1691. *
  1692. * Many drivers want the device to wake up the system from D3_hot or D3_cold
  1693. * and this function allows them to set that up cleanly - pci_enable_wake()
  1694. * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
  1695. * ordering constraints.
  1696. *
  1697. * This function only returns error code if the device is not capable of
  1698. * generating PME# from both D3_hot and D3_cold, and the platform is unable to
  1699. * enable wake-up power for it.
  1700. */
  1701. int pci_wake_from_d3(struct pci_dev *dev, bool enable)
  1702. {
  1703. return pci_pme_capable(dev, PCI_D3cold) ?
  1704. pci_enable_wake(dev, PCI_D3cold, enable) :
  1705. pci_enable_wake(dev, PCI_D3hot, enable);
  1706. }
  1707. EXPORT_SYMBOL(pci_wake_from_d3);
  1708. /**
  1709. * pci_target_state - find an appropriate low power state for a given PCI dev
  1710. * @dev: PCI device
  1711. * @wakeup: Whether or not wakeup functionality will be enabled for the device.
  1712. *
  1713. * Use underlying platform code to find a supported low power state for @dev.
  1714. * If the platform can't manage @dev, return the deepest state from which it
  1715. * can generate wake events, based on any available PME info.
  1716. */
  1717. static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
  1718. {
  1719. pci_power_t target_state = PCI_D3hot;
  1720. if (platform_pci_power_manageable(dev)) {
  1721. /*
  1722. * Call the platform to choose the target state of the device
  1723. * and enable wake-up from this state if supported.
  1724. */
  1725. pci_power_t state = platform_pci_choose_state(dev);
  1726. switch (state) {
  1727. case PCI_POWER_ERROR:
  1728. case PCI_UNKNOWN:
  1729. break;
  1730. case PCI_D1:
  1731. case PCI_D2:
  1732. if (pci_no_d1d2(dev))
  1733. break;
  1734. default:
  1735. target_state = state;
  1736. }
  1737. return target_state;
  1738. }
  1739. if (!dev->pm_cap)
  1740. target_state = PCI_D0;
  1741. /*
  1742. * If the device is in D3cold even though it's not power-manageable by
  1743. * the platform, it may have been powered down by non-standard means.
  1744. * Best to let it slumber.
  1745. */
  1746. if (dev->current_state == PCI_D3cold)
  1747. target_state = PCI_D3cold;
  1748. if (wakeup) {
  1749. /*
  1750. * Find the deepest state from which the device can generate
  1751. * wake-up events, make it the target state and enable device
  1752. * to generate PME#.
  1753. */
  1754. if (dev->pme_support) {
  1755. while (target_state
  1756. && !(dev->pme_support & (1 << target_state)))
  1757. target_state--;
  1758. }
  1759. }
  1760. return target_state;
  1761. }
  1762. /**
  1763. * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
  1764. * @dev: Device to handle.
  1765. *
  1766. * Choose the power state appropriate for the device depending on whether
  1767. * it can wake up the system and/or is power manageable by the platform
  1768. * (PCI_D3hot is the default) and put the device into that state.
  1769. */
  1770. int pci_prepare_to_sleep(struct pci_dev *dev)
  1771. {
  1772. bool wakeup = device_may_wakeup(&dev->dev);
  1773. pci_power_t target_state = pci_target_state(dev, wakeup);
  1774. int error;
  1775. if (target_state == PCI_POWER_ERROR)
  1776. return -EIO;
  1777. pci_enable_wake(dev, target_state, wakeup);
  1778. error = pci_set_power_state(dev, target_state);
  1779. if (error)
  1780. pci_enable_wake(dev, target_state, false);
  1781. return error;
  1782. }
  1783. EXPORT_SYMBOL(pci_prepare_to_sleep);
  1784. /**
  1785. * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
  1786. * @dev: Device to handle.
  1787. *
  1788. * Disable device's system wake-up capability and put it into D0.
  1789. */
  1790. int pci_back_from_sleep(struct pci_dev *dev)
  1791. {
  1792. pci_enable_wake(dev, PCI_D0, false);
  1793. return pci_set_power_state(dev, PCI_D0);
  1794. }
  1795. EXPORT_SYMBOL(pci_back_from_sleep);
  1796. /**
  1797. * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
  1798. * @dev: PCI device being suspended.
  1799. *
  1800. * Prepare @dev to generate wake-up events at run time and put it into a low
  1801. * power state.
  1802. */
  1803. int pci_finish_runtime_suspend(struct pci_dev *dev)
  1804. {
  1805. pci_power_t target_state;
  1806. int error;
  1807. target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
  1808. if (target_state == PCI_POWER_ERROR)
  1809. return -EIO;
  1810. dev->runtime_d3cold = target_state == PCI_D3cold;
  1811. pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
  1812. error = pci_set_power_state(dev, target_state);
  1813. if (error) {
  1814. pci_enable_wake(dev, target_state, false);
  1815. dev->runtime_d3cold = false;
  1816. }
  1817. return error;
  1818. }
  1819. /**
  1820. * pci_dev_run_wake - Check if device can generate run-time wake-up events.
  1821. * @dev: Device to check.
  1822. *
  1823. * Return true if the device itself is capable of generating wake-up events
  1824. * (through the platform or using the native PCIe PME) or if the device supports
  1825. * PME and one of its upstream bridges can generate wake-up events.
  1826. */
  1827. bool pci_dev_run_wake(struct pci_dev *dev)
  1828. {
  1829. struct pci_bus *bus = dev->bus;
  1830. if (device_can_wakeup(&dev->dev))
  1831. return true;
  1832. if (!dev->pme_support)
  1833. return false;
  1834. /* PME-capable in principle, but not from the target power state */
  1835. if (!pci_pme_capable(dev, pci_target_state(dev, false)))
  1836. return false;
  1837. while (bus->parent) {
  1838. struct pci_dev *bridge = bus->self;
  1839. if (device_can_wakeup(&bridge->dev))
  1840. return true;
  1841. bus = bus->parent;
  1842. }
  1843. /* We have reached the root bus. */
  1844. if (bus->bridge)
  1845. return device_can_wakeup(bus->bridge);
  1846. return false;
  1847. }
  1848. EXPORT_SYMBOL_GPL(pci_dev_run_wake);
  1849. /**
  1850. * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
  1851. * @pci_dev: Device to check.
  1852. *
  1853. * Return 'true' if the device is runtime-suspended, it doesn't have to be
  1854. * reconfigured due to wakeup settings difference between system and runtime
  1855. * suspend and the current power state of it is suitable for the upcoming
  1856. * (system) transition.
  1857. *
  1858. * If the device is not configured for system wakeup, disable PME for it before
  1859. * returning 'true' to prevent it from waking up the system unnecessarily.
  1860. */
  1861. bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
  1862. {
  1863. struct device *dev = &pci_dev->dev;
  1864. bool wakeup = device_may_wakeup(dev);
  1865. if (!pm_runtime_suspended(dev)
  1866. || pci_target_state(pci_dev, wakeup) != pci_dev->current_state
  1867. || platform_pci_need_resume(pci_dev))
  1868. return false;
  1869. /*
  1870. * At this point the device is good to go unless it's been configured
  1871. * to generate PME at the runtime suspend time, but it is not supposed
  1872. * to wake up the system. In that case, simply disable PME for it
  1873. * (it will have to be re-enabled on exit from system resume).
  1874. *
  1875. * If the device's power state is D3cold and the platform check above
  1876. * hasn't triggered, the device's configuration is suitable and we don't
  1877. * need to manipulate it at all.
  1878. */
  1879. spin_lock_irq(&dev->power.lock);
  1880. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
  1881. !wakeup)
  1882. __pci_pme_active(pci_dev, false);
  1883. spin_unlock_irq(&dev->power.lock);
  1884. return true;
  1885. }
  1886. /**
  1887. * pci_dev_complete_resume - Finalize resume from system sleep for a device.
  1888. * @pci_dev: Device to handle.
  1889. *
  1890. * If the device is runtime suspended and wakeup-capable, enable PME for it as
  1891. * it might have been disabled during the prepare phase of system suspend if
  1892. * the device was not configured for system wakeup.
  1893. */
  1894. void pci_dev_complete_resume(struct pci_dev *pci_dev)
  1895. {
  1896. struct device *dev = &pci_dev->dev;
  1897. if (!pci_dev_run_wake(pci_dev))
  1898. return;
  1899. spin_lock_irq(&dev->power.lock);
  1900. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
  1901. __pci_pme_active(pci_dev, true);
  1902. spin_unlock_irq(&dev->power.lock);
  1903. }
  1904. void pci_config_pm_runtime_get(struct pci_dev *pdev)
  1905. {
  1906. struct device *dev = &pdev->dev;
  1907. struct device *parent = dev->parent;
  1908. if (parent)
  1909. pm_runtime_get_sync(parent);
  1910. pm_runtime_get_noresume(dev);
  1911. /*
  1912. * pdev->current_state is set to PCI_D3cold during suspending,
  1913. * so wait until suspending completes
  1914. */
  1915. pm_runtime_barrier(dev);
  1916. /*
  1917. * Only need to resume devices in D3cold, because config
  1918. * registers are still accessible for devices suspended but
  1919. * not in D3cold.
  1920. */
  1921. if (pdev->current_state == PCI_D3cold)
  1922. pm_runtime_resume(dev);
  1923. }
  1924. void pci_config_pm_runtime_put(struct pci_dev *pdev)
  1925. {
  1926. struct device *dev = &pdev->dev;
  1927. struct device *parent = dev->parent;
  1928. pm_runtime_put(dev);
  1929. if (parent)
  1930. pm_runtime_put_sync(parent);
  1931. }
  1932. /**
  1933. * pci_bridge_d3_possible - Is it possible to put the bridge into D3
  1934. * @bridge: Bridge to check
  1935. *
  1936. * This function checks if it is possible to move the bridge to D3.
  1937. * Currently we only allow D3 for recent enough PCIe ports.
  1938. */
  1939. bool pci_bridge_d3_possible(struct pci_dev *bridge)
  1940. {
  1941. unsigned int year;
  1942. if (!pci_is_pcie(bridge))
  1943. return false;
  1944. switch (pci_pcie_type(bridge)) {
  1945. case PCI_EXP_TYPE_ROOT_PORT:
  1946. case PCI_EXP_TYPE_UPSTREAM:
  1947. case PCI_EXP_TYPE_DOWNSTREAM:
  1948. if (pci_bridge_d3_disable)
  1949. return false;
  1950. /*
  1951. * Hotplug interrupts cannot be delivered if the link is down,
  1952. * so parents of a hotplug port must stay awake. In addition,
  1953. * hotplug ports handled by firmware in System Management Mode
  1954. * may not be put into D3 by the OS (Thunderbolt on non-Macs).
  1955. * For simplicity, disallow in general for now.
  1956. */
  1957. if (bridge->is_hotplug_bridge)
  1958. return false;
  1959. if (pci_bridge_d3_force)
  1960. return true;
  1961. /*
  1962. * It should be safe to put PCIe ports from 2015 or newer
  1963. * to D3.
  1964. */
  1965. if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
  1966. year >= 2015) {
  1967. return true;
  1968. }
  1969. break;
  1970. }
  1971. return false;
  1972. }
  1973. static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
  1974. {
  1975. bool *d3cold_ok = data;
  1976. if (/* The device needs to be allowed to go D3cold ... */
  1977. dev->no_d3cold || !dev->d3cold_allowed ||
  1978. /* ... and if it is wakeup capable to do so from D3cold. */
  1979. (device_may_wakeup(&dev->dev) &&
  1980. !pci_pme_capable(dev, PCI_D3cold)) ||
  1981. /* If it is a bridge it must be allowed to go to D3. */
  1982. !pci_power_manageable(dev))
  1983. *d3cold_ok = false;
  1984. return !*d3cold_ok;
  1985. }
  1986. /*
  1987. * pci_bridge_d3_update - Update bridge D3 capabilities
  1988. * @dev: PCI device which is changed
  1989. *
  1990. * Update upstream bridge PM capabilities accordingly depending on if the
  1991. * device PM configuration was changed or the device is being removed. The
  1992. * change is also propagated upstream.
  1993. */
  1994. void pci_bridge_d3_update(struct pci_dev *dev)
  1995. {
  1996. bool remove = !device_is_registered(&dev->dev);
  1997. struct pci_dev *bridge;
  1998. bool d3cold_ok = true;
  1999. bridge = pci_upstream_bridge(dev);
  2000. if (!bridge || !pci_bridge_d3_possible(bridge))
  2001. return;
  2002. /*
  2003. * If D3 is currently allowed for the bridge, removing one of its
  2004. * children won't change that.
  2005. */
  2006. if (remove && bridge->bridge_d3)
  2007. return;
  2008. /*
  2009. * If D3 is currently allowed for the bridge and a child is added or
  2010. * changed, disallowance of D3 can only be caused by that child, so
  2011. * we only need to check that single device, not any of its siblings.
  2012. *
  2013. * If D3 is currently not allowed for the bridge, checking the device
  2014. * first may allow us to skip checking its siblings.
  2015. */
  2016. if (!remove)
  2017. pci_dev_check_d3cold(dev, &d3cold_ok);
  2018. /*
  2019. * If D3 is currently not allowed for the bridge, this may be caused
  2020. * either by the device being changed/removed or any of its siblings,
  2021. * so we need to go through all children to find out if one of them
  2022. * continues to block D3.
  2023. */
  2024. if (d3cold_ok && !bridge->bridge_d3)
  2025. pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
  2026. &d3cold_ok);
  2027. if (bridge->bridge_d3 != d3cold_ok) {
  2028. bridge->bridge_d3 = d3cold_ok;
  2029. /* Propagate change to upstream bridges */
  2030. pci_bridge_d3_update(bridge);
  2031. }
  2032. }
  2033. /**
  2034. * pci_d3cold_enable - Enable D3cold for device
  2035. * @dev: PCI device to handle
  2036. *
  2037. * This function can be used in drivers to enable D3cold from the device
  2038. * they handle. It also updates upstream PCI bridge PM capabilities
  2039. * accordingly.
  2040. */
  2041. void pci_d3cold_enable(struct pci_dev *dev)
  2042. {
  2043. if (dev->no_d3cold) {
  2044. dev->no_d3cold = false;
  2045. pci_bridge_d3_update(dev);
  2046. }
  2047. }
  2048. EXPORT_SYMBOL_GPL(pci_d3cold_enable);
  2049. /**
  2050. * pci_d3cold_disable - Disable D3cold for device
  2051. * @dev: PCI device to handle
  2052. *
  2053. * This function can be used in drivers to disable D3cold from the device
  2054. * they handle. It also updates upstream PCI bridge PM capabilities
  2055. * accordingly.
  2056. */
  2057. void pci_d3cold_disable(struct pci_dev *dev)
  2058. {
  2059. if (!dev->no_d3cold) {
  2060. dev->no_d3cold = true;
  2061. pci_bridge_d3_update(dev);
  2062. }
  2063. }
  2064. EXPORT_SYMBOL_GPL(pci_d3cold_disable);
  2065. /**
  2066. * pci_pm_init - Initialize PM functions of given PCI device
  2067. * @dev: PCI device to handle.
  2068. */
  2069. void pci_pm_init(struct pci_dev *dev)
  2070. {
  2071. int pm;
  2072. u16 pmc;
  2073. pm_runtime_forbid(&dev->dev);
  2074. pm_runtime_set_active(&dev->dev);
  2075. pm_runtime_enable(&dev->dev);
  2076. device_enable_async_suspend(&dev->dev);
  2077. dev->wakeup_prepared = false;
  2078. dev->pm_cap = 0;
  2079. dev->pme_support = 0;
  2080. /* find PCI PM capability in list */
  2081. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  2082. if (!pm)
  2083. return;
  2084. /* Check device's ability to generate PME# */
  2085. pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
  2086. if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
  2087. pci_err(dev, "unsupported PM cap regs version (%u)\n",
  2088. pmc & PCI_PM_CAP_VER_MASK);
  2089. return;
  2090. }
  2091. dev->pm_cap = pm;
  2092. dev->d3_delay = PCI_PM_D3_WAIT;
  2093. dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
  2094. dev->bridge_d3 = pci_bridge_d3_possible(dev);
  2095. dev->d3cold_allowed = true;
  2096. dev->d1_support = false;
  2097. dev->d2_support = false;
  2098. if (!pci_no_d1d2(dev)) {
  2099. if (pmc & PCI_PM_CAP_D1)
  2100. dev->d1_support = true;
  2101. if (pmc & PCI_PM_CAP_D2)
  2102. dev->d2_support = true;
  2103. if (dev->d1_support || dev->d2_support)
  2104. pci_printk(KERN_DEBUG, dev, "supports%s%s\n",
  2105. dev->d1_support ? " D1" : "",
  2106. dev->d2_support ? " D2" : "");
  2107. }
  2108. pmc &= PCI_PM_CAP_PME_MASK;
  2109. if (pmc) {
  2110. pci_printk(KERN_DEBUG, dev, "PME# supported from%s%s%s%s%s\n",
  2111. (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
  2112. (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
  2113. (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
  2114. (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
  2115. (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
  2116. dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
  2117. dev->pme_poll = true;
  2118. /*
  2119. * Make device's PM flags reflect the wake-up capability, but
  2120. * let the user space enable it to wake up the system as needed.
  2121. */
  2122. device_set_wakeup_capable(&dev->dev, true);
  2123. /* Disable the PME# generation functionality */
  2124. pci_pme_active(dev, false);
  2125. }
  2126. }
  2127. static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
  2128. {
  2129. unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
  2130. switch (prop) {
  2131. case PCI_EA_P_MEM:
  2132. case PCI_EA_P_VF_MEM:
  2133. flags |= IORESOURCE_MEM;
  2134. break;
  2135. case PCI_EA_P_MEM_PREFETCH:
  2136. case PCI_EA_P_VF_MEM_PREFETCH:
  2137. flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
  2138. break;
  2139. case PCI_EA_P_IO:
  2140. flags |= IORESOURCE_IO;
  2141. break;
  2142. default:
  2143. return 0;
  2144. }
  2145. return flags;
  2146. }
  2147. static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
  2148. u8 prop)
  2149. {
  2150. if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
  2151. return &dev->resource[bei];
  2152. #ifdef CONFIG_PCI_IOV
  2153. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
  2154. (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
  2155. return &dev->resource[PCI_IOV_RESOURCES +
  2156. bei - PCI_EA_BEI_VF_BAR0];
  2157. #endif
  2158. else if (bei == PCI_EA_BEI_ROM)
  2159. return &dev->resource[PCI_ROM_RESOURCE];
  2160. else
  2161. return NULL;
  2162. }
  2163. /* Read an Enhanced Allocation (EA) entry */
  2164. static int pci_ea_read(struct pci_dev *dev, int offset)
  2165. {
  2166. struct resource *res;
  2167. int ent_size, ent_offset = offset;
  2168. resource_size_t start, end;
  2169. unsigned long flags;
  2170. u32 dw0, bei, base, max_offset;
  2171. u8 prop;
  2172. bool support_64 = (sizeof(resource_size_t) >= 8);
  2173. pci_read_config_dword(dev, ent_offset, &dw0);
  2174. ent_offset += 4;
  2175. /* Entry size field indicates DWORDs after 1st */
  2176. ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
  2177. if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
  2178. goto out;
  2179. bei = (dw0 & PCI_EA_BEI) >> 4;
  2180. prop = (dw0 & PCI_EA_PP) >> 8;
  2181. /*
  2182. * If the Property is in the reserved range, try the Secondary
  2183. * Property instead.
  2184. */
  2185. if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
  2186. prop = (dw0 & PCI_EA_SP) >> 16;
  2187. if (prop > PCI_EA_P_BRIDGE_IO)
  2188. goto out;
  2189. res = pci_ea_get_resource(dev, bei, prop);
  2190. if (!res) {
  2191. pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
  2192. goto out;
  2193. }
  2194. flags = pci_ea_flags(dev, prop);
  2195. if (!flags) {
  2196. pci_err(dev, "Unsupported EA properties: %#x\n", prop);
  2197. goto out;
  2198. }
  2199. /* Read Base */
  2200. pci_read_config_dword(dev, ent_offset, &base);
  2201. start = (base & PCI_EA_FIELD_MASK);
  2202. ent_offset += 4;
  2203. /* Read MaxOffset */
  2204. pci_read_config_dword(dev, ent_offset, &max_offset);
  2205. ent_offset += 4;
  2206. /* Read Base MSBs (if 64-bit entry) */
  2207. if (base & PCI_EA_IS_64) {
  2208. u32 base_upper;
  2209. pci_read_config_dword(dev, ent_offset, &base_upper);
  2210. ent_offset += 4;
  2211. flags |= IORESOURCE_MEM_64;
  2212. /* entry starts above 32-bit boundary, can't use */
  2213. if (!support_64 && base_upper)
  2214. goto out;
  2215. if (support_64)
  2216. start |= ((u64)base_upper << 32);
  2217. }
  2218. end = start + (max_offset | 0x03);
  2219. /* Read MaxOffset MSBs (if 64-bit entry) */
  2220. if (max_offset & PCI_EA_IS_64) {
  2221. u32 max_offset_upper;
  2222. pci_read_config_dword(dev, ent_offset, &max_offset_upper);
  2223. ent_offset += 4;
  2224. flags |= IORESOURCE_MEM_64;
  2225. /* entry too big, can't use */
  2226. if (!support_64 && max_offset_upper)
  2227. goto out;
  2228. if (support_64)
  2229. end += ((u64)max_offset_upper << 32);
  2230. }
  2231. if (end < start) {
  2232. pci_err(dev, "EA Entry crosses address boundary\n");
  2233. goto out;
  2234. }
  2235. if (ent_size != ent_offset - offset) {
  2236. pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
  2237. ent_size, ent_offset - offset);
  2238. goto out;
  2239. }
  2240. res->name = pci_name(dev);
  2241. res->start = start;
  2242. res->end = end;
  2243. res->flags = flags;
  2244. if (bei <= PCI_EA_BEI_BAR5)
  2245. pci_printk(KERN_DEBUG, dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2246. bei, res, prop);
  2247. else if (bei == PCI_EA_BEI_ROM)
  2248. pci_printk(KERN_DEBUG, dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
  2249. res, prop);
  2250. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
  2251. pci_printk(KERN_DEBUG, dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2252. bei - PCI_EA_BEI_VF_BAR0, res, prop);
  2253. else
  2254. pci_printk(KERN_DEBUG, dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
  2255. bei, res, prop);
  2256. out:
  2257. return offset + ent_size;
  2258. }
  2259. /* Enhanced Allocation Initialization */
  2260. void pci_ea_init(struct pci_dev *dev)
  2261. {
  2262. int ea;
  2263. u8 num_ent;
  2264. int offset;
  2265. int i;
  2266. /* find PCI EA capability in list */
  2267. ea = pci_find_capability(dev, PCI_CAP_ID_EA);
  2268. if (!ea)
  2269. return;
  2270. /* determine the number of entries */
  2271. pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
  2272. &num_ent);
  2273. num_ent &= PCI_EA_NUM_ENT_MASK;
  2274. offset = ea + PCI_EA_FIRST_ENT;
  2275. /* Skip DWORD 2 for type 1 functions */
  2276. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  2277. offset += 4;
  2278. /* parse each EA entry */
  2279. for (i = 0; i < num_ent; ++i)
  2280. offset = pci_ea_read(dev, offset);
  2281. }
  2282. static void pci_add_saved_cap(struct pci_dev *pci_dev,
  2283. struct pci_cap_saved_state *new_cap)
  2284. {
  2285. hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
  2286. }
  2287. /**
  2288. * _pci_add_cap_save_buffer - allocate buffer for saving given
  2289. * capability registers
  2290. * @dev: the PCI device
  2291. * @cap: the capability to allocate the buffer for
  2292. * @extended: Standard or Extended capability ID
  2293. * @size: requested size of the buffer
  2294. */
  2295. static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
  2296. bool extended, unsigned int size)
  2297. {
  2298. int pos;
  2299. struct pci_cap_saved_state *save_state;
  2300. if (extended)
  2301. pos = pci_find_ext_capability(dev, cap);
  2302. else
  2303. pos = pci_find_capability(dev, cap);
  2304. if (!pos)
  2305. return 0;
  2306. save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
  2307. if (!save_state)
  2308. return -ENOMEM;
  2309. save_state->cap.cap_nr = cap;
  2310. save_state->cap.cap_extended = extended;
  2311. save_state->cap.size = size;
  2312. pci_add_saved_cap(dev, save_state);
  2313. return 0;
  2314. }
  2315. int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
  2316. {
  2317. return _pci_add_cap_save_buffer(dev, cap, false, size);
  2318. }
  2319. int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
  2320. {
  2321. return _pci_add_cap_save_buffer(dev, cap, true, size);
  2322. }
  2323. /**
  2324. * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
  2325. * @dev: the PCI device
  2326. */
  2327. void pci_allocate_cap_save_buffers(struct pci_dev *dev)
  2328. {
  2329. int error;
  2330. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
  2331. PCI_EXP_SAVE_REGS * sizeof(u16));
  2332. if (error)
  2333. pci_err(dev, "unable to preallocate PCI Express save buffer\n");
  2334. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
  2335. if (error)
  2336. pci_err(dev, "unable to preallocate PCI-X save buffer\n");
  2337. pci_allocate_vc_save_buffers(dev);
  2338. }
  2339. void pci_free_cap_save_buffers(struct pci_dev *dev)
  2340. {
  2341. struct pci_cap_saved_state *tmp;
  2342. struct hlist_node *n;
  2343. hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
  2344. kfree(tmp);
  2345. }
  2346. /**
  2347. * pci_configure_ari - enable or disable ARI forwarding
  2348. * @dev: the PCI device
  2349. *
  2350. * If @dev and its upstream bridge both support ARI, enable ARI in the
  2351. * bridge. Otherwise, disable ARI in the bridge.
  2352. */
  2353. void pci_configure_ari(struct pci_dev *dev)
  2354. {
  2355. u32 cap;
  2356. struct pci_dev *bridge;
  2357. if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
  2358. return;
  2359. bridge = dev->bus->self;
  2360. if (!bridge)
  2361. return;
  2362. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
  2363. if (!(cap & PCI_EXP_DEVCAP2_ARI))
  2364. return;
  2365. if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
  2366. pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
  2367. PCI_EXP_DEVCTL2_ARI);
  2368. bridge->ari_enabled = 1;
  2369. } else {
  2370. pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
  2371. PCI_EXP_DEVCTL2_ARI);
  2372. bridge->ari_enabled = 0;
  2373. }
  2374. }
  2375. static int pci_acs_enable;
  2376. /**
  2377. * pci_request_acs - ask for ACS to be enabled if supported
  2378. */
  2379. void pci_request_acs(void)
  2380. {
  2381. pci_acs_enable = 1;
  2382. }
  2383. /**
  2384. * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
  2385. * @dev: the PCI device
  2386. */
  2387. static void pci_std_enable_acs(struct pci_dev *dev)
  2388. {
  2389. int pos;
  2390. u16 cap;
  2391. u16 ctrl;
  2392. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  2393. if (!pos)
  2394. return;
  2395. pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
  2396. pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
  2397. /* Source Validation */
  2398. ctrl |= (cap & PCI_ACS_SV);
  2399. /* P2P Request Redirect */
  2400. ctrl |= (cap & PCI_ACS_RR);
  2401. /* P2P Completion Redirect */
  2402. ctrl |= (cap & PCI_ACS_CR);
  2403. /* Upstream Forwarding */
  2404. ctrl |= (cap & PCI_ACS_UF);
  2405. pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
  2406. }
  2407. /**
  2408. * pci_enable_acs - enable ACS if hardware support it
  2409. * @dev: the PCI device
  2410. */
  2411. void pci_enable_acs(struct pci_dev *dev)
  2412. {
  2413. if (!pci_acs_enable)
  2414. return;
  2415. if (!pci_dev_specific_enable_acs(dev))
  2416. return;
  2417. pci_std_enable_acs(dev);
  2418. }
  2419. static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
  2420. {
  2421. int pos;
  2422. u16 cap, ctrl;
  2423. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
  2424. if (!pos)
  2425. return false;
  2426. /*
  2427. * Except for egress control, capabilities are either required
  2428. * or only required if controllable. Features missing from the
  2429. * capability field can therefore be assumed as hard-wired enabled.
  2430. */
  2431. pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
  2432. acs_flags &= (cap | PCI_ACS_EC);
  2433. pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
  2434. return (ctrl & acs_flags) == acs_flags;
  2435. }
  2436. /**
  2437. * pci_acs_enabled - test ACS against required flags for a given device
  2438. * @pdev: device to test
  2439. * @acs_flags: required PCI ACS flags
  2440. *
  2441. * Return true if the device supports the provided flags. Automatically
  2442. * filters out flags that are not implemented on multifunction devices.
  2443. *
  2444. * Note that this interface checks the effective ACS capabilities of the
  2445. * device rather than the actual capabilities. For instance, most single
  2446. * function endpoints are not required to support ACS because they have no
  2447. * opportunity for peer-to-peer access. We therefore return 'true'
  2448. * regardless of whether the device exposes an ACS capability. This makes
  2449. * it much easier for callers of this function to ignore the actual type
  2450. * or topology of the device when testing ACS support.
  2451. */
  2452. bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
  2453. {
  2454. int ret;
  2455. ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
  2456. if (ret >= 0)
  2457. return ret > 0;
  2458. /*
  2459. * Conventional PCI and PCI-X devices never support ACS, either
  2460. * effectively or actually. The shared bus topology implies that
  2461. * any device on the bus can receive or snoop DMA.
  2462. */
  2463. if (!pci_is_pcie(pdev))
  2464. return false;
  2465. switch (pci_pcie_type(pdev)) {
  2466. /*
  2467. * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
  2468. * but since their primary interface is PCI/X, we conservatively
  2469. * handle them as we would a non-PCIe device.
  2470. */
  2471. case PCI_EXP_TYPE_PCIE_BRIDGE:
  2472. /*
  2473. * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
  2474. * applicable... must never implement an ACS Extended Capability...".
  2475. * This seems arbitrary, but we take a conservative interpretation
  2476. * of this statement.
  2477. */
  2478. case PCI_EXP_TYPE_PCI_BRIDGE:
  2479. case PCI_EXP_TYPE_RC_EC:
  2480. return false;
  2481. /*
  2482. * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
  2483. * implement ACS in order to indicate their peer-to-peer capabilities,
  2484. * regardless of whether they are single- or multi-function devices.
  2485. */
  2486. case PCI_EXP_TYPE_DOWNSTREAM:
  2487. case PCI_EXP_TYPE_ROOT_PORT:
  2488. return pci_acs_flags_enabled(pdev, acs_flags);
  2489. /*
  2490. * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
  2491. * implemented by the remaining PCIe types to indicate peer-to-peer
  2492. * capabilities, but only when they are part of a multifunction
  2493. * device. The footnote for section 6.12 indicates the specific
  2494. * PCIe types included here.
  2495. */
  2496. case PCI_EXP_TYPE_ENDPOINT:
  2497. case PCI_EXP_TYPE_UPSTREAM:
  2498. case PCI_EXP_TYPE_LEG_END:
  2499. case PCI_EXP_TYPE_RC_END:
  2500. if (!pdev->multifunction)
  2501. break;
  2502. return pci_acs_flags_enabled(pdev, acs_flags);
  2503. }
  2504. /*
  2505. * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
  2506. * to single function devices with the exception of downstream ports.
  2507. */
  2508. return true;
  2509. }
  2510. /**
  2511. * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
  2512. * @start: starting downstream device
  2513. * @end: ending upstream device or NULL to search to the root bus
  2514. * @acs_flags: required flags
  2515. *
  2516. * Walk up a device tree from start to end testing PCI ACS support. If
  2517. * any step along the way does not support the required flags, return false.
  2518. */
  2519. bool pci_acs_path_enabled(struct pci_dev *start,
  2520. struct pci_dev *end, u16 acs_flags)
  2521. {
  2522. struct pci_dev *pdev, *parent = start;
  2523. do {
  2524. pdev = parent;
  2525. if (!pci_acs_enabled(pdev, acs_flags))
  2526. return false;
  2527. if (pci_is_root_bus(pdev->bus))
  2528. return (end == NULL);
  2529. parent = pdev->bus->self;
  2530. } while (pdev != end);
  2531. return true;
  2532. }
  2533. /**
  2534. * pci_rebar_find_pos - find position of resize ctrl reg for BAR
  2535. * @pdev: PCI device
  2536. * @bar: BAR to find
  2537. *
  2538. * Helper to find the position of the ctrl register for a BAR.
  2539. * Returns -ENOTSUPP if resizable BARs are not supported at all.
  2540. * Returns -ENOENT if no ctrl register for the BAR could be found.
  2541. */
  2542. static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
  2543. {
  2544. unsigned int pos, nbars, i;
  2545. u32 ctrl;
  2546. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
  2547. if (!pos)
  2548. return -ENOTSUPP;
  2549. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2550. nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
  2551. PCI_REBAR_CTRL_NBAR_SHIFT;
  2552. for (i = 0; i < nbars; i++, pos += 8) {
  2553. int bar_idx;
  2554. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2555. bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
  2556. if (bar_idx == bar)
  2557. return pos;
  2558. }
  2559. return -ENOENT;
  2560. }
  2561. /**
  2562. * pci_rebar_get_possible_sizes - get possible sizes for BAR
  2563. * @pdev: PCI device
  2564. * @bar: BAR to query
  2565. *
  2566. * Get the possible sizes of a resizable BAR as bitmask defined in the spec
  2567. * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
  2568. */
  2569. u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
  2570. {
  2571. int pos;
  2572. u32 cap;
  2573. pos = pci_rebar_find_pos(pdev, bar);
  2574. if (pos < 0)
  2575. return 0;
  2576. pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
  2577. return (cap & PCI_REBAR_CAP_SIZES) >> 4;
  2578. }
  2579. /**
  2580. * pci_rebar_get_current_size - get the current size of a BAR
  2581. * @pdev: PCI device
  2582. * @bar: BAR to set size to
  2583. *
  2584. * Read the size of a BAR from the resizable BAR config.
  2585. * Returns size if found or negative error code.
  2586. */
  2587. int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
  2588. {
  2589. int pos;
  2590. u32 ctrl;
  2591. pos = pci_rebar_find_pos(pdev, bar);
  2592. if (pos < 0)
  2593. return pos;
  2594. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2595. return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> 8;
  2596. }
  2597. /**
  2598. * pci_rebar_set_size - set a new size for a BAR
  2599. * @pdev: PCI device
  2600. * @bar: BAR to set size to
  2601. * @size: new size as defined in the spec (0=1MB, 19=512GB)
  2602. *
  2603. * Set the new size of a BAR as defined in the spec.
  2604. * Returns zero if resizing was successful, error code otherwise.
  2605. */
  2606. int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
  2607. {
  2608. int pos;
  2609. u32 ctrl;
  2610. pos = pci_rebar_find_pos(pdev, bar);
  2611. if (pos < 0)
  2612. return pos;
  2613. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2614. ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
  2615. ctrl |= size << 8;
  2616. pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
  2617. return 0;
  2618. }
  2619. /**
  2620. * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
  2621. * @dev: the PCI device
  2622. * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
  2623. * PCI_EXP_DEVCAP2_ATOMIC_COMP32
  2624. * PCI_EXP_DEVCAP2_ATOMIC_COMP64
  2625. * PCI_EXP_DEVCAP2_ATOMIC_COMP128
  2626. *
  2627. * Return 0 if all upstream bridges support AtomicOp routing, egress
  2628. * blocking is disabled on all upstream ports, and the root port supports
  2629. * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
  2630. * AtomicOp completion), or negative otherwise.
  2631. */
  2632. int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
  2633. {
  2634. struct pci_bus *bus = dev->bus;
  2635. struct pci_dev *bridge;
  2636. u32 cap, ctl2;
  2637. if (!pci_is_pcie(dev))
  2638. return -EINVAL;
  2639. /*
  2640. * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
  2641. * AtomicOp requesters. For now, we only support endpoints as
  2642. * requesters and root ports as completers. No endpoints as
  2643. * completers, and no peer-to-peer.
  2644. */
  2645. switch (pci_pcie_type(dev)) {
  2646. case PCI_EXP_TYPE_ENDPOINT:
  2647. case PCI_EXP_TYPE_LEG_END:
  2648. case PCI_EXP_TYPE_RC_END:
  2649. break;
  2650. default:
  2651. return -EINVAL;
  2652. }
  2653. while (bus->parent) {
  2654. bridge = bus->self;
  2655. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
  2656. switch (pci_pcie_type(bridge)) {
  2657. /* Ensure switch ports support AtomicOp routing */
  2658. case PCI_EXP_TYPE_UPSTREAM:
  2659. case PCI_EXP_TYPE_DOWNSTREAM:
  2660. if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
  2661. return -EINVAL;
  2662. break;
  2663. /* Ensure root port supports all the sizes we care about */
  2664. case PCI_EXP_TYPE_ROOT_PORT:
  2665. if ((cap & cap_mask) != cap_mask)
  2666. return -EINVAL;
  2667. break;
  2668. }
  2669. /* Ensure upstream ports don't block AtomicOps on egress */
  2670. if (!bridge->has_secondary_link) {
  2671. pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
  2672. &ctl2);
  2673. if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
  2674. return -EINVAL;
  2675. }
  2676. bus = bus->parent;
  2677. }
  2678. pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
  2679. PCI_EXP_DEVCTL2_ATOMIC_REQ);
  2680. return 0;
  2681. }
  2682. EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);
  2683. /**
  2684. * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
  2685. * @dev: the PCI device
  2686. * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
  2687. *
  2688. * Perform INTx swizzling for a device behind one level of bridge. This is
  2689. * required by section 9.1 of the PCI-to-PCI bridge specification for devices
  2690. * behind bridges on add-in cards. For devices with ARI enabled, the slot
  2691. * number is always 0 (see the Implementation Note in section 2.2.8.1 of
  2692. * the PCI Express Base Specification, Revision 2.1)
  2693. */
  2694. u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
  2695. {
  2696. int slot;
  2697. if (pci_ari_enabled(dev->bus))
  2698. slot = 0;
  2699. else
  2700. slot = PCI_SLOT(dev->devfn);
  2701. return (((pin - 1) + slot) % 4) + 1;
  2702. }
  2703. int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  2704. {
  2705. u8 pin;
  2706. pin = dev->pin;
  2707. if (!pin)
  2708. return -1;
  2709. while (!pci_is_root_bus(dev->bus)) {
  2710. pin = pci_swizzle_interrupt_pin(dev, pin);
  2711. dev = dev->bus->self;
  2712. }
  2713. *bridge = dev;
  2714. return pin;
  2715. }
  2716. /**
  2717. * pci_common_swizzle - swizzle INTx all the way to root bridge
  2718. * @dev: the PCI device
  2719. * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
  2720. *
  2721. * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
  2722. * bridges all the way up to a PCI root bus.
  2723. */
  2724. u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
  2725. {
  2726. u8 pin = *pinp;
  2727. while (!pci_is_root_bus(dev->bus)) {
  2728. pin = pci_swizzle_interrupt_pin(dev, pin);
  2729. dev = dev->bus->self;
  2730. }
  2731. *pinp = pin;
  2732. return PCI_SLOT(dev->devfn);
  2733. }
  2734. EXPORT_SYMBOL_GPL(pci_common_swizzle);
  2735. /**
  2736. * pci_release_region - Release a PCI bar
  2737. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  2738. * @bar: BAR to release
  2739. *
  2740. * Releases the PCI I/O and memory resources previously reserved by a
  2741. * successful call to pci_request_region. Call this function only
  2742. * after all use of the PCI regions has ceased.
  2743. */
  2744. void pci_release_region(struct pci_dev *pdev, int bar)
  2745. {
  2746. struct pci_devres *dr;
  2747. if (pci_resource_len(pdev, bar) == 0)
  2748. return;
  2749. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  2750. release_region(pci_resource_start(pdev, bar),
  2751. pci_resource_len(pdev, bar));
  2752. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  2753. release_mem_region(pci_resource_start(pdev, bar),
  2754. pci_resource_len(pdev, bar));
  2755. dr = find_pci_dr(pdev);
  2756. if (dr)
  2757. dr->region_mask &= ~(1 << bar);
  2758. }
  2759. EXPORT_SYMBOL(pci_release_region);
  2760. /**
  2761. * __pci_request_region - Reserved PCI I/O and memory resource
  2762. * @pdev: PCI device whose resources are to be reserved
  2763. * @bar: BAR to be reserved
  2764. * @res_name: Name to be associated with resource.
  2765. * @exclusive: whether the region access is exclusive or not
  2766. *
  2767. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2768. * being reserved by owner @res_name. Do not access any
  2769. * address inside the PCI regions unless this call returns
  2770. * successfully.
  2771. *
  2772. * If @exclusive is set, then the region is marked so that userspace
  2773. * is explicitly not allowed to map the resource via /dev/mem or
  2774. * sysfs MMIO access.
  2775. *
  2776. * Returns 0 on success, or %EBUSY on error. A warning
  2777. * message is also printed on failure.
  2778. */
  2779. static int __pci_request_region(struct pci_dev *pdev, int bar,
  2780. const char *res_name, int exclusive)
  2781. {
  2782. struct pci_devres *dr;
  2783. if (pci_resource_len(pdev, bar) == 0)
  2784. return 0;
  2785. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  2786. if (!request_region(pci_resource_start(pdev, bar),
  2787. pci_resource_len(pdev, bar), res_name))
  2788. goto err_out;
  2789. } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  2790. if (!__request_mem_region(pci_resource_start(pdev, bar),
  2791. pci_resource_len(pdev, bar), res_name,
  2792. exclusive))
  2793. goto err_out;
  2794. }
  2795. dr = find_pci_dr(pdev);
  2796. if (dr)
  2797. dr->region_mask |= 1 << bar;
  2798. return 0;
  2799. err_out:
  2800. pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
  2801. &pdev->resource[bar]);
  2802. return -EBUSY;
  2803. }
  2804. /**
  2805. * pci_request_region - Reserve PCI I/O and memory resource
  2806. * @pdev: PCI device whose resources are to be reserved
  2807. * @bar: BAR to be reserved
  2808. * @res_name: Name to be associated with resource
  2809. *
  2810. * Mark the PCI region associated with PCI device @pdev BAR @bar as
  2811. * being reserved by owner @res_name. Do not access any
  2812. * address inside the PCI regions unless this call returns
  2813. * successfully.
  2814. *
  2815. * Returns 0 on success, or %EBUSY on error. A warning
  2816. * message is also printed on failure.
  2817. */
  2818. int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
  2819. {
  2820. return __pci_request_region(pdev, bar, res_name, 0);
  2821. }
  2822. EXPORT_SYMBOL(pci_request_region);
  2823. /**
  2824. * pci_request_region_exclusive - Reserved PCI I/O and memory resource
  2825. * @pdev: PCI device whose resources are to be reserved
  2826. * @bar: BAR to be reserved
  2827. * @res_name: Name to be associated with resource.
  2828. *
  2829. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2830. * being reserved by owner @res_name. Do not access any
  2831. * address inside the PCI regions unless this call returns
  2832. * successfully.
  2833. *
  2834. * Returns 0 on success, or %EBUSY on error. A warning
  2835. * message is also printed on failure.
  2836. *
  2837. * The key difference that _exclusive makes it that userspace is
  2838. * explicitly not allowed to map the resource via /dev/mem or
  2839. * sysfs.
  2840. */
  2841. int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
  2842. const char *res_name)
  2843. {
  2844. return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
  2845. }
  2846. EXPORT_SYMBOL(pci_request_region_exclusive);
  2847. /**
  2848. * pci_release_selected_regions - Release selected PCI I/O and memory resources
  2849. * @pdev: PCI device whose resources were previously reserved
  2850. * @bars: Bitmask of BARs to be released
  2851. *
  2852. * Release selected PCI I/O and memory resources previously reserved.
  2853. * Call this function only after all use of the PCI regions has ceased.
  2854. */
  2855. void pci_release_selected_regions(struct pci_dev *pdev, int bars)
  2856. {
  2857. int i;
  2858. for (i = 0; i < 6; i++)
  2859. if (bars & (1 << i))
  2860. pci_release_region(pdev, i);
  2861. }
  2862. EXPORT_SYMBOL(pci_release_selected_regions);
  2863. static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2864. const char *res_name, int excl)
  2865. {
  2866. int i;
  2867. for (i = 0; i < 6; i++)
  2868. if (bars & (1 << i))
  2869. if (__pci_request_region(pdev, i, res_name, excl))
  2870. goto err_out;
  2871. return 0;
  2872. err_out:
  2873. while (--i >= 0)
  2874. if (bars & (1 << i))
  2875. pci_release_region(pdev, i);
  2876. return -EBUSY;
  2877. }
  2878. /**
  2879. * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
  2880. * @pdev: PCI device whose resources are to be reserved
  2881. * @bars: Bitmask of BARs to be requested
  2882. * @res_name: Name to be associated with resource
  2883. */
  2884. int pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2885. const char *res_name)
  2886. {
  2887. return __pci_request_selected_regions(pdev, bars, res_name, 0);
  2888. }
  2889. EXPORT_SYMBOL(pci_request_selected_regions);
  2890. int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
  2891. const char *res_name)
  2892. {
  2893. return __pci_request_selected_regions(pdev, bars, res_name,
  2894. IORESOURCE_EXCLUSIVE);
  2895. }
  2896. EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
  2897. /**
  2898. * pci_release_regions - Release reserved PCI I/O and memory resources
  2899. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  2900. *
  2901. * Releases all PCI I/O and memory resources previously reserved by a
  2902. * successful call to pci_request_regions. Call this function only
  2903. * after all use of the PCI regions has ceased.
  2904. */
  2905. void pci_release_regions(struct pci_dev *pdev)
  2906. {
  2907. pci_release_selected_regions(pdev, (1 << 6) - 1);
  2908. }
  2909. EXPORT_SYMBOL(pci_release_regions);
  2910. /**
  2911. * pci_request_regions - Reserved PCI I/O and memory resources
  2912. * @pdev: PCI device whose resources are to be reserved
  2913. * @res_name: Name to be associated with resource.
  2914. *
  2915. * Mark all PCI regions associated with PCI device @pdev as
  2916. * being reserved by owner @res_name. Do not access any
  2917. * address inside the PCI regions unless this call returns
  2918. * successfully.
  2919. *
  2920. * Returns 0 on success, or %EBUSY on error. A warning
  2921. * message is also printed on failure.
  2922. */
  2923. int pci_request_regions(struct pci_dev *pdev, const char *res_name)
  2924. {
  2925. return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
  2926. }
  2927. EXPORT_SYMBOL(pci_request_regions);
  2928. /**
  2929. * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
  2930. * @pdev: PCI device whose resources are to be reserved
  2931. * @res_name: Name to be associated with resource.
  2932. *
  2933. * Mark all PCI regions associated with PCI device @pdev as
  2934. * being reserved by owner @res_name. Do not access any
  2935. * address inside the PCI regions unless this call returns
  2936. * successfully.
  2937. *
  2938. * pci_request_regions_exclusive() will mark the region so that
  2939. * /dev/mem and the sysfs MMIO access will not be allowed.
  2940. *
  2941. * Returns 0 on success, or %EBUSY on error. A warning
  2942. * message is also printed on failure.
  2943. */
  2944. int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
  2945. {
  2946. return pci_request_selected_regions_exclusive(pdev,
  2947. ((1 << 6) - 1), res_name);
  2948. }
  2949. EXPORT_SYMBOL(pci_request_regions_exclusive);
  2950. /*
  2951. * Record the PCI IO range (expressed as CPU physical address + size).
  2952. * Return a negative value if an error has occured, zero otherwise
  2953. */
  2954. int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
  2955. resource_size_t size)
  2956. {
  2957. int ret = 0;
  2958. #ifdef PCI_IOBASE
  2959. struct logic_pio_hwaddr *range;
  2960. if (!size || addr + size < addr)
  2961. return -EINVAL;
  2962. range = kzalloc(sizeof(*range), GFP_ATOMIC);
  2963. if (!range)
  2964. return -ENOMEM;
  2965. range->fwnode = fwnode;
  2966. range->size = size;
  2967. range->hw_start = addr;
  2968. range->flags = LOGIC_PIO_CPU_MMIO;
  2969. ret = logic_pio_register_range(range);
  2970. if (ret)
  2971. kfree(range);
  2972. #endif
  2973. return ret;
  2974. }
  2975. phys_addr_t pci_pio_to_address(unsigned long pio)
  2976. {
  2977. phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
  2978. #ifdef PCI_IOBASE
  2979. if (pio >= MMIO_UPPER_LIMIT)
  2980. return address;
  2981. address = logic_pio_to_hwaddr(pio);
  2982. #endif
  2983. return address;
  2984. }
  2985. unsigned long __weak pci_address_to_pio(phys_addr_t address)
  2986. {
  2987. #ifdef PCI_IOBASE
  2988. return logic_pio_trans_cpuaddr(address);
  2989. #else
  2990. if (address > IO_SPACE_LIMIT)
  2991. return (unsigned long)-1;
  2992. return (unsigned long) address;
  2993. #endif
  2994. }
  2995. /**
  2996. * pci_remap_iospace - Remap the memory mapped I/O space
  2997. * @res: Resource describing the I/O space
  2998. * @phys_addr: physical address of range to be mapped
  2999. *
  3000. * Remap the memory mapped I/O space described by the @res
  3001. * and the CPU physical address @phys_addr into virtual address space.
  3002. * Only architectures that have memory mapped IO functions defined
  3003. * (and the PCI_IOBASE value defined) should call this function.
  3004. */
  3005. int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
  3006. {
  3007. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  3008. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  3009. if (!(res->flags & IORESOURCE_IO))
  3010. return -EINVAL;
  3011. if (res->end > IO_SPACE_LIMIT)
  3012. return -EINVAL;
  3013. return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
  3014. pgprot_device(PAGE_KERNEL));
  3015. #else
  3016. /* this architecture does not have memory mapped I/O space,
  3017. so this function should never be called */
  3018. WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
  3019. return -ENODEV;
  3020. #endif
  3021. }
  3022. EXPORT_SYMBOL(pci_remap_iospace);
  3023. /**
  3024. * pci_unmap_iospace - Unmap the memory mapped I/O space
  3025. * @res: resource to be unmapped
  3026. *
  3027. * Unmap the CPU virtual address @res from virtual address space.
  3028. * Only architectures that have memory mapped IO functions defined
  3029. * (and the PCI_IOBASE value defined) should call this function.
  3030. */
  3031. void pci_unmap_iospace(struct resource *res)
  3032. {
  3033. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  3034. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  3035. unmap_kernel_range(vaddr, resource_size(res));
  3036. #endif
  3037. }
  3038. EXPORT_SYMBOL(pci_unmap_iospace);
  3039. /**
  3040. * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
  3041. * @dev: Generic device to remap IO address for
  3042. * @offset: Resource address to map
  3043. * @size: Size of map
  3044. *
  3045. * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
  3046. * detach.
  3047. */
  3048. void __iomem *devm_pci_remap_cfgspace(struct device *dev,
  3049. resource_size_t offset,
  3050. resource_size_t size)
  3051. {
  3052. void __iomem **ptr, *addr;
  3053. ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
  3054. if (!ptr)
  3055. return NULL;
  3056. addr = pci_remap_cfgspace(offset, size);
  3057. if (addr) {
  3058. *ptr = addr;
  3059. devres_add(dev, ptr);
  3060. } else
  3061. devres_free(ptr);
  3062. return addr;
  3063. }
  3064. EXPORT_SYMBOL(devm_pci_remap_cfgspace);
  3065. /**
  3066. * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
  3067. * @dev: generic device to handle the resource for
  3068. * @res: configuration space resource to be handled
  3069. *
  3070. * Checks that a resource is a valid memory region, requests the memory
  3071. * region and ioremaps with pci_remap_cfgspace() API that ensures the
  3072. * proper PCI configuration space memory attributes are guaranteed.
  3073. *
  3074. * All operations are managed and will be undone on driver detach.
  3075. *
  3076. * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
  3077. * on failure. Usage example::
  3078. *
  3079. * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  3080. * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
  3081. * if (IS_ERR(base))
  3082. * return PTR_ERR(base);
  3083. */
  3084. void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
  3085. struct resource *res)
  3086. {
  3087. resource_size_t size;
  3088. const char *name;
  3089. void __iomem *dest_ptr;
  3090. BUG_ON(!dev);
  3091. if (!res || resource_type(res) != IORESOURCE_MEM) {
  3092. dev_err(dev, "invalid resource\n");
  3093. return IOMEM_ERR_PTR(-EINVAL);
  3094. }
  3095. size = resource_size(res);
  3096. name = res->name ?: dev_name(dev);
  3097. if (!devm_request_mem_region(dev, res->start, size, name)) {
  3098. dev_err(dev, "can't request region for resource %pR\n", res);
  3099. return IOMEM_ERR_PTR(-EBUSY);
  3100. }
  3101. dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
  3102. if (!dest_ptr) {
  3103. dev_err(dev, "ioremap failed for resource %pR\n", res);
  3104. devm_release_mem_region(dev, res->start, size);
  3105. dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
  3106. }
  3107. return dest_ptr;
  3108. }
  3109. EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
  3110. static void __pci_set_master(struct pci_dev *dev, bool enable)
  3111. {
  3112. u16 old_cmd, cmd;
  3113. pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
  3114. if (enable)
  3115. cmd = old_cmd | PCI_COMMAND_MASTER;
  3116. else
  3117. cmd = old_cmd & ~PCI_COMMAND_MASTER;
  3118. if (cmd != old_cmd) {
  3119. pci_dbg(dev, "%s bus mastering\n",
  3120. enable ? "enabling" : "disabling");
  3121. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3122. }
  3123. dev->is_busmaster = enable;
  3124. }
  3125. /**
  3126. * pcibios_setup - process "pci=" kernel boot arguments
  3127. * @str: string used to pass in "pci=" kernel boot arguments
  3128. *
  3129. * Process kernel boot arguments. This is the default implementation.
  3130. * Architecture specific implementations can override this as necessary.
  3131. */
  3132. char * __weak __init pcibios_setup(char *str)
  3133. {
  3134. return str;
  3135. }
  3136. /**
  3137. * pcibios_set_master - enable PCI bus-mastering for device dev
  3138. * @dev: the PCI device to enable
  3139. *
  3140. * Enables PCI bus-mastering for the device. This is the default
  3141. * implementation. Architecture specific implementations can override
  3142. * this if necessary.
  3143. */
  3144. void __weak pcibios_set_master(struct pci_dev *dev)
  3145. {
  3146. u8 lat;
  3147. /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
  3148. if (pci_is_pcie(dev))
  3149. return;
  3150. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  3151. if (lat < 16)
  3152. lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
  3153. else if (lat > pcibios_max_latency)
  3154. lat = pcibios_max_latency;
  3155. else
  3156. return;
  3157. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  3158. }
  3159. /**
  3160. * pci_set_master - enables bus-mastering for device dev
  3161. * @dev: the PCI device to enable
  3162. *
  3163. * Enables bus-mastering on the device and calls pcibios_set_master()
  3164. * to do the needed arch specific settings.
  3165. */
  3166. void pci_set_master(struct pci_dev *dev)
  3167. {
  3168. __pci_set_master(dev, true);
  3169. pcibios_set_master(dev);
  3170. }
  3171. EXPORT_SYMBOL(pci_set_master);
  3172. /**
  3173. * pci_clear_master - disables bus-mastering for device dev
  3174. * @dev: the PCI device to disable
  3175. */
  3176. void pci_clear_master(struct pci_dev *dev)
  3177. {
  3178. __pci_set_master(dev, false);
  3179. }
  3180. EXPORT_SYMBOL(pci_clear_master);
  3181. /**
  3182. * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
  3183. * @dev: the PCI device for which MWI is to be enabled
  3184. *
  3185. * Helper function for pci_set_mwi.
  3186. * Originally copied from drivers/net/acenic.c.
  3187. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  3188. *
  3189. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3190. */
  3191. int pci_set_cacheline_size(struct pci_dev *dev)
  3192. {
  3193. u8 cacheline_size;
  3194. if (!pci_cache_line_size)
  3195. return -EINVAL;
  3196. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  3197. equal to or multiple of the right value. */
  3198. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  3199. if (cacheline_size >= pci_cache_line_size &&
  3200. (cacheline_size % pci_cache_line_size) == 0)
  3201. return 0;
  3202. /* Write the correct value. */
  3203. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  3204. /* Read it back. */
  3205. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  3206. if (cacheline_size == pci_cache_line_size)
  3207. return 0;
  3208. pci_printk(KERN_DEBUG, dev, "cache line size of %d is not supported\n",
  3209. pci_cache_line_size << 2);
  3210. return -EINVAL;
  3211. }
  3212. EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
  3213. /**
  3214. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  3215. * @dev: the PCI device for which MWI is enabled
  3216. *
  3217. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3218. *
  3219. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3220. */
  3221. int pci_set_mwi(struct pci_dev *dev)
  3222. {
  3223. #ifdef PCI_DISABLE_MWI
  3224. return 0;
  3225. #else
  3226. int rc;
  3227. u16 cmd;
  3228. rc = pci_set_cacheline_size(dev);
  3229. if (rc)
  3230. return rc;
  3231. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3232. if (!(cmd & PCI_COMMAND_INVALIDATE)) {
  3233. pci_dbg(dev, "enabling Mem-Wr-Inval\n");
  3234. cmd |= PCI_COMMAND_INVALIDATE;
  3235. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3236. }
  3237. return 0;
  3238. #endif
  3239. }
  3240. EXPORT_SYMBOL(pci_set_mwi);
  3241. /**
  3242. * pcim_set_mwi - a device-managed pci_set_mwi()
  3243. * @dev: the PCI device for which MWI is enabled
  3244. *
  3245. * Managed pci_set_mwi().
  3246. *
  3247. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3248. */
  3249. int pcim_set_mwi(struct pci_dev *dev)
  3250. {
  3251. struct pci_devres *dr;
  3252. dr = find_pci_dr(dev);
  3253. if (!dr)
  3254. return -ENOMEM;
  3255. dr->mwi = 1;
  3256. return pci_set_mwi(dev);
  3257. }
  3258. EXPORT_SYMBOL(pcim_set_mwi);
  3259. /**
  3260. * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
  3261. * @dev: the PCI device for which MWI is enabled
  3262. *
  3263. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3264. * Callers are not required to check the return value.
  3265. *
  3266. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3267. */
  3268. int pci_try_set_mwi(struct pci_dev *dev)
  3269. {
  3270. #ifdef PCI_DISABLE_MWI
  3271. return 0;
  3272. #else
  3273. return pci_set_mwi(dev);
  3274. #endif
  3275. }
  3276. EXPORT_SYMBOL(pci_try_set_mwi);
  3277. /**
  3278. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  3279. * @dev: the PCI device to disable
  3280. *
  3281. * Disables PCI Memory-Write-Invalidate transaction on the device
  3282. */
  3283. void pci_clear_mwi(struct pci_dev *dev)
  3284. {
  3285. #ifndef PCI_DISABLE_MWI
  3286. u16 cmd;
  3287. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3288. if (cmd & PCI_COMMAND_INVALIDATE) {
  3289. cmd &= ~PCI_COMMAND_INVALIDATE;
  3290. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3291. }
  3292. #endif
  3293. }
  3294. EXPORT_SYMBOL(pci_clear_mwi);
  3295. /**
  3296. * pci_intx - enables/disables PCI INTx for device dev
  3297. * @pdev: the PCI device to operate on
  3298. * @enable: boolean: whether to enable or disable PCI INTx
  3299. *
  3300. * Enables/disables PCI INTx for device dev
  3301. */
  3302. void pci_intx(struct pci_dev *pdev, int enable)
  3303. {
  3304. u16 pci_command, new;
  3305. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  3306. if (enable)
  3307. new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
  3308. else
  3309. new = pci_command | PCI_COMMAND_INTX_DISABLE;
  3310. if (new != pci_command) {
  3311. struct pci_devres *dr;
  3312. pci_write_config_word(pdev, PCI_COMMAND, new);
  3313. dr = find_pci_dr(pdev);
  3314. if (dr && !dr->restore_intx) {
  3315. dr->restore_intx = 1;
  3316. dr->orig_intx = !enable;
  3317. }
  3318. }
  3319. }
  3320. EXPORT_SYMBOL_GPL(pci_intx);
  3321. static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
  3322. {
  3323. struct pci_bus *bus = dev->bus;
  3324. bool mask_updated = true;
  3325. u32 cmd_status_dword;
  3326. u16 origcmd, newcmd;
  3327. unsigned long flags;
  3328. bool irq_pending;
  3329. /*
  3330. * We do a single dword read to retrieve both command and status.
  3331. * Document assumptions that make this possible.
  3332. */
  3333. BUILD_BUG_ON(PCI_COMMAND % 4);
  3334. BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
  3335. raw_spin_lock_irqsave(&pci_lock, flags);
  3336. bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
  3337. irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
  3338. /*
  3339. * Check interrupt status register to see whether our device
  3340. * triggered the interrupt (when masking) or the next IRQ is
  3341. * already pending (when unmasking).
  3342. */
  3343. if (mask != irq_pending) {
  3344. mask_updated = false;
  3345. goto done;
  3346. }
  3347. origcmd = cmd_status_dword;
  3348. newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
  3349. if (mask)
  3350. newcmd |= PCI_COMMAND_INTX_DISABLE;
  3351. if (newcmd != origcmd)
  3352. bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
  3353. done:
  3354. raw_spin_unlock_irqrestore(&pci_lock, flags);
  3355. return mask_updated;
  3356. }
  3357. /**
  3358. * pci_check_and_mask_intx - mask INTx on pending interrupt
  3359. * @dev: the PCI device to operate on
  3360. *
  3361. * Check if the device dev has its INTx line asserted, mask it and
  3362. * return true in that case. False is returned if no interrupt was
  3363. * pending.
  3364. */
  3365. bool pci_check_and_mask_intx(struct pci_dev *dev)
  3366. {
  3367. return pci_check_and_set_intx_mask(dev, true);
  3368. }
  3369. EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
  3370. /**
  3371. * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
  3372. * @dev: the PCI device to operate on
  3373. *
  3374. * Check if the device dev has its INTx line asserted, unmask it if not
  3375. * and return true. False is returned and the mask remains active if
  3376. * there was still an interrupt pending.
  3377. */
  3378. bool pci_check_and_unmask_intx(struct pci_dev *dev)
  3379. {
  3380. return pci_check_and_set_intx_mask(dev, false);
  3381. }
  3382. EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
  3383. /**
  3384. * pci_wait_for_pending_transaction - waits for pending transaction
  3385. * @dev: the PCI device to operate on
  3386. *
  3387. * Return 0 if transaction is pending 1 otherwise.
  3388. */
  3389. int pci_wait_for_pending_transaction(struct pci_dev *dev)
  3390. {
  3391. if (!pci_is_pcie(dev))
  3392. return 1;
  3393. return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
  3394. PCI_EXP_DEVSTA_TRPND);
  3395. }
  3396. EXPORT_SYMBOL(pci_wait_for_pending_transaction);
  3397. static void pci_flr_wait(struct pci_dev *dev)
  3398. {
  3399. int delay = 1, timeout = 60000;
  3400. u32 id;
  3401. /*
  3402. * Per PCIe r3.1, sec 6.6.2, a device must complete an FLR within
  3403. * 100ms, but may silently discard requests while the FLR is in
  3404. * progress. Wait 100ms before trying to access the device.
  3405. */
  3406. msleep(100);
  3407. /*
  3408. * After 100ms, the device should not silently discard config
  3409. * requests, but it may still indicate that it needs more time by
  3410. * responding to them with CRS completions. The Root Port will
  3411. * generally synthesize ~0 data to complete the read (except when
  3412. * CRS SV is enabled and the read was for the Vendor ID; in that
  3413. * case it synthesizes 0x0001 data).
  3414. *
  3415. * Wait for the device to return a non-CRS completion. Read the
  3416. * Command register instead of Vendor ID so we don't have to
  3417. * contend with the CRS SV value.
  3418. */
  3419. pci_read_config_dword(dev, PCI_COMMAND, &id);
  3420. while (id == ~0) {
  3421. if (delay > timeout) {
  3422. pci_warn(dev, "not ready %dms after FLR; giving up\n",
  3423. 100 + delay - 1);
  3424. return;
  3425. }
  3426. if (delay > 1000)
  3427. pci_info(dev, "not ready %dms after FLR; waiting\n",
  3428. 100 + delay - 1);
  3429. msleep(delay);
  3430. delay *= 2;
  3431. pci_read_config_dword(dev, PCI_COMMAND, &id);
  3432. }
  3433. if (delay > 1000)
  3434. pci_info(dev, "ready %dms after FLR\n", 100 + delay - 1);
  3435. }
  3436. /**
  3437. * pcie_has_flr - check if a device supports function level resets
  3438. * @dev: device to check
  3439. *
  3440. * Returns true if the device advertises support for PCIe function level
  3441. * resets.
  3442. */
  3443. static bool pcie_has_flr(struct pci_dev *dev)
  3444. {
  3445. u32 cap;
  3446. if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
  3447. return false;
  3448. pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
  3449. return cap & PCI_EXP_DEVCAP_FLR;
  3450. }
  3451. /**
  3452. * pcie_flr - initiate a PCIe function level reset
  3453. * @dev: device to reset
  3454. *
  3455. * Initiate a function level reset on @dev. The caller should ensure the
  3456. * device supports FLR before calling this function, e.g. by using the
  3457. * pcie_has_flr() helper.
  3458. */
  3459. void pcie_flr(struct pci_dev *dev)
  3460. {
  3461. if (!pci_wait_for_pending_transaction(dev))
  3462. pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
  3463. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  3464. pci_flr_wait(dev);
  3465. }
  3466. EXPORT_SYMBOL_GPL(pcie_flr);
  3467. static int pci_af_flr(struct pci_dev *dev, int probe)
  3468. {
  3469. int pos;
  3470. u8 cap;
  3471. pos = pci_find_capability(dev, PCI_CAP_ID_AF);
  3472. if (!pos)
  3473. return -ENOTTY;
  3474. if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
  3475. return -ENOTTY;
  3476. pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
  3477. if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
  3478. return -ENOTTY;
  3479. if (probe)
  3480. return 0;
  3481. /*
  3482. * Wait for Transaction Pending bit to clear. A word-aligned test
  3483. * is used, so we use the conrol offset rather than status and shift
  3484. * the test bit to match.
  3485. */
  3486. if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
  3487. PCI_AF_STATUS_TP << 8))
  3488. pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
  3489. pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
  3490. pci_flr_wait(dev);
  3491. return 0;
  3492. }
  3493. /**
  3494. * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
  3495. * @dev: Device to reset.
  3496. * @probe: If set, only check if the device can be reset this way.
  3497. *
  3498. * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
  3499. * unset, it will be reinitialized internally when going from PCI_D3hot to
  3500. * PCI_D0. If that's the case and the device is not in a low-power state
  3501. * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
  3502. *
  3503. * NOTE: This causes the caller to sleep for twice the device power transition
  3504. * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
  3505. * by default (i.e. unless the @dev's d3_delay field has a different value).
  3506. * Moreover, only devices in D0 can be reset by this function.
  3507. */
  3508. static int pci_pm_reset(struct pci_dev *dev, int probe)
  3509. {
  3510. u16 csr;
  3511. if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
  3512. return -ENOTTY;
  3513. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
  3514. if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
  3515. return -ENOTTY;
  3516. if (probe)
  3517. return 0;
  3518. if (dev->current_state != PCI_D0)
  3519. return -EINVAL;
  3520. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3521. csr |= PCI_D3hot;
  3522. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3523. pci_dev_d3_sleep(dev);
  3524. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3525. csr |= PCI_D0;
  3526. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3527. pci_dev_d3_sleep(dev);
  3528. return 0;
  3529. }
  3530. void pci_reset_secondary_bus(struct pci_dev *dev)
  3531. {
  3532. u16 ctrl;
  3533. pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
  3534. ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
  3535. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3536. /*
  3537. * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
  3538. * this to 2ms to ensure that we meet the minimum requirement.
  3539. */
  3540. msleep(2);
  3541. ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
  3542. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3543. /*
  3544. * Trhfa for conventional PCI is 2^25 clock cycles.
  3545. * Assuming a minimum 33MHz clock this results in a 1s
  3546. * delay before we can consider subordinate devices to
  3547. * be re-initialized. PCIe has some ways to shorten this,
  3548. * but we don't make use of them yet.
  3549. */
  3550. ssleep(1);
  3551. }
  3552. void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
  3553. {
  3554. pci_reset_secondary_bus(dev);
  3555. }
  3556. /**
  3557. * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
  3558. * @dev: Bridge device
  3559. *
  3560. * Use the bridge control register to assert reset on the secondary bus.
  3561. * Devices on the secondary bus are left in power-on state.
  3562. */
  3563. void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
  3564. {
  3565. pcibios_reset_secondary_bus(dev);
  3566. }
  3567. EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
  3568. static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
  3569. {
  3570. struct pci_dev *pdev;
  3571. if (pci_is_root_bus(dev->bus) || dev->subordinate ||
  3572. !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3573. return -ENOTTY;
  3574. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3575. if (pdev != dev)
  3576. return -ENOTTY;
  3577. if (probe)
  3578. return 0;
  3579. pci_reset_bridge_secondary_bus(dev->bus->self);
  3580. return 0;
  3581. }
  3582. static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
  3583. {
  3584. int rc = -ENOTTY;
  3585. if (!hotplug || !try_module_get(hotplug->ops->owner))
  3586. return rc;
  3587. if (hotplug->ops->reset_slot)
  3588. rc = hotplug->ops->reset_slot(hotplug, probe);
  3589. module_put(hotplug->ops->owner);
  3590. return rc;
  3591. }
  3592. static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
  3593. {
  3594. struct pci_dev *pdev;
  3595. if (dev->subordinate || !dev->slot ||
  3596. dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3597. return -ENOTTY;
  3598. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3599. if (pdev != dev && pdev->slot == dev->slot)
  3600. return -ENOTTY;
  3601. return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
  3602. }
  3603. static void pci_dev_lock(struct pci_dev *dev)
  3604. {
  3605. pci_cfg_access_lock(dev);
  3606. /* block PM suspend, driver probe, etc. */
  3607. device_lock(&dev->dev);
  3608. }
  3609. /* Return 1 on successful lock, 0 on contention */
  3610. static int pci_dev_trylock(struct pci_dev *dev)
  3611. {
  3612. if (pci_cfg_access_trylock(dev)) {
  3613. if (device_trylock(&dev->dev))
  3614. return 1;
  3615. pci_cfg_access_unlock(dev);
  3616. }
  3617. return 0;
  3618. }
  3619. static void pci_dev_unlock(struct pci_dev *dev)
  3620. {
  3621. device_unlock(&dev->dev);
  3622. pci_cfg_access_unlock(dev);
  3623. }
  3624. static void pci_dev_save_and_disable(struct pci_dev *dev)
  3625. {
  3626. const struct pci_error_handlers *err_handler =
  3627. dev->driver ? dev->driver->err_handler : NULL;
  3628. /*
  3629. * dev->driver->err_handler->reset_prepare() is protected against
  3630. * races with ->remove() by the device lock, which must be held by
  3631. * the caller.
  3632. */
  3633. if (err_handler && err_handler->reset_prepare)
  3634. err_handler->reset_prepare(dev);
  3635. /*
  3636. * Wake-up device prior to save. PM registers default to D0 after
  3637. * reset and a simple register restore doesn't reliably return
  3638. * to a non-D0 state anyway.
  3639. */
  3640. pci_set_power_state(dev, PCI_D0);
  3641. pci_save_state(dev);
  3642. /*
  3643. * Disable the device by clearing the Command register, except for
  3644. * INTx-disable which is set. This not only disables MMIO and I/O port
  3645. * BARs, but also prevents the device from being Bus Master, preventing
  3646. * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
  3647. * compliant devices, INTx-disable prevents legacy interrupts.
  3648. */
  3649. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
  3650. }
  3651. static void pci_dev_restore(struct pci_dev *dev)
  3652. {
  3653. const struct pci_error_handlers *err_handler =
  3654. dev->driver ? dev->driver->err_handler : NULL;
  3655. pci_restore_state(dev);
  3656. /*
  3657. * dev->driver->err_handler->reset_done() is protected against
  3658. * races with ->remove() by the device lock, which must be held by
  3659. * the caller.
  3660. */
  3661. if (err_handler && err_handler->reset_done)
  3662. err_handler->reset_done(dev);
  3663. }
  3664. /**
  3665. * __pci_reset_function_locked - reset a PCI device function while holding
  3666. * the @dev mutex lock.
  3667. * @dev: PCI device to reset
  3668. *
  3669. * Some devices allow an individual function to be reset without affecting
  3670. * other functions in the same device. The PCI device must be responsive
  3671. * to PCI config space in order to use this function.
  3672. *
  3673. * The device function is presumed to be unused and the caller is holding
  3674. * the device mutex lock when this function is called.
  3675. * Resetting the device will make the contents of PCI configuration space
  3676. * random, so any caller of this must be prepared to reinitialise the
  3677. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  3678. * etc.
  3679. *
  3680. * Returns 0 if the device function was successfully reset or negative if the
  3681. * device doesn't support resetting a single function.
  3682. */
  3683. int __pci_reset_function_locked(struct pci_dev *dev)
  3684. {
  3685. int rc;
  3686. might_sleep();
  3687. /*
  3688. * A reset method returns -ENOTTY if it doesn't support this device
  3689. * and we should try the next method.
  3690. *
  3691. * If it returns 0 (success), we're finished. If it returns any
  3692. * other error, we're also finished: this indicates that further
  3693. * reset mechanisms might be broken on the device.
  3694. */
  3695. rc = pci_dev_specific_reset(dev, 0);
  3696. if (rc != -ENOTTY)
  3697. return rc;
  3698. if (pcie_has_flr(dev)) {
  3699. pcie_flr(dev);
  3700. return 0;
  3701. }
  3702. rc = pci_af_flr(dev, 0);
  3703. if (rc != -ENOTTY)
  3704. return rc;
  3705. rc = pci_pm_reset(dev, 0);
  3706. if (rc != -ENOTTY)
  3707. return rc;
  3708. rc = pci_dev_reset_slot_function(dev, 0);
  3709. if (rc != -ENOTTY)
  3710. return rc;
  3711. return pci_parent_bus_reset(dev, 0);
  3712. }
  3713. EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
  3714. /**
  3715. * pci_probe_reset_function - check whether the device can be safely reset
  3716. * @dev: PCI device to reset
  3717. *
  3718. * Some devices allow an individual function to be reset without affecting
  3719. * other functions in the same device. The PCI device must be responsive
  3720. * to PCI config space in order to use this function.
  3721. *
  3722. * Returns 0 if the device function can be reset or negative if the
  3723. * device doesn't support resetting a single function.
  3724. */
  3725. int pci_probe_reset_function(struct pci_dev *dev)
  3726. {
  3727. int rc;
  3728. might_sleep();
  3729. rc = pci_dev_specific_reset(dev, 1);
  3730. if (rc != -ENOTTY)
  3731. return rc;
  3732. if (pcie_has_flr(dev))
  3733. return 0;
  3734. rc = pci_af_flr(dev, 1);
  3735. if (rc != -ENOTTY)
  3736. return rc;
  3737. rc = pci_pm_reset(dev, 1);
  3738. if (rc != -ENOTTY)
  3739. return rc;
  3740. rc = pci_dev_reset_slot_function(dev, 1);
  3741. if (rc != -ENOTTY)
  3742. return rc;
  3743. return pci_parent_bus_reset(dev, 1);
  3744. }
  3745. /**
  3746. * pci_reset_function - quiesce and reset a PCI device function
  3747. * @dev: PCI device to reset
  3748. *
  3749. * Some devices allow an individual function to be reset without affecting
  3750. * other functions in the same device. The PCI device must be responsive
  3751. * to PCI config space in order to use this function.
  3752. *
  3753. * This function does not just reset the PCI portion of a device, but
  3754. * clears all the state associated with the device. This function differs
  3755. * from __pci_reset_function_locked() in that it saves and restores device state
  3756. * over the reset and takes the PCI device lock.
  3757. *
  3758. * Returns 0 if the device function was successfully reset or negative if the
  3759. * device doesn't support resetting a single function.
  3760. */
  3761. int pci_reset_function(struct pci_dev *dev)
  3762. {
  3763. int rc;
  3764. rc = pci_probe_reset_function(dev);
  3765. if (rc)
  3766. return rc;
  3767. pci_dev_lock(dev);
  3768. pci_dev_save_and_disable(dev);
  3769. rc = __pci_reset_function_locked(dev);
  3770. pci_dev_restore(dev);
  3771. pci_dev_unlock(dev);
  3772. return rc;
  3773. }
  3774. EXPORT_SYMBOL_GPL(pci_reset_function);
  3775. /**
  3776. * pci_reset_function_locked - quiesce and reset a PCI device function
  3777. * @dev: PCI device to reset
  3778. *
  3779. * Some devices allow an individual function to be reset without affecting
  3780. * other functions in the same device. The PCI device must be responsive
  3781. * to PCI config space in order to use this function.
  3782. *
  3783. * This function does not just reset the PCI portion of a device, but
  3784. * clears all the state associated with the device. This function differs
  3785. * from __pci_reset_function_locked() in that it saves and restores device state
  3786. * over the reset. It also differs from pci_reset_function() in that it
  3787. * requires the PCI device lock to be held.
  3788. *
  3789. * Returns 0 if the device function was successfully reset or negative if the
  3790. * device doesn't support resetting a single function.
  3791. */
  3792. int pci_reset_function_locked(struct pci_dev *dev)
  3793. {
  3794. int rc;
  3795. rc = pci_probe_reset_function(dev);
  3796. if (rc)
  3797. return rc;
  3798. pci_dev_save_and_disable(dev);
  3799. rc = __pci_reset_function_locked(dev);
  3800. pci_dev_restore(dev);
  3801. return rc;
  3802. }
  3803. EXPORT_SYMBOL_GPL(pci_reset_function_locked);
  3804. /**
  3805. * pci_try_reset_function - quiesce and reset a PCI device function
  3806. * @dev: PCI device to reset
  3807. *
  3808. * Same as above, except return -EAGAIN if unable to lock device.
  3809. */
  3810. int pci_try_reset_function(struct pci_dev *dev)
  3811. {
  3812. int rc;
  3813. rc = pci_probe_reset_function(dev);
  3814. if (rc)
  3815. return rc;
  3816. if (!pci_dev_trylock(dev))
  3817. return -EAGAIN;
  3818. pci_dev_save_and_disable(dev);
  3819. rc = __pci_reset_function_locked(dev);
  3820. pci_dev_unlock(dev);
  3821. pci_dev_restore(dev);
  3822. return rc;
  3823. }
  3824. EXPORT_SYMBOL_GPL(pci_try_reset_function);
  3825. /* Do any devices on or below this bus prevent a bus reset? */
  3826. static bool pci_bus_resetable(struct pci_bus *bus)
  3827. {
  3828. struct pci_dev *dev;
  3829. if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
  3830. return false;
  3831. list_for_each_entry(dev, &bus->devices, bus_list) {
  3832. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3833. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3834. return false;
  3835. }
  3836. return true;
  3837. }
  3838. /* Lock devices from the top of the tree down */
  3839. static void pci_bus_lock(struct pci_bus *bus)
  3840. {
  3841. struct pci_dev *dev;
  3842. list_for_each_entry(dev, &bus->devices, bus_list) {
  3843. pci_dev_lock(dev);
  3844. if (dev->subordinate)
  3845. pci_bus_lock(dev->subordinate);
  3846. }
  3847. }
  3848. /* Unlock devices from the bottom of the tree up */
  3849. static void pci_bus_unlock(struct pci_bus *bus)
  3850. {
  3851. struct pci_dev *dev;
  3852. list_for_each_entry(dev, &bus->devices, bus_list) {
  3853. if (dev->subordinate)
  3854. pci_bus_unlock(dev->subordinate);
  3855. pci_dev_unlock(dev);
  3856. }
  3857. }
  3858. /* Return 1 on successful lock, 0 on contention */
  3859. static int pci_bus_trylock(struct pci_bus *bus)
  3860. {
  3861. struct pci_dev *dev;
  3862. list_for_each_entry(dev, &bus->devices, bus_list) {
  3863. if (!pci_dev_trylock(dev))
  3864. goto unlock;
  3865. if (dev->subordinate) {
  3866. if (!pci_bus_trylock(dev->subordinate)) {
  3867. pci_dev_unlock(dev);
  3868. goto unlock;
  3869. }
  3870. }
  3871. }
  3872. return 1;
  3873. unlock:
  3874. list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
  3875. if (dev->subordinate)
  3876. pci_bus_unlock(dev->subordinate);
  3877. pci_dev_unlock(dev);
  3878. }
  3879. return 0;
  3880. }
  3881. /* Do any devices on or below this slot prevent a bus reset? */
  3882. static bool pci_slot_resetable(struct pci_slot *slot)
  3883. {
  3884. struct pci_dev *dev;
  3885. if (slot->bus->self &&
  3886. (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
  3887. return false;
  3888. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3889. if (!dev->slot || dev->slot != slot)
  3890. continue;
  3891. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3892. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3893. return false;
  3894. }
  3895. return true;
  3896. }
  3897. /* Lock devices from the top of the tree down */
  3898. static void pci_slot_lock(struct pci_slot *slot)
  3899. {
  3900. struct pci_dev *dev;
  3901. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3902. if (!dev->slot || dev->slot != slot)
  3903. continue;
  3904. pci_dev_lock(dev);
  3905. if (dev->subordinate)
  3906. pci_bus_lock(dev->subordinate);
  3907. }
  3908. }
  3909. /* Unlock devices from the bottom of the tree up */
  3910. static void pci_slot_unlock(struct pci_slot *slot)
  3911. {
  3912. struct pci_dev *dev;
  3913. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3914. if (!dev->slot || dev->slot != slot)
  3915. continue;
  3916. if (dev->subordinate)
  3917. pci_bus_unlock(dev->subordinate);
  3918. pci_dev_unlock(dev);
  3919. }
  3920. }
  3921. /* Return 1 on successful lock, 0 on contention */
  3922. static int pci_slot_trylock(struct pci_slot *slot)
  3923. {
  3924. struct pci_dev *dev;
  3925. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3926. if (!dev->slot || dev->slot != slot)
  3927. continue;
  3928. if (!pci_dev_trylock(dev))
  3929. goto unlock;
  3930. if (dev->subordinate) {
  3931. if (!pci_bus_trylock(dev->subordinate)) {
  3932. pci_dev_unlock(dev);
  3933. goto unlock;
  3934. }
  3935. }
  3936. }
  3937. return 1;
  3938. unlock:
  3939. list_for_each_entry_continue_reverse(dev,
  3940. &slot->bus->devices, bus_list) {
  3941. if (!dev->slot || dev->slot != slot)
  3942. continue;
  3943. if (dev->subordinate)
  3944. pci_bus_unlock(dev->subordinate);
  3945. pci_dev_unlock(dev);
  3946. }
  3947. return 0;
  3948. }
  3949. /* Save and disable devices from the top of the tree down */
  3950. static void pci_bus_save_and_disable(struct pci_bus *bus)
  3951. {
  3952. struct pci_dev *dev;
  3953. list_for_each_entry(dev, &bus->devices, bus_list) {
  3954. pci_dev_lock(dev);
  3955. pci_dev_save_and_disable(dev);
  3956. pci_dev_unlock(dev);
  3957. if (dev->subordinate)
  3958. pci_bus_save_and_disable(dev->subordinate);
  3959. }
  3960. }
  3961. /*
  3962. * Restore devices from top of the tree down - parent bridges need to be
  3963. * restored before we can get to subordinate devices.
  3964. */
  3965. static void pci_bus_restore(struct pci_bus *bus)
  3966. {
  3967. struct pci_dev *dev;
  3968. list_for_each_entry(dev, &bus->devices, bus_list) {
  3969. pci_dev_lock(dev);
  3970. pci_dev_restore(dev);
  3971. pci_dev_unlock(dev);
  3972. if (dev->subordinate)
  3973. pci_bus_restore(dev->subordinate);
  3974. }
  3975. }
  3976. /* Save and disable devices from the top of the tree down */
  3977. static void pci_slot_save_and_disable(struct pci_slot *slot)
  3978. {
  3979. struct pci_dev *dev;
  3980. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3981. if (!dev->slot || dev->slot != slot)
  3982. continue;
  3983. pci_dev_save_and_disable(dev);
  3984. if (dev->subordinate)
  3985. pci_bus_save_and_disable(dev->subordinate);
  3986. }
  3987. }
  3988. /*
  3989. * Restore devices from top of the tree down - parent bridges need to be
  3990. * restored before we can get to subordinate devices.
  3991. */
  3992. static void pci_slot_restore(struct pci_slot *slot)
  3993. {
  3994. struct pci_dev *dev;
  3995. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3996. if (!dev->slot || dev->slot != slot)
  3997. continue;
  3998. pci_dev_restore(dev);
  3999. if (dev->subordinate)
  4000. pci_bus_restore(dev->subordinate);
  4001. }
  4002. }
  4003. static int pci_slot_reset(struct pci_slot *slot, int probe)
  4004. {
  4005. int rc;
  4006. if (!slot || !pci_slot_resetable(slot))
  4007. return -ENOTTY;
  4008. if (!probe)
  4009. pci_slot_lock(slot);
  4010. might_sleep();
  4011. rc = pci_reset_hotplug_slot(slot->hotplug, probe);
  4012. if (!probe)
  4013. pci_slot_unlock(slot);
  4014. return rc;
  4015. }
  4016. /**
  4017. * pci_probe_reset_slot - probe whether a PCI slot can be reset
  4018. * @slot: PCI slot to probe
  4019. *
  4020. * Return 0 if slot can be reset, negative if a slot reset is not supported.
  4021. */
  4022. int pci_probe_reset_slot(struct pci_slot *slot)
  4023. {
  4024. return pci_slot_reset(slot, 1);
  4025. }
  4026. EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
  4027. /**
  4028. * pci_reset_slot - reset a PCI slot
  4029. * @slot: PCI slot to reset
  4030. *
  4031. * A PCI bus may host multiple slots, each slot may support a reset mechanism
  4032. * independent of other slots. For instance, some slots may support slot power
  4033. * control. In the case of a 1:1 bus to slot architecture, this function may
  4034. * wrap the bus reset to avoid spurious slot related events such as hotplug.
  4035. * Generally a slot reset should be attempted before a bus reset. All of the
  4036. * function of the slot and any subordinate buses behind the slot are reset
  4037. * through this function. PCI config space of all devices in the slot and
  4038. * behind the slot is saved before and restored after reset.
  4039. *
  4040. * Return 0 on success, non-zero on error.
  4041. */
  4042. int pci_reset_slot(struct pci_slot *slot)
  4043. {
  4044. int rc;
  4045. rc = pci_slot_reset(slot, 1);
  4046. if (rc)
  4047. return rc;
  4048. pci_slot_save_and_disable(slot);
  4049. rc = pci_slot_reset(slot, 0);
  4050. pci_slot_restore(slot);
  4051. return rc;
  4052. }
  4053. EXPORT_SYMBOL_GPL(pci_reset_slot);
  4054. /**
  4055. * pci_try_reset_slot - Try to reset a PCI slot
  4056. * @slot: PCI slot to reset
  4057. *
  4058. * Same as above except return -EAGAIN if the slot cannot be locked
  4059. */
  4060. int pci_try_reset_slot(struct pci_slot *slot)
  4061. {
  4062. int rc;
  4063. rc = pci_slot_reset(slot, 1);
  4064. if (rc)
  4065. return rc;
  4066. pci_slot_save_and_disable(slot);
  4067. if (pci_slot_trylock(slot)) {
  4068. might_sleep();
  4069. rc = pci_reset_hotplug_slot(slot->hotplug, 0);
  4070. pci_slot_unlock(slot);
  4071. } else
  4072. rc = -EAGAIN;
  4073. pci_slot_restore(slot);
  4074. return rc;
  4075. }
  4076. EXPORT_SYMBOL_GPL(pci_try_reset_slot);
  4077. static int pci_bus_reset(struct pci_bus *bus, int probe)
  4078. {
  4079. if (!bus->self || !pci_bus_resetable(bus))
  4080. return -ENOTTY;
  4081. if (probe)
  4082. return 0;
  4083. pci_bus_lock(bus);
  4084. might_sleep();
  4085. pci_reset_bridge_secondary_bus(bus->self);
  4086. pci_bus_unlock(bus);
  4087. return 0;
  4088. }
  4089. /**
  4090. * pci_probe_reset_bus - probe whether a PCI bus can be reset
  4091. * @bus: PCI bus to probe
  4092. *
  4093. * Return 0 if bus can be reset, negative if a bus reset is not supported.
  4094. */
  4095. int pci_probe_reset_bus(struct pci_bus *bus)
  4096. {
  4097. return pci_bus_reset(bus, 1);
  4098. }
  4099. EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
  4100. /**
  4101. * pci_reset_bus - reset a PCI bus
  4102. * @bus: top level PCI bus to reset
  4103. *
  4104. * Do a bus reset on the given bus and any subordinate buses, saving
  4105. * and restoring state of all devices.
  4106. *
  4107. * Return 0 on success, non-zero on error.
  4108. */
  4109. int pci_reset_bus(struct pci_bus *bus)
  4110. {
  4111. int rc;
  4112. rc = pci_bus_reset(bus, 1);
  4113. if (rc)
  4114. return rc;
  4115. pci_bus_save_and_disable(bus);
  4116. rc = pci_bus_reset(bus, 0);
  4117. pci_bus_restore(bus);
  4118. return rc;
  4119. }
  4120. EXPORT_SYMBOL_GPL(pci_reset_bus);
  4121. /**
  4122. * pci_try_reset_bus - Try to reset a PCI bus
  4123. * @bus: top level PCI bus to reset
  4124. *
  4125. * Same as above except return -EAGAIN if the bus cannot be locked
  4126. */
  4127. int pci_try_reset_bus(struct pci_bus *bus)
  4128. {
  4129. int rc;
  4130. rc = pci_bus_reset(bus, 1);
  4131. if (rc)
  4132. return rc;
  4133. pci_bus_save_and_disable(bus);
  4134. if (pci_bus_trylock(bus)) {
  4135. might_sleep();
  4136. pci_reset_bridge_secondary_bus(bus->self);
  4137. pci_bus_unlock(bus);
  4138. } else
  4139. rc = -EAGAIN;
  4140. pci_bus_restore(bus);
  4141. return rc;
  4142. }
  4143. EXPORT_SYMBOL_GPL(pci_try_reset_bus);
  4144. /**
  4145. * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
  4146. * @dev: PCI device to query
  4147. *
  4148. * Returns mmrbc: maximum designed memory read count in bytes
  4149. * or appropriate error value.
  4150. */
  4151. int pcix_get_max_mmrbc(struct pci_dev *dev)
  4152. {
  4153. int cap;
  4154. u32 stat;
  4155. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4156. if (!cap)
  4157. return -EINVAL;
  4158. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  4159. return -EINVAL;
  4160. return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
  4161. }
  4162. EXPORT_SYMBOL(pcix_get_max_mmrbc);
  4163. /**
  4164. * pcix_get_mmrbc - get PCI-X maximum memory read byte count
  4165. * @dev: PCI device to query
  4166. *
  4167. * Returns mmrbc: maximum memory read count in bytes
  4168. * or appropriate error value.
  4169. */
  4170. int pcix_get_mmrbc(struct pci_dev *dev)
  4171. {
  4172. int cap;
  4173. u16 cmd;
  4174. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4175. if (!cap)
  4176. return -EINVAL;
  4177. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  4178. return -EINVAL;
  4179. return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
  4180. }
  4181. EXPORT_SYMBOL(pcix_get_mmrbc);
  4182. /**
  4183. * pcix_set_mmrbc - set PCI-X maximum memory read byte count
  4184. * @dev: PCI device to query
  4185. * @mmrbc: maximum memory read count in bytes
  4186. * valid values are 512, 1024, 2048, 4096
  4187. *
  4188. * If possible sets maximum memory read byte count, some bridges have erratas
  4189. * that prevent this.
  4190. */
  4191. int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
  4192. {
  4193. int cap;
  4194. u32 stat, v, o;
  4195. u16 cmd;
  4196. if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
  4197. return -EINVAL;
  4198. v = ffs(mmrbc) - 10;
  4199. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4200. if (!cap)
  4201. return -EINVAL;
  4202. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  4203. return -EINVAL;
  4204. if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
  4205. return -E2BIG;
  4206. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  4207. return -EINVAL;
  4208. o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
  4209. if (o != v) {
  4210. if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
  4211. return -EIO;
  4212. cmd &= ~PCI_X_CMD_MAX_READ;
  4213. cmd |= v << 2;
  4214. if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
  4215. return -EIO;
  4216. }
  4217. return 0;
  4218. }
  4219. EXPORT_SYMBOL(pcix_set_mmrbc);
  4220. /**
  4221. * pcie_get_readrq - get PCI Express read request size
  4222. * @dev: PCI device to query
  4223. *
  4224. * Returns maximum memory read request in bytes
  4225. * or appropriate error value.
  4226. */
  4227. int pcie_get_readrq(struct pci_dev *dev)
  4228. {
  4229. u16 ctl;
  4230. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  4231. return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
  4232. }
  4233. EXPORT_SYMBOL(pcie_get_readrq);
  4234. /**
  4235. * pcie_set_readrq - set PCI Express maximum memory read request
  4236. * @dev: PCI device to query
  4237. * @rq: maximum memory read count in bytes
  4238. * valid values are 128, 256, 512, 1024, 2048, 4096
  4239. *
  4240. * If possible sets maximum memory read request in bytes
  4241. */
  4242. int pcie_set_readrq(struct pci_dev *dev, int rq)
  4243. {
  4244. u16 v;
  4245. if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
  4246. return -EINVAL;
  4247. /*
  4248. * If using the "performance" PCIe config, we clamp the
  4249. * read rq size to the max packet size to prevent the
  4250. * host bridge generating requests larger than we can
  4251. * cope with
  4252. */
  4253. if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
  4254. int mps = pcie_get_mps(dev);
  4255. if (mps < rq)
  4256. rq = mps;
  4257. }
  4258. v = (ffs(rq) - 8) << 12;
  4259. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4260. PCI_EXP_DEVCTL_READRQ, v);
  4261. }
  4262. EXPORT_SYMBOL(pcie_set_readrq);
  4263. /**
  4264. * pcie_get_mps - get PCI Express maximum payload size
  4265. * @dev: PCI device to query
  4266. *
  4267. * Returns maximum payload size in bytes
  4268. */
  4269. int pcie_get_mps(struct pci_dev *dev)
  4270. {
  4271. u16 ctl;
  4272. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  4273. return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
  4274. }
  4275. EXPORT_SYMBOL(pcie_get_mps);
  4276. /**
  4277. * pcie_set_mps - set PCI Express maximum payload size
  4278. * @dev: PCI device to query
  4279. * @mps: maximum payload size in bytes
  4280. * valid values are 128, 256, 512, 1024, 2048, 4096
  4281. *
  4282. * If possible sets maximum payload size
  4283. */
  4284. int pcie_set_mps(struct pci_dev *dev, int mps)
  4285. {
  4286. u16 v;
  4287. if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
  4288. return -EINVAL;
  4289. v = ffs(mps) - 8;
  4290. if (v > dev->pcie_mpss)
  4291. return -EINVAL;
  4292. v <<= 5;
  4293. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4294. PCI_EXP_DEVCTL_PAYLOAD, v);
  4295. }
  4296. EXPORT_SYMBOL(pcie_set_mps);
  4297. /**
  4298. * pcie_get_minimum_link - determine minimum link settings of a PCI device
  4299. * @dev: PCI device to query
  4300. * @speed: storage for minimum speed
  4301. * @width: storage for minimum width
  4302. *
  4303. * This function will walk up the PCI device chain and determine the minimum
  4304. * link width and speed of the device.
  4305. */
  4306. int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
  4307. enum pcie_link_width *width)
  4308. {
  4309. int ret;
  4310. *speed = PCI_SPEED_UNKNOWN;
  4311. *width = PCIE_LNK_WIDTH_UNKNOWN;
  4312. while (dev) {
  4313. u16 lnksta;
  4314. enum pci_bus_speed next_speed;
  4315. enum pcie_link_width next_width;
  4316. ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
  4317. if (ret)
  4318. return ret;
  4319. next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
  4320. next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
  4321. PCI_EXP_LNKSTA_NLW_SHIFT;
  4322. if (next_speed < *speed)
  4323. *speed = next_speed;
  4324. if (next_width < *width)
  4325. *width = next_width;
  4326. dev = dev->bus->self;
  4327. }
  4328. return 0;
  4329. }
  4330. EXPORT_SYMBOL(pcie_get_minimum_link);
  4331. /**
  4332. * pcie_bandwidth_available - determine minimum link settings of a PCIe
  4333. * device and its bandwidth limitation
  4334. * @dev: PCI device to query
  4335. * @limiting_dev: storage for device causing the bandwidth limitation
  4336. * @speed: storage for speed of limiting device
  4337. * @width: storage for width of limiting device
  4338. *
  4339. * Walk up the PCI device chain and find the point where the minimum
  4340. * bandwidth is available. Return the bandwidth available there and (if
  4341. * limiting_dev, speed, and width pointers are supplied) information about
  4342. * that point. The bandwidth returned is in Mb/s, i.e., megabits/second of
  4343. * raw bandwidth.
  4344. */
  4345. u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
  4346. enum pci_bus_speed *speed,
  4347. enum pcie_link_width *width)
  4348. {
  4349. u16 lnksta;
  4350. enum pci_bus_speed next_speed;
  4351. enum pcie_link_width next_width;
  4352. u32 bw, next_bw;
  4353. if (speed)
  4354. *speed = PCI_SPEED_UNKNOWN;
  4355. if (width)
  4356. *width = PCIE_LNK_WIDTH_UNKNOWN;
  4357. bw = 0;
  4358. while (dev) {
  4359. pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
  4360. next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
  4361. next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
  4362. PCI_EXP_LNKSTA_NLW_SHIFT;
  4363. next_bw = next_width * PCIE_SPEED2MBS_ENC(next_speed);
  4364. /* Check if current device limits the total bandwidth */
  4365. if (!bw || next_bw <= bw) {
  4366. bw = next_bw;
  4367. if (limiting_dev)
  4368. *limiting_dev = dev;
  4369. if (speed)
  4370. *speed = next_speed;
  4371. if (width)
  4372. *width = next_width;
  4373. }
  4374. dev = pci_upstream_bridge(dev);
  4375. }
  4376. return bw;
  4377. }
  4378. EXPORT_SYMBOL(pcie_bandwidth_available);
  4379. /**
  4380. * pcie_get_speed_cap - query for the PCI device's link speed capability
  4381. * @dev: PCI device to query
  4382. *
  4383. * Query the PCI device speed capability. Return the maximum link speed
  4384. * supported by the device.
  4385. */
  4386. enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev)
  4387. {
  4388. u32 lnkcap2, lnkcap;
  4389. /*
  4390. * PCIe r4.0 sec 7.5.3.18 recommends using the Supported Link
  4391. * Speeds Vector in Link Capabilities 2 when supported, falling
  4392. * back to Max Link Speed in Link Capabilities otherwise.
  4393. */
  4394. pcie_capability_read_dword(dev, PCI_EXP_LNKCAP2, &lnkcap2);
  4395. if (lnkcap2) { /* PCIe r3.0-compliant */
  4396. if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_16_0GB)
  4397. return PCIE_SPEED_16_0GT;
  4398. else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
  4399. return PCIE_SPEED_8_0GT;
  4400. else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
  4401. return PCIE_SPEED_5_0GT;
  4402. else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
  4403. return PCIE_SPEED_2_5GT;
  4404. return PCI_SPEED_UNKNOWN;
  4405. }
  4406. pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
  4407. if (lnkcap) {
  4408. if (lnkcap & PCI_EXP_LNKCAP_SLS_16_0GB)
  4409. return PCIE_SPEED_16_0GT;
  4410. else if (lnkcap & PCI_EXP_LNKCAP_SLS_8_0GB)
  4411. return PCIE_SPEED_8_0GT;
  4412. else if (lnkcap & PCI_EXP_LNKCAP_SLS_5_0GB)
  4413. return PCIE_SPEED_5_0GT;
  4414. else if (lnkcap & PCI_EXP_LNKCAP_SLS_2_5GB)
  4415. return PCIE_SPEED_2_5GT;
  4416. }
  4417. return PCI_SPEED_UNKNOWN;
  4418. }
  4419. /**
  4420. * pcie_get_width_cap - query for the PCI device's link width capability
  4421. * @dev: PCI device to query
  4422. *
  4423. * Query the PCI device width capability. Return the maximum link width
  4424. * supported by the device.
  4425. */
  4426. enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev)
  4427. {
  4428. u32 lnkcap;
  4429. pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
  4430. if (lnkcap)
  4431. return (lnkcap & PCI_EXP_LNKCAP_MLW) >> 4;
  4432. return PCIE_LNK_WIDTH_UNKNOWN;
  4433. }
  4434. /**
  4435. * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability
  4436. * @dev: PCI device
  4437. * @speed: storage for link speed
  4438. * @width: storage for link width
  4439. *
  4440. * Calculate a PCI device's link bandwidth by querying for its link speed
  4441. * and width, multiplying them, and applying encoding overhead. The result
  4442. * is in Mb/s, i.e., megabits/second of raw bandwidth.
  4443. */
  4444. u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
  4445. enum pcie_link_width *width)
  4446. {
  4447. *speed = pcie_get_speed_cap(dev);
  4448. *width = pcie_get_width_cap(dev);
  4449. if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
  4450. return 0;
  4451. return *width * PCIE_SPEED2MBS_ENC(*speed);
  4452. }
  4453. /**
  4454. * pcie_print_link_status - Report the PCI device's link speed and width
  4455. * @dev: PCI device to query
  4456. *
  4457. * Report the available bandwidth at the device. If this is less than the
  4458. * device is capable of, report the device's maximum possible bandwidth and
  4459. * the upstream link that limits its performance to less than that.
  4460. */
  4461. void pcie_print_link_status(struct pci_dev *dev)
  4462. {
  4463. enum pcie_link_width width, width_cap;
  4464. enum pci_bus_speed speed, speed_cap;
  4465. struct pci_dev *limiting_dev = NULL;
  4466. u32 bw_avail, bw_cap;
  4467. bw_cap = pcie_bandwidth_capable(dev, &speed_cap, &width_cap);
  4468. bw_avail = pcie_bandwidth_available(dev, &limiting_dev, &speed, &width);
  4469. if (bw_avail >= bw_cap)
  4470. pci_info(dev, "%u.%03u Gb/s available bandwidth (%s x%d link)\n",
  4471. bw_cap / 1000, bw_cap % 1000,
  4472. PCIE_SPEED2STR(speed_cap), width_cap);
  4473. else
  4474. pci_info(dev, "%u.%03u Gb/s available bandwidth, limited by %s x%d link at %s (capable of %u.%03u Gb/s with %s x%d link)\n",
  4475. bw_avail / 1000, bw_avail % 1000,
  4476. PCIE_SPEED2STR(speed), width,
  4477. limiting_dev ? pci_name(limiting_dev) : "<unknown>",
  4478. bw_cap / 1000, bw_cap % 1000,
  4479. PCIE_SPEED2STR(speed_cap), width_cap);
  4480. }
  4481. EXPORT_SYMBOL(pcie_print_link_status);
  4482. /**
  4483. * pci_select_bars - Make BAR mask from the type of resource
  4484. * @dev: the PCI device for which BAR mask is made
  4485. * @flags: resource type mask to be selected
  4486. *
  4487. * This helper routine makes bar mask from the type of resource.
  4488. */
  4489. int pci_select_bars(struct pci_dev *dev, unsigned long flags)
  4490. {
  4491. int i, bars = 0;
  4492. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  4493. if (pci_resource_flags(dev, i) & flags)
  4494. bars |= (1 << i);
  4495. return bars;
  4496. }
  4497. EXPORT_SYMBOL(pci_select_bars);
  4498. /* Some architectures require additional programming to enable VGA */
  4499. static arch_set_vga_state_t arch_set_vga_state;
  4500. void __init pci_register_set_vga_state(arch_set_vga_state_t func)
  4501. {
  4502. arch_set_vga_state = func; /* NULL disables */
  4503. }
  4504. static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
  4505. unsigned int command_bits, u32 flags)
  4506. {
  4507. if (arch_set_vga_state)
  4508. return arch_set_vga_state(dev, decode, command_bits,
  4509. flags);
  4510. return 0;
  4511. }
  4512. /**
  4513. * pci_set_vga_state - set VGA decode state on device and parents if requested
  4514. * @dev: the PCI device
  4515. * @decode: true = enable decoding, false = disable decoding
  4516. * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
  4517. * @flags: traverse ancestors and change bridges
  4518. * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
  4519. */
  4520. int pci_set_vga_state(struct pci_dev *dev, bool decode,
  4521. unsigned int command_bits, u32 flags)
  4522. {
  4523. struct pci_bus *bus;
  4524. struct pci_dev *bridge;
  4525. u16 cmd;
  4526. int rc;
  4527. WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
  4528. /* ARCH specific VGA enables */
  4529. rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
  4530. if (rc)
  4531. return rc;
  4532. if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
  4533. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  4534. if (decode == true)
  4535. cmd |= command_bits;
  4536. else
  4537. cmd &= ~command_bits;
  4538. pci_write_config_word(dev, PCI_COMMAND, cmd);
  4539. }
  4540. if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
  4541. return 0;
  4542. bus = dev->bus;
  4543. while (bus) {
  4544. bridge = bus->self;
  4545. if (bridge) {
  4546. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  4547. &cmd);
  4548. if (decode == true)
  4549. cmd |= PCI_BRIDGE_CTL_VGA;
  4550. else
  4551. cmd &= ~PCI_BRIDGE_CTL_VGA;
  4552. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
  4553. cmd);
  4554. }
  4555. bus = bus->parent;
  4556. }
  4557. return 0;
  4558. }
  4559. /**
  4560. * pci_add_dma_alias - Add a DMA devfn alias for a device
  4561. * @dev: the PCI device for which alias is added
  4562. * @devfn: alias slot and function
  4563. *
  4564. * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
  4565. * It should be called early, preferably as PCI fixup header quirk.
  4566. */
  4567. void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
  4568. {
  4569. if (!dev->dma_alias_mask)
  4570. dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
  4571. sizeof(long), GFP_KERNEL);
  4572. if (!dev->dma_alias_mask) {
  4573. pci_warn(dev, "Unable to allocate DMA alias mask\n");
  4574. return;
  4575. }
  4576. set_bit(devfn, dev->dma_alias_mask);
  4577. pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
  4578. PCI_SLOT(devfn), PCI_FUNC(devfn));
  4579. }
  4580. bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
  4581. {
  4582. return (dev1->dma_alias_mask &&
  4583. test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
  4584. (dev2->dma_alias_mask &&
  4585. test_bit(dev1->devfn, dev2->dma_alias_mask));
  4586. }
  4587. bool pci_device_is_present(struct pci_dev *pdev)
  4588. {
  4589. u32 v;
  4590. if (pci_dev_is_disconnected(pdev))
  4591. return false;
  4592. return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
  4593. }
  4594. EXPORT_SYMBOL_GPL(pci_device_is_present);
  4595. void pci_ignore_hotplug(struct pci_dev *dev)
  4596. {
  4597. struct pci_dev *bridge = dev->bus->self;
  4598. dev->ignore_hotplug = 1;
  4599. /* Propagate the "ignore hotplug" setting to the parent bridge. */
  4600. if (bridge)
  4601. bridge->ignore_hotplug = 1;
  4602. }
  4603. EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
  4604. resource_size_t __weak pcibios_default_alignment(void)
  4605. {
  4606. return 0;
  4607. }
  4608. #define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
  4609. static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
  4610. static DEFINE_SPINLOCK(resource_alignment_lock);
  4611. /**
  4612. * pci_specified_resource_alignment - get resource alignment specified by user.
  4613. * @dev: the PCI device to get
  4614. * @resize: whether or not to change resources' size when reassigning alignment
  4615. *
  4616. * RETURNS: Resource alignment if it is specified.
  4617. * Zero if it is not specified.
  4618. */
  4619. static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
  4620. bool *resize)
  4621. {
  4622. int seg, bus, slot, func, align_order, count;
  4623. unsigned short vendor, device, subsystem_vendor, subsystem_device;
  4624. resource_size_t align = pcibios_default_alignment();
  4625. char *p;
  4626. spin_lock(&resource_alignment_lock);
  4627. p = resource_alignment_param;
  4628. if (!*p && !align)
  4629. goto out;
  4630. if (pci_has_flag(PCI_PROBE_ONLY)) {
  4631. align = 0;
  4632. pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
  4633. goto out;
  4634. }
  4635. while (*p) {
  4636. count = 0;
  4637. if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
  4638. p[count] == '@') {
  4639. p += count + 1;
  4640. } else {
  4641. align_order = -1;
  4642. }
  4643. if (strncmp(p, "pci:", 4) == 0) {
  4644. /* PCI vendor/device (subvendor/subdevice) ids are specified */
  4645. p += 4;
  4646. if (sscanf(p, "%hx:%hx:%hx:%hx%n",
  4647. &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
  4648. if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
  4649. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
  4650. p);
  4651. break;
  4652. }
  4653. subsystem_vendor = subsystem_device = 0;
  4654. }
  4655. p += count;
  4656. if ((!vendor || (vendor == dev->vendor)) &&
  4657. (!device || (device == dev->device)) &&
  4658. (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
  4659. (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
  4660. *resize = true;
  4661. if (align_order == -1)
  4662. align = PAGE_SIZE;
  4663. else
  4664. align = 1 << align_order;
  4665. /* Found */
  4666. break;
  4667. }
  4668. }
  4669. else {
  4670. if (sscanf(p, "%x:%x:%x.%x%n",
  4671. &seg, &bus, &slot, &func, &count) != 4) {
  4672. seg = 0;
  4673. if (sscanf(p, "%x:%x.%x%n",
  4674. &bus, &slot, &func, &count) != 3) {
  4675. /* Invalid format */
  4676. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
  4677. p);
  4678. break;
  4679. }
  4680. }
  4681. p += count;
  4682. if (seg == pci_domain_nr(dev->bus) &&
  4683. bus == dev->bus->number &&
  4684. slot == PCI_SLOT(dev->devfn) &&
  4685. func == PCI_FUNC(dev->devfn)) {
  4686. *resize = true;
  4687. if (align_order == -1)
  4688. align = PAGE_SIZE;
  4689. else
  4690. align = 1 << align_order;
  4691. /* Found */
  4692. break;
  4693. }
  4694. }
  4695. if (*p != ';' && *p != ',') {
  4696. /* End of param or invalid format */
  4697. break;
  4698. }
  4699. p++;
  4700. }
  4701. out:
  4702. spin_unlock(&resource_alignment_lock);
  4703. return align;
  4704. }
  4705. static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
  4706. resource_size_t align, bool resize)
  4707. {
  4708. struct resource *r = &dev->resource[bar];
  4709. resource_size_t size;
  4710. if (!(r->flags & IORESOURCE_MEM))
  4711. return;
  4712. if (r->flags & IORESOURCE_PCI_FIXED) {
  4713. pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
  4714. bar, r, (unsigned long long)align);
  4715. return;
  4716. }
  4717. size = resource_size(r);
  4718. if (size >= align)
  4719. return;
  4720. /*
  4721. * Increase the alignment of the resource. There are two ways we
  4722. * can do this:
  4723. *
  4724. * 1) Increase the size of the resource. BARs are aligned on their
  4725. * size, so when we reallocate space for this resource, we'll
  4726. * allocate it with the larger alignment. This also prevents
  4727. * assignment of any other BARs inside the alignment region, so
  4728. * if we're requesting page alignment, this means no other BARs
  4729. * will share the page.
  4730. *
  4731. * The disadvantage is that this makes the resource larger than
  4732. * the hardware BAR, which may break drivers that compute things
  4733. * based on the resource size, e.g., to find registers at a
  4734. * fixed offset before the end of the BAR.
  4735. *
  4736. * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
  4737. * set r->start to the desired alignment. By itself this
  4738. * doesn't prevent other BARs being put inside the alignment
  4739. * region, but if we realign *every* resource of every device in
  4740. * the system, none of them will share an alignment region.
  4741. *
  4742. * When the user has requested alignment for only some devices via
  4743. * the "pci=resource_alignment" argument, "resize" is true and we
  4744. * use the first method. Otherwise we assume we're aligning all
  4745. * devices and we use the second.
  4746. */
  4747. pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
  4748. bar, r, (unsigned long long)align);
  4749. if (resize) {
  4750. r->start = 0;
  4751. r->end = align - 1;
  4752. } else {
  4753. r->flags &= ~IORESOURCE_SIZEALIGN;
  4754. r->flags |= IORESOURCE_STARTALIGN;
  4755. r->start = align;
  4756. r->end = r->start + size - 1;
  4757. }
  4758. r->flags |= IORESOURCE_UNSET;
  4759. }
  4760. /*
  4761. * This function disables memory decoding and releases memory resources
  4762. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  4763. * It also rounds up size to specified alignment.
  4764. * Later on, the kernel will assign page-aligned memory resource back
  4765. * to the device.
  4766. */
  4767. void pci_reassigndev_resource_alignment(struct pci_dev *dev)
  4768. {
  4769. int i;
  4770. struct resource *r;
  4771. resource_size_t align;
  4772. u16 command;
  4773. bool resize = false;
  4774. /*
  4775. * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
  4776. * 3.4.1.11. Their resources are allocated from the space
  4777. * described by the VF BARx register in the PF's SR-IOV capability.
  4778. * We can't influence their alignment here.
  4779. */
  4780. if (dev->is_virtfn)
  4781. return;
  4782. /* check if specified PCI is target device to reassign */
  4783. align = pci_specified_resource_alignment(dev, &resize);
  4784. if (!align)
  4785. return;
  4786. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  4787. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  4788. pci_warn(dev, "Can't reassign resources to host bridge\n");
  4789. return;
  4790. }
  4791. pci_info(dev, "Disabling memory decoding and releasing memory resources\n");
  4792. pci_read_config_word(dev, PCI_COMMAND, &command);
  4793. command &= ~PCI_COMMAND_MEMORY;
  4794. pci_write_config_word(dev, PCI_COMMAND, command);
  4795. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  4796. pci_request_resource_alignment(dev, i, align, resize);
  4797. /*
  4798. * Need to disable bridge's resource window,
  4799. * to enable the kernel to reassign new resource
  4800. * window later on.
  4801. */
  4802. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  4803. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  4804. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  4805. r = &dev->resource[i];
  4806. if (!(r->flags & IORESOURCE_MEM))
  4807. continue;
  4808. r->flags |= IORESOURCE_UNSET;
  4809. r->end = resource_size(r) - 1;
  4810. r->start = 0;
  4811. }
  4812. pci_disable_bridge_window(dev);
  4813. }
  4814. }
  4815. static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
  4816. {
  4817. if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
  4818. count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
  4819. spin_lock(&resource_alignment_lock);
  4820. strncpy(resource_alignment_param, buf, count);
  4821. resource_alignment_param[count] = '\0';
  4822. spin_unlock(&resource_alignment_lock);
  4823. return count;
  4824. }
  4825. static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
  4826. {
  4827. size_t count;
  4828. spin_lock(&resource_alignment_lock);
  4829. count = snprintf(buf, size, "%s", resource_alignment_param);
  4830. spin_unlock(&resource_alignment_lock);
  4831. return count;
  4832. }
  4833. static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
  4834. {
  4835. return pci_get_resource_alignment_param(buf, PAGE_SIZE);
  4836. }
  4837. static ssize_t pci_resource_alignment_store(struct bus_type *bus,
  4838. const char *buf, size_t count)
  4839. {
  4840. return pci_set_resource_alignment_param(buf, count);
  4841. }
  4842. static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
  4843. pci_resource_alignment_store);
  4844. static int __init pci_resource_alignment_sysfs_init(void)
  4845. {
  4846. return bus_create_file(&pci_bus_type,
  4847. &bus_attr_resource_alignment);
  4848. }
  4849. late_initcall(pci_resource_alignment_sysfs_init);
  4850. static void pci_no_domains(void)
  4851. {
  4852. #ifdef CONFIG_PCI_DOMAINS
  4853. pci_domains_supported = 0;
  4854. #endif
  4855. }
  4856. #ifdef CONFIG_PCI_DOMAINS
  4857. static atomic_t __domain_nr = ATOMIC_INIT(-1);
  4858. int pci_get_new_domain_nr(void)
  4859. {
  4860. return atomic_inc_return(&__domain_nr);
  4861. }
  4862. #ifdef CONFIG_PCI_DOMAINS_GENERIC
  4863. static int of_pci_bus_find_domain_nr(struct device *parent)
  4864. {
  4865. static int use_dt_domains = -1;
  4866. int domain = -1;
  4867. if (parent)
  4868. domain = of_get_pci_domain_nr(parent->of_node);
  4869. /*
  4870. * Check DT domain and use_dt_domains values.
  4871. *
  4872. * If DT domain property is valid (domain >= 0) and
  4873. * use_dt_domains != 0, the DT assignment is valid since this means
  4874. * we have not previously allocated a domain number by using
  4875. * pci_get_new_domain_nr(); we should also update use_dt_domains to
  4876. * 1, to indicate that we have just assigned a domain number from
  4877. * DT.
  4878. *
  4879. * If DT domain property value is not valid (ie domain < 0), and we
  4880. * have not previously assigned a domain number from DT
  4881. * (use_dt_domains != 1) we should assign a domain number by
  4882. * using the:
  4883. *
  4884. * pci_get_new_domain_nr()
  4885. *
  4886. * API and update the use_dt_domains value to keep track of method we
  4887. * are using to assign domain numbers (use_dt_domains = 0).
  4888. *
  4889. * All other combinations imply we have a platform that is trying
  4890. * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
  4891. * which is a recipe for domain mishandling and it is prevented by
  4892. * invalidating the domain value (domain = -1) and printing a
  4893. * corresponding error.
  4894. */
  4895. if (domain >= 0 && use_dt_domains) {
  4896. use_dt_domains = 1;
  4897. } else if (domain < 0 && use_dt_domains != 1) {
  4898. use_dt_domains = 0;
  4899. domain = pci_get_new_domain_nr();
  4900. } else {
  4901. if (parent)
  4902. pr_err("Node %pOF has ", parent->of_node);
  4903. pr_err("Inconsistent \"linux,pci-domain\" property in DT\n");
  4904. domain = -1;
  4905. }
  4906. return domain;
  4907. }
  4908. int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
  4909. {
  4910. return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
  4911. acpi_pci_bus_find_domain_nr(bus);
  4912. }
  4913. #endif
  4914. #endif
  4915. /**
  4916. * pci_ext_cfg_avail - can we access extended PCI config space?
  4917. *
  4918. * Returns 1 if we can access PCI extended config space (offsets
  4919. * greater than 0xff). This is the default implementation. Architecture
  4920. * implementations can override this.
  4921. */
  4922. int __weak pci_ext_cfg_avail(void)
  4923. {
  4924. return 1;
  4925. }
  4926. void __weak pci_fixup_cardbus(struct pci_bus *bus)
  4927. {
  4928. }
  4929. EXPORT_SYMBOL(pci_fixup_cardbus);
  4930. static int __init pci_setup(char *str)
  4931. {
  4932. while (str) {
  4933. char *k = strchr(str, ',');
  4934. if (k)
  4935. *k++ = 0;
  4936. if (*str && (str = pcibios_setup(str)) && *str) {
  4937. if (!strcmp(str, "nomsi")) {
  4938. pci_no_msi();
  4939. } else if (!strcmp(str, "noaer")) {
  4940. pci_no_aer();
  4941. } else if (!strncmp(str, "realloc=", 8)) {
  4942. pci_realloc_get_opt(str + 8);
  4943. } else if (!strncmp(str, "realloc", 7)) {
  4944. pci_realloc_get_opt("on");
  4945. } else if (!strcmp(str, "nodomains")) {
  4946. pci_no_domains();
  4947. } else if (!strncmp(str, "noari", 5)) {
  4948. pcie_ari_disabled = true;
  4949. } else if (!strncmp(str, "cbiosize=", 9)) {
  4950. pci_cardbus_io_size = memparse(str + 9, &str);
  4951. } else if (!strncmp(str, "cbmemsize=", 10)) {
  4952. pci_cardbus_mem_size = memparse(str + 10, &str);
  4953. } else if (!strncmp(str, "resource_alignment=", 19)) {
  4954. pci_set_resource_alignment_param(str + 19,
  4955. strlen(str + 19));
  4956. } else if (!strncmp(str, "ecrc=", 5)) {
  4957. pcie_ecrc_get_policy(str + 5);
  4958. } else if (!strncmp(str, "hpiosize=", 9)) {
  4959. pci_hotplug_io_size = memparse(str + 9, &str);
  4960. } else if (!strncmp(str, "hpmemsize=", 10)) {
  4961. pci_hotplug_mem_size = memparse(str + 10, &str);
  4962. } else if (!strncmp(str, "hpbussize=", 10)) {
  4963. pci_hotplug_bus_size =
  4964. simple_strtoul(str + 10, &str, 0);
  4965. if (pci_hotplug_bus_size > 0xff)
  4966. pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  4967. } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
  4968. pcie_bus_config = PCIE_BUS_TUNE_OFF;
  4969. } else if (!strncmp(str, "pcie_bus_safe", 13)) {
  4970. pcie_bus_config = PCIE_BUS_SAFE;
  4971. } else if (!strncmp(str, "pcie_bus_perf", 13)) {
  4972. pcie_bus_config = PCIE_BUS_PERFORMANCE;
  4973. } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
  4974. pcie_bus_config = PCIE_BUS_PEER2PEER;
  4975. } else if (!strncmp(str, "pcie_scan_all", 13)) {
  4976. pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
  4977. } else {
  4978. printk(KERN_ERR "PCI: Unknown option `%s'\n",
  4979. str);
  4980. }
  4981. }
  4982. str = k;
  4983. }
  4984. return 0;
  4985. }
  4986. early_param("pci", pci_setup);