amdgpu_cgs.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. *
  23. */
  24. #include <linux/list.h>
  25. #include <linux/slab.h>
  26. #include <linux/pci.h>
  27. #include <linux/acpi.h>
  28. #include <drm/drmP.h>
  29. #include <linux/firmware.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. #include "cgs_linux.h"
  33. #include "atom.h"
  34. #include "amdgpu_ucode.h"
  35. struct amdgpu_cgs_device {
  36. struct cgs_device base;
  37. struct amdgpu_device *adev;
  38. };
  39. #define CGS_FUNC_ADEV \
  40. struct amdgpu_device *adev = \
  41. ((struct amdgpu_cgs_device *)cgs_device)->adev
  42. static int amdgpu_cgs_gpu_mem_info(struct cgs_device *cgs_device, enum cgs_gpu_mem_type type,
  43. uint64_t *mc_start, uint64_t *mc_size,
  44. uint64_t *mem_size)
  45. {
  46. CGS_FUNC_ADEV;
  47. switch(type) {
  48. case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
  49. case CGS_GPU_MEM_TYPE__VISIBLE_FB:
  50. *mc_start = 0;
  51. *mc_size = adev->mc.visible_vram_size;
  52. *mem_size = adev->mc.visible_vram_size - adev->vram_pin_size;
  53. break;
  54. case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
  55. case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
  56. *mc_start = adev->mc.visible_vram_size;
  57. *mc_size = adev->mc.real_vram_size - adev->mc.visible_vram_size;
  58. *mem_size = *mc_size;
  59. break;
  60. case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
  61. case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
  62. *mc_start = adev->mc.gtt_start;
  63. *mc_size = adev->mc.gtt_size;
  64. *mem_size = adev->mc.gtt_size - adev->gart_pin_size;
  65. break;
  66. default:
  67. return -EINVAL;
  68. }
  69. return 0;
  70. }
  71. static int amdgpu_cgs_gmap_kmem(struct cgs_device *cgs_device, void *kmem,
  72. uint64_t size,
  73. uint64_t min_offset, uint64_t max_offset,
  74. cgs_handle_t *kmem_handle, uint64_t *mcaddr)
  75. {
  76. CGS_FUNC_ADEV;
  77. int ret;
  78. struct amdgpu_bo *bo;
  79. struct page *kmem_page = vmalloc_to_page(kmem);
  80. int npages = ALIGN(size, PAGE_SIZE) >> PAGE_SHIFT;
  81. struct sg_table *sg = drm_prime_pages_to_sg(&kmem_page, npages);
  82. ret = amdgpu_bo_create(adev, size, PAGE_SIZE, false,
  83. AMDGPU_GEM_DOMAIN_GTT, 0, sg, NULL, &bo);
  84. if (ret)
  85. return ret;
  86. ret = amdgpu_bo_reserve(bo, false);
  87. if (unlikely(ret != 0))
  88. return ret;
  89. /* pin buffer into GTT */
  90. ret = amdgpu_bo_pin_restricted(bo, AMDGPU_GEM_DOMAIN_GTT,
  91. min_offset, max_offset, mcaddr);
  92. amdgpu_bo_unreserve(bo);
  93. *kmem_handle = (cgs_handle_t)bo;
  94. return ret;
  95. }
  96. static int amdgpu_cgs_gunmap_kmem(struct cgs_device *cgs_device, cgs_handle_t kmem_handle)
  97. {
  98. struct amdgpu_bo *obj = (struct amdgpu_bo *)kmem_handle;
  99. if (obj) {
  100. int r = amdgpu_bo_reserve(obj, false);
  101. if (likely(r == 0)) {
  102. amdgpu_bo_unpin(obj);
  103. amdgpu_bo_unreserve(obj);
  104. }
  105. amdgpu_bo_unref(&obj);
  106. }
  107. return 0;
  108. }
  109. static int amdgpu_cgs_alloc_gpu_mem(struct cgs_device *cgs_device,
  110. enum cgs_gpu_mem_type type,
  111. uint64_t size, uint64_t align,
  112. uint64_t min_offset, uint64_t max_offset,
  113. cgs_handle_t *handle)
  114. {
  115. CGS_FUNC_ADEV;
  116. uint16_t flags = 0;
  117. int ret = 0;
  118. uint32_t domain = 0;
  119. struct amdgpu_bo *obj;
  120. struct ttm_placement placement;
  121. struct ttm_place place;
  122. if (min_offset > max_offset) {
  123. BUG_ON(1);
  124. return -EINVAL;
  125. }
  126. /* fail if the alignment is not a power of 2 */
  127. if (((align != 1) && (align & (align - 1)))
  128. || size == 0 || align == 0)
  129. return -EINVAL;
  130. switch(type) {
  131. case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
  132. case CGS_GPU_MEM_TYPE__VISIBLE_FB:
  133. flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  134. domain = AMDGPU_GEM_DOMAIN_VRAM;
  135. if (max_offset > adev->mc.real_vram_size)
  136. return -EINVAL;
  137. place.fpfn = min_offset >> PAGE_SHIFT;
  138. place.lpfn = max_offset >> PAGE_SHIFT;
  139. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  140. TTM_PL_FLAG_VRAM;
  141. break;
  142. case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
  143. case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
  144. flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
  145. domain = AMDGPU_GEM_DOMAIN_VRAM;
  146. if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
  147. place.fpfn =
  148. max(min_offset, adev->mc.visible_vram_size) >> PAGE_SHIFT;
  149. place.lpfn =
  150. min(max_offset, adev->mc.real_vram_size) >> PAGE_SHIFT;
  151. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  152. TTM_PL_FLAG_VRAM;
  153. }
  154. break;
  155. case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
  156. domain = AMDGPU_GEM_DOMAIN_GTT;
  157. place.fpfn = min_offset >> PAGE_SHIFT;
  158. place.lpfn = max_offset >> PAGE_SHIFT;
  159. place.flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
  160. break;
  161. case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
  162. flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  163. domain = AMDGPU_GEM_DOMAIN_GTT;
  164. place.fpfn = min_offset >> PAGE_SHIFT;
  165. place.lpfn = max_offset >> PAGE_SHIFT;
  166. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
  167. TTM_PL_FLAG_UNCACHED;
  168. break;
  169. default:
  170. return -EINVAL;
  171. }
  172. *handle = 0;
  173. placement.placement = &place;
  174. placement.num_placement = 1;
  175. placement.busy_placement = &place;
  176. placement.num_busy_placement = 1;
  177. ret = amdgpu_bo_create_restricted(adev, size, PAGE_SIZE,
  178. true, domain, flags,
  179. NULL, &placement, NULL,
  180. &obj);
  181. if (ret) {
  182. DRM_ERROR("(%d) bo create failed\n", ret);
  183. return ret;
  184. }
  185. *handle = (cgs_handle_t)obj;
  186. return ret;
  187. }
  188. static int amdgpu_cgs_free_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
  189. {
  190. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  191. if (obj) {
  192. int r = amdgpu_bo_reserve(obj, false);
  193. if (likely(r == 0)) {
  194. amdgpu_bo_kunmap(obj);
  195. amdgpu_bo_unpin(obj);
  196. amdgpu_bo_unreserve(obj);
  197. }
  198. amdgpu_bo_unref(&obj);
  199. }
  200. return 0;
  201. }
  202. static int amdgpu_cgs_gmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
  203. uint64_t *mcaddr)
  204. {
  205. int r;
  206. u64 min_offset, max_offset;
  207. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  208. WARN_ON_ONCE(obj->placement.num_placement > 1);
  209. min_offset = obj->placements[0].fpfn << PAGE_SHIFT;
  210. max_offset = obj->placements[0].lpfn << PAGE_SHIFT;
  211. r = amdgpu_bo_reserve(obj, false);
  212. if (unlikely(r != 0))
  213. return r;
  214. r = amdgpu_bo_pin_restricted(obj, AMDGPU_GEM_DOMAIN_GTT,
  215. min_offset, max_offset, mcaddr);
  216. amdgpu_bo_unreserve(obj);
  217. return r;
  218. }
  219. static int amdgpu_cgs_gunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
  220. {
  221. int r;
  222. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  223. r = amdgpu_bo_reserve(obj, false);
  224. if (unlikely(r != 0))
  225. return r;
  226. r = amdgpu_bo_unpin(obj);
  227. amdgpu_bo_unreserve(obj);
  228. return r;
  229. }
  230. static int amdgpu_cgs_kmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
  231. void **map)
  232. {
  233. int r;
  234. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  235. r = amdgpu_bo_reserve(obj, false);
  236. if (unlikely(r != 0))
  237. return r;
  238. r = amdgpu_bo_kmap(obj, map);
  239. amdgpu_bo_unreserve(obj);
  240. return r;
  241. }
  242. static int amdgpu_cgs_kunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
  243. {
  244. int r;
  245. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  246. r = amdgpu_bo_reserve(obj, false);
  247. if (unlikely(r != 0))
  248. return r;
  249. amdgpu_bo_kunmap(obj);
  250. amdgpu_bo_unreserve(obj);
  251. return r;
  252. }
  253. static uint32_t amdgpu_cgs_read_register(struct cgs_device *cgs_device, unsigned offset)
  254. {
  255. CGS_FUNC_ADEV;
  256. return RREG32(offset);
  257. }
  258. static void amdgpu_cgs_write_register(struct cgs_device *cgs_device, unsigned offset,
  259. uint32_t value)
  260. {
  261. CGS_FUNC_ADEV;
  262. WREG32(offset, value);
  263. }
  264. static uint32_t amdgpu_cgs_read_ind_register(struct cgs_device *cgs_device,
  265. enum cgs_ind_reg space,
  266. unsigned index)
  267. {
  268. CGS_FUNC_ADEV;
  269. switch (space) {
  270. case CGS_IND_REG__MMIO:
  271. return RREG32_IDX(index);
  272. case CGS_IND_REG__PCIE:
  273. return RREG32_PCIE(index);
  274. case CGS_IND_REG__SMC:
  275. return RREG32_SMC(index);
  276. case CGS_IND_REG__UVD_CTX:
  277. return RREG32_UVD_CTX(index);
  278. case CGS_IND_REG__DIDT:
  279. return RREG32_DIDT(index);
  280. case CGS_IND_REG_GC_CAC:
  281. return RREG32_GC_CAC(index);
  282. case CGS_IND_REG__AUDIO_ENDPT:
  283. DRM_ERROR("audio endpt register access not implemented.\n");
  284. return 0;
  285. }
  286. WARN(1, "Invalid indirect register space");
  287. return 0;
  288. }
  289. static void amdgpu_cgs_write_ind_register(struct cgs_device *cgs_device,
  290. enum cgs_ind_reg space,
  291. unsigned index, uint32_t value)
  292. {
  293. CGS_FUNC_ADEV;
  294. switch (space) {
  295. case CGS_IND_REG__MMIO:
  296. return WREG32_IDX(index, value);
  297. case CGS_IND_REG__PCIE:
  298. return WREG32_PCIE(index, value);
  299. case CGS_IND_REG__SMC:
  300. return WREG32_SMC(index, value);
  301. case CGS_IND_REG__UVD_CTX:
  302. return WREG32_UVD_CTX(index, value);
  303. case CGS_IND_REG__DIDT:
  304. return WREG32_DIDT(index, value);
  305. case CGS_IND_REG_GC_CAC:
  306. return WREG32_GC_CAC(index, value);
  307. case CGS_IND_REG__AUDIO_ENDPT:
  308. DRM_ERROR("audio endpt register access not implemented.\n");
  309. return;
  310. }
  311. WARN(1, "Invalid indirect register space");
  312. }
  313. static uint8_t amdgpu_cgs_read_pci_config_byte(struct cgs_device *cgs_device, unsigned addr)
  314. {
  315. CGS_FUNC_ADEV;
  316. uint8_t val;
  317. int ret = pci_read_config_byte(adev->pdev, addr, &val);
  318. if (WARN(ret, "pci_read_config_byte error"))
  319. return 0;
  320. return val;
  321. }
  322. static uint16_t amdgpu_cgs_read_pci_config_word(struct cgs_device *cgs_device, unsigned addr)
  323. {
  324. CGS_FUNC_ADEV;
  325. uint16_t val;
  326. int ret = pci_read_config_word(adev->pdev, addr, &val);
  327. if (WARN(ret, "pci_read_config_word error"))
  328. return 0;
  329. return val;
  330. }
  331. static uint32_t amdgpu_cgs_read_pci_config_dword(struct cgs_device *cgs_device,
  332. unsigned addr)
  333. {
  334. CGS_FUNC_ADEV;
  335. uint32_t val;
  336. int ret = pci_read_config_dword(adev->pdev, addr, &val);
  337. if (WARN(ret, "pci_read_config_dword error"))
  338. return 0;
  339. return val;
  340. }
  341. static void amdgpu_cgs_write_pci_config_byte(struct cgs_device *cgs_device, unsigned addr,
  342. uint8_t value)
  343. {
  344. CGS_FUNC_ADEV;
  345. int ret = pci_write_config_byte(adev->pdev, addr, value);
  346. WARN(ret, "pci_write_config_byte error");
  347. }
  348. static void amdgpu_cgs_write_pci_config_word(struct cgs_device *cgs_device, unsigned addr,
  349. uint16_t value)
  350. {
  351. CGS_FUNC_ADEV;
  352. int ret = pci_write_config_word(adev->pdev, addr, value);
  353. WARN(ret, "pci_write_config_word error");
  354. }
  355. static void amdgpu_cgs_write_pci_config_dword(struct cgs_device *cgs_device, unsigned addr,
  356. uint32_t value)
  357. {
  358. CGS_FUNC_ADEV;
  359. int ret = pci_write_config_dword(adev->pdev, addr, value);
  360. WARN(ret, "pci_write_config_dword error");
  361. }
  362. static int amdgpu_cgs_get_pci_resource(struct cgs_device *cgs_device,
  363. enum cgs_resource_type resource_type,
  364. uint64_t size,
  365. uint64_t offset,
  366. uint64_t *resource_base)
  367. {
  368. CGS_FUNC_ADEV;
  369. if (resource_base == NULL)
  370. return -EINVAL;
  371. switch (resource_type) {
  372. case CGS_RESOURCE_TYPE_MMIO:
  373. if (adev->rmmio_size == 0)
  374. return -ENOENT;
  375. if ((offset + size) > adev->rmmio_size)
  376. return -EINVAL;
  377. *resource_base = adev->rmmio_base;
  378. return 0;
  379. case CGS_RESOURCE_TYPE_DOORBELL:
  380. if (adev->doorbell.size == 0)
  381. return -ENOENT;
  382. if ((offset + size) > adev->doorbell.size)
  383. return -EINVAL;
  384. *resource_base = adev->doorbell.base;
  385. return 0;
  386. case CGS_RESOURCE_TYPE_FB:
  387. case CGS_RESOURCE_TYPE_IO:
  388. case CGS_RESOURCE_TYPE_ROM:
  389. default:
  390. return -EINVAL;
  391. }
  392. }
  393. static const void *amdgpu_cgs_atom_get_data_table(struct cgs_device *cgs_device,
  394. unsigned table, uint16_t *size,
  395. uint8_t *frev, uint8_t *crev)
  396. {
  397. CGS_FUNC_ADEV;
  398. uint16_t data_start;
  399. if (amdgpu_atom_parse_data_header(
  400. adev->mode_info.atom_context, table, size,
  401. frev, crev, &data_start))
  402. return (uint8_t*)adev->mode_info.atom_context->bios +
  403. data_start;
  404. return NULL;
  405. }
  406. static int amdgpu_cgs_atom_get_cmd_table_revs(struct cgs_device *cgs_device, unsigned table,
  407. uint8_t *frev, uint8_t *crev)
  408. {
  409. CGS_FUNC_ADEV;
  410. if (amdgpu_atom_parse_cmd_header(
  411. adev->mode_info.atom_context, table,
  412. frev, crev))
  413. return 0;
  414. return -EINVAL;
  415. }
  416. static int amdgpu_cgs_atom_exec_cmd_table(struct cgs_device *cgs_device, unsigned table,
  417. void *args)
  418. {
  419. CGS_FUNC_ADEV;
  420. return amdgpu_atom_execute_table(
  421. adev->mode_info.atom_context, table, args);
  422. }
  423. static int amdgpu_cgs_create_pm_request(struct cgs_device *cgs_device, cgs_handle_t *request)
  424. {
  425. /* TODO */
  426. return 0;
  427. }
  428. static int amdgpu_cgs_destroy_pm_request(struct cgs_device *cgs_device, cgs_handle_t request)
  429. {
  430. /* TODO */
  431. return 0;
  432. }
  433. static int amdgpu_cgs_set_pm_request(struct cgs_device *cgs_device, cgs_handle_t request,
  434. int active)
  435. {
  436. /* TODO */
  437. return 0;
  438. }
  439. static int amdgpu_cgs_pm_request_clock(struct cgs_device *cgs_device, cgs_handle_t request,
  440. enum cgs_clock clock, unsigned freq)
  441. {
  442. /* TODO */
  443. return 0;
  444. }
  445. static int amdgpu_cgs_pm_request_engine(struct cgs_device *cgs_device, cgs_handle_t request,
  446. enum cgs_engine engine, int powered)
  447. {
  448. /* TODO */
  449. return 0;
  450. }
  451. static int amdgpu_cgs_pm_query_clock_limits(struct cgs_device *cgs_device,
  452. enum cgs_clock clock,
  453. struct cgs_clock_limits *limits)
  454. {
  455. /* TODO */
  456. return 0;
  457. }
  458. static int amdgpu_cgs_set_camera_voltages(struct cgs_device *cgs_device, uint32_t mask,
  459. const uint32_t *voltages)
  460. {
  461. DRM_ERROR("not implemented");
  462. return -EPERM;
  463. }
  464. struct cgs_irq_params {
  465. unsigned src_id;
  466. cgs_irq_source_set_func_t set;
  467. cgs_irq_handler_func_t handler;
  468. void *private_data;
  469. };
  470. static int cgs_set_irq_state(struct amdgpu_device *adev,
  471. struct amdgpu_irq_src *src,
  472. unsigned type,
  473. enum amdgpu_interrupt_state state)
  474. {
  475. struct cgs_irq_params *irq_params =
  476. (struct cgs_irq_params *)src->data;
  477. if (!irq_params)
  478. return -EINVAL;
  479. if (!irq_params->set)
  480. return -EINVAL;
  481. return irq_params->set(irq_params->private_data,
  482. irq_params->src_id,
  483. type,
  484. (int)state);
  485. }
  486. static int cgs_process_irq(struct amdgpu_device *adev,
  487. struct amdgpu_irq_src *source,
  488. struct amdgpu_iv_entry *entry)
  489. {
  490. struct cgs_irq_params *irq_params =
  491. (struct cgs_irq_params *)source->data;
  492. if (!irq_params)
  493. return -EINVAL;
  494. if (!irq_params->handler)
  495. return -EINVAL;
  496. return irq_params->handler(irq_params->private_data,
  497. irq_params->src_id,
  498. entry->iv_entry);
  499. }
  500. static const struct amdgpu_irq_src_funcs cgs_irq_funcs = {
  501. .set = cgs_set_irq_state,
  502. .process = cgs_process_irq,
  503. };
  504. static int amdgpu_cgs_add_irq_source(struct cgs_device *cgs_device, unsigned src_id,
  505. unsigned num_types,
  506. cgs_irq_source_set_func_t set,
  507. cgs_irq_handler_func_t handler,
  508. void *private_data)
  509. {
  510. CGS_FUNC_ADEV;
  511. int ret = 0;
  512. struct cgs_irq_params *irq_params;
  513. struct amdgpu_irq_src *source =
  514. kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL);
  515. if (!source)
  516. return -ENOMEM;
  517. irq_params =
  518. kzalloc(sizeof(struct cgs_irq_params), GFP_KERNEL);
  519. if (!irq_params) {
  520. kfree(source);
  521. return -ENOMEM;
  522. }
  523. source->num_types = num_types;
  524. source->funcs = &cgs_irq_funcs;
  525. irq_params->src_id = src_id;
  526. irq_params->set = set;
  527. irq_params->handler = handler;
  528. irq_params->private_data = private_data;
  529. source->data = (void *)irq_params;
  530. ret = amdgpu_irq_add_id(adev, src_id, source);
  531. if (ret) {
  532. kfree(irq_params);
  533. kfree(source);
  534. }
  535. return ret;
  536. }
  537. static int amdgpu_cgs_irq_get(struct cgs_device *cgs_device, unsigned src_id, unsigned type)
  538. {
  539. CGS_FUNC_ADEV;
  540. return amdgpu_irq_get(adev, adev->irq.sources[src_id], type);
  541. }
  542. static int amdgpu_cgs_irq_put(struct cgs_device *cgs_device, unsigned src_id, unsigned type)
  543. {
  544. CGS_FUNC_ADEV;
  545. return amdgpu_irq_put(adev, adev->irq.sources[src_id], type);
  546. }
  547. static int amdgpu_cgs_set_clockgating_state(struct cgs_device *cgs_device,
  548. enum amd_ip_block_type block_type,
  549. enum amd_clockgating_state state)
  550. {
  551. CGS_FUNC_ADEV;
  552. int i, r = -1;
  553. for (i = 0; i < adev->num_ip_blocks; i++) {
  554. if (!adev->ip_block_status[i].valid)
  555. continue;
  556. if (adev->ip_blocks[i].type == block_type) {
  557. r = adev->ip_blocks[i].funcs->set_clockgating_state(
  558. (void *)adev,
  559. state);
  560. break;
  561. }
  562. }
  563. return r;
  564. }
  565. static int amdgpu_cgs_set_powergating_state(struct cgs_device *cgs_device,
  566. enum amd_ip_block_type block_type,
  567. enum amd_powergating_state state)
  568. {
  569. CGS_FUNC_ADEV;
  570. int i, r = -1;
  571. for (i = 0; i < adev->num_ip_blocks; i++) {
  572. if (!adev->ip_block_status[i].valid)
  573. continue;
  574. if (adev->ip_blocks[i].type == block_type) {
  575. r = adev->ip_blocks[i].funcs->set_powergating_state(
  576. (void *)adev,
  577. state);
  578. break;
  579. }
  580. }
  581. return r;
  582. }
  583. static uint32_t fw_type_convert(struct cgs_device *cgs_device, uint32_t fw_type)
  584. {
  585. CGS_FUNC_ADEV;
  586. enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM;
  587. switch (fw_type) {
  588. case CGS_UCODE_ID_SDMA0:
  589. result = AMDGPU_UCODE_ID_SDMA0;
  590. break;
  591. case CGS_UCODE_ID_SDMA1:
  592. result = AMDGPU_UCODE_ID_SDMA1;
  593. break;
  594. case CGS_UCODE_ID_CP_CE:
  595. result = AMDGPU_UCODE_ID_CP_CE;
  596. break;
  597. case CGS_UCODE_ID_CP_PFP:
  598. result = AMDGPU_UCODE_ID_CP_PFP;
  599. break;
  600. case CGS_UCODE_ID_CP_ME:
  601. result = AMDGPU_UCODE_ID_CP_ME;
  602. break;
  603. case CGS_UCODE_ID_CP_MEC:
  604. case CGS_UCODE_ID_CP_MEC_JT1:
  605. result = AMDGPU_UCODE_ID_CP_MEC1;
  606. break;
  607. case CGS_UCODE_ID_CP_MEC_JT2:
  608. if (adev->asic_type == CHIP_TONGA || adev->asic_type == CHIP_POLARIS11
  609. || adev->asic_type == CHIP_POLARIS10)
  610. result = AMDGPU_UCODE_ID_CP_MEC2;
  611. else
  612. result = AMDGPU_UCODE_ID_CP_MEC1;
  613. break;
  614. case CGS_UCODE_ID_RLC_G:
  615. result = AMDGPU_UCODE_ID_RLC_G;
  616. break;
  617. default:
  618. DRM_ERROR("Firmware type not supported\n");
  619. }
  620. return result;
  621. }
  622. static int amdgpu_cgs_rel_firmware(struct cgs_device *cgs_device, enum cgs_ucode_id type)
  623. {
  624. CGS_FUNC_ADEV;
  625. if ((CGS_UCODE_ID_SMU == type) || (CGS_UCODE_ID_SMU_SK == type)) {
  626. release_firmware(adev->pm.fw);
  627. return 0;
  628. }
  629. /* cannot release other firmware because they are not created by cgs */
  630. return -EINVAL;
  631. }
  632. static uint16_t amdgpu_get_firmware_version(struct cgs_device *cgs_device,
  633. enum cgs_ucode_id type)
  634. {
  635. CGS_FUNC_ADEV;
  636. uint16_t fw_version;
  637. switch (type) {
  638. case CGS_UCODE_ID_SDMA0:
  639. fw_version = adev->sdma.instance[0].fw_version;
  640. break;
  641. case CGS_UCODE_ID_SDMA1:
  642. fw_version = adev->sdma.instance[1].fw_version;
  643. break;
  644. case CGS_UCODE_ID_CP_CE:
  645. fw_version = adev->gfx.ce_fw_version;
  646. break;
  647. case CGS_UCODE_ID_CP_PFP:
  648. fw_version = adev->gfx.pfp_fw_version;
  649. break;
  650. case CGS_UCODE_ID_CP_ME:
  651. fw_version = adev->gfx.me_fw_version;
  652. break;
  653. case CGS_UCODE_ID_CP_MEC:
  654. fw_version = adev->gfx.mec_fw_version;
  655. break;
  656. case CGS_UCODE_ID_CP_MEC_JT1:
  657. fw_version = adev->gfx.mec_fw_version;
  658. break;
  659. case CGS_UCODE_ID_CP_MEC_JT2:
  660. fw_version = adev->gfx.mec_fw_version;
  661. break;
  662. case CGS_UCODE_ID_RLC_G:
  663. fw_version = adev->gfx.rlc_fw_version;
  664. break;
  665. default:
  666. DRM_ERROR("firmware type %d do not have version\n", type);
  667. fw_version = 0;
  668. }
  669. return fw_version;
  670. }
  671. static int amdgpu_cgs_get_firmware_info(struct cgs_device *cgs_device,
  672. enum cgs_ucode_id type,
  673. struct cgs_firmware_info *info)
  674. {
  675. CGS_FUNC_ADEV;
  676. if ((CGS_UCODE_ID_SMU != type) && (CGS_UCODE_ID_SMU_SK != type)) {
  677. uint64_t gpu_addr;
  678. uint32_t data_size;
  679. const struct gfx_firmware_header_v1_0 *header;
  680. enum AMDGPU_UCODE_ID id;
  681. struct amdgpu_firmware_info *ucode;
  682. id = fw_type_convert(cgs_device, type);
  683. ucode = &adev->firmware.ucode[id];
  684. if (ucode->fw == NULL)
  685. return -EINVAL;
  686. gpu_addr = ucode->mc_addr;
  687. header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
  688. data_size = le32_to_cpu(header->header.ucode_size_bytes);
  689. if ((type == CGS_UCODE_ID_CP_MEC_JT1) ||
  690. (type == CGS_UCODE_ID_CP_MEC_JT2)) {
  691. gpu_addr += le32_to_cpu(header->jt_offset) << 2;
  692. data_size = le32_to_cpu(header->jt_size) << 2;
  693. }
  694. info->mc_addr = gpu_addr;
  695. info->image_size = data_size;
  696. info->version = (uint16_t)le32_to_cpu(header->header.ucode_version);
  697. info->fw_version = amdgpu_get_firmware_version(cgs_device, type);
  698. info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version);
  699. } else {
  700. char fw_name[30] = {0};
  701. int err = 0;
  702. uint32_t ucode_size;
  703. uint32_t ucode_start_address;
  704. const uint8_t *src;
  705. const struct smc_firmware_header_v1_0 *hdr;
  706. if (!adev->pm.fw) {
  707. switch (adev->asic_type) {
  708. case CHIP_TOPAZ:
  709. strcpy(fw_name, "amdgpu/topaz_smc.bin");
  710. break;
  711. case CHIP_TONGA:
  712. if (((adev->pdev->device == 0x6939) && (adev->pdev->revision == 0xf1)) ||
  713. ((adev->pdev->device == 0x6938) && (adev->pdev->revision == 0xf1)))
  714. strcpy(fw_name, "amdgpu/tonga_k_smc.bin");
  715. else
  716. strcpy(fw_name, "amdgpu/tonga_smc.bin");
  717. break;
  718. case CHIP_FIJI:
  719. strcpy(fw_name, "amdgpu/fiji_smc.bin");
  720. break;
  721. case CHIP_POLARIS11:
  722. if (type == CGS_UCODE_ID_SMU)
  723. strcpy(fw_name, "amdgpu/polaris11_smc.bin");
  724. else if (type == CGS_UCODE_ID_SMU_SK)
  725. strcpy(fw_name, "amdgpu/polaris11_smc_sk.bin");
  726. break;
  727. case CHIP_POLARIS10:
  728. if (type == CGS_UCODE_ID_SMU)
  729. strcpy(fw_name, "amdgpu/polaris10_smc.bin");
  730. else if (type == CGS_UCODE_ID_SMU_SK)
  731. strcpy(fw_name, "amdgpu/polaris10_smc_sk.bin");
  732. break;
  733. default:
  734. DRM_ERROR("SMC firmware not supported\n");
  735. return -EINVAL;
  736. }
  737. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  738. if (err) {
  739. DRM_ERROR("Failed to request firmware\n");
  740. return err;
  741. }
  742. err = amdgpu_ucode_validate(adev->pm.fw);
  743. if (err) {
  744. DRM_ERROR("Failed to load firmware \"%s\"", fw_name);
  745. release_firmware(adev->pm.fw);
  746. adev->pm.fw = NULL;
  747. return err;
  748. }
  749. }
  750. hdr = (const struct smc_firmware_header_v1_0 *) adev->pm.fw->data;
  751. amdgpu_ucode_print_smc_hdr(&hdr->header);
  752. adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
  753. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
  754. ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
  755. src = (const uint8_t *)(adev->pm.fw->data +
  756. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  757. info->version = adev->pm.fw_version;
  758. info->image_size = ucode_size;
  759. info->ucode_start_address = ucode_start_address;
  760. info->kptr = (void *)src;
  761. }
  762. return 0;
  763. }
  764. static int amdgpu_cgs_query_system_info(struct cgs_device *cgs_device,
  765. struct cgs_system_info *sys_info)
  766. {
  767. CGS_FUNC_ADEV;
  768. if (NULL == sys_info)
  769. return -ENODEV;
  770. if (sizeof(struct cgs_system_info) != sys_info->size)
  771. return -ENODEV;
  772. switch (sys_info->info_id) {
  773. case CGS_SYSTEM_INFO_ADAPTER_BDF_ID:
  774. sys_info->value = adev->pdev->devfn | (adev->pdev->bus->number << 8);
  775. break;
  776. case CGS_SYSTEM_INFO_PCIE_GEN_INFO:
  777. sys_info->value = adev->pm.pcie_gen_mask;
  778. break;
  779. case CGS_SYSTEM_INFO_PCIE_MLW:
  780. sys_info->value = adev->pm.pcie_mlw_mask;
  781. break;
  782. case CGS_SYSTEM_INFO_PCIE_DEV:
  783. sys_info->value = adev->pdev->device;
  784. break;
  785. case CGS_SYSTEM_INFO_PCIE_REV:
  786. sys_info->value = adev->pdev->revision;
  787. break;
  788. case CGS_SYSTEM_INFO_CG_FLAGS:
  789. sys_info->value = adev->cg_flags;
  790. break;
  791. case CGS_SYSTEM_INFO_PG_FLAGS:
  792. sys_info->value = adev->pg_flags;
  793. break;
  794. case CGS_SYSTEM_INFO_GFX_CU_INFO:
  795. sys_info->value = adev->gfx.cu_info.number;
  796. break;
  797. case CGS_SYSTEM_INFO_GFX_SE_INFO:
  798. sys_info->value = adev->gfx.config.max_shader_engines;
  799. break;
  800. case CGS_SYSTEM_INFO_PCIE_SUB_SYS_ID:
  801. sys_info->value = adev->pdev->subsystem_device;
  802. break;
  803. case CGS_SYSTEM_INFO_PCIE_SUB_SYS_VENDOR_ID:
  804. sys_info->value = adev->pdev->subsystem_vendor;
  805. break;
  806. default:
  807. return -ENODEV;
  808. }
  809. return 0;
  810. }
  811. static int amdgpu_cgs_get_active_displays_info(struct cgs_device *cgs_device,
  812. struct cgs_display_info *info)
  813. {
  814. CGS_FUNC_ADEV;
  815. struct amdgpu_crtc *amdgpu_crtc;
  816. struct drm_device *ddev = adev->ddev;
  817. struct drm_crtc *crtc;
  818. uint32_t line_time_us, vblank_lines;
  819. struct cgs_mode_info *mode_info;
  820. if (info == NULL)
  821. return -EINVAL;
  822. mode_info = info->mode_info;
  823. if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
  824. list_for_each_entry(crtc,
  825. &ddev->mode_config.crtc_list, head) {
  826. amdgpu_crtc = to_amdgpu_crtc(crtc);
  827. if (crtc->enabled) {
  828. info->active_display_mask |= (1 << amdgpu_crtc->crtc_id);
  829. info->display_count++;
  830. }
  831. if (mode_info != NULL &&
  832. crtc->enabled && amdgpu_crtc->enabled &&
  833. amdgpu_crtc->hw_mode.clock) {
  834. line_time_us = (amdgpu_crtc->hw_mode.crtc_htotal * 1000) /
  835. amdgpu_crtc->hw_mode.clock;
  836. vblank_lines = amdgpu_crtc->hw_mode.crtc_vblank_end -
  837. amdgpu_crtc->hw_mode.crtc_vdisplay +
  838. (amdgpu_crtc->v_border * 2);
  839. mode_info->vblank_time_us = vblank_lines * line_time_us;
  840. mode_info->refresh_rate = drm_mode_vrefresh(&amdgpu_crtc->hw_mode);
  841. mode_info->ref_clock = adev->clock.spll.reference_freq;
  842. mode_info = NULL;
  843. }
  844. }
  845. }
  846. return 0;
  847. }
  848. static int amdgpu_cgs_notify_dpm_enabled(struct cgs_device *cgs_device, bool enabled)
  849. {
  850. CGS_FUNC_ADEV;
  851. adev->pm.dpm_enabled = enabled;
  852. return 0;
  853. }
  854. /** \brief evaluate acpi namespace object, handle or pathname must be valid
  855. * \param cgs_device
  856. * \param info input/output arguments for the control method
  857. * \return status
  858. */
  859. #if defined(CONFIG_ACPI)
  860. static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
  861. struct cgs_acpi_method_info *info)
  862. {
  863. CGS_FUNC_ADEV;
  864. acpi_handle handle;
  865. struct acpi_object_list input;
  866. struct acpi_buffer output = { ACPI_ALLOCATE_BUFFER, NULL };
  867. union acpi_object *params, *obj;
  868. uint8_t name[5] = {'\0'};
  869. struct cgs_acpi_method_argument *argument;
  870. uint32_t i, count;
  871. acpi_status status;
  872. int result;
  873. handle = ACPI_HANDLE(&adev->pdev->dev);
  874. if (!handle)
  875. return -ENODEV;
  876. memset(&input, 0, sizeof(struct acpi_object_list));
  877. /* validate input info */
  878. if (info->size != sizeof(struct cgs_acpi_method_info))
  879. return -EINVAL;
  880. input.count = info->input_count;
  881. if (info->input_count > 0) {
  882. if (info->pinput_argument == NULL)
  883. return -EINVAL;
  884. argument = info->pinput_argument;
  885. for (i = 0; i < info->input_count; i++) {
  886. if (((argument->type == ACPI_TYPE_STRING) ||
  887. (argument->type == ACPI_TYPE_BUFFER)) &&
  888. (argument->pointer == NULL))
  889. return -EINVAL;
  890. argument++;
  891. }
  892. }
  893. if (info->output_count > 0) {
  894. if (info->poutput_argument == NULL)
  895. return -EINVAL;
  896. argument = info->poutput_argument;
  897. for (i = 0; i < info->output_count; i++) {
  898. if (((argument->type == ACPI_TYPE_STRING) ||
  899. (argument->type == ACPI_TYPE_BUFFER))
  900. && (argument->pointer == NULL))
  901. return -EINVAL;
  902. argument++;
  903. }
  904. }
  905. /* The path name passed to acpi_evaluate_object should be null terminated */
  906. if ((info->field & CGS_ACPI_FIELD_METHOD_NAME) != 0) {
  907. strncpy(name, (char *)&(info->name), sizeof(uint32_t));
  908. name[4] = '\0';
  909. }
  910. /* parse input parameters */
  911. if (input.count > 0) {
  912. input.pointer = params =
  913. kzalloc(sizeof(union acpi_object) * input.count, GFP_KERNEL);
  914. if (params == NULL)
  915. return -EINVAL;
  916. argument = info->pinput_argument;
  917. for (i = 0; i < input.count; i++) {
  918. params->type = argument->type;
  919. switch (params->type) {
  920. case ACPI_TYPE_INTEGER:
  921. params->integer.value = argument->value;
  922. break;
  923. case ACPI_TYPE_STRING:
  924. params->string.length = argument->data_length;
  925. params->string.pointer = argument->pointer;
  926. break;
  927. case ACPI_TYPE_BUFFER:
  928. params->buffer.length = argument->data_length;
  929. params->buffer.pointer = argument->pointer;
  930. break;
  931. default:
  932. break;
  933. }
  934. params++;
  935. argument++;
  936. }
  937. }
  938. /* parse output info */
  939. count = info->output_count;
  940. argument = info->poutput_argument;
  941. /* evaluate the acpi method */
  942. status = acpi_evaluate_object(handle, name, &input, &output);
  943. if (ACPI_FAILURE(status)) {
  944. result = -EIO;
  945. goto free_input;
  946. }
  947. /* return the output info */
  948. obj = output.pointer;
  949. if (count > 1) {
  950. if ((obj->type != ACPI_TYPE_PACKAGE) ||
  951. (obj->package.count != count)) {
  952. result = -EIO;
  953. goto free_obj;
  954. }
  955. params = obj->package.elements;
  956. } else
  957. params = obj;
  958. if (params == NULL) {
  959. result = -EIO;
  960. goto free_obj;
  961. }
  962. for (i = 0; i < count; i++) {
  963. if (argument->type != params->type) {
  964. result = -EIO;
  965. goto free_obj;
  966. }
  967. switch (params->type) {
  968. case ACPI_TYPE_INTEGER:
  969. argument->value = params->integer.value;
  970. break;
  971. case ACPI_TYPE_STRING:
  972. if ((params->string.length != argument->data_length) ||
  973. (params->string.pointer == NULL)) {
  974. result = -EIO;
  975. goto free_obj;
  976. }
  977. strncpy(argument->pointer,
  978. params->string.pointer,
  979. params->string.length);
  980. break;
  981. case ACPI_TYPE_BUFFER:
  982. if (params->buffer.pointer == NULL) {
  983. result = -EIO;
  984. goto free_obj;
  985. }
  986. memcpy(argument->pointer,
  987. params->buffer.pointer,
  988. argument->data_length);
  989. break;
  990. default:
  991. break;
  992. }
  993. argument++;
  994. params++;
  995. }
  996. result = 0;
  997. free_obj:
  998. kfree(obj);
  999. free_input:
  1000. kfree((void *)input.pointer);
  1001. return result;
  1002. }
  1003. #else
  1004. static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
  1005. struct cgs_acpi_method_info *info)
  1006. {
  1007. return -EIO;
  1008. }
  1009. #endif
  1010. static int amdgpu_cgs_call_acpi_method(struct cgs_device *cgs_device,
  1011. uint32_t acpi_method,
  1012. uint32_t acpi_function,
  1013. void *pinput, void *poutput,
  1014. uint32_t output_count,
  1015. uint32_t input_size,
  1016. uint32_t output_size)
  1017. {
  1018. struct cgs_acpi_method_argument acpi_input[2] = { {0}, {0} };
  1019. struct cgs_acpi_method_argument acpi_output = {0};
  1020. struct cgs_acpi_method_info info = {0};
  1021. acpi_input[0].type = CGS_ACPI_TYPE_INTEGER;
  1022. acpi_input[0].data_length = sizeof(uint32_t);
  1023. acpi_input[0].value = acpi_function;
  1024. acpi_input[1].type = CGS_ACPI_TYPE_BUFFER;
  1025. acpi_input[1].data_length = input_size;
  1026. acpi_input[1].pointer = pinput;
  1027. acpi_output.type = CGS_ACPI_TYPE_BUFFER;
  1028. acpi_output.data_length = output_size;
  1029. acpi_output.pointer = poutput;
  1030. info.size = sizeof(struct cgs_acpi_method_info);
  1031. info.field = CGS_ACPI_FIELD_METHOD_NAME | CGS_ACPI_FIELD_INPUT_ARGUMENT_COUNT;
  1032. info.input_count = 2;
  1033. info.name = acpi_method;
  1034. info.pinput_argument = acpi_input;
  1035. info.output_count = output_count;
  1036. info.poutput_argument = &acpi_output;
  1037. return amdgpu_cgs_acpi_eval_object(cgs_device, &info);
  1038. }
  1039. static const struct cgs_ops amdgpu_cgs_ops = {
  1040. amdgpu_cgs_gpu_mem_info,
  1041. amdgpu_cgs_gmap_kmem,
  1042. amdgpu_cgs_gunmap_kmem,
  1043. amdgpu_cgs_alloc_gpu_mem,
  1044. amdgpu_cgs_free_gpu_mem,
  1045. amdgpu_cgs_gmap_gpu_mem,
  1046. amdgpu_cgs_gunmap_gpu_mem,
  1047. amdgpu_cgs_kmap_gpu_mem,
  1048. amdgpu_cgs_kunmap_gpu_mem,
  1049. amdgpu_cgs_read_register,
  1050. amdgpu_cgs_write_register,
  1051. amdgpu_cgs_read_ind_register,
  1052. amdgpu_cgs_write_ind_register,
  1053. amdgpu_cgs_read_pci_config_byte,
  1054. amdgpu_cgs_read_pci_config_word,
  1055. amdgpu_cgs_read_pci_config_dword,
  1056. amdgpu_cgs_write_pci_config_byte,
  1057. amdgpu_cgs_write_pci_config_word,
  1058. amdgpu_cgs_write_pci_config_dword,
  1059. amdgpu_cgs_get_pci_resource,
  1060. amdgpu_cgs_atom_get_data_table,
  1061. amdgpu_cgs_atom_get_cmd_table_revs,
  1062. amdgpu_cgs_atom_exec_cmd_table,
  1063. amdgpu_cgs_create_pm_request,
  1064. amdgpu_cgs_destroy_pm_request,
  1065. amdgpu_cgs_set_pm_request,
  1066. amdgpu_cgs_pm_request_clock,
  1067. amdgpu_cgs_pm_request_engine,
  1068. amdgpu_cgs_pm_query_clock_limits,
  1069. amdgpu_cgs_set_camera_voltages,
  1070. amdgpu_cgs_get_firmware_info,
  1071. amdgpu_cgs_rel_firmware,
  1072. amdgpu_cgs_set_powergating_state,
  1073. amdgpu_cgs_set_clockgating_state,
  1074. amdgpu_cgs_get_active_displays_info,
  1075. amdgpu_cgs_notify_dpm_enabled,
  1076. amdgpu_cgs_call_acpi_method,
  1077. amdgpu_cgs_query_system_info,
  1078. };
  1079. static const struct cgs_os_ops amdgpu_cgs_os_ops = {
  1080. amdgpu_cgs_add_irq_source,
  1081. amdgpu_cgs_irq_get,
  1082. amdgpu_cgs_irq_put
  1083. };
  1084. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev)
  1085. {
  1086. struct amdgpu_cgs_device *cgs_device =
  1087. kmalloc(sizeof(*cgs_device), GFP_KERNEL);
  1088. if (!cgs_device) {
  1089. DRM_ERROR("Couldn't allocate CGS device structure\n");
  1090. return NULL;
  1091. }
  1092. cgs_device->base.ops = &amdgpu_cgs_ops;
  1093. cgs_device->base.os_ops = &amdgpu_cgs_os_ops;
  1094. cgs_device->adev = adev;
  1095. return (struct cgs_device *)cgs_device;
  1096. }
  1097. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device)
  1098. {
  1099. kfree(cgs_device);
  1100. }