amdgpu_kms.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "amdgpu.h"
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu_uvd.h"
  32. #include "amdgpu_vce.h"
  33. #include <linux/vga_switcheroo.h>
  34. #include <linux/slab.h>
  35. #include <linux/pm_runtime.h>
  36. #include "amdgpu_amdkfd.h"
  37. #if defined(CONFIG_VGA_SWITCHEROO)
  38. bool amdgpu_has_atpx(void);
  39. #else
  40. static inline bool amdgpu_has_atpx(void) { return false; }
  41. #endif
  42. /**
  43. * amdgpu_driver_unload_kms - Main unload function for KMS.
  44. *
  45. * @dev: drm dev pointer
  46. *
  47. * This is the main unload function for KMS (all asics).
  48. * Returns 0 on success.
  49. */
  50. void amdgpu_driver_unload_kms(struct drm_device *dev)
  51. {
  52. struct amdgpu_device *adev = dev->dev_private;
  53. if (adev == NULL)
  54. return;
  55. if (adev->rmmio == NULL)
  56. goto done_free;
  57. if (amdgpu_sriov_vf(adev))
  58. amdgpu_virt_request_full_gpu(adev, false);
  59. if (amdgpu_device_is_px(dev)) {
  60. pm_runtime_get_sync(dev->dev);
  61. pm_runtime_forbid(dev->dev);
  62. }
  63. amdgpu_amdkfd_device_fini(adev);
  64. amdgpu_acpi_fini(adev);
  65. amdgpu_device_fini(adev);
  66. done_free:
  67. kfree(adev);
  68. dev->dev_private = NULL;
  69. }
  70. /**
  71. * amdgpu_driver_load_kms - Main load function for KMS.
  72. *
  73. * @dev: drm dev pointer
  74. * @flags: device flags
  75. *
  76. * This is the main load function for KMS (all asics).
  77. * Returns 0 on success, error on failure.
  78. */
  79. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
  80. {
  81. struct amdgpu_device *adev;
  82. int r, acpi_status;
  83. adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
  84. if (adev == NULL) {
  85. return -ENOMEM;
  86. }
  87. dev->dev_private = (void *)adev;
  88. if ((amdgpu_runtime_pm != 0) &&
  89. amdgpu_has_atpx() &&
  90. (amdgpu_is_atpx_hybrid() ||
  91. amdgpu_has_atpx_dgpu_power_cntl()) &&
  92. ((flags & AMD_IS_APU) == 0))
  93. flags |= AMD_IS_PX;
  94. /* amdgpu_device_init should report only fatal error
  95. * like memory allocation failure or iomapping failure,
  96. * or memory manager initialization failure, it must
  97. * properly initialize the GPU MC controller and permit
  98. * VRAM allocation
  99. */
  100. r = amdgpu_device_init(adev, dev, dev->pdev, flags);
  101. if (r) {
  102. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  103. goto out;
  104. }
  105. /* Call ACPI methods: require modeset init
  106. * but failure is not fatal
  107. */
  108. if (!r) {
  109. acpi_status = amdgpu_acpi_init(adev);
  110. if (acpi_status)
  111. dev_dbg(&dev->pdev->dev,
  112. "Error during ACPI methods call\n");
  113. }
  114. amdgpu_amdkfd_load_interface(adev);
  115. amdgpu_amdkfd_device_probe(adev);
  116. amdgpu_amdkfd_device_init(adev);
  117. if (amdgpu_device_is_px(dev)) {
  118. pm_runtime_use_autosuspend(dev->dev);
  119. pm_runtime_set_autosuspend_delay(dev->dev, 5000);
  120. pm_runtime_set_active(dev->dev);
  121. pm_runtime_allow(dev->dev);
  122. pm_runtime_mark_last_busy(dev->dev);
  123. pm_runtime_put_autosuspend(dev->dev);
  124. }
  125. if (amdgpu_sriov_vf(adev))
  126. amdgpu_virt_release_full_gpu(adev, true);
  127. out:
  128. if (r) {
  129. /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
  130. if (adev->rmmio && amdgpu_device_is_px(dev))
  131. pm_runtime_put_noidle(dev->dev);
  132. amdgpu_driver_unload_kms(dev);
  133. }
  134. return r;
  135. }
  136. static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
  137. struct drm_amdgpu_query_fw *query_fw,
  138. struct amdgpu_device *adev)
  139. {
  140. switch (query_fw->fw_type) {
  141. case AMDGPU_INFO_FW_VCE:
  142. fw_info->ver = adev->vce.fw_version;
  143. fw_info->feature = adev->vce.fb_version;
  144. break;
  145. case AMDGPU_INFO_FW_UVD:
  146. fw_info->ver = adev->uvd.fw_version;
  147. fw_info->feature = 0;
  148. break;
  149. case AMDGPU_INFO_FW_GMC:
  150. fw_info->ver = adev->mc.fw_version;
  151. fw_info->feature = 0;
  152. break;
  153. case AMDGPU_INFO_FW_GFX_ME:
  154. fw_info->ver = adev->gfx.me_fw_version;
  155. fw_info->feature = adev->gfx.me_feature_version;
  156. break;
  157. case AMDGPU_INFO_FW_GFX_PFP:
  158. fw_info->ver = adev->gfx.pfp_fw_version;
  159. fw_info->feature = adev->gfx.pfp_feature_version;
  160. break;
  161. case AMDGPU_INFO_FW_GFX_CE:
  162. fw_info->ver = adev->gfx.ce_fw_version;
  163. fw_info->feature = adev->gfx.ce_feature_version;
  164. break;
  165. case AMDGPU_INFO_FW_GFX_RLC:
  166. fw_info->ver = adev->gfx.rlc_fw_version;
  167. fw_info->feature = adev->gfx.rlc_feature_version;
  168. break;
  169. case AMDGPU_INFO_FW_GFX_MEC:
  170. if (query_fw->index == 0) {
  171. fw_info->ver = adev->gfx.mec_fw_version;
  172. fw_info->feature = adev->gfx.mec_feature_version;
  173. } else if (query_fw->index == 1) {
  174. fw_info->ver = adev->gfx.mec2_fw_version;
  175. fw_info->feature = adev->gfx.mec2_feature_version;
  176. } else
  177. return -EINVAL;
  178. break;
  179. case AMDGPU_INFO_FW_SMC:
  180. fw_info->ver = adev->pm.fw_version;
  181. fw_info->feature = 0;
  182. break;
  183. case AMDGPU_INFO_FW_SDMA:
  184. if (query_fw->index >= adev->sdma.num_instances)
  185. return -EINVAL;
  186. fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
  187. fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
  188. break;
  189. default:
  190. return -EINVAL;
  191. }
  192. return 0;
  193. }
  194. /*
  195. * Userspace get information ioctl
  196. */
  197. /**
  198. * amdgpu_info_ioctl - answer a device specific request.
  199. *
  200. * @adev: amdgpu device pointer
  201. * @data: request object
  202. * @filp: drm filp
  203. *
  204. * This function is used to pass device specific parameters to the userspace
  205. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  206. * etc. (all asics).
  207. * Returns 0 on success, -EINVAL on failure.
  208. */
  209. static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  210. {
  211. struct amdgpu_device *adev = dev->dev_private;
  212. struct drm_amdgpu_info *info = data;
  213. struct amdgpu_mode_info *minfo = &adev->mode_info;
  214. void __user *out = (void __user *)(long)info->return_pointer;
  215. uint32_t size = info->return_size;
  216. struct drm_crtc *crtc;
  217. uint32_t ui32 = 0;
  218. uint64_t ui64 = 0;
  219. int i, found;
  220. int ui32_size = sizeof(ui32);
  221. if (!info->return_size || !info->return_pointer)
  222. return -EINVAL;
  223. switch (info->query) {
  224. case AMDGPU_INFO_ACCEL_WORKING:
  225. ui32 = adev->accel_working;
  226. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  227. case AMDGPU_INFO_CRTC_FROM_ID:
  228. for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
  229. crtc = (struct drm_crtc *)minfo->crtcs[i];
  230. if (crtc && crtc->base.id == info->mode_crtc.id) {
  231. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  232. ui32 = amdgpu_crtc->crtc_id;
  233. found = 1;
  234. break;
  235. }
  236. }
  237. if (!found) {
  238. DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
  239. return -EINVAL;
  240. }
  241. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  242. case AMDGPU_INFO_HW_IP_INFO: {
  243. struct drm_amdgpu_info_hw_ip ip = {};
  244. enum amd_ip_block_type type;
  245. uint32_t ring_mask = 0;
  246. uint32_t ib_start_alignment = 0;
  247. uint32_t ib_size_alignment = 0;
  248. if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  249. return -EINVAL;
  250. switch (info->query_hw_ip.type) {
  251. case AMDGPU_HW_IP_GFX:
  252. type = AMD_IP_BLOCK_TYPE_GFX;
  253. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  254. ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
  255. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  256. ib_size_alignment = 8;
  257. break;
  258. case AMDGPU_HW_IP_COMPUTE:
  259. type = AMD_IP_BLOCK_TYPE_GFX;
  260. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  261. ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
  262. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  263. ib_size_alignment = 8;
  264. break;
  265. case AMDGPU_HW_IP_DMA:
  266. type = AMD_IP_BLOCK_TYPE_SDMA;
  267. for (i = 0; i < adev->sdma.num_instances; i++)
  268. ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
  269. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  270. ib_size_alignment = 1;
  271. break;
  272. case AMDGPU_HW_IP_UVD:
  273. type = AMD_IP_BLOCK_TYPE_UVD;
  274. ring_mask = adev->uvd.ring.ready ? 1 : 0;
  275. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  276. ib_size_alignment = 16;
  277. break;
  278. case AMDGPU_HW_IP_VCE:
  279. type = AMD_IP_BLOCK_TYPE_VCE;
  280. for (i = 0; i < adev->vce.num_rings; i++)
  281. ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
  282. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  283. ib_size_alignment = 1;
  284. break;
  285. case AMDGPU_HW_IP_UVD_ENC:
  286. type = AMD_IP_BLOCK_TYPE_UVD;
  287. for (i = 0; i < adev->uvd.num_enc_rings; i++)
  288. ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
  289. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  290. ib_size_alignment = 1;
  291. break;
  292. default:
  293. return -EINVAL;
  294. }
  295. for (i = 0; i < adev->num_ip_blocks; i++) {
  296. if (adev->ip_blocks[i].version->type == type &&
  297. adev->ip_blocks[i].status.valid) {
  298. ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
  299. ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
  300. ip.capabilities_flags = 0;
  301. ip.available_rings = ring_mask;
  302. ip.ib_start_alignment = ib_start_alignment;
  303. ip.ib_size_alignment = ib_size_alignment;
  304. break;
  305. }
  306. }
  307. return copy_to_user(out, &ip,
  308. min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
  309. }
  310. case AMDGPU_INFO_HW_IP_COUNT: {
  311. enum amd_ip_block_type type;
  312. uint32_t count = 0;
  313. switch (info->query_hw_ip.type) {
  314. case AMDGPU_HW_IP_GFX:
  315. type = AMD_IP_BLOCK_TYPE_GFX;
  316. break;
  317. case AMDGPU_HW_IP_COMPUTE:
  318. type = AMD_IP_BLOCK_TYPE_GFX;
  319. break;
  320. case AMDGPU_HW_IP_DMA:
  321. type = AMD_IP_BLOCK_TYPE_SDMA;
  322. break;
  323. case AMDGPU_HW_IP_UVD:
  324. type = AMD_IP_BLOCK_TYPE_UVD;
  325. break;
  326. case AMDGPU_HW_IP_VCE:
  327. type = AMD_IP_BLOCK_TYPE_VCE;
  328. break;
  329. case AMDGPU_HW_IP_UVD_ENC:
  330. type = AMD_IP_BLOCK_TYPE_UVD;
  331. break;
  332. default:
  333. return -EINVAL;
  334. }
  335. for (i = 0; i < adev->num_ip_blocks; i++)
  336. if (adev->ip_blocks[i].version->type == type &&
  337. adev->ip_blocks[i].status.valid &&
  338. count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  339. count++;
  340. return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
  341. }
  342. case AMDGPU_INFO_TIMESTAMP:
  343. ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
  344. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  345. case AMDGPU_INFO_FW_VERSION: {
  346. struct drm_amdgpu_info_firmware fw_info;
  347. int ret;
  348. /* We only support one instance of each IP block right now. */
  349. if (info->query_fw.ip_instance != 0)
  350. return -EINVAL;
  351. ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
  352. if (ret)
  353. return ret;
  354. return copy_to_user(out, &fw_info,
  355. min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
  356. }
  357. case AMDGPU_INFO_NUM_BYTES_MOVED:
  358. ui64 = atomic64_read(&adev->num_bytes_moved);
  359. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  360. case AMDGPU_INFO_NUM_EVICTIONS:
  361. ui64 = atomic64_read(&adev->num_evictions);
  362. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  363. case AMDGPU_INFO_VRAM_USAGE:
  364. ui64 = atomic64_read(&adev->vram_usage);
  365. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  366. case AMDGPU_INFO_VIS_VRAM_USAGE:
  367. ui64 = atomic64_read(&adev->vram_vis_usage);
  368. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  369. case AMDGPU_INFO_GTT_USAGE:
  370. ui64 = atomic64_read(&adev->gtt_usage);
  371. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  372. case AMDGPU_INFO_GDS_CONFIG: {
  373. struct drm_amdgpu_info_gds gds_info;
  374. memset(&gds_info, 0, sizeof(gds_info));
  375. gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
  376. gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
  377. gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
  378. gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
  379. gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
  380. gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
  381. gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
  382. return copy_to_user(out, &gds_info,
  383. min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
  384. }
  385. case AMDGPU_INFO_VRAM_GTT: {
  386. struct drm_amdgpu_info_vram_gtt vram_gtt;
  387. vram_gtt.vram_size = adev->mc.real_vram_size;
  388. vram_gtt.vram_size -= adev->vram_pin_size;
  389. vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
  390. vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
  391. vram_gtt.gtt_size = adev->mc.gtt_size;
  392. vram_gtt.gtt_size -= adev->gart_pin_size;
  393. return copy_to_user(out, &vram_gtt,
  394. min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
  395. }
  396. case AMDGPU_INFO_MEMORY: {
  397. struct drm_amdgpu_memory_info mem;
  398. memset(&mem, 0, sizeof(mem));
  399. mem.vram.total_heap_size = adev->mc.real_vram_size;
  400. mem.vram.usable_heap_size =
  401. adev->mc.real_vram_size - adev->vram_pin_size;
  402. mem.vram.heap_usage = atomic64_read(&adev->vram_usage);
  403. mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
  404. mem.cpu_accessible_vram.total_heap_size =
  405. adev->mc.visible_vram_size;
  406. mem.cpu_accessible_vram.usable_heap_size =
  407. adev->mc.visible_vram_size -
  408. (adev->vram_pin_size - adev->invisible_pin_size);
  409. mem.cpu_accessible_vram.heap_usage =
  410. atomic64_read(&adev->vram_vis_usage);
  411. mem.cpu_accessible_vram.max_allocation =
  412. mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
  413. mem.gtt.total_heap_size = adev->mc.gtt_size;
  414. mem.gtt.usable_heap_size =
  415. adev->mc.gtt_size - adev->gart_pin_size;
  416. mem.gtt.heap_usage = atomic64_read(&adev->gtt_usage);
  417. mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
  418. return copy_to_user(out, &mem,
  419. min((size_t)size, sizeof(mem)))
  420. ? -EFAULT : 0;
  421. }
  422. case AMDGPU_INFO_READ_MMR_REG: {
  423. unsigned n, alloc_size;
  424. uint32_t *regs;
  425. unsigned se_num = (info->read_mmr_reg.instance >>
  426. AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
  427. AMDGPU_INFO_MMR_SE_INDEX_MASK;
  428. unsigned sh_num = (info->read_mmr_reg.instance >>
  429. AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
  430. AMDGPU_INFO_MMR_SH_INDEX_MASK;
  431. /* set full masks if the userspace set all bits
  432. * in the bitfields */
  433. if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
  434. se_num = 0xffffffff;
  435. if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
  436. sh_num = 0xffffffff;
  437. regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
  438. if (!regs)
  439. return -ENOMEM;
  440. alloc_size = info->read_mmr_reg.count * sizeof(*regs);
  441. for (i = 0; i < info->read_mmr_reg.count; i++)
  442. if (amdgpu_asic_read_register(adev, se_num, sh_num,
  443. info->read_mmr_reg.dword_offset + i,
  444. &regs[i])) {
  445. DRM_DEBUG_KMS("unallowed offset %#x\n",
  446. info->read_mmr_reg.dword_offset + i);
  447. kfree(regs);
  448. return -EFAULT;
  449. }
  450. n = copy_to_user(out, regs, min(size, alloc_size));
  451. kfree(regs);
  452. return n ? -EFAULT : 0;
  453. }
  454. case AMDGPU_INFO_DEV_INFO: {
  455. struct drm_amdgpu_info_device dev_info = {};
  456. dev_info.device_id = dev->pdev->device;
  457. dev_info.chip_rev = adev->rev_id;
  458. dev_info.external_rev = adev->external_rev_id;
  459. dev_info.pci_rev = dev->pdev->revision;
  460. dev_info.family = adev->family;
  461. dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
  462. dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
  463. /* return all clocks in KHz */
  464. dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
  465. if (adev->pm.dpm_enabled) {
  466. dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
  467. dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
  468. } else {
  469. dev_info.max_engine_clock = adev->pm.default_sclk * 10;
  470. dev_info.max_memory_clock = adev->pm.default_mclk * 10;
  471. }
  472. dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
  473. dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
  474. adev->gfx.config.max_shader_engines;
  475. dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
  476. dev_info._pad = 0;
  477. dev_info.ids_flags = 0;
  478. if (adev->flags & AMD_IS_APU)
  479. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
  480. if (amdgpu_sriov_vf(adev))
  481. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
  482. dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
  483. dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
  484. dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
  485. dev_info.pte_fragment_size = (1 << AMDGPU_LOG2_PAGES_PER_FRAG) *
  486. AMDGPU_GPU_PAGE_SIZE;
  487. dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
  488. dev_info.cu_active_number = adev->gfx.cu_info.number;
  489. dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
  490. dev_info.ce_ram_size = adev->gfx.ce_ram_size;
  491. memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
  492. sizeof(adev->gfx.cu_info.bitmap));
  493. dev_info.vram_type = adev->mc.vram_type;
  494. dev_info.vram_bit_width = adev->mc.vram_width;
  495. dev_info.vce_harvest_config = adev->vce.harvest_config;
  496. dev_info.gc_double_offchip_lds_buf =
  497. adev->gfx.config.double_offchip_lds_buf;
  498. return copy_to_user(out, &dev_info,
  499. min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
  500. }
  501. case AMDGPU_INFO_VCE_CLOCK_TABLE: {
  502. unsigned i;
  503. struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
  504. struct amd_vce_state *vce_state;
  505. for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
  506. vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
  507. if (vce_state) {
  508. vce_clk_table.entries[i].sclk = vce_state->sclk;
  509. vce_clk_table.entries[i].mclk = vce_state->mclk;
  510. vce_clk_table.entries[i].eclk = vce_state->evclk;
  511. vce_clk_table.num_valid_entries++;
  512. }
  513. }
  514. return copy_to_user(out, &vce_clk_table,
  515. min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
  516. }
  517. case AMDGPU_INFO_VBIOS: {
  518. uint32_t bios_size = adev->bios_size;
  519. switch (info->vbios_info.type) {
  520. case AMDGPU_INFO_VBIOS_SIZE:
  521. return copy_to_user(out, &bios_size,
  522. min((size_t)size, sizeof(bios_size)))
  523. ? -EFAULT : 0;
  524. case AMDGPU_INFO_VBIOS_IMAGE: {
  525. uint8_t *bios;
  526. uint32_t bios_offset = info->vbios_info.offset;
  527. if (bios_offset >= bios_size)
  528. return -EINVAL;
  529. bios = adev->bios + bios_offset;
  530. return copy_to_user(out, bios,
  531. min((size_t)size, (size_t)(bios_size - bios_offset)))
  532. ? -EFAULT : 0;
  533. }
  534. default:
  535. DRM_DEBUG_KMS("Invalid request %d\n",
  536. info->vbios_info.type);
  537. return -EINVAL;
  538. }
  539. }
  540. case AMDGPU_INFO_NUM_HANDLES: {
  541. struct drm_amdgpu_info_num_handles handle;
  542. switch (info->query_hw_ip.type) {
  543. case AMDGPU_HW_IP_UVD:
  544. /* Starting Polaris, we support unlimited UVD handles */
  545. if (adev->asic_type < CHIP_POLARIS10) {
  546. handle.uvd_max_handles = adev->uvd.max_handles;
  547. handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
  548. return copy_to_user(out, &handle,
  549. min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
  550. } else {
  551. return -ENODATA;
  552. }
  553. break;
  554. default:
  555. return -EINVAL;
  556. }
  557. }
  558. case AMDGPU_INFO_SENSOR: {
  559. struct pp_gpu_power query = {0};
  560. int query_size = sizeof(query);
  561. if (amdgpu_dpm == 0)
  562. return -ENOENT;
  563. switch (info->sensor_info.type) {
  564. case AMDGPU_INFO_SENSOR_GFX_SCLK:
  565. /* get sclk in Mhz */
  566. if (amdgpu_dpm_read_sensor(adev,
  567. AMDGPU_PP_SENSOR_GFX_SCLK,
  568. (void *)&ui32, &ui32_size)) {
  569. return -EINVAL;
  570. }
  571. ui32 /= 100;
  572. break;
  573. case AMDGPU_INFO_SENSOR_GFX_MCLK:
  574. /* get mclk in Mhz */
  575. if (amdgpu_dpm_read_sensor(adev,
  576. AMDGPU_PP_SENSOR_GFX_MCLK,
  577. (void *)&ui32, &ui32_size)) {
  578. return -EINVAL;
  579. }
  580. ui32 /= 100;
  581. break;
  582. case AMDGPU_INFO_SENSOR_GPU_TEMP:
  583. /* get temperature in millidegrees C */
  584. if (amdgpu_dpm_read_sensor(adev,
  585. AMDGPU_PP_SENSOR_GPU_TEMP,
  586. (void *)&ui32, &ui32_size)) {
  587. return -EINVAL;
  588. }
  589. break;
  590. case AMDGPU_INFO_SENSOR_GPU_LOAD:
  591. /* get GPU load */
  592. if (amdgpu_dpm_read_sensor(adev,
  593. AMDGPU_PP_SENSOR_GPU_LOAD,
  594. (void *)&ui32, &ui32_size)) {
  595. return -EINVAL;
  596. }
  597. break;
  598. case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
  599. /* get average GPU power */
  600. if (amdgpu_dpm_read_sensor(adev,
  601. AMDGPU_PP_SENSOR_GPU_POWER,
  602. (void *)&query, &query_size)) {
  603. return -EINVAL;
  604. }
  605. ui32 = query.average_gpu_power >> 8;
  606. break;
  607. case AMDGPU_INFO_SENSOR_VDDNB:
  608. /* get VDDNB in millivolts */
  609. if (amdgpu_dpm_read_sensor(adev,
  610. AMDGPU_PP_SENSOR_VDDNB,
  611. (void *)&ui32, &ui32_size)) {
  612. return -EINVAL;
  613. }
  614. break;
  615. case AMDGPU_INFO_SENSOR_VDDGFX:
  616. /* get VDDGFX in millivolts */
  617. if (amdgpu_dpm_read_sensor(adev,
  618. AMDGPU_PP_SENSOR_VDDGFX,
  619. (void *)&ui32, &ui32_size)) {
  620. return -EINVAL;
  621. }
  622. break;
  623. default:
  624. DRM_DEBUG_KMS("Invalid request %d\n",
  625. info->sensor_info.type);
  626. return -EINVAL;
  627. }
  628. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  629. }
  630. default:
  631. DRM_DEBUG_KMS("Invalid request %d\n", info->query);
  632. return -EINVAL;
  633. }
  634. return 0;
  635. }
  636. /*
  637. * Outdated mess for old drm with Xorg being in charge (void function now).
  638. */
  639. /**
  640. * amdgpu_driver_lastclose_kms - drm callback for last close
  641. *
  642. * @dev: drm dev pointer
  643. *
  644. * Switch vga_switcheroo state after last close (all asics).
  645. */
  646. void amdgpu_driver_lastclose_kms(struct drm_device *dev)
  647. {
  648. struct amdgpu_device *adev = dev->dev_private;
  649. amdgpu_fbdev_restore_mode(adev);
  650. vga_switcheroo_process_delayed_switch();
  651. }
  652. /**
  653. * amdgpu_driver_open_kms - drm callback for open
  654. *
  655. * @dev: drm dev pointer
  656. * @file_priv: drm file
  657. *
  658. * On device open, init vm on cayman+ (all asics).
  659. * Returns 0 on success, error on failure.
  660. */
  661. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  662. {
  663. struct amdgpu_device *adev = dev->dev_private;
  664. struct amdgpu_fpriv *fpriv;
  665. int r;
  666. file_priv->driver_priv = NULL;
  667. r = pm_runtime_get_sync(dev->dev);
  668. if (r < 0)
  669. return r;
  670. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  671. if (unlikely(!fpriv)) {
  672. r = -ENOMEM;
  673. goto out_suspend;
  674. }
  675. r = amdgpu_vm_init(adev, &fpriv->vm);
  676. if (r) {
  677. kfree(fpriv);
  678. goto out_suspend;
  679. }
  680. fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
  681. if (!fpriv->prt_va) {
  682. r = -ENOMEM;
  683. amdgpu_vm_fini(adev, &fpriv->vm);
  684. kfree(fpriv);
  685. goto out_suspend;
  686. }
  687. if (amdgpu_sriov_vf(adev)) {
  688. r = amdgpu_map_static_csa(adev, &fpriv->vm);
  689. if (r)
  690. goto out_suspend;
  691. }
  692. mutex_init(&fpriv->bo_list_lock);
  693. idr_init(&fpriv->bo_list_handles);
  694. amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
  695. file_priv->driver_priv = fpriv;
  696. out_suspend:
  697. pm_runtime_mark_last_busy(dev->dev);
  698. pm_runtime_put_autosuspend(dev->dev);
  699. return r;
  700. }
  701. /**
  702. * amdgpu_driver_postclose_kms - drm callback for post close
  703. *
  704. * @dev: drm dev pointer
  705. * @file_priv: drm file
  706. *
  707. * On device post close, tear down vm on cayman+ (all asics).
  708. */
  709. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  710. struct drm_file *file_priv)
  711. {
  712. struct amdgpu_device *adev = dev->dev_private;
  713. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  714. struct amdgpu_bo_list *list;
  715. int handle;
  716. if (!fpriv)
  717. return;
  718. pm_runtime_get_sync(dev->dev);
  719. amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
  720. amdgpu_uvd_free_handles(adev, file_priv);
  721. amdgpu_vce_free_handles(adev, file_priv);
  722. amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
  723. if (amdgpu_sriov_vf(adev)) {
  724. /* TODO: how to handle reserve failure */
  725. BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, false));
  726. amdgpu_vm_bo_rmv(adev, fpriv->vm.csa_bo_va);
  727. fpriv->vm.csa_bo_va = NULL;
  728. amdgpu_bo_unreserve(adev->virt.csa_obj);
  729. }
  730. amdgpu_vm_fini(adev, &fpriv->vm);
  731. idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
  732. amdgpu_bo_list_free(list);
  733. idr_destroy(&fpriv->bo_list_handles);
  734. mutex_destroy(&fpriv->bo_list_lock);
  735. kfree(fpriv);
  736. file_priv->driver_priv = NULL;
  737. pm_runtime_mark_last_busy(dev->dev);
  738. pm_runtime_put_autosuspend(dev->dev);
  739. }
  740. /*
  741. * VBlank related functions.
  742. */
  743. /**
  744. * amdgpu_get_vblank_counter_kms - get frame count
  745. *
  746. * @dev: drm dev pointer
  747. * @pipe: crtc to get the frame count from
  748. *
  749. * Gets the frame count on the requested crtc (all asics).
  750. * Returns frame count on success, -EINVAL on failure.
  751. */
  752. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
  753. {
  754. struct amdgpu_device *adev = dev->dev_private;
  755. int vpos, hpos, stat;
  756. u32 count;
  757. if (pipe >= adev->mode_info.num_crtc) {
  758. DRM_ERROR("Invalid crtc %u\n", pipe);
  759. return -EINVAL;
  760. }
  761. /* The hw increments its frame counter at start of vsync, not at start
  762. * of vblank, as is required by DRM core vblank counter handling.
  763. * Cook the hw count here to make it appear to the caller as if it
  764. * incremented at start of vblank. We measure distance to start of
  765. * vblank in vpos. vpos therefore will be >= 0 between start of vblank
  766. * and start of vsync, so vpos >= 0 means to bump the hw frame counter
  767. * result by 1 to give the proper appearance to caller.
  768. */
  769. if (adev->mode_info.crtcs[pipe]) {
  770. /* Repeat readout if needed to provide stable result if
  771. * we cross start of vsync during the queries.
  772. */
  773. do {
  774. count = amdgpu_display_vblank_get_counter(adev, pipe);
  775. /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
  776. * distance to start of vblank, instead of regular
  777. * vertical scanout pos.
  778. */
  779. stat = amdgpu_get_crtc_scanoutpos(
  780. dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
  781. &vpos, &hpos, NULL, NULL,
  782. &adev->mode_info.crtcs[pipe]->base.hwmode);
  783. } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
  784. if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
  785. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
  786. DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
  787. } else {
  788. DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
  789. pipe, vpos);
  790. /* Bump counter if we are at >= leading edge of vblank,
  791. * but before vsync where vpos would turn negative and
  792. * the hw counter really increments.
  793. */
  794. if (vpos >= 0)
  795. count++;
  796. }
  797. } else {
  798. /* Fallback to use value as is. */
  799. count = amdgpu_display_vblank_get_counter(adev, pipe);
  800. DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
  801. }
  802. return count;
  803. }
  804. /**
  805. * amdgpu_enable_vblank_kms - enable vblank interrupt
  806. *
  807. * @dev: drm dev pointer
  808. * @pipe: crtc to enable vblank interrupt for
  809. *
  810. * Enable the interrupt on the requested crtc (all asics).
  811. * Returns 0 on success, -EINVAL on failure.
  812. */
  813. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  814. {
  815. struct amdgpu_device *adev = dev->dev_private;
  816. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  817. return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
  818. }
  819. /**
  820. * amdgpu_disable_vblank_kms - disable vblank interrupt
  821. *
  822. * @dev: drm dev pointer
  823. * @pipe: crtc to disable vblank interrupt for
  824. *
  825. * Disable the interrupt on the requested crtc (all asics).
  826. */
  827. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  828. {
  829. struct amdgpu_device *adev = dev->dev_private;
  830. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  831. amdgpu_irq_put(adev, &adev->crtc_irq, idx);
  832. }
  833. /**
  834. * amdgpu_get_vblank_timestamp_kms - get vblank timestamp
  835. *
  836. * @dev: drm dev pointer
  837. * @crtc: crtc to get the timestamp for
  838. * @max_error: max error
  839. * @vblank_time: time value
  840. * @flags: flags passed to the driver
  841. *
  842. * Gets the timestamp on the requested crtc based on the
  843. * scanout position. (all asics).
  844. * Returns postive status flags on success, negative error on failure.
  845. */
  846. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  847. int *max_error,
  848. struct timeval *vblank_time,
  849. unsigned flags)
  850. {
  851. struct drm_crtc *crtc;
  852. struct amdgpu_device *adev = dev->dev_private;
  853. if (pipe >= dev->num_crtcs) {
  854. DRM_ERROR("Invalid crtc %u\n", pipe);
  855. return -EINVAL;
  856. }
  857. /* Get associated drm_crtc: */
  858. crtc = &adev->mode_info.crtcs[pipe]->base;
  859. if (!crtc) {
  860. /* This can occur on driver load if some component fails to
  861. * initialize completely and driver is unloaded */
  862. DRM_ERROR("Uninitialized crtc %d\n", pipe);
  863. return -EINVAL;
  864. }
  865. /* Helper routine in DRM core does all the work: */
  866. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  867. vblank_time, flags,
  868. &crtc->hwmode);
  869. }
  870. const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
  871. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  872. DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  873. DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  874. /* KMS */
  875. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  876. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  877. DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  878. DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  879. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  880. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  881. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  882. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  883. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  884. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  885. };
  886. const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
  887. /*
  888. * Debugfs info
  889. */
  890. #if defined(CONFIG_DEBUG_FS)
  891. static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
  892. {
  893. struct drm_info_node *node = (struct drm_info_node *) m->private;
  894. struct drm_device *dev = node->minor->dev;
  895. struct amdgpu_device *adev = dev->dev_private;
  896. struct drm_amdgpu_info_firmware fw_info;
  897. struct drm_amdgpu_query_fw query_fw;
  898. int ret, i;
  899. /* VCE */
  900. query_fw.fw_type = AMDGPU_INFO_FW_VCE;
  901. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  902. if (ret)
  903. return ret;
  904. seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
  905. fw_info.feature, fw_info.ver);
  906. /* UVD */
  907. query_fw.fw_type = AMDGPU_INFO_FW_UVD;
  908. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  909. if (ret)
  910. return ret;
  911. seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
  912. fw_info.feature, fw_info.ver);
  913. /* GMC */
  914. query_fw.fw_type = AMDGPU_INFO_FW_GMC;
  915. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  916. if (ret)
  917. return ret;
  918. seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
  919. fw_info.feature, fw_info.ver);
  920. /* ME */
  921. query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
  922. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  923. if (ret)
  924. return ret;
  925. seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
  926. fw_info.feature, fw_info.ver);
  927. /* PFP */
  928. query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
  929. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  930. if (ret)
  931. return ret;
  932. seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
  933. fw_info.feature, fw_info.ver);
  934. /* CE */
  935. query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
  936. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  937. if (ret)
  938. return ret;
  939. seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
  940. fw_info.feature, fw_info.ver);
  941. /* RLC */
  942. query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
  943. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  944. if (ret)
  945. return ret;
  946. seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
  947. fw_info.feature, fw_info.ver);
  948. /* MEC */
  949. query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
  950. query_fw.index = 0;
  951. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  952. if (ret)
  953. return ret;
  954. seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
  955. fw_info.feature, fw_info.ver);
  956. /* MEC2 */
  957. if (adev->asic_type == CHIP_KAVERI ||
  958. (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
  959. query_fw.index = 1;
  960. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  961. if (ret)
  962. return ret;
  963. seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
  964. fw_info.feature, fw_info.ver);
  965. }
  966. /* SMC */
  967. query_fw.fw_type = AMDGPU_INFO_FW_SMC;
  968. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  969. if (ret)
  970. return ret;
  971. seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
  972. fw_info.feature, fw_info.ver);
  973. /* SDMA */
  974. query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
  975. for (i = 0; i < adev->sdma.num_instances; i++) {
  976. query_fw.index = i;
  977. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  978. if (ret)
  979. return ret;
  980. seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
  981. i, fw_info.feature, fw_info.ver);
  982. }
  983. return 0;
  984. }
  985. static const struct drm_info_list amdgpu_firmware_info_list[] = {
  986. {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
  987. };
  988. #endif
  989. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
  990. {
  991. #if defined(CONFIG_DEBUG_FS)
  992. return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
  993. ARRAY_SIZE(amdgpu_firmware_info_list));
  994. #else
  995. return 0;
  996. #endif
  997. }