vcn_v1_0.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_vcn.h"
  27. #include "soc15d.h"
  28. #include "soc15_common.h"
  29. #include "vega10/soc15ip.h"
  30. #include "raven1/VCN/vcn_1_0_offset.h"
  31. #include "raven1/VCN/vcn_1_0_sh_mask.h"
  32. #include "vega10/HDP/hdp_4_0_offset.h"
  33. #include "raven1/MMHUB/mmhub_9_1_offset.h"
  34. #include "raven1/MMHUB/mmhub_9_1_sh_mask.h"
  35. static int vcn_v1_0_start(struct amdgpu_device *adev);
  36. static int vcn_v1_0_stop(struct amdgpu_device *adev);
  37. static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev);
  38. static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  39. static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev);
  40. /**
  41. * vcn_v1_0_early_init - set function pointers
  42. *
  43. * @handle: amdgpu_device pointer
  44. *
  45. * Set ring and irq function pointers
  46. */
  47. static int vcn_v1_0_early_init(void *handle)
  48. {
  49. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  50. adev->vcn.num_enc_rings = 2;
  51. vcn_v1_0_set_dec_ring_funcs(adev);
  52. vcn_v1_0_set_enc_ring_funcs(adev);
  53. vcn_v1_0_set_irq_funcs(adev);
  54. return 0;
  55. }
  56. /**
  57. * vcn_v1_0_sw_init - sw init for VCN block
  58. *
  59. * @handle: amdgpu_device pointer
  60. *
  61. * Load firmware and sw initialization
  62. */
  63. static int vcn_v1_0_sw_init(void *handle)
  64. {
  65. struct amdgpu_ring *ring;
  66. int i, r;
  67. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  68. /* VCN DEC TRAP */
  69. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_VCN, 124, &adev->vcn.irq);
  70. if (r)
  71. return r;
  72. /* VCN ENC TRAP */
  73. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  74. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_VCN, i + 119,
  75. &adev->vcn.irq);
  76. if (r)
  77. return r;
  78. }
  79. r = amdgpu_vcn_sw_init(adev);
  80. if (r)
  81. return r;
  82. r = amdgpu_vcn_resume(adev);
  83. if (r)
  84. return r;
  85. ring = &adev->vcn.ring_dec;
  86. sprintf(ring->name, "vcn_dec");
  87. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  88. if (r)
  89. return r;
  90. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  91. ring = &adev->vcn.ring_enc[i];
  92. sprintf(ring->name, "vcn_enc%d", i);
  93. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  94. if (r)
  95. return r;
  96. }
  97. return r;
  98. }
  99. /**
  100. * vcn_v1_0_sw_fini - sw fini for VCN block
  101. *
  102. * @handle: amdgpu_device pointer
  103. *
  104. * VCN suspend and free up sw allocation
  105. */
  106. static int vcn_v1_0_sw_fini(void *handle)
  107. {
  108. int r;
  109. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  110. r = amdgpu_vcn_suspend(adev);
  111. if (r)
  112. return r;
  113. r = amdgpu_vcn_sw_fini(adev);
  114. return r;
  115. }
  116. /**
  117. * vcn_v1_0_hw_init - start and test VCN block
  118. *
  119. * @handle: amdgpu_device pointer
  120. *
  121. * Initialize the hardware, boot up the VCPU and do some testing
  122. */
  123. static int vcn_v1_0_hw_init(void *handle)
  124. {
  125. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  126. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  127. int i, r;
  128. r = vcn_v1_0_start(adev);
  129. if (r)
  130. goto done;
  131. ring->ready = true;
  132. r = amdgpu_ring_test_ring(ring);
  133. if (r) {
  134. ring->ready = false;
  135. goto done;
  136. }
  137. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  138. ring = &adev->vcn.ring_enc[i];
  139. ring->ready = true;
  140. r = amdgpu_ring_test_ring(ring);
  141. if (r) {
  142. ring->ready = false;
  143. goto done;
  144. }
  145. }
  146. done:
  147. if (!r)
  148. DRM_INFO("VCN decode and encode initialized successfully.\n");
  149. return r;
  150. }
  151. /**
  152. * vcn_v1_0_hw_fini - stop the hardware block
  153. *
  154. * @handle: amdgpu_device pointer
  155. *
  156. * Stop the VCN block, mark ring as not ready any more
  157. */
  158. static int vcn_v1_0_hw_fini(void *handle)
  159. {
  160. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  161. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  162. int r;
  163. r = vcn_v1_0_stop(adev);
  164. if (r)
  165. return r;
  166. ring->ready = false;
  167. return 0;
  168. }
  169. /**
  170. * vcn_v1_0_suspend - suspend VCN block
  171. *
  172. * @handle: amdgpu_device pointer
  173. *
  174. * HW fini and suspend VCN block
  175. */
  176. static int vcn_v1_0_suspend(void *handle)
  177. {
  178. int r;
  179. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  180. r = vcn_v1_0_hw_fini(adev);
  181. if (r)
  182. return r;
  183. r = amdgpu_vcn_suspend(adev);
  184. return r;
  185. }
  186. /**
  187. * vcn_v1_0_resume - resume VCN block
  188. *
  189. * @handle: amdgpu_device pointer
  190. *
  191. * Resume firmware and hw init VCN block
  192. */
  193. static int vcn_v1_0_resume(void *handle)
  194. {
  195. int r;
  196. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  197. r = amdgpu_vcn_resume(adev);
  198. if (r)
  199. return r;
  200. r = vcn_v1_0_hw_init(adev);
  201. return r;
  202. }
  203. /**
  204. * vcn_v1_0_mc_resume - memory controller programming
  205. *
  206. * @adev: amdgpu_device pointer
  207. *
  208. * Let the VCN memory controller know it's offsets
  209. */
  210. static void vcn_v1_0_mc_resume(struct amdgpu_device *adev)
  211. {
  212. uint32_t size = AMDGPU_GPU_PAGE_ALIGN(adev->vcn.fw->size + 4);
  213. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
  214. lower_32_bits(adev->vcn.gpu_addr));
  215. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
  216. upper_32_bits(adev->vcn.gpu_addr));
  217. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0),
  218. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  219. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE0), size);
  220. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW),
  221. lower_32_bits(adev->vcn.gpu_addr + size));
  222. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH),
  223. upper_32_bits(adev->vcn.gpu_addr + size));
  224. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1), 0);
  225. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE1), AMDGPU_VCN_HEAP_SIZE);
  226. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW),
  227. lower_32_bits(adev->vcn.gpu_addr + size + AMDGPU_VCN_HEAP_SIZE));
  228. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH),
  229. upper_32_bits(adev->vcn.gpu_addr + size + AMDGPU_VCN_HEAP_SIZE));
  230. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2), 0);
  231. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE2),
  232. AMDGPU_VCN_STACK_SIZE + (AMDGPU_VCN_SESSION_SIZE * 40));
  233. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_ADDR_CONFIG),
  234. adev->gfx.config.gb_addr_config);
  235. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG),
  236. adev->gfx.config.gb_addr_config);
  237. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG),
  238. adev->gfx.config.gb_addr_config);
  239. }
  240. /**
  241. * vcn_v1_0_start - start VCN block
  242. *
  243. * @adev: amdgpu_device pointer
  244. *
  245. * Setup and start the VCN block
  246. */
  247. static int vcn_v1_0_start(struct amdgpu_device *adev)
  248. {
  249. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  250. uint32_t rb_bufsz, tmp;
  251. uint32_t lmi_swap_cntl;
  252. int i, j, r;
  253. /* disable byte swapping */
  254. lmi_swap_cntl = 0;
  255. vcn_v1_0_mc_resume(adev);
  256. /* disable clock gating */
  257. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_CTRL), 0,
  258. ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK);
  259. /* disable interupt */
  260. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN), 0,
  261. ~UVD_MASTINT_EN__VCPU_EN_MASK);
  262. /* stall UMC and register bus before resetting VCPU */
  263. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  264. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  265. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  266. mdelay(1);
  267. /* put LMI, VCPU, RBC etc... into reset */
  268. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  269. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  270. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  271. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  272. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  273. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  274. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  275. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  276. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  277. mdelay(5);
  278. /* initialize VCN memory controller */
  279. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL),
  280. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  281. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  282. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  283. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  284. UVD_LMI_CTRL__REQ_MODE_MASK |
  285. 0x00100000L);
  286. #ifdef __BIG_ENDIAN
  287. /* swap (8 in 32) RB and IB */
  288. lmi_swap_cntl = 0xa;
  289. #endif
  290. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_SWAP_CNTL), lmi_swap_cntl);
  291. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXA0), 0x40c2040);
  292. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXA1), 0x0);
  293. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXB0), 0x40c2040);
  294. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXB1), 0x0);
  295. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_ALU), 0);
  296. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUX), 0x88);
  297. /* take all subblocks out of reset, except VCPU */
  298. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  299. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  300. mdelay(5);
  301. /* enable VCPU clock */
  302. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CNTL),
  303. UVD_VCPU_CNTL__CLK_EN_MASK);
  304. /* enable UMC */
  305. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  306. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  307. /* boot up the VCPU */
  308. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0);
  309. mdelay(10);
  310. for (i = 0; i < 10; ++i) {
  311. uint32_t status;
  312. for (j = 0; j < 100; ++j) {
  313. status = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS));
  314. if (status & 2)
  315. break;
  316. mdelay(10);
  317. }
  318. r = 0;
  319. if (status & 2)
  320. break;
  321. DRM_ERROR("VCN decode not responding, trying to reset the VCPU!!!\n");
  322. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  323. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  324. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  325. mdelay(10);
  326. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0,
  327. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  328. mdelay(10);
  329. r = -1;
  330. }
  331. if (r) {
  332. DRM_ERROR("VCN decode not responding, giving up!!!\n");
  333. return r;
  334. }
  335. /* enable master interrupt */
  336. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  337. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  338. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  339. /* clear the bit 4 of VCN_STATUS */
  340. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS), 0,
  341. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  342. /* force RBC into idle state */
  343. rb_bufsz = order_base_2(ring->ring_size);
  344. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  345. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  346. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  347. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  348. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  349. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  350. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), tmp);
  351. /* set the write pointer delay */
  352. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL), 0);
  353. /* set the wb address */
  354. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR),
  355. (upper_32_bits(ring->gpu_addr) >> 2));
  356. /* programm the RB_BASE for ring buffer */
  357. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW),
  358. lower_32_bits(ring->gpu_addr));
  359. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH),
  360. upper_32_bits(ring->gpu_addr));
  361. /* Initialize the ring buffer's read and write pointers */
  362. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_RPTR), 0);
  363. ring->wptr = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_RPTR));
  364. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_WPTR),
  365. lower_32_bits(ring->wptr));
  366. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0,
  367. ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  368. ring = &adev->vcn.ring_enc[0];
  369. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_RPTR), lower_32_bits(ring->wptr));
  370. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR), lower_32_bits(ring->wptr));
  371. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_LO), ring->gpu_addr);
  372. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_HI), upper_32_bits(ring->gpu_addr));
  373. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_SIZE), ring->ring_size / 4);
  374. ring = &adev->vcn.ring_enc[1];
  375. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_RPTR2), lower_32_bits(ring->wptr));
  376. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR2), lower_32_bits(ring->wptr));
  377. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_LO2), ring->gpu_addr);
  378. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_HI2), upper_32_bits(ring->gpu_addr));
  379. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_SIZE2), ring->ring_size / 4);
  380. return 0;
  381. }
  382. /**
  383. * vcn_v1_0_stop - stop VCN block
  384. *
  385. * @adev: amdgpu_device pointer
  386. *
  387. * stop the VCN block
  388. */
  389. static int vcn_v1_0_stop(struct amdgpu_device *adev)
  390. {
  391. /* force RBC into idle state */
  392. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0x11010101);
  393. /* Stall UMC and register bus before resetting VCPU */
  394. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  395. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  396. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  397. mdelay(1);
  398. /* put VCPU into reset */
  399. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  400. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  401. mdelay(5);
  402. /* disable VCPU clock */
  403. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CNTL), 0x0);
  404. /* Unstall UMC and register bus */
  405. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  406. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  407. return 0;
  408. }
  409. static int vcn_v1_0_set_clockgating_state(void *handle,
  410. enum amd_clockgating_state state)
  411. {
  412. /* needed for driver unload*/
  413. return 0;
  414. }
  415. /**
  416. * vcn_v1_0_dec_ring_get_rptr - get read pointer
  417. *
  418. * @ring: amdgpu_ring pointer
  419. *
  420. * Returns the current hardware read pointer
  421. */
  422. static uint64_t vcn_v1_0_dec_ring_get_rptr(struct amdgpu_ring *ring)
  423. {
  424. struct amdgpu_device *adev = ring->adev;
  425. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_RPTR));
  426. }
  427. /**
  428. * vcn_v1_0_dec_ring_get_wptr - get write pointer
  429. *
  430. * @ring: amdgpu_ring pointer
  431. *
  432. * Returns the current hardware write pointer
  433. */
  434. static uint64_t vcn_v1_0_dec_ring_get_wptr(struct amdgpu_ring *ring)
  435. {
  436. struct amdgpu_device *adev = ring->adev;
  437. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_WPTR));
  438. }
  439. /**
  440. * vcn_v1_0_dec_ring_set_wptr - set write pointer
  441. *
  442. * @ring: amdgpu_ring pointer
  443. *
  444. * Commits the write pointer to the hardware
  445. */
  446. static void vcn_v1_0_dec_ring_set_wptr(struct amdgpu_ring *ring)
  447. {
  448. struct amdgpu_device *adev = ring->adev;
  449. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_WPTR), lower_32_bits(ring->wptr));
  450. }
  451. /**
  452. * vcn_v1_0_dec_ring_insert_start - insert a start command
  453. *
  454. * @ring: amdgpu_ring pointer
  455. *
  456. * Write a start command to the ring.
  457. */
  458. static void vcn_v1_0_dec_ring_insert_start(struct amdgpu_ring *ring)
  459. {
  460. amdgpu_ring_write(ring,
  461. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  462. amdgpu_ring_write(ring, 0);
  463. amdgpu_ring_write(ring,
  464. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  465. amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_START << 1);
  466. }
  467. /**
  468. * vcn_v1_0_dec_ring_insert_end - insert a end command
  469. *
  470. * @ring: amdgpu_ring pointer
  471. *
  472. * Write a end command to the ring.
  473. */
  474. static void vcn_v1_0_dec_ring_insert_end(struct amdgpu_ring *ring)
  475. {
  476. amdgpu_ring_write(ring,
  477. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  478. amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_END << 1);
  479. }
  480. /**
  481. * vcn_v1_0_dec_ring_emit_fence - emit an fence & trap command
  482. *
  483. * @ring: amdgpu_ring pointer
  484. * @fence: fence to emit
  485. *
  486. * Write a fence and a trap command to the ring.
  487. */
  488. static void vcn_v1_0_dec_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  489. unsigned flags)
  490. {
  491. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  492. amdgpu_ring_write(ring,
  493. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  494. amdgpu_ring_write(ring, seq);
  495. amdgpu_ring_write(ring,
  496. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  497. amdgpu_ring_write(ring, addr & 0xffffffff);
  498. amdgpu_ring_write(ring,
  499. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  500. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  501. amdgpu_ring_write(ring,
  502. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  503. amdgpu_ring_write(ring, VCN_DEC_CMD_FENCE << 1);
  504. amdgpu_ring_write(ring,
  505. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  506. amdgpu_ring_write(ring, 0);
  507. amdgpu_ring_write(ring,
  508. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  509. amdgpu_ring_write(ring, 0);
  510. amdgpu_ring_write(ring,
  511. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  512. amdgpu_ring_write(ring, VCN_DEC_CMD_TRAP << 1);
  513. }
  514. /**
  515. * vcn_v1_0_dec_ring_hdp_invalidate - emit an hdp invalidate
  516. *
  517. * @ring: amdgpu_ring pointer
  518. *
  519. * Emits an hdp invalidate.
  520. */
  521. static void vcn_v1_0_dec_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  522. {
  523. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 0));
  524. amdgpu_ring_write(ring, 1);
  525. }
  526. /**
  527. * vcn_v1_0_dec_ring_emit_ib - execute indirect buffer
  528. *
  529. * @ring: amdgpu_ring pointer
  530. * @ib: indirect buffer to execute
  531. *
  532. * Write ring commands to execute the indirect buffer
  533. */
  534. static void vcn_v1_0_dec_ring_emit_ib(struct amdgpu_ring *ring,
  535. struct amdgpu_ib *ib,
  536. unsigned vm_id, bool ctx_switch)
  537. {
  538. amdgpu_ring_write(ring,
  539. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_VMID), 0));
  540. amdgpu_ring_write(ring, vm_id);
  541. amdgpu_ring_write(ring,
  542. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_LOW), 0));
  543. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  544. amdgpu_ring_write(ring,
  545. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH), 0));
  546. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  547. amdgpu_ring_write(ring,
  548. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_IB_SIZE), 0));
  549. amdgpu_ring_write(ring, ib->length_dw);
  550. }
  551. static void vcn_v1_0_dec_vm_reg_write(struct amdgpu_ring *ring,
  552. uint32_t data0, uint32_t data1)
  553. {
  554. amdgpu_ring_write(ring,
  555. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  556. amdgpu_ring_write(ring, data0);
  557. amdgpu_ring_write(ring,
  558. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  559. amdgpu_ring_write(ring, data1);
  560. amdgpu_ring_write(ring,
  561. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  562. amdgpu_ring_write(ring, VCN_DEC_CMD_WRITE_REG << 1);
  563. }
  564. static void vcn_v1_0_dec_vm_reg_wait(struct amdgpu_ring *ring,
  565. uint32_t data0, uint32_t data1, uint32_t mask)
  566. {
  567. amdgpu_ring_write(ring,
  568. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  569. amdgpu_ring_write(ring, data0);
  570. amdgpu_ring_write(ring,
  571. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  572. amdgpu_ring_write(ring, data1);
  573. amdgpu_ring_write(ring,
  574. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH8), 0));
  575. amdgpu_ring_write(ring, mask);
  576. amdgpu_ring_write(ring,
  577. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  578. amdgpu_ring_write(ring, VCN_DEC_CMD_REG_READ_COND_WAIT << 1);
  579. }
  580. static void vcn_v1_0_dec_ring_emit_vm_flush(struct amdgpu_ring *ring,
  581. unsigned vm_id, uint64_t pd_addr)
  582. {
  583. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  584. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  585. uint32_t data0, data1, mask;
  586. unsigned eng = ring->vm_inv_eng;
  587. pd_addr = pd_addr | 0x1; /* valid bit */
  588. /* now only use physical base address of PDE and valid */
  589. BUG_ON(pd_addr & 0xFFFF00000000003EULL);
  590. data0 = (hub->ctx0_ptb_addr_hi32 + vm_id * 2) << 2;
  591. data1 = upper_32_bits(pd_addr);
  592. vcn_v1_0_dec_vm_reg_write(ring, data0, data1);
  593. data0 = (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2;
  594. data1 = lower_32_bits(pd_addr);
  595. vcn_v1_0_dec_vm_reg_write(ring, data0, data1);
  596. data0 = (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2;
  597. data1 = lower_32_bits(pd_addr);
  598. mask = 0xffffffff;
  599. vcn_v1_0_dec_vm_reg_wait(ring, data0, data1, mask);
  600. /* flush TLB */
  601. data0 = (hub->vm_inv_eng0_req + eng) << 2;
  602. data1 = req;
  603. vcn_v1_0_dec_vm_reg_write(ring, data0, data1);
  604. /* wait for flush */
  605. data0 = (hub->vm_inv_eng0_ack + eng) << 2;
  606. data1 = 1 << vm_id;
  607. mask = 1 << vm_id;
  608. vcn_v1_0_dec_vm_reg_wait(ring, data0, data1, mask);
  609. }
  610. /**
  611. * vcn_v1_0_enc_ring_get_rptr - get enc read pointer
  612. *
  613. * @ring: amdgpu_ring pointer
  614. *
  615. * Returns the current hardware enc read pointer
  616. */
  617. static uint64_t vcn_v1_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  618. {
  619. struct amdgpu_device *adev = ring->adev;
  620. if (ring == &adev->vcn.ring_enc[0])
  621. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_RPTR));
  622. else
  623. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_RPTR2));
  624. }
  625. /**
  626. * vcn_v1_0_enc_ring_get_wptr - get enc write pointer
  627. *
  628. * @ring: amdgpu_ring pointer
  629. *
  630. * Returns the current hardware enc write pointer
  631. */
  632. static uint64_t vcn_v1_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  633. {
  634. struct amdgpu_device *adev = ring->adev;
  635. if (ring == &adev->vcn.ring_enc[0])
  636. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR));
  637. else
  638. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR2));
  639. }
  640. /**
  641. * vcn_v1_0_enc_ring_set_wptr - set enc write pointer
  642. *
  643. * @ring: amdgpu_ring pointer
  644. *
  645. * Commits the enc write pointer to the hardware
  646. */
  647. static void vcn_v1_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  648. {
  649. struct amdgpu_device *adev = ring->adev;
  650. if (ring == &adev->vcn.ring_enc[0])
  651. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR),
  652. lower_32_bits(ring->wptr));
  653. else
  654. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR2),
  655. lower_32_bits(ring->wptr));
  656. }
  657. /**
  658. * vcn_v1_0_enc_ring_emit_fence - emit an enc fence & trap command
  659. *
  660. * @ring: amdgpu_ring pointer
  661. * @fence: fence to emit
  662. *
  663. * Write enc a fence and a trap command to the ring.
  664. */
  665. static void vcn_v1_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  666. u64 seq, unsigned flags)
  667. {
  668. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  669. amdgpu_ring_write(ring, VCN_ENC_CMD_FENCE);
  670. amdgpu_ring_write(ring, addr);
  671. amdgpu_ring_write(ring, upper_32_bits(addr));
  672. amdgpu_ring_write(ring, seq);
  673. amdgpu_ring_write(ring, VCN_ENC_CMD_TRAP);
  674. }
  675. static void vcn_v1_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  676. {
  677. amdgpu_ring_write(ring, VCN_ENC_CMD_END);
  678. }
  679. /**
  680. * vcn_v1_0_enc_ring_emit_ib - enc execute indirect buffer
  681. *
  682. * @ring: amdgpu_ring pointer
  683. * @ib: indirect buffer to execute
  684. *
  685. * Write enc ring commands to execute the indirect buffer
  686. */
  687. static void vcn_v1_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  688. struct amdgpu_ib *ib, unsigned int vm_id, bool ctx_switch)
  689. {
  690. amdgpu_ring_write(ring, VCN_ENC_CMD_IB);
  691. amdgpu_ring_write(ring, vm_id);
  692. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  693. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  694. amdgpu_ring_write(ring, ib->length_dw);
  695. }
  696. static void vcn_v1_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  697. unsigned int vm_id, uint64_t pd_addr)
  698. {
  699. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  700. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  701. unsigned eng = ring->vm_inv_eng;
  702. pd_addr = pd_addr | 0x1; /* valid bit */
  703. /* now only use physical base address of PDE and valid */
  704. BUG_ON(pd_addr & 0xFFFF00000000003EULL);
  705. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WRITE);
  706. amdgpu_ring_write(ring,
  707. (hub->ctx0_ptb_addr_hi32 + vm_id * 2) << 2);
  708. amdgpu_ring_write(ring, upper_32_bits(pd_addr));
  709. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WRITE);
  710. amdgpu_ring_write(ring,
  711. (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2);
  712. amdgpu_ring_write(ring, lower_32_bits(pd_addr));
  713. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WAIT);
  714. amdgpu_ring_write(ring,
  715. (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2);
  716. amdgpu_ring_write(ring, 0xffffffff);
  717. amdgpu_ring_write(ring, lower_32_bits(pd_addr));
  718. /* flush TLB */
  719. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WRITE);
  720. amdgpu_ring_write(ring, (hub->vm_inv_eng0_req + eng) << 2);
  721. amdgpu_ring_write(ring, req);
  722. /* wait for flush */
  723. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WAIT);
  724. amdgpu_ring_write(ring, (hub->vm_inv_eng0_ack + eng) << 2);
  725. amdgpu_ring_write(ring, 1 << vm_id);
  726. amdgpu_ring_write(ring, 1 << vm_id);
  727. }
  728. static int vcn_v1_0_set_interrupt_state(struct amdgpu_device *adev,
  729. struct amdgpu_irq_src *source,
  730. unsigned type,
  731. enum amdgpu_interrupt_state state)
  732. {
  733. return 0;
  734. }
  735. static int vcn_v1_0_process_interrupt(struct amdgpu_device *adev,
  736. struct amdgpu_irq_src *source,
  737. struct amdgpu_iv_entry *entry)
  738. {
  739. DRM_DEBUG("IH: VCN TRAP\n");
  740. switch (entry->src_id) {
  741. case 124:
  742. amdgpu_fence_process(&adev->vcn.ring_dec);
  743. break;
  744. case 119:
  745. amdgpu_fence_process(&adev->vcn.ring_enc[0]);
  746. break;
  747. case 120:
  748. amdgpu_fence_process(&adev->vcn.ring_enc[1]);
  749. break;
  750. default:
  751. DRM_ERROR("Unhandled interrupt: %d %d\n",
  752. entry->src_id, entry->src_data[0]);
  753. break;
  754. }
  755. return 0;
  756. }
  757. static const struct amd_ip_funcs vcn_v1_0_ip_funcs = {
  758. .name = "vcn_v1_0",
  759. .early_init = vcn_v1_0_early_init,
  760. .late_init = NULL,
  761. .sw_init = vcn_v1_0_sw_init,
  762. .sw_fini = vcn_v1_0_sw_fini,
  763. .hw_init = vcn_v1_0_hw_init,
  764. .hw_fini = vcn_v1_0_hw_fini,
  765. .suspend = vcn_v1_0_suspend,
  766. .resume = vcn_v1_0_resume,
  767. .is_idle = NULL /* vcn_v1_0_is_idle */,
  768. .wait_for_idle = NULL /* vcn_v1_0_wait_for_idle */,
  769. .check_soft_reset = NULL /* vcn_v1_0_check_soft_reset */,
  770. .pre_soft_reset = NULL /* vcn_v1_0_pre_soft_reset */,
  771. .soft_reset = NULL /* vcn_v1_0_soft_reset */,
  772. .post_soft_reset = NULL /* vcn_v1_0_post_soft_reset */,
  773. .set_clockgating_state = vcn_v1_0_set_clockgating_state,
  774. .set_powergating_state = NULL /* vcn_v1_0_set_powergating_state */,
  775. };
  776. static const struct amdgpu_ring_funcs vcn_v1_0_dec_ring_vm_funcs = {
  777. .type = AMDGPU_RING_TYPE_VCN_DEC,
  778. .align_mask = 0xf,
  779. .nop = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0),
  780. .support_64bit_ptrs = false,
  781. .get_rptr = vcn_v1_0_dec_ring_get_rptr,
  782. .get_wptr = vcn_v1_0_dec_ring_get_wptr,
  783. .set_wptr = vcn_v1_0_dec_ring_set_wptr,
  784. .emit_frame_size =
  785. 2 + /* vcn_v1_0_dec_ring_emit_hdp_invalidate */
  786. 34 * AMDGPU_MAX_VMHUBS + /* vcn_v1_0_dec_ring_emit_vm_flush */
  787. 14 + 14 + /* vcn_v1_0_dec_ring_emit_fence x2 vm fence */
  788. 6,
  789. .emit_ib_size = 8, /* vcn_v1_0_dec_ring_emit_ib */
  790. .emit_ib = vcn_v1_0_dec_ring_emit_ib,
  791. .emit_fence = vcn_v1_0_dec_ring_emit_fence,
  792. .emit_vm_flush = vcn_v1_0_dec_ring_emit_vm_flush,
  793. .emit_hdp_invalidate = vcn_v1_0_dec_ring_emit_hdp_invalidate,
  794. .test_ring = amdgpu_vcn_dec_ring_test_ring,
  795. .test_ib = amdgpu_vcn_dec_ring_test_ib,
  796. .insert_nop = amdgpu_ring_insert_nop,
  797. .insert_start = vcn_v1_0_dec_ring_insert_start,
  798. .insert_end = vcn_v1_0_dec_ring_insert_end,
  799. .pad_ib = amdgpu_ring_generic_pad_ib,
  800. .begin_use = amdgpu_vcn_ring_begin_use,
  801. .end_use = amdgpu_vcn_ring_end_use,
  802. };
  803. static const struct amdgpu_ring_funcs vcn_v1_0_enc_ring_vm_funcs = {
  804. .type = AMDGPU_RING_TYPE_VCN_ENC,
  805. .align_mask = 0x3f,
  806. .nop = VCN_ENC_CMD_NO_OP,
  807. .support_64bit_ptrs = false,
  808. .get_rptr = vcn_v1_0_enc_ring_get_rptr,
  809. .get_wptr = vcn_v1_0_enc_ring_get_wptr,
  810. .set_wptr = vcn_v1_0_enc_ring_set_wptr,
  811. .emit_frame_size =
  812. 17 * AMDGPU_MAX_VMHUBS + /* vcn_v1_0_enc_ring_emit_vm_flush */
  813. 5 + 5 + /* vcn_v1_0_enc_ring_emit_fence x2 vm fence */
  814. 1, /* vcn_v1_0_enc_ring_insert_end */
  815. .emit_ib_size = 5, /* vcn_v1_0_enc_ring_emit_ib */
  816. .emit_ib = vcn_v1_0_enc_ring_emit_ib,
  817. .emit_fence = vcn_v1_0_enc_ring_emit_fence,
  818. .emit_vm_flush = vcn_v1_0_enc_ring_emit_vm_flush,
  819. .test_ring = amdgpu_vcn_enc_ring_test_ring,
  820. .test_ib = amdgpu_vcn_enc_ring_test_ib,
  821. .insert_nop = amdgpu_ring_insert_nop,
  822. .insert_end = vcn_v1_0_enc_ring_insert_end,
  823. .pad_ib = amdgpu_ring_generic_pad_ib,
  824. .begin_use = amdgpu_vcn_ring_begin_use,
  825. .end_use = amdgpu_vcn_ring_end_use,
  826. };
  827. static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev)
  828. {
  829. adev->vcn.ring_dec.funcs = &vcn_v1_0_dec_ring_vm_funcs;
  830. DRM_INFO("VCN decode is enabled in VM mode\n");
  831. }
  832. static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  833. {
  834. int i;
  835. for (i = 0; i < adev->vcn.num_enc_rings; ++i)
  836. adev->vcn.ring_enc[i].funcs = &vcn_v1_0_enc_ring_vm_funcs;
  837. DRM_INFO("VCN encode is enabled in VM mode\n");
  838. }
  839. static const struct amdgpu_irq_src_funcs vcn_v1_0_irq_funcs = {
  840. .set = vcn_v1_0_set_interrupt_state,
  841. .process = vcn_v1_0_process_interrupt,
  842. };
  843. static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev)
  844. {
  845. adev->uvd.irq.num_types = adev->vcn.num_enc_rings + 1;
  846. adev->vcn.irq.funcs = &vcn_v1_0_irq_funcs;
  847. }
  848. const struct amdgpu_ip_block_version vcn_v1_0_ip_block =
  849. {
  850. .type = AMD_IP_BLOCK_TYPE_VCN,
  851. .major = 1,
  852. .minor = 0,
  853. .rev = 0,
  854. .funcs = &vcn_v1_0_ip_funcs,
  855. };