sh_eth.c 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474
  1. /* SuperH Ethernet device driver
  2. *
  3. * Copyright (C) 2014 Renesas Electronics Corporation
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2014 Renesas Solutions Corp.
  6. * Copyright (C) 2013-2017 Cogent Embedded, Inc.
  7. * Copyright (C) 2014 Codethink Limited
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms and conditions of the GNU General Public License,
  11. * version 2, as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. */
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/delay.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/mdio-bitbang.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/of.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_irq.h>
  34. #include <linux/of_net.h>
  35. #include <linux/phy.h>
  36. #include <linux/cache.h>
  37. #include <linux/io.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/slab.h>
  40. #include <linux/ethtool.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/sh_eth.h>
  43. #include <linux/of_mdio.h>
  44. #include "sh_eth.h"
  45. #define SH_ETH_DEF_MSG_ENABLE \
  46. (NETIF_MSG_LINK | \
  47. NETIF_MSG_TIMER | \
  48. NETIF_MSG_RX_ERR| \
  49. NETIF_MSG_TX_ERR)
  50. #define SH_ETH_OFFSET_INVALID ((u16)~0)
  51. #define SH_ETH_OFFSET_DEFAULTS \
  52. [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
  53. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  54. SH_ETH_OFFSET_DEFAULTS,
  55. [EDSR] = 0x0000,
  56. [EDMR] = 0x0400,
  57. [EDTRR] = 0x0408,
  58. [EDRRR] = 0x0410,
  59. [EESR] = 0x0428,
  60. [EESIPR] = 0x0430,
  61. [TDLAR] = 0x0010,
  62. [TDFAR] = 0x0014,
  63. [TDFXR] = 0x0018,
  64. [TDFFR] = 0x001c,
  65. [RDLAR] = 0x0030,
  66. [RDFAR] = 0x0034,
  67. [RDFXR] = 0x0038,
  68. [RDFFR] = 0x003c,
  69. [TRSCER] = 0x0438,
  70. [RMFCR] = 0x0440,
  71. [TFTR] = 0x0448,
  72. [FDR] = 0x0450,
  73. [RMCR] = 0x0458,
  74. [RPADIR] = 0x0460,
  75. [FCFTR] = 0x0468,
  76. [CSMR] = 0x04E4,
  77. [ECMR] = 0x0500,
  78. [ECSR] = 0x0510,
  79. [ECSIPR] = 0x0518,
  80. [PIR] = 0x0520,
  81. [PSR] = 0x0528,
  82. [PIPR] = 0x052c,
  83. [RFLR] = 0x0508,
  84. [APR] = 0x0554,
  85. [MPR] = 0x0558,
  86. [PFTCR] = 0x055c,
  87. [PFRCR] = 0x0560,
  88. [TPAUSER] = 0x0564,
  89. [GECMR] = 0x05b0,
  90. [BCULR] = 0x05b4,
  91. [MAHR] = 0x05c0,
  92. [MALR] = 0x05c8,
  93. [TROCR] = 0x0700,
  94. [CDCR] = 0x0708,
  95. [LCCR] = 0x0710,
  96. [CEFCR] = 0x0740,
  97. [FRECR] = 0x0748,
  98. [TSFRCR] = 0x0750,
  99. [TLFRCR] = 0x0758,
  100. [RFCR] = 0x0760,
  101. [CERCR] = 0x0768,
  102. [CEECR] = 0x0770,
  103. [MAFCR] = 0x0778,
  104. [RMII_MII] = 0x0790,
  105. [ARSTR] = 0x0000,
  106. [TSU_CTRST] = 0x0004,
  107. [TSU_FWEN0] = 0x0010,
  108. [TSU_FWEN1] = 0x0014,
  109. [TSU_FCM] = 0x0018,
  110. [TSU_BSYSL0] = 0x0020,
  111. [TSU_BSYSL1] = 0x0024,
  112. [TSU_PRISL0] = 0x0028,
  113. [TSU_PRISL1] = 0x002c,
  114. [TSU_FWSL0] = 0x0030,
  115. [TSU_FWSL1] = 0x0034,
  116. [TSU_FWSLC] = 0x0038,
  117. [TSU_QTAGM0] = 0x0040,
  118. [TSU_QTAGM1] = 0x0044,
  119. [TSU_FWSR] = 0x0050,
  120. [TSU_FWINMK] = 0x0054,
  121. [TSU_ADQT0] = 0x0048,
  122. [TSU_ADQT1] = 0x004c,
  123. [TSU_VTAG0] = 0x0058,
  124. [TSU_VTAG1] = 0x005c,
  125. [TSU_ADSBSY] = 0x0060,
  126. [TSU_TEN] = 0x0064,
  127. [TSU_POST1] = 0x0070,
  128. [TSU_POST2] = 0x0074,
  129. [TSU_POST3] = 0x0078,
  130. [TSU_POST4] = 0x007c,
  131. [TSU_ADRH0] = 0x0100,
  132. [TXNLCR0] = 0x0080,
  133. [TXALCR0] = 0x0084,
  134. [RXNLCR0] = 0x0088,
  135. [RXALCR0] = 0x008c,
  136. [FWNLCR0] = 0x0090,
  137. [FWALCR0] = 0x0094,
  138. [TXNLCR1] = 0x00a0,
  139. [TXALCR1] = 0x00a4,
  140. [RXNLCR1] = 0x00a8,
  141. [RXALCR1] = 0x00ac,
  142. [FWNLCR1] = 0x00b0,
  143. [FWALCR1] = 0x00b4,
  144. };
  145. static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
  146. SH_ETH_OFFSET_DEFAULTS,
  147. [EDSR] = 0x0000,
  148. [EDMR] = 0x0400,
  149. [EDTRR] = 0x0408,
  150. [EDRRR] = 0x0410,
  151. [EESR] = 0x0428,
  152. [EESIPR] = 0x0430,
  153. [TDLAR] = 0x0010,
  154. [TDFAR] = 0x0014,
  155. [TDFXR] = 0x0018,
  156. [TDFFR] = 0x001c,
  157. [RDLAR] = 0x0030,
  158. [RDFAR] = 0x0034,
  159. [RDFXR] = 0x0038,
  160. [RDFFR] = 0x003c,
  161. [TRSCER] = 0x0438,
  162. [RMFCR] = 0x0440,
  163. [TFTR] = 0x0448,
  164. [FDR] = 0x0450,
  165. [RMCR] = 0x0458,
  166. [RPADIR] = 0x0460,
  167. [FCFTR] = 0x0468,
  168. [CSMR] = 0x04E4,
  169. [ECMR] = 0x0500,
  170. [RFLR] = 0x0508,
  171. [ECSR] = 0x0510,
  172. [ECSIPR] = 0x0518,
  173. [PIR] = 0x0520,
  174. [APR] = 0x0554,
  175. [MPR] = 0x0558,
  176. [PFTCR] = 0x055c,
  177. [PFRCR] = 0x0560,
  178. [TPAUSER] = 0x0564,
  179. [MAHR] = 0x05c0,
  180. [MALR] = 0x05c8,
  181. [CEFCR] = 0x0740,
  182. [FRECR] = 0x0748,
  183. [TSFRCR] = 0x0750,
  184. [TLFRCR] = 0x0758,
  185. [RFCR] = 0x0760,
  186. [MAFCR] = 0x0778,
  187. [ARSTR] = 0x0000,
  188. [TSU_CTRST] = 0x0004,
  189. [TSU_FWSLC] = 0x0038,
  190. [TSU_VTAG0] = 0x0058,
  191. [TSU_ADSBSY] = 0x0060,
  192. [TSU_TEN] = 0x0064,
  193. [TSU_POST1] = 0x0070,
  194. [TSU_POST2] = 0x0074,
  195. [TSU_POST3] = 0x0078,
  196. [TSU_POST4] = 0x007c,
  197. [TSU_ADRH0] = 0x0100,
  198. [TXNLCR0] = 0x0080,
  199. [TXALCR0] = 0x0084,
  200. [RXNLCR0] = 0x0088,
  201. [RXALCR0] = 0x008C,
  202. };
  203. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  204. SH_ETH_OFFSET_DEFAULTS,
  205. [ECMR] = 0x0300,
  206. [RFLR] = 0x0308,
  207. [ECSR] = 0x0310,
  208. [ECSIPR] = 0x0318,
  209. [PIR] = 0x0320,
  210. [PSR] = 0x0328,
  211. [RDMLR] = 0x0340,
  212. [IPGR] = 0x0350,
  213. [APR] = 0x0354,
  214. [MPR] = 0x0358,
  215. [RFCF] = 0x0360,
  216. [TPAUSER] = 0x0364,
  217. [TPAUSECR] = 0x0368,
  218. [MAHR] = 0x03c0,
  219. [MALR] = 0x03c8,
  220. [TROCR] = 0x03d0,
  221. [CDCR] = 0x03d4,
  222. [LCCR] = 0x03d8,
  223. [CNDCR] = 0x03dc,
  224. [CEFCR] = 0x03e4,
  225. [FRECR] = 0x03e8,
  226. [TSFRCR] = 0x03ec,
  227. [TLFRCR] = 0x03f0,
  228. [RFCR] = 0x03f4,
  229. [MAFCR] = 0x03f8,
  230. [EDMR] = 0x0200,
  231. [EDTRR] = 0x0208,
  232. [EDRRR] = 0x0210,
  233. [TDLAR] = 0x0218,
  234. [RDLAR] = 0x0220,
  235. [EESR] = 0x0228,
  236. [EESIPR] = 0x0230,
  237. [TRSCER] = 0x0238,
  238. [RMFCR] = 0x0240,
  239. [TFTR] = 0x0248,
  240. [FDR] = 0x0250,
  241. [RMCR] = 0x0258,
  242. [TFUCR] = 0x0264,
  243. [RFOCR] = 0x0268,
  244. [RMIIMODE] = 0x026c,
  245. [FCFTR] = 0x0270,
  246. [TRIMD] = 0x027c,
  247. };
  248. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  249. SH_ETH_OFFSET_DEFAULTS,
  250. [ECMR] = 0x0100,
  251. [RFLR] = 0x0108,
  252. [ECSR] = 0x0110,
  253. [ECSIPR] = 0x0118,
  254. [PIR] = 0x0120,
  255. [PSR] = 0x0128,
  256. [RDMLR] = 0x0140,
  257. [IPGR] = 0x0150,
  258. [APR] = 0x0154,
  259. [MPR] = 0x0158,
  260. [TPAUSER] = 0x0164,
  261. [RFCF] = 0x0160,
  262. [TPAUSECR] = 0x0168,
  263. [BCFRR] = 0x016c,
  264. [MAHR] = 0x01c0,
  265. [MALR] = 0x01c8,
  266. [TROCR] = 0x01d0,
  267. [CDCR] = 0x01d4,
  268. [LCCR] = 0x01d8,
  269. [CNDCR] = 0x01dc,
  270. [CEFCR] = 0x01e4,
  271. [FRECR] = 0x01e8,
  272. [TSFRCR] = 0x01ec,
  273. [TLFRCR] = 0x01f0,
  274. [RFCR] = 0x01f4,
  275. [MAFCR] = 0x01f8,
  276. [RTRATE] = 0x01fc,
  277. [EDMR] = 0x0000,
  278. [EDTRR] = 0x0008,
  279. [EDRRR] = 0x0010,
  280. [TDLAR] = 0x0018,
  281. [RDLAR] = 0x0020,
  282. [EESR] = 0x0028,
  283. [EESIPR] = 0x0030,
  284. [TRSCER] = 0x0038,
  285. [RMFCR] = 0x0040,
  286. [TFTR] = 0x0048,
  287. [FDR] = 0x0050,
  288. [RMCR] = 0x0058,
  289. [TFUCR] = 0x0064,
  290. [RFOCR] = 0x0068,
  291. [FCFTR] = 0x0070,
  292. [RPADIR] = 0x0078,
  293. [TRIMD] = 0x007c,
  294. [RBWAR] = 0x00c8,
  295. [RDFAR] = 0x00cc,
  296. [TBRAR] = 0x00d4,
  297. [TDFAR] = 0x00d8,
  298. };
  299. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  300. SH_ETH_OFFSET_DEFAULTS,
  301. [EDMR] = 0x0000,
  302. [EDTRR] = 0x0004,
  303. [EDRRR] = 0x0008,
  304. [TDLAR] = 0x000c,
  305. [RDLAR] = 0x0010,
  306. [EESR] = 0x0014,
  307. [EESIPR] = 0x0018,
  308. [TRSCER] = 0x001c,
  309. [RMFCR] = 0x0020,
  310. [TFTR] = 0x0024,
  311. [FDR] = 0x0028,
  312. [RMCR] = 0x002c,
  313. [EDOCR] = 0x0030,
  314. [FCFTR] = 0x0034,
  315. [RPADIR] = 0x0038,
  316. [TRIMD] = 0x003c,
  317. [RBWAR] = 0x0040,
  318. [RDFAR] = 0x0044,
  319. [TBRAR] = 0x004c,
  320. [TDFAR] = 0x0050,
  321. [ECMR] = 0x0160,
  322. [ECSR] = 0x0164,
  323. [ECSIPR] = 0x0168,
  324. [PIR] = 0x016c,
  325. [MAHR] = 0x0170,
  326. [MALR] = 0x0174,
  327. [RFLR] = 0x0178,
  328. [PSR] = 0x017c,
  329. [TROCR] = 0x0180,
  330. [CDCR] = 0x0184,
  331. [LCCR] = 0x0188,
  332. [CNDCR] = 0x018c,
  333. [CEFCR] = 0x0194,
  334. [FRECR] = 0x0198,
  335. [TSFRCR] = 0x019c,
  336. [TLFRCR] = 0x01a0,
  337. [RFCR] = 0x01a4,
  338. [MAFCR] = 0x01a8,
  339. [IPGR] = 0x01b4,
  340. [APR] = 0x01b8,
  341. [MPR] = 0x01bc,
  342. [TPAUSER] = 0x01c4,
  343. [BCFR] = 0x01cc,
  344. [ARSTR] = 0x0000,
  345. [TSU_CTRST] = 0x0004,
  346. [TSU_FWEN0] = 0x0010,
  347. [TSU_FWEN1] = 0x0014,
  348. [TSU_FCM] = 0x0018,
  349. [TSU_BSYSL0] = 0x0020,
  350. [TSU_BSYSL1] = 0x0024,
  351. [TSU_PRISL0] = 0x0028,
  352. [TSU_PRISL1] = 0x002c,
  353. [TSU_FWSL0] = 0x0030,
  354. [TSU_FWSL1] = 0x0034,
  355. [TSU_FWSLC] = 0x0038,
  356. [TSU_QTAGM0] = 0x0040,
  357. [TSU_QTAGM1] = 0x0044,
  358. [TSU_ADQT0] = 0x0048,
  359. [TSU_ADQT1] = 0x004c,
  360. [TSU_FWSR] = 0x0050,
  361. [TSU_FWINMK] = 0x0054,
  362. [TSU_ADSBSY] = 0x0060,
  363. [TSU_TEN] = 0x0064,
  364. [TSU_POST1] = 0x0070,
  365. [TSU_POST2] = 0x0074,
  366. [TSU_POST3] = 0x0078,
  367. [TSU_POST4] = 0x007c,
  368. [TXNLCR0] = 0x0080,
  369. [TXALCR0] = 0x0084,
  370. [RXNLCR0] = 0x0088,
  371. [RXALCR0] = 0x008c,
  372. [FWNLCR0] = 0x0090,
  373. [FWALCR0] = 0x0094,
  374. [TXNLCR1] = 0x00a0,
  375. [TXALCR1] = 0x00a4,
  376. [RXNLCR1] = 0x00a8,
  377. [RXALCR1] = 0x00ac,
  378. [FWNLCR1] = 0x00b0,
  379. [FWALCR1] = 0x00b4,
  380. [TSU_ADRH0] = 0x0100,
  381. };
  382. static void sh_eth_rcv_snd_disable(struct net_device *ndev);
  383. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
  384. static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
  385. {
  386. struct sh_eth_private *mdp = netdev_priv(ndev);
  387. u16 offset = mdp->reg_offset[enum_index];
  388. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  389. return;
  390. iowrite32(data, mdp->addr + offset);
  391. }
  392. static u32 sh_eth_read(struct net_device *ndev, int enum_index)
  393. {
  394. struct sh_eth_private *mdp = netdev_priv(ndev);
  395. u16 offset = mdp->reg_offset[enum_index];
  396. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  397. return ~0U;
  398. return ioread32(mdp->addr + offset);
  399. }
  400. static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
  401. u32 set)
  402. {
  403. sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
  404. enum_index);
  405. }
  406. static void sh_eth_tsu_write(struct sh_eth_private *mdp, u32 data,
  407. int enum_index)
  408. {
  409. u16 offset = mdp->reg_offset[enum_index];
  410. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  411. return;
  412. iowrite32(data, mdp->tsu_addr + offset);
  413. }
  414. static u32 sh_eth_tsu_read(struct sh_eth_private *mdp, int enum_index)
  415. {
  416. u16 offset = mdp->reg_offset[enum_index];
  417. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  418. return ~0U;
  419. return ioread32(mdp->tsu_addr + offset);
  420. }
  421. static void sh_eth_select_mii(struct net_device *ndev)
  422. {
  423. struct sh_eth_private *mdp = netdev_priv(ndev);
  424. u32 value;
  425. switch (mdp->phy_interface) {
  426. case PHY_INTERFACE_MODE_GMII:
  427. value = 0x2;
  428. break;
  429. case PHY_INTERFACE_MODE_MII:
  430. value = 0x1;
  431. break;
  432. case PHY_INTERFACE_MODE_RMII:
  433. value = 0x0;
  434. break;
  435. default:
  436. netdev_warn(ndev,
  437. "PHY interface mode was not setup. Set to MII.\n");
  438. value = 0x1;
  439. break;
  440. }
  441. sh_eth_write(ndev, value, RMII_MII);
  442. }
  443. static void sh_eth_set_duplex(struct net_device *ndev)
  444. {
  445. struct sh_eth_private *mdp = netdev_priv(ndev);
  446. sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
  447. }
  448. static void sh_eth_chip_reset(struct net_device *ndev)
  449. {
  450. struct sh_eth_private *mdp = netdev_priv(ndev);
  451. /* reset device */
  452. sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
  453. mdelay(1);
  454. }
  455. static int sh_eth_soft_reset(struct net_device *ndev)
  456. {
  457. sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
  458. mdelay(3);
  459. sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
  460. return 0;
  461. }
  462. static int sh_eth_check_soft_reset(struct net_device *ndev)
  463. {
  464. int cnt;
  465. for (cnt = 100; cnt > 0; cnt--) {
  466. if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
  467. return 0;
  468. mdelay(1);
  469. }
  470. netdev_err(ndev, "Device reset failed\n");
  471. return -ETIMEDOUT;
  472. }
  473. static int sh_eth_soft_reset_gether(struct net_device *ndev)
  474. {
  475. struct sh_eth_private *mdp = netdev_priv(ndev);
  476. int ret;
  477. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  478. sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
  479. ret = sh_eth_check_soft_reset(ndev);
  480. if (ret)
  481. return ret;
  482. /* Table Init */
  483. sh_eth_write(ndev, 0, TDLAR);
  484. sh_eth_write(ndev, 0, TDFAR);
  485. sh_eth_write(ndev, 0, TDFXR);
  486. sh_eth_write(ndev, 0, TDFFR);
  487. sh_eth_write(ndev, 0, RDLAR);
  488. sh_eth_write(ndev, 0, RDFAR);
  489. sh_eth_write(ndev, 0, RDFXR);
  490. sh_eth_write(ndev, 0, RDFFR);
  491. /* Reset HW CRC register */
  492. if (mdp->cd->hw_checksum)
  493. sh_eth_write(ndev, 0, CSMR);
  494. /* Select MII mode */
  495. if (mdp->cd->select_mii)
  496. sh_eth_select_mii(ndev);
  497. return ret;
  498. }
  499. static void sh_eth_set_rate_gether(struct net_device *ndev)
  500. {
  501. struct sh_eth_private *mdp = netdev_priv(ndev);
  502. switch (mdp->speed) {
  503. case 10: /* 10BASE */
  504. sh_eth_write(ndev, GECMR_10, GECMR);
  505. break;
  506. case 100:/* 100BASE */
  507. sh_eth_write(ndev, GECMR_100, GECMR);
  508. break;
  509. case 1000: /* 1000BASE */
  510. sh_eth_write(ndev, GECMR_1000, GECMR);
  511. break;
  512. }
  513. }
  514. #ifdef CONFIG_OF
  515. /* R7S72100 */
  516. static struct sh_eth_cpu_data r7s72100_data = {
  517. .soft_reset = sh_eth_soft_reset_gether,
  518. .chip_reset = sh_eth_chip_reset,
  519. .set_duplex = sh_eth_set_duplex,
  520. .register_type = SH_ETH_REG_FAST_RZ,
  521. .edtrr_trns = EDTRR_TRNS_GETHER,
  522. .ecsr_value = ECSR_ICD,
  523. .ecsipr_value = ECSIPR_ICDIP,
  524. .eesipr_value = EESIPR_TWB1IP | EESIPR_TWBIP | EESIPR_TC1IP |
  525. EESIPR_TABTIP | EESIPR_RABTIP | EESIPR_RFCOFIP |
  526. EESIPR_ECIIP |
  527. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  528. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  529. EESIPR_RMAFIP | EESIPR_RRFIP |
  530. EESIPR_RTLFIP | EESIPR_RTSFIP |
  531. EESIPR_PREIP | EESIPR_CERFIP,
  532. .tx_check = EESR_TC1 | EESR_FTC,
  533. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  534. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  535. EESR_TDE,
  536. .fdr_value = 0x0000070f,
  537. .no_psr = 1,
  538. .apr = 1,
  539. .mpr = 1,
  540. .tpauser = 1,
  541. .hw_swap = 1,
  542. .rpadir = 1,
  543. .rpadir_value = 2 << 16,
  544. .no_trimd = 1,
  545. .no_ade = 1,
  546. .xdfar_rw = 1,
  547. .hw_checksum = 1,
  548. .tsu = 1,
  549. .no_tx_cntrs = 1,
  550. };
  551. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  552. {
  553. sh_eth_chip_reset(ndev);
  554. sh_eth_select_mii(ndev);
  555. }
  556. /* R8A7740 */
  557. static struct sh_eth_cpu_data r8a7740_data = {
  558. .soft_reset = sh_eth_soft_reset_gether,
  559. .chip_reset = sh_eth_chip_reset_r8a7740,
  560. .set_duplex = sh_eth_set_duplex,
  561. .set_rate = sh_eth_set_rate_gether,
  562. .register_type = SH_ETH_REG_GIGABIT,
  563. .edtrr_trns = EDTRR_TRNS_GETHER,
  564. .ecsr_value = ECSR_ICD | ECSR_MPD,
  565. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  566. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  567. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  568. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  569. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  570. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  571. EESIPR_CEEFIP | EESIPR_CELFIP |
  572. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  573. EESIPR_PREIP | EESIPR_CERFIP,
  574. .tx_check = EESR_TC1 | EESR_FTC,
  575. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  576. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  577. EESR_TDE,
  578. .fdr_value = 0x0000070f,
  579. .apr = 1,
  580. .mpr = 1,
  581. .tpauser = 1,
  582. .bculr = 1,
  583. .hw_swap = 1,
  584. .rpadir = 1,
  585. .rpadir_value = 2 << 16,
  586. .no_trimd = 1,
  587. .no_ade = 1,
  588. .xdfar_rw = 1,
  589. .hw_checksum = 1,
  590. .tsu = 1,
  591. .select_mii = 1,
  592. .magic = 1,
  593. .cexcr = 1,
  594. };
  595. /* There is CPU dependent code */
  596. static void sh_eth_set_rate_rcar(struct net_device *ndev)
  597. {
  598. struct sh_eth_private *mdp = netdev_priv(ndev);
  599. switch (mdp->speed) {
  600. case 10: /* 10BASE */
  601. sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
  602. break;
  603. case 100:/* 100BASE */
  604. sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
  605. break;
  606. }
  607. }
  608. /* R-Car Gen1 */
  609. static struct sh_eth_cpu_data rcar_gen1_data = {
  610. .soft_reset = sh_eth_soft_reset,
  611. .set_duplex = sh_eth_set_duplex,
  612. .set_rate = sh_eth_set_rate_rcar,
  613. .register_type = SH_ETH_REG_FAST_RCAR,
  614. .edtrr_trns = EDTRR_TRNS_ETHER,
  615. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  616. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  617. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  618. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  619. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  620. EESIPR_RMAFIP | EESIPR_RRFIP |
  621. EESIPR_RTLFIP | EESIPR_RTSFIP |
  622. EESIPR_PREIP | EESIPR_CERFIP,
  623. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  624. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  625. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  626. .fdr_value = 0x00000f0f,
  627. .apr = 1,
  628. .mpr = 1,
  629. .tpauser = 1,
  630. .hw_swap = 1,
  631. .no_xdfar = 1,
  632. };
  633. /* R-Car Gen2 and RZ/G1 */
  634. static struct sh_eth_cpu_data rcar_gen2_data = {
  635. .soft_reset = sh_eth_soft_reset,
  636. .set_duplex = sh_eth_set_duplex,
  637. .set_rate = sh_eth_set_rate_rcar,
  638. .register_type = SH_ETH_REG_FAST_RCAR,
  639. .edtrr_trns = EDTRR_TRNS_ETHER,
  640. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
  641. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
  642. ECSIPR_MPDIP,
  643. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  644. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  645. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  646. EESIPR_RMAFIP | EESIPR_RRFIP |
  647. EESIPR_RTLFIP | EESIPR_RTSFIP |
  648. EESIPR_PREIP | EESIPR_CERFIP,
  649. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  650. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  651. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  652. .fdr_value = 0x00000f0f,
  653. .trscer_err_mask = DESC_I_RINT8,
  654. .apr = 1,
  655. .mpr = 1,
  656. .tpauser = 1,
  657. .hw_swap = 1,
  658. .no_xdfar = 1,
  659. .rmiimode = 1,
  660. .magic = 1,
  661. };
  662. #endif /* CONFIG_OF */
  663. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  664. {
  665. struct sh_eth_private *mdp = netdev_priv(ndev);
  666. switch (mdp->speed) {
  667. case 10: /* 10BASE */
  668. sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
  669. break;
  670. case 100:/* 100BASE */
  671. sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
  672. break;
  673. }
  674. }
  675. /* SH7724 */
  676. static struct sh_eth_cpu_data sh7724_data = {
  677. .soft_reset = sh_eth_soft_reset,
  678. .set_duplex = sh_eth_set_duplex,
  679. .set_rate = sh_eth_set_rate_sh7724,
  680. .register_type = SH_ETH_REG_FAST_SH4,
  681. .edtrr_trns = EDTRR_TRNS_ETHER,
  682. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  683. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  684. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  685. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  686. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  687. EESIPR_RMAFIP | EESIPR_RRFIP |
  688. EESIPR_RTLFIP | EESIPR_RTSFIP |
  689. EESIPR_PREIP | EESIPR_CERFIP,
  690. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  691. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  692. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  693. .apr = 1,
  694. .mpr = 1,
  695. .tpauser = 1,
  696. .hw_swap = 1,
  697. .rpadir = 1,
  698. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  699. };
  700. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  701. {
  702. struct sh_eth_private *mdp = netdev_priv(ndev);
  703. switch (mdp->speed) {
  704. case 10: /* 10BASE */
  705. sh_eth_write(ndev, 0, RTRATE);
  706. break;
  707. case 100:/* 100BASE */
  708. sh_eth_write(ndev, 1, RTRATE);
  709. break;
  710. }
  711. }
  712. /* SH7757 */
  713. static struct sh_eth_cpu_data sh7757_data = {
  714. .soft_reset = sh_eth_soft_reset,
  715. .set_duplex = sh_eth_set_duplex,
  716. .set_rate = sh_eth_set_rate_sh7757,
  717. .register_type = SH_ETH_REG_FAST_SH4,
  718. .edtrr_trns = EDTRR_TRNS_ETHER,
  719. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  720. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  721. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  722. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  723. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  724. EESIPR_CEEFIP | EESIPR_CELFIP |
  725. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  726. EESIPR_PREIP | EESIPR_CERFIP,
  727. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  728. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  729. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  730. .irq_flags = IRQF_SHARED,
  731. .apr = 1,
  732. .mpr = 1,
  733. .tpauser = 1,
  734. .hw_swap = 1,
  735. .no_ade = 1,
  736. .rpadir = 1,
  737. .rpadir_value = 2 << 16,
  738. .rtrate = 1,
  739. .dual_port = 1,
  740. };
  741. #define SH_GIGA_ETH_BASE 0xfee00000UL
  742. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  743. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  744. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  745. {
  746. u32 mahr[2], malr[2];
  747. int i;
  748. /* save MAHR and MALR */
  749. for (i = 0; i < 2; i++) {
  750. malr[i] = ioread32((void *)GIGA_MALR(i));
  751. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  752. }
  753. sh_eth_chip_reset(ndev);
  754. /* restore MAHR and MALR */
  755. for (i = 0; i < 2; i++) {
  756. iowrite32(malr[i], (void *)GIGA_MALR(i));
  757. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  758. }
  759. }
  760. static void sh_eth_set_rate_giga(struct net_device *ndev)
  761. {
  762. struct sh_eth_private *mdp = netdev_priv(ndev);
  763. switch (mdp->speed) {
  764. case 10: /* 10BASE */
  765. sh_eth_write(ndev, 0x00000000, GECMR);
  766. break;
  767. case 100:/* 100BASE */
  768. sh_eth_write(ndev, 0x00000010, GECMR);
  769. break;
  770. case 1000: /* 1000BASE */
  771. sh_eth_write(ndev, 0x00000020, GECMR);
  772. break;
  773. }
  774. }
  775. /* SH7757(GETHERC) */
  776. static struct sh_eth_cpu_data sh7757_data_giga = {
  777. .soft_reset = sh_eth_soft_reset_gether,
  778. .chip_reset = sh_eth_chip_reset_giga,
  779. .set_duplex = sh_eth_set_duplex,
  780. .set_rate = sh_eth_set_rate_giga,
  781. .register_type = SH_ETH_REG_GIGABIT,
  782. .edtrr_trns = EDTRR_TRNS_GETHER,
  783. .ecsr_value = ECSR_ICD | ECSR_MPD,
  784. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  785. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  786. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  787. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  788. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  789. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  790. EESIPR_CEEFIP | EESIPR_CELFIP |
  791. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  792. EESIPR_PREIP | EESIPR_CERFIP,
  793. .tx_check = EESR_TC1 | EESR_FTC,
  794. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  795. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  796. EESR_TDE,
  797. .fdr_value = 0x0000072f,
  798. .irq_flags = IRQF_SHARED,
  799. .apr = 1,
  800. .mpr = 1,
  801. .tpauser = 1,
  802. .bculr = 1,
  803. .hw_swap = 1,
  804. .rpadir = 1,
  805. .rpadir_value = 2 << 16,
  806. .no_trimd = 1,
  807. .no_ade = 1,
  808. .xdfar_rw = 1,
  809. .tsu = 1,
  810. .cexcr = 1,
  811. .dual_port = 1,
  812. };
  813. /* SH7734 */
  814. static struct sh_eth_cpu_data sh7734_data = {
  815. .soft_reset = sh_eth_soft_reset_gether,
  816. .chip_reset = sh_eth_chip_reset,
  817. .set_duplex = sh_eth_set_duplex,
  818. .set_rate = sh_eth_set_rate_gether,
  819. .register_type = SH_ETH_REG_GIGABIT,
  820. .edtrr_trns = EDTRR_TRNS_GETHER,
  821. .ecsr_value = ECSR_ICD | ECSR_MPD,
  822. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  823. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  824. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  825. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  826. EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
  827. EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
  828. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  829. EESIPR_PREIP | EESIPR_CERFIP,
  830. .tx_check = EESR_TC1 | EESR_FTC,
  831. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  832. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  833. EESR_TDE,
  834. .apr = 1,
  835. .mpr = 1,
  836. .tpauser = 1,
  837. .bculr = 1,
  838. .hw_swap = 1,
  839. .no_trimd = 1,
  840. .no_ade = 1,
  841. .xdfar_rw = 1,
  842. .tsu = 1,
  843. .hw_checksum = 1,
  844. .select_mii = 1,
  845. .magic = 1,
  846. .cexcr = 1,
  847. };
  848. /* SH7763 */
  849. static struct sh_eth_cpu_data sh7763_data = {
  850. .soft_reset = sh_eth_soft_reset_gether,
  851. .chip_reset = sh_eth_chip_reset,
  852. .set_duplex = sh_eth_set_duplex,
  853. .set_rate = sh_eth_set_rate_gether,
  854. .register_type = SH_ETH_REG_GIGABIT,
  855. .edtrr_trns = EDTRR_TRNS_GETHER,
  856. .ecsr_value = ECSR_ICD | ECSR_MPD,
  857. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  858. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  859. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  860. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  861. EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
  862. EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
  863. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  864. EESIPR_PREIP | EESIPR_CERFIP,
  865. .tx_check = EESR_TC1 | EESR_FTC,
  866. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  867. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  868. .apr = 1,
  869. .mpr = 1,
  870. .tpauser = 1,
  871. .bculr = 1,
  872. .hw_swap = 1,
  873. .no_trimd = 1,
  874. .no_ade = 1,
  875. .xdfar_rw = 1,
  876. .tsu = 1,
  877. .irq_flags = IRQF_SHARED,
  878. .magic = 1,
  879. .cexcr = 1,
  880. .dual_port = 1,
  881. };
  882. static struct sh_eth_cpu_data sh7619_data = {
  883. .soft_reset = sh_eth_soft_reset,
  884. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  885. .edtrr_trns = EDTRR_TRNS_ETHER,
  886. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  887. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  888. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  889. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  890. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  891. EESIPR_CEEFIP | EESIPR_CELFIP |
  892. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  893. EESIPR_PREIP | EESIPR_CERFIP,
  894. .apr = 1,
  895. .mpr = 1,
  896. .tpauser = 1,
  897. .hw_swap = 1,
  898. };
  899. static struct sh_eth_cpu_data sh771x_data = {
  900. .soft_reset = sh_eth_soft_reset,
  901. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  902. .edtrr_trns = EDTRR_TRNS_ETHER,
  903. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  904. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  905. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  906. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  907. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  908. EESIPR_CEEFIP | EESIPR_CELFIP |
  909. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  910. EESIPR_PREIP | EESIPR_CERFIP,
  911. .tsu = 1,
  912. .dual_port = 1,
  913. };
  914. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  915. {
  916. if (!cd->ecsr_value)
  917. cd->ecsr_value = DEFAULT_ECSR_INIT;
  918. if (!cd->ecsipr_value)
  919. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  920. if (!cd->fcftr_value)
  921. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
  922. DEFAULT_FIFO_F_D_RFD;
  923. if (!cd->fdr_value)
  924. cd->fdr_value = DEFAULT_FDR_INIT;
  925. if (!cd->tx_check)
  926. cd->tx_check = DEFAULT_TX_CHECK;
  927. if (!cd->eesr_err_check)
  928. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  929. if (!cd->trscer_err_mask)
  930. cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
  931. }
  932. static void sh_eth_set_receive_align(struct sk_buff *skb)
  933. {
  934. uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
  935. if (reserve)
  936. skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
  937. }
  938. /* Program the hardware MAC address from dev->dev_addr. */
  939. static void update_mac_address(struct net_device *ndev)
  940. {
  941. sh_eth_write(ndev,
  942. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  943. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  944. sh_eth_write(ndev,
  945. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  946. }
  947. /* Get MAC address from SuperH MAC address register
  948. *
  949. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  950. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  951. * When you want use this device, you must set MAC address in bootloader.
  952. *
  953. */
  954. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  955. {
  956. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  957. memcpy(ndev->dev_addr, mac, ETH_ALEN);
  958. } else {
  959. u32 mahr = sh_eth_read(ndev, MAHR);
  960. u32 malr = sh_eth_read(ndev, MALR);
  961. ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
  962. ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
  963. ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
  964. ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
  965. ndev->dev_addr[4] = (malr >> 8) & 0xFF;
  966. ndev->dev_addr[5] = (malr >> 0) & 0xFF;
  967. }
  968. }
  969. struct bb_info {
  970. void (*set_gate)(void *addr);
  971. struct mdiobb_ctrl ctrl;
  972. void *addr;
  973. };
  974. static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
  975. {
  976. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  977. u32 pir;
  978. if (bitbang->set_gate)
  979. bitbang->set_gate(bitbang->addr);
  980. pir = ioread32(bitbang->addr);
  981. if (set)
  982. pir |= mask;
  983. else
  984. pir &= ~mask;
  985. iowrite32(pir, bitbang->addr);
  986. }
  987. /* Data I/O pin control */
  988. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  989. {
  990. sh_mdio_ctrl(ctrl, PIR_MMD, bit);
  991. }
  992. /* Set bit data*/
  993. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  994. {
  995. sh_mdio_ctrl(ctrl, PIR_MDO, bit);
  996. }
  997. /* Get bit data*/
  998. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  999. {
  1000. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  1001. if (bitbang->set_gate)
  1002. bitbang->set_gate(bitbang->addr);
  1003. return (ioread32(bitbang->addr) & PIR_MDI) != 0;
  1004. }
  1005. /* MDC pin control */
  1006. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  1007. {
  1008. sh_mdio_ctrl(ctrl, PIR_MDC, bit);
  1009. }
  1010. /* mdio bus control struct */
  1011. static struct mdiobb_ops bb_ops = {
  1012. .owner = THIS_MODULE,
  1013. .set_mdc = sh_mdc_ctrl,
  1014. .set_mdio_dir = sh_mmd_ctrl,
  1015. .set_mdio_data = sh_set_mdio,
  1016. .get_mdio_data = sh_get_mdio,
  1017. };
  1018. /* free Tx skb function */
  1019. static int sh_eth_tx_free(struct net_device *ndev, bool sent_only)
  1020. {
  1021. struct sh_eth_private *mdp = netdev_priv(ndev);
  1022. struct sh_eth_txdesc *txdesc;
  1023. int free_num = 0;
  1024. int entry;
  1025. bool sent;
  1026. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1027. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1028. txdesc = &mdp->tx_ring[entry];
  1029. sent = !(txdesc->status & cpu_to_le32(TD_TACT));
  1030. if (sent_only && !sent)
  1031. break;
  1032. /* TACT bit must be checked before all the following reads */
  1033. dma_rmb();
  1034. netif_info(mdp, tx_done, ndev,
  1035. "tx entry %d status 0x%08x\n",
  1036. entry, le32_to_cpu(txdesc->status));
  1037. /* Free the original skb. */
  1038. if (mdp->tx_skbuff[entry]) {
  1039. dma_unmap_single(&mdp->pdev->dev,
  1040. le32_to_cpu(txdesc->addr),
  1041. le32_to_cpu(txdesc->len) >> 16,
  1042. DMA_TO_DEVICE);
  1043. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1044. mdp->tx_skbuff[entry] = NULL;
  1045. free_num++;
  1046. }
  1047. txdesc->status = cpu_to_le32(TD_TFP);
  1048. if (entry >= mdp->num_tx_ring - 1)
  1049. txdesc->status |= cpu_to_le32(TD_TDLE);
  1050. if (sent) {
  1051. ndev->stats.tx_packets++;
  1052. ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
  1053. }
  1054. }
  1055. return free_num;
  1056. }
  1057. /* free skb and descriptor buffer */
  1058. static void sh_eth_ring_free(struct net_device *ndev)
  1059. {
  1060. struct sh_eth_private *mdp = netdev_priv(ndev);
  1061. int ringsize, i;
  1062. if (mdp->rx_ring) {
  1063. for (i = 0; i < mdp->num_rx_ring; i++) {
  1064. if (mdp->rx_skbuff[i]) {
  1065. struct sh_eth_rxdesc *rxdesc = &mdp->rx_ring[i];
  1066. dma_unmap_single(&mdp->pdev->dev,
  1067. le32_to_cpu(rxdesc->addr),
  1068. ALIGN(mdp->rx_buf_sz, 32),
  1069. DMA_FROM_DEVICE);
  1070. }
  1071. }
  1072. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1073. dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->rx_ring,
  1074. mdp->rx_desc_dma);
  1075. mdp->rx_ring = NULL;
  1076. }
  1077. /* Free Rx skb ringbuffer */
  1078. if (mdp->rx_skbuff) {
  1079. for (i = 0; i < mdp->num_rx_ring; i++)
  1080. dev_kfree_skb(mdp->rx_skbuff[i]);
  1081. }
  1082. kfree(mdp->rx_skbuff);
  1083. mdp->rx_skbuff = NULL;
  1084. if (mdp->tx_ring) {
  1085. sh_eth_tx_free(ndev, false);
  1086. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1087. dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->tx_ring,
  1088. mdp->tx_desc_dma);
  1089. mdp->tx_ring = NULL;
  1090. }
  1091. /* Free Tx skb ringbuffer */
  1092. kfree(mdp->tx_skbuff);
  1093. mdp->tx_skbuff = NULL;
  1094. }
  1095. /* format skb and descriptor buffer */
  1096. static void sh_eth_ring_format(struct net_device *ndev)
  1097. {
  1098. struct sh_eth_private *mdp = netdev_priv(ndev);
  1099. int i;
  1100. struct sk_buff *skb;
  1101. struct sh_eth_rxdesc *rxdesc = NULL;
  1102. struct sh_eth_txdesc *txdesc = NULL;
  1103. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  1104. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  1105. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  1106. dma_addr_t dma_addr;
  1107. u32 buf_len;
  1108. mdp->cur_rx = 0;
  1109. mdp->cur_tx = 0;
  1110. mdp->dirty_rx = 0;
  1111. mdp->dirty_tx = 0;
  1112. memset(mdp->rx_ring, 0, rx_ringsize);
  1113. /* build Rx ring buffer */
  1114. for (i = 0; i < mdp->num_rx_ring; i++) {
  1115. /* skb */
  1116. mdp->rx_skbuff[i] = NULL;
  1117. skb = netdev_alloc_skb(ndev, skbuff_size);
  1118. if (skb == NULL)
  1119. break;
  1120. sh_eth_set_receive_align(skb);
  1121. /* The size of the buffer is a multiple of 32 bytes. */
  1122. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  1123. dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, buf_len,
  1124. DMA_FROM_DEVICE);
  1125. if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
  1126. kfree_skb(skb);
  1127. break;
  1128. }
  1129. mdp->rx_skbuff[i] = skb;
  1130. /* RX descriptor */
  1131. rxdesc = &mdp->rx_ring[i];
  1132. rxdesc->len = cpu_to_le32(buf_len << 16);
  1133. rxdesc->addr = cpu_to_le32(dma_addr);
  1134. rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
  1135. /* Rx descriptor address set */
  1136. if (i == 0) {
  1137. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  1138. if (mdp->cd->xdfar_rw)
  1139. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  1140. }
  1141. }
  1142. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  1143. /* Mark the last entry as wrapping the ring. */
  1144. if (rxdesc)
  1145. rxdesc->status |= cpu_to_le32(RD_RDLE);
  1146. memset(mdp->tx_ring, 0, tx_ringsize);
  1147. /* build Tx ring buffer */
  1148. for (i = 0; i < mdp->num_tx_ring; i++) {
  1149. mdp->tx_skbuff[i] = NULL;
  1150. txdesc = &mdp->tx_ring[i];
  1151. txdesc->status = cpu_to_le32(TD_TFP);
  1152. txdesc->len = cpu_to_le32(0);
  1153. if (i == 0) {
  1154. /* Tx descriptor address set */
  1155. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  1156. if (mdp->cd->xdfar_rw)
  1157. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  1158. }
  1159. }
  1160. txdesc->status |= cpu_to_le32(TD_TDLE);
  1161. }
  1162. /* Get skb and descriptor buffer */
  1163. static int sh_eth_ring_init(struct net_device *ndev)
  1164. {
  1165. struct sh_eth_private *mdp = netdev_priv(ndev);
  1166. int rx_ringsize, tx_ringsize;
  1167. /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  1168. * card needs room to do 8 byte alignment, +2 so we can reserve
  1169. * the first 2 bytes, and +16 gets room for the status word from the
  1170. * card.
  1171. */
  1172. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  1173. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  1174. if (mdp->cd->rpadir)
  1175. mdp->rx_buf_sz += NET_IP_ALIGN;
  1176. /* Allocate RX and TX skb rings */
  1177. mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
  1178. GFP_KERNEL);
  1179. if (!mdp->rx_skbuff)
  1180. return -ENOMEM;
  1181. mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
  1182. GFP_KERNEL);
  1183. if (!mdp->tx_skbuff)
  1184. goto ring_free;
  1185. /* Allocate all Rx descriptors. */
  1186. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1187. mdp->rx_ring = dma_alloc_coherent(&mdp->pdev->dev, rx_ringsize,
  1188. &mdp->rx_desc_dma, GFP_KERNEL);
  1189. if (!mdp->rx_ring)
  1190. goto ring_free;
  1191. mdp->dirty_rx = 0;
  1192. /* Allocate all Tx descriptors. */
  1193. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1194. mdp->tx_ring = dma_alloc_coherent(&mdp->pdev->dev, tx_ringsize,
  1195. &mdp->tx_desc_dma, GFP_KERNEL);
  1196. if (!mdp->tx_ring)
  1197. goto ring_free;
  1198. return 0;
  1199. ring_free:
  1200. /* Free Rx and Tx skb ring buffer and DMA buffer */
  1201. sh_eth_ring_free(ndev);
  1202. return -ENOMEM;
  1203. }
  1204. static int sh_eth_dev_init(struct net_device *ndev)
  1205. {
  1206. struct sh_eth_private *mdp = netdev_priv(ndev);
  1207. int ret;
  1208. /* Soft Reset */
  1209. ret = mdp->cd->soft_reset(ndev);
  1210. if (ret)
  1211. return ret;
  1212. if (mdp->cd->rmiimode)
  1213. sh_eth_write(ndev, 0x1, RMIIMODE);
  1214. /* Descriptor format */
  1215. sh_eth_ring_format(ndev);
  1216. if (mdp->cd->rpadir)
  1217. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  1218. /* all sh_eth int mask */
  1219. sh_eth_write(ndev, 0, EESIPR);
  1220. #if defined(__LITTLE_ENDIAN)
  1221. if (mdp->cd->hw_swap)
  1222. sh_eth_write(ndev, EDMR_EL, EDMR);
  1223. else
  1224. #endif
  1225. sh_eth_write(ndev, 0, EDMR);
  1226. /* FIFO size set */
  1227. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1228. sh_eth_write(ndev, 0, TFTR);
  1229. /* Frame recv control (enable multiple-packets per rx irq) */
  1230. sh_eth_write(ndev, RMCR_RNC, RMCR);
  1231. sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
  1232. if (mdp->cd->bculr)
  1233. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1234. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1235. if (!mdp->cd->no_trimd)
  1236. sh_eth_write(ndev, 0, TRIMD);
  1237. /* Recv frame limit set register */
  1238. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1239. RFLR);
  1240. sh_eth_modify(ndev, EESR, 0, 0);
  1241. mdp->irq_enabled = true;
  1242. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1243. /* PAUSE Prohibition */
  1244. sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
  1245. ECMR_TE | ECMR_RE, ECMR);
  1246. if (mdp->cd->set_rate)
  1247. mdp->cd->set_rate(ndev);
  1248. /* E-MAC Status Register clear */
  1249. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1250. /* E-MAC Interrupt Enable register */
  1251. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1252. /* Set MAC address */
  1253. update_mac_address(ndev);
  1254. /* mask reset */
  1255. if (mdp->cd->apr)
  1256. sh_eth_write(ndev, APR_AP, APR);
  1257. if (mdp->cd->mpr)
  1258. sh_eth_write(ndev, MPR_MP, MPR);
  1259. if (mdp->cd->tpauser)
  1260. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1261. /* Setting the Rx mode will start the Rx process. */
  1262. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1263. return ret;
  1264. }
  1265. static void sh_eth_dev_exit(struct net_device *ndev)
  1266. {
  1267. struct sh_eth_private *mdp = netdev_priv(ndev);
  1268. int i;
  1269. /* Deactivate all TX descriptors, so DMA should stop at next
  1270. * packet boundary if it's currently running
  1271. */
  1272. for (i = 0; i < mdp->num_tx_ring; i++)
  1273. mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
  1274. /* Disable TX FIFO egress to MAC */
  1275. sh_eth_rcv_snd_disable(ndev);
  1276. /* Stop RX DMA at next packet boundary */
  1277. sh_eth_write(ndev, 0, EDRRR);
  1278. /* Aside from TX DMA, we can't tell when the hardware is
  1279. * really stopped, so we need to reset to make sure.
  1280. * Before doing that, wait for long enough to *probably*
  1281. * finish transmitting the last packet and poll stats.
  1282. */
  1283. msleep(2); /* max frame time at 10 Mbps < 1250 us */
  1284. sh_eth_get_stats(ndev);
  1285. mdp->cd->soft_reset(ndev);
  1286. /* Set MAC address again */
  1287. update_mac_address(ndev);
  1288. }
  1289. /* Packet receive function */
  1290. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1291. {
  1292. struct sh_eth_private *mdp = netdev_priv(ndev);
  1293. struct sh_eth_rxdesc *rxdesc;
  1294. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1295. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1296. int limit;
  1297. struct sk_buff *skb;
  1298. u32 desc_status;
  1299. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  1300. dma_addr_t dma_addr;
  1301. u16 pkt_len;
  1302. u32 buf_len;
  1303. boguscnt = min(boguscnt, *quota);
  1304. limit = boguscnt;
  1305. rxdesc = &mdp->rx_ring[entry];
  1306. while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
  1307. /* RACT bit must be checked before all the following reads */
  1308. dma_rmb();
  1309. desc_status = le32_to_cpu(rxdesc->status);
  1310. pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
  1311. if (--boguscnt < 0)
  1312. break;
  1313. netif_info(mdp, rx_status, ndev,
  1314. "rx entry %d status 0x%08x len %d\n",
  1315. entry, desc_status, pkt_len);
  1316. if (!(desc_status & RDFEND))
  1317. ndev->stats.rx_length_errors++;
  1318. /* In case of almost all GETHER/ETHERs, the Receive Frame State
  1319. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1320. * bit 0. However, in case of the R8A7740 and R7S72100
  1321. * the RFS bits are from bit 25 to bit 16. So, the
  1322. * driver needs right shifting by 16.
  1323. */
  1324. if (mdp->cd->hw_checksum)
  1325. desc_status >>= 16;
  1326. skb = mdp->rx_skbuff[entry];
  1327. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1328. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1329. ndev->stats.rx_errors++;
  1330. if (desc_status & RD_RFS1)
  1331. ndev->stats.rx_crc_errors++;
  1332. if (desc_status & RD_RFS2)
  1333. ndev->stats.rx_frame_errors++;
  1334. if (desc_status & RD_RFS3)
  1335. ndev->stats.rx_length_errors++;
  1336. if (desc_status & RD_RFS4)
  1337. ndev->stats.rx_length_errors++;
  1338. if (desc_status & RD_RFS6)
  1339. ndev->stats.rx_missed_errors++;
  1340. if (desc_status & RD_RFS10)
  1341. ndev->stats.rx_over_errors++;
  1342. } else if (skb) {
  1343. dma_addr = le32_to_cpu(rxdesc->addr);
  1344. if (!mdp->cd->hw_swap)
  1345. sh_eth_soft_swap(
  1346. phys_to_virt(ALIGN(dma_addr, 4)),
  1347. pkt_len + 2);
  1348. mdp->rx_skbuff[entry] = NULL;
  1349. if (mdp->cd->rpadir)
  1350. skb_reserve(skb, NET_IP_ALIGN);
  1351. dma_unmap_single(&mdp->pdev->dev, dma_addr,
  1352. ALIGN(mdp->rx_buf_sz, 32),
  1353. DMA_FROM_DEVICE);
  1354. skb_put(skb, pkt_len);
  1355. skb->protocol = eth_type_trans(skb, ndev);
  1356. netif_receive_skb(skb);
  1357. ndev->stats.rx_packets++;
  1358. ndev->stats.rx_bytes += pkt_len;
  1359. if (desc_status & RD_RFS8)
  1360. ndev->stats.multicast++;
  1361. }
  1362. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1363. rxdesc = &mdp->rx_ring[entry];
  1364. }
  1365. /* Refill the Rx ring buffers. */
  1366. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1367. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1368. rxdesc = &mdp->rx_ring[entry];
  1369. /* The size of the buffer is 32 byte boundary. */
  1370. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  1371. rxdesc->len = cpu_to_le32(buf_len << 16);
  1372. if (mdp->rx_skbuff[entry] == NULL) {
  1373. skb = netdev_alloc_skb(ndev, skbuff_size);
  1374. if (skb == NULL)
  1375. break; /* Better luck next round. */
  1376. sh_eth_set_receive_align(skb);
  1377. dma_addr = dma_map_single(&mdp->pdev->dev, skb->data,
  1378. buf_len, DMA_FROM_DEVICE);
  1379. if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
  1380. kfree_skb(skb);
  1381. break;
  1382. }
  1383. mdp->rx_skbuff[entry] = skb;
  1384. skb_checksum_none_assert(skb);
  1385. rxdesc->addr = cpu_to_le32(dma_addr);
  1386. }
  1387. dma_wmb(); /* RACT bit must be set after all the above writes */
  1388. if (entry >= mdp->num_rx_ring - 1)
  1389. rxdesc->status |=
  1390. cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
  1391. else
  1392. rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
  1393. }
  1394. /* Restart Rx engine if stopped. */
  1395. /* If we don't need to check status, don't. -KDU */
  1396. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1397. /* fix the values for the next receiving if RDE is set */
  1398. if (intr_status & EESR_RDE && !mdp->cd->no_xdfar) {
  1399. u32 count = (sh_eth_read(ndev, RDFAR) -
  1400. sh_eth_read(ndev, RDLAR)) >> 4;
  1401. mdp->cur_rx = count;
  1402. mdp->dirty_rx = count;
  1403. }
  1404. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1405. }
  1406. *quota -= limit - boguscnt - 1;
  1407. return *quota <= 0;
  1408. }
  1409. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1410. {
  1411. /* disable tx and rx */
  1412. sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
  1413. }
  1414. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1415. {
  1416. /* enable tx and rx */
  1417. sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
  1418. }
  1419. /* E-MAC interrupt handler */
  1420. static void sh_eth_emac_interrupt(struct net_device *ndev)
  1421. {
  1422. struct sh_eth_private *mdp = netdev_priv(ndev);
  1423. u32 felic_stat;
  1424. u32 link_stat;
  1425. felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
  1426. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1427. if (felic_stat & ECSR_ICD)
  1428. ndev->stats.tx_carrier_errors++;
  1429. if (felic_stat & ECSR_MPD)
  1430. pm_wakeup_event(&mdp->pdev->dev, 0);
  1431. if (felic_stat & ECSR_LCHNG) {
  1432. /* Link Changed */
  1433. if (mdp->cd->no_psr || mdp->no_ether_link)
  1434. return;
  1435. link_stat = sh_eth_read(ndev, PSR);
  1436. if (mdp->ether_link_active_low)
  1437. link_stat = ~link_stat;
  1438. if (!(link_stat & PHY_ST_LINK)) {
  1439. sh_eth_rcv_snd_disable(ndev);
  1440. } else {
  1441. /* Link Up */
  1442. sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, 0);
  1443. /* clear int */
  1444. sh_eth_modify(ndev, ECSR, 0, 0);
  1445. sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, EESIPR_ECIIP);
  1446. /* enable tx and rx */
  1447. sh_eth_rcv_snd_enable(ndev);
  1448. }
  1449. }
  1450. }
  1451. /* error control function */
  1452. static void sh_eth_error(struct net_device *ndev, u32 intr_status)
  1453. {
  1454. struct sh_eth_private *mdp = netdev_priv(ndev);
  1455. u32 mask;
  1456. if (intr_status & EESR_TWB) {
  1457. /* Unused write back interrupt */
  1458. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1459. ndev->stats.tx_aborted_errors++;
  1460. netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
  1461. }
  1462. }
  1463. if (intr_status & EESR_RABT) {
  1464. /* Receive Abort int */
  1465. if (intr_status & EESR_RFRMER) {
  1466. /* Receive Frame Overflow int */
  1467. ndev->stats.rx_frame_errors++;
  1468. }
  1469. }
  1470. if (intr_status & EESR_TDE) {
  1471. /* Transmit Descriptor Empty int */
  1472. ndev->stats.tx_fifo_errors++;
  1473. netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
  1474. }
  1475. if (intr_status & EESR_TFE) {
  1476. /* FIFO under flow */
  1477. ndev->stats.tx_fifo_errors++;
  1478. netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
  1479. }
  1480. if (intr_status & EESR_RDE) {
  1481. /* Receive Descriptor Empty int */
  1482. ndev->stats.rx_over_errors++;
  1483. }
  1484. if (intr_status & EESR_RFE) {
  1485. /* Receive FIFO Overflow int */
  1486. ndev->stats.rx_fifo_errors++;
  1487. }
  1488. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1489. /* Address Error */
  1490. ndev->stats.tx_fifo_errors++;
  1491. netif_err(mdp, tx_err, ndev, "Address Error\n");
  1492. }
  1493. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1494. if (mdp->cd->no_ade)
  1495. mask &= ~EESR_ADE;
  1496. if (intr_status & mask) {
  1497. /* Tx error */
  1498. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1499. /* dmesg */
  1500. netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1501. intr_status, mdp->cur_tx, mdp->dirty_tx,
  1502. (u32)ndev->state, edtrr);
  1503. /* dirty buffer free */
  1504. sh_eth_tx_free(ndev, true);
  1505. /* SH7712 BUG */
  1506. if (edtrr ^ mdp->cd->edtrr_trns) {
  1507. /* tx dma start */
  1508. sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
  1509. }
  1510. /* wakeup */
  1511. netif_wake_queue(ndev);
  1512. }
  1513. }
  1514. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1515. {
  1516. struct net_device *ndev = netdev;
  1517. struct sh_eth_private *mdp = netdev_priv(ndev);
  1518. struct sh_eth_cpu_data *cd = mdp->cd;
  1519. irqreturn_t ret = IRQ_NONE;
  1520. u32 intr_status, intr_enable;
  1521. spin_lock(&mdp->lock);
  1522. /* Get interrupt status */
  1523. intr_status = sh_eth_read(ndev, EESR);
  1524. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1525. * enabled since it's the one that comes thru regardless of the mask,
  1526. * and we need to fully handle it in sh_eth_emac_interrupt() in order
  1527. * to quench it as it doesn't get cleared by just writing 1 to the ECI
  1528. * bit...
  1529. */
  1530. intr_enable = sh_eth_read(ndev, EESIPR);
  1531. intr_status &= intr_enable | EESIPR_ECIIP;
  1532. if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
  1533. cd->eesr_err_check))
  1534. ret = IRQ_HANDLED;
  1535. else
  1536. goto out;
  1537. if (unlikely(!mdp->irq_enabled)) {
  1538. sh_eth_write(ndev, 0, EESIPR);
  1539. goto out;
  1540. }
  1541. if (intr_status & EESR_RX_CHECK) {
  1542. if (napi_schedule_prep(&mdp->napi)) {
  1543. /* Mask Rx interrupts */
  1544. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1545. EESIPR);
  1546. __napi_schedule(&mdp->napi);
  1547. } else {
  1548. netdev_warn(ndev,
  1549. "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
  1550. intr_status, intr_enable);
  1551. }
  1552. }
  1553. /* Tx Check */
  1554. if (intr_status & cd->tx_check) {
  1555. /* Clear Tx interrupts */
  1556. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1557. sh_eth_tx_free(ndev, true);
  1558. netif_wake_queue(ndev);
  1559. }
  1560. /* E-MAC interrupt */
  1561. if (intr_status & EESR_ECI)
  1562. sh_eth_emac_interrupt(ndev);
  1563. if (intr_status & cd->eesr_err_check) {
  1564. /* Clear error interrupts */
  1565. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1566. sh_eth_error(ndev, intr_status);
  1567. }
  1568. out:
  1569. spin_unlock(&mdp->lock);
  1570. return ret;
  1571. }
  1572. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1573. {
  1574. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1575. napi);
  1576. struct net_device *ndev = napi->dev;
  1577. int quota = budget;
  1578. u32 intr_status;
  1579. for (;;) {
  1580. intr_status = sh_eth_read(ndev, EESR);
  1581. if (!(intr_status & EESR_RX_CHECK))
  1582. break;
  1583. /* Clear Rx interrupts */
  1584. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1585. if (sh_eth_rx(ndev, intr_status, &quota))
  1586. goto out;
  1587. }
  1588. napi_complete(napi);
  1589. /* Reenable Rx interrupts */
  1590. if (mdp->irq_enabled)
  1591. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1592. out:
  1593. return budget - quota;
  1594. }
  1595. /* PHY state control function */
  1596. static void sh_eth_adjust_link(struct net_device *ndev)
  1597. {
  1598. struct sh_eth_private *mdp = netdev_priv(ndev);
  1599. struct phy_device *phydev = ndev->phydev;
  1600. int new_state = 0;
  1601. if (phydev->link) {
  1602. if (phydev->duplex != mdp->duplex) {
  1603. new_state = 1;
  1604. mdp->duplex = phydev->duplex;
  1605. if (mdp->cd->set_duplex)
  1606. mdp->cd->set_duplex(ndev);
  1607. }
  1608. if (phydev->speed != mdp->speed) {
  1609. new_state = 1;
  1610. mdp->speed = phydev->speed;
  1611. if (mdp->cd->set_rate)
  1612. mdp->cd->set_rate(ndev);
  1613. }
  1614. if (!mdp->link) {
  1615. sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
  1616. new_state = 1;
  1617. mdp->link = phydev->link;
  1618. if (mdp->cd->no_psr || mdp->no_ether_link)
  1619. sh_eth_rcv_snd_enable(ndev);
  1620. }
  1621. } else if (mdp->link) {
  1622. new_state = 1;
  1623. mdp->link = 0;
  1624. mdp->speed = 0;
  1625. mdp->duplex = -1;
  1626. if (mdp->cd->no_psr || mdp->no_ether_link)
  1627. sh_eth_rcv_snd_disable(ndev);
  1628. }
  1629. if (new_state && netif_msg_link(mdp))
  1630. phy_print_status(phydev);
  1631. }
  1632. /* PHY init function */
  1633. static int sh_eth_phy_init(struct net_device *ndev)
  1634. {
  1635. struct device_node *np = ndev->dev.parent->of_node;
  1636. struct sh_eth_private *mdp = netdev_priv(ndev);
  1637. struct phy_device *phydev;
  1638. mdp->link = 0;
  1639. mdp->speed = 0;
  1640. mdp->duplex = -1;
  1641. /* Try connect to PHY */
  1642. if (np) {
  1643. struct device_node *pn;
  1644. pn = of_parse_phandle(np, "phy-handle", 0);
  1645. phydev = of_phy_connect(ndev, pn,
  1646. sh_eth_adjust_link, 0,
  1647. mdp->phy_interface);
  1648. of_node_put(pn);
  1649. if (!phydev)
  1650. phydev = ERR_PTR(-ENOENT);
  1651. } else {
  1652. char phy_id[MII_BUS_ID_SIZE + 3];
  1653. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1654. mdp->mii_bus->id, mdp->phy_id);
  1655. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1656. mdp->phy_interface);
  1657. }
  1658. if (IS_ERR(phydev)) {
  1659. netdev_err(ndev, "failed to connect PHY\n");
  1660. return PTR_ERR(phydev);
  1661. }
  1662. /* mask with MAC supported features */
  1663. if (mdp->cd->register_type != SH_ETH_REG_GIGABIT) {
  1664. int err = phy_set_max_speed(phydev, SPEED_100);
  1665. if (err) {
  1666. netdev_err(ndev, "failed to limit PHY to 100 Mbit/s\n");
  1667. phy_disconnect(phydev);
  1668. return err;
  1669. }
  1670. }
  1671. phy_attached_info(phydev);
  1672. return 0;
  1673. }
  1674. /* PHY control start function */
  1675. static int sh_eth_phy_start(struct net_device *ndev)
  1676. {
  1677. int ret;
  1678. ret = sh_eth_phy_init(ndev);
  1679. if (ret)
  1680. return ret;
  1681. phy_start(ndev->phydev);
  1682. return 0;
  1683. }
  1684. static int sh_eth_get_link_ksettings(struct net_device *ndev,
  1685. struct ethtool_link_ksettings *cmd)
  1686. {
  1687. struct sh_eth_private *mdp = netdev_priv(ndev);
  1688. unsigned long flags;
  1689. if (!ndev->phydev)
  1690. return -ENODEV;
  1691. spin_lock_irqsave(&mdp->lock, flags);
  1692. phy_ethtool_ksettings_get(ndev->phydev, cmd);
  1693. spin_unlock_irqrestore(&mdp->lock, flags);
  1694. return 0;
  1695. }
  1696. static int sh_eth_set_link_ksettings(struct net_device *ndev,
  1697. const struct ethtool_link_ksettings *cmd)
  1698. {
  1699. struct sh_eth_private *mdp = netdev_priv(ndev);
  1700. unsigned long flags;
  1701. int ret;
  1702. if (!ndev->phydev)
  1703. return -ENODEV;
  1704. spin_lock_irqsave(&mdp->lock, flags);
  1705. /* disable tx and rx */
  1706. sh_eth_rcv_snd_disable(ndev);
  1707. ret = phy_ethtool_ksettings_set(ndev->phydev, cmd);
  1708. if (ret)
  1709. goto error_exit;
  1710. if (cmd->base.duplex == DUPLEX_FULL)
  1711. mdp->duplex = 1;
  1712. else
  1713. mdp->duplex = 0;
  1714. if (mdp->cd->set_duplex)
  1715. mdp->cd->set_duplex(ndev);
  1716. error_exit:
  1717. mdelay(1);
  1718. /* enable tx and rx */
  1719. sh_eth_rcv_snd_enable(ndev);
  1720. spin_unlock_irqrestore(&mdp->lock, flags);
  1721. return ret;
  1722. }
  1723. /* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
  1724. * version must be bumped as well. Just adding registers up to that
  1725. * limit is fine, as long as the existing register indices don't
  1726. * change.
  1727. */
  1728. #define SH_ETH_REG_DUMP_VERSION 1
  1729. #define SH_ETH_REG_DUMP_MAX_REGS 256
  1730. static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
  1731. {
  1732. struct sh_eth_private *mdp = netdev_priv(ndev);
  1733. struct sh_eth_cpu_data *cd = mdp->cd;
  1734. u32 *valid_map;
  1735. size_t len;
  1736. BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
  1737. /* Dump starts with a bitmap that tells ethtool which
  1738. * registers are defined for this chip.
  1739. */
  1740. len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
  1741. if (buf) {
  1742. valid_map = buf;
  1743. buf += len;
  1744. } else {
  1745. valid_map = NULL;
  1746. }
  1747. /* Add a register to the dump, if it has a defined offset.
  1748. * This automatically skips most undefined registers, but for
  1749. * some it is also necessary to check a capability flag in
  1750. * struct sh_eth_cpu_data.
  1751. */
  1752. #define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
  1753. #define add_reg_from(reg, read_expr) do { \
  1754. if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
  1755. if (buf) { \
  1756. mark_reg_valid(reg); \
  1757. *buf++ = read_expr; \
  1758. } \
  1759. ++len; \
  1760. } \
  1761. } while (0)
  1762. #define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
  1763. #define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
  1764. add_reg(EDSR);
  1765. add_reg(EDMR);
  1766. add_reg(EDTRR);
  1767. add_reg(EDRRR);
  1768. add_reg(EESR);
  1769. add_reg(EESIPR);
  1770. add_reg(TDLAR);
  1771. add_reg(TDFAR);
  1772. add_reg(TDFXR);
  1773. add_reg(TDFFR);
  1774. add_reg(RDLAR);
  1775. add_reg(RDFAR);
  1776. add_reg(RDFXR);
  1777. add_reg(RDFFR);
  1778. add_reg(TRSCER);
  1779. add_reg(RMFCR);
  1780. add_reg(TFTR);
  1781. add_reg(FDR);
  1782. add_reg(RMCR);
  1783. add_reg(TFUCR);
  1784. add_reg(RFOCR);
  1785. if (cd->rmiimode)
  1786. add_reg(RMIIMODE);
  1787. add_reg(FCFTR);
  1788. if (cd->rpadir)
  1789. add_reg(RPADIR);
  1790. if (!cd->no_trimd)
  1791. add_reg(TRIMD);
  1792. add_reg(ECMR);
  1793. add_reg(ECSR);
  1794. add_reg(ECSIPR);
  1795. add_reg(PIR);
  1796. if (!cd->no_psr)
  1797. add_reg(PSR);
  1798. add_reg(RDMLR);
  1799. add_reg(RFLR);
  1800. add_reg(IPGR);
  1801. if (cd->apr)
  1802. add_reg(APR);
  1803. if (cd->mpr)
  1804. add_reg(MPR);
  1805. add_reg(RFCR);
  1806. add_reg(RFCF);
  1807. if (cd->tpauser)
  1808. add_reg(TPAUSER);
  1809. add_reg(TPAUSECR);
  1810. add_reg(GECMR);
  1811. if (cd->bculr)
  1812. add_reg(BCULR);
  1813. add_reg(MAHR);
  1814. add_reg(MALR);
  1815. add_reg(TROCR);
  1816. add_reg(CDCR);
  1817. add_reg(LCCR);
  1818. add_reg(CNDCR);
  1819. add_reg(CEFCR);
  1820. add_reg(FRECR);
  1821. add_reg(TSFRCR);
  1822. add_reg(TLFRCR);
  1823. add_reg(CERCR);
  1824. add_reg(CEECR);
  1825. add_reg(MAFCR);
  1826. if (cd->rtrate)
  1827. add_reg(RTRATE);
  1828. if (cd->hw_checksum)
  1829. add_reg(CSMR);
  1830. if (cd->select_mii)
  1831. add_reg(RMII_MII);
  1832. if (cd->tsu) {
  1833. add_tsu_reg(ARSTR);
  1834. add_tsu_reg(TSU_CTRST);
  1835. add_tsu_reg(TSU_FWEN0);
  1836. add_tsu_reg(TSU_FWEN1);
  1837. add_tsu_reg(TSU_FCM);
  1838. add_tsu_reg(TSU_BSYSL0);
  1839. add_tsu_reg(TSU_BSYSL1);
  1840. add_tsu_reg(TSU_PRISL0);
  1841. add_tsu_reg(TSU_PRISL1);
  1842. add_tsu_reg(TSU_FWSL0);
  1843. add_tsu_reg(TSU_FWSL1);
  1844. add_tsu_reg(TSU_FWSLC);
  1845. add_tsu_reg(TSU_QTAGM0);
  1846. add_tsu_reg(TSU_QTAGM1);
  1847. add_tsu_reg(TSU_FWSR);
  1848. add_tsu_reg(TSU_FWINMK);
  1849. add_tsu_reg(TSU_ADQT0);
  1850. add_tsu_reg(TSU_ADQT1);
  1851. add_tsu_reg(TSU_VTAG0);
  1852. add_tsu_reg(TSU_VTAG1);
  1853. add_tsu_reg(TSU_ADSBSY);
  1854. add_tsu_reg(TSU_TEN);
  1855. add_tsu_reg(TSU_POST1);
  1856. add_tsu_reg(TSU_POST2);
  1857. add_tsu_reg(TSU_POST3);
  1858. add_tsu_reg(TSU_POST4);
  1859. /* This is the start of a table, not just a single register. */
  1860. if (buf) {
  1861. unsigned int i;
  1862. mark_reg_valid(TSU_ADRH0);
  1863. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
  1864. *buf++ = ioread32(mdp->tsu_addr +
  1865. mdp->reg_offset[TSU_ADRH0] +
  1866. i * 4);
  1867. }
  1868. len += SH_ETH_TSU_CAM_ENTRIES * 2;
  1869. }
  1870. #undef mark_reg_valid
  1871. #undef add_reg_from
  1872. #undef add_reg
  1873. #undef add_tsu_reg
  1874. return len * 4;
  1875. }
  1876. static int sh_eth_get_regs_len(struct net_device *ndev)
  1877. {
  1878. return __sh_eth_get_regs(ndev, NULL);
  1879. }
  1880. static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
  1881. void *buf)
  1882. {
  1883. struct sh_eth_private *mdp = netdev_priv(ndev);
  1884. regs->version = SH_ETH_REG_DUMP_VERSION;
  1885. pm_runtime_get_sync(&mdp->pdev->dev);
  1886. __sh_eth_get_regs(ndev, buf);
  1887. pm_runtime_put_sync(&mdp->pdev->dev);
  1888. }
  1889. static int sh_eth_nway_reset(struct net_device *ndev)
  1890. {
  1891. struct sh_eth_private *mdp = netdev_priv(ndev);
  1892. unsigned long flags;
  1893. int ret;
  1894. if (!ndev->phydev)
  1895. return -ENODEV;
  1896. spin_lock_irqsave(&mdp->lock, flags);
  1897. ret = phy_start_aneg(ndev->phydev);
  1898. spin_unlock_irqrestore(&mdp->lock, flags);
  1899. return ret;
  1900. }
  1901. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1902. {
  1903. struct sh_eth_private *mdp = netdev_priv(ndev);
  1904. return mdp->msg_enable;
  1905. }
  1906. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1907. {
  1908. struct sh_eth_private *mdp = netdev_priv(ndev);
  1909. mdp->msg_enable = value;
  1910. }
  1911. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1912. "rx_current", "tx_current",
  1913. "rx_dirty", "tx_dirty",
  1914. };
  1915. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1916. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1917. {
  1918. switch (sset) {
  1919. case ETH_SS_STATS:
  1920. return SH_ETH_STATS_LEN;
  1921. default:
  1922. return -EOPNOTSUPP;
  1923. }
  1924. }
  1925. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1926. struct ethtool_stats *stats, u64 *data)
  1927. {
  1928. struct sh_eth_private *mdp = netdev_priv(ndev);
  1929. int i = 0;
  1930. /* device-specific stats */
  1931. data[i++] = mdp->cur_rx;
  1932. data[i++] = mdp->cur_tx;
  1933. data[i++] = mdp->dirty_rx;
  1934. data[i++] = mdp->dirty_tx;
  1935. }
  1936. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1937. {
  1938. switch (stringset) {
  1939. case ETH_SS_STATS:
  1940. memcpy(data, *sh_eth_gstrings_stats,
  1941. sizeof(sh_eth_gstrings_stats));
  1942. break;
  1943. }
  1944. }
  1945. static void sh_eth_get_ringparam(struct net_device *ndev,
  1946. struct ethtool_ringparam *ring)
  1947. {
  1948. struct sh_eth_private *mdp = netdev_priv(ndev);
  1949. ring->rx_max_pending = RX_RING_MAX;
  1950. ring->tx_max_pending = TX_RING_MAX;
  1951. ring->rx_pending = mdp->num_rx_ring;
  1952. ring->tx_pending = mdp->num_tx_ring;
  1953. }
  1954. static int sh_eth_set_ringparam(struct net_device *ndev,
  1955. struct ethtool_ringparam *ring)
  1956. {
  1957. struct sh_eth_private *mdp = netdev_priv(ndev);
  1958. int ret;
  1959. if (ring->tx_pending > TX_RING_MAX ||
  1960. ring->rx_pending > RX_RING_MAX ||
  1961. ring->tx_pending < TX_RING_MIN ||
  1962. ring->rx_pending < RX_RING_MIN)
  1963. return -EINVAL;
  1964. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1965. return -EINVAL;
  1966. if (netif_running(ndev)) {
  1967. netif_device_detach(ndev);
  1968. netif_tx_disable(ndev);
  1969. /* Serialise with the interrupt handler and NAPI, then
  1970. * disable interrupts. We have to clear the
  1971. * irq_enabled flag first to ensure that interrupts
  1972. * won't be re-enabled.
  1973. */
  1974. mdp->irq_enabled = false;
  1975. synchronize_irq(ndev->irq);
  1976. napi_synchronize(&mdp->napi);
  1977. sh_eth_write(ndev, 0x0000, EESIPR);
  1978. sh_eth_dev_exit(ndev);
  1979. /* Free all the skbuffs in the Rx queue and the DMA buffers. */
  1980. sh_eth_ring_free(ndev);
  1981. }
  1982. /* Set new parameters */
  1983. mdp->num_rx_ring = ring->rx_pending;
  1984. mdp->num_tx_ring = ring->tx_pending;
  1985. if (netif_running(ndev)) {
  1986. ret = sh_eth_ring_init(ndev);
  1987. if (ret < 0) {
  1988. netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
  1989. __func__);
  1990. return ret;
  1991. }
  1992. ret = sh_eth_dev_init(ndev);
  1993. if (ret < 0) {
  1994. netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
  1995. __func__);
  1996. return ret;
  1997. }
  1998. netif_device_attach(ndev);
  1999. }
  2000. return 0;
  2001. }
  2002. static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
  2003. {
  2004. struct sh_eth_private *mdp = netdev_priv(ndev);
  2005. wol->supported = 0;
  2006. wol->wolopts = 0;
  2007. if (mdp->cd->magic) {
  2008. wol->supported = WAKE_MAGIC;
  2009. wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
  2010. }
  2011. }
  2012. static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
  2013. {
  2014. struct sh_eth_private *mdp = netdev_priv(ndev);
  2015. if (!mdp->cd->magic || wol->wolopts & ~WAKE_MAGIC)
  2016. return -EOPNOTSUPP;
  2017. mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
  2018. device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
  2019. return 0;
  2020. }
  2021. static const struct ethtool_ops sh_eth_ethtool_ops = {
  2022. .get_regs_len = sh_eth_get_regs_len,
  2023. .get_regs = sh_eth_get_regs,
  2024. .nway_reset = sh_eth_nway_reset,
  2025. .get_msglevel = sh_eth_get_msglevel,
  2026. .set_msglevel = sh_eth_set_msglevel,
  2027. .get_link = ethtool_op_get_link,
  2028. .get_strings = sh_eth_get_strings,
  2029. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  2030. .get_sset_count = sh_eth_get_sset_count,
  2031. .get_ringparam = sh_eth_get_ringparam,
  2032. .set_ringparam = sh_eth_set_ringparam,
  2033. .get_link_ksettings = sh_eth_get_link_ksettings,
  2034. .set_link_ksettings = sh_eth_set_link_ksettings,
  2035. .get_wol = sh_eth_get_wol,
  2036. .set_wol = sh_eth_set_wol,
  2037. };
  2038. /* network device open function */
  2039. static int sh_eth_open(struct net_device *ndev)
  2040. {
  2041. struct sh_eth_private *mdp = netdev_priv(ndev);
  2042. int ret;
  2043. pm_runtime_get_sync(&mdp->pdev->dev);
  2044. napi_enable(&mdp->napi);
  2045. ret = request_irq(ndev->irq, sh_eth_interrupt,
  2046. mdp->cd->irq_flags, ndev->name, ndev);
  2047. if (ret) {
  2048. netdev_err(ndev, "Can not assign IRQ number\n");
  2049. goto out_napi_off;
  2050. }
  2051. /* Descriptor set */
  2052. ret = sh_eth_ring_init(ndev);
  2053. if (ret)
  2054. goto out_free_irq;
  2055. /* device init */
  2056. ret = sh_eth_dev_init(ndev);
  2057. if (ret)
  2058. goto out_free_irq;
  2059. /* PHY control start*/
  2060. ret = sh_eth_phy_start(ndev);
  2061. if (ret)
  2062. goto out_free_irq;
  2063. netif_start_queue(ndev);
  2064. mdp->is_opened = 1;
  2065. return ret;
  2066. out_free_irq:
  2067. free_irq(ndev->irq, ndev);
  2068. out_napi_off:
  2069. napi_disable(&mdp->napi);
  2070. pm_runtime_put_sync(&mdp->pdev->dev);
  2071. return ret;
  2072. }
  2073. /* Timeout function */
  2074. static void sh_eth_tx_timeout(struct net_device *ndev)
  2075. {
  2076. struct sh_eth_private *mdp = netdev_priv(ndev);
  2077. struct sh_eth_rxdesc *rxdesc;
  2078. int i;
  2079. netif_stop_queue(ndev);
  2080. netif_err(mdp, timer, ndev,
  2081. "transmit timed out, status %8.8x, resetting...\n",
  2082. sh_eth_read(ndev, EESR));
  2083. /* tx_errors count up */
  2084. ndev->stats.tx_errors++;
  2085. /* Free all the skbuffs in the Rx queue. */
  2086. for (i = 0; i < mdp->num_rx_ring; i++) {
  2087. rxdesc = &mdp->rx_ring[i];
  2088. rxdesc->status = cpu_to_le32(0);
  2089. rxdesc->addr = cpu_to_le32(0xBADF00D0);
  2090. dev_kfree_skb(mdp->rx_skbuff[i]);
  2091. mdp->rx_skbuff[i] = NULL;
  2092. }
  2093. for (i = 0; i < mdp->num_tx_ring; i++) {
  2094. dev_kfree_skb(mdp->tx_skbuff[i]);
  2095. mdp->tx_skbuff[i] = NULL;
  2096. }
  2097. /* device init */
  2098. sh_eth_dev_init(ndev);
  2099. netif_start_queue(ndev);
  2100. }
  2101. /* Packet transmit function */
  2102. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  2103. {
  2104. struct sh_eth_private *mdp = netdev_priv(ndev);
  2105. struct sh_eth_txdesc *txdesc;
  2106. dma_addr_t dma_addr;
  2107. u32 entry;
  2108. unsigned long flags;
  2109. spin_lock_irqsave(&mdp->lock, flags);
  2110. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  2111. if (!sh_eth_tx_free(ndev, true)) {
  2112. netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
  2113. netif_stop_queue(ndev);
  2114. spin_unlock_irqrestore(&mdp->lock, flags);
  2115. return NETDEV_TX_BUSY;
  2116. }
  2117. }
  2118. spin_unlock_irqrestore(&mdp->lock, flags);
  2119. if (skb_put_padto(skb, ETH_ZLEN))
  2120. return NETDEV_TX_OK;
  2121. entry = mdp->cur_tx % mdp->num_tx_ring;
  2122. mdp->tx_skbuff[entry] = skb;
  2123. txdesc = &mdp->tx_ring[entry];
  2124. /* soft swap. */
  2125. if (!mdp->cd->hw_swap)
  2126. sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
  2127. dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, skb->len,
  2128. DMA_TO_DEVICE);
  2129. if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
  2130. kfree_skb(skb);
  2131. return NETDEV_TX_OK;
  2132. }
  2133. txdesc->addr = cpu_to_le32(dma_addr);
  2134. txdesc->len = cpu_to_le32(skb->len << 16);
  2135. dma_wmb(); /* TACT bit must be set after all the above writes */
  2136. if (entry >= mdp->num_tx_ring - 1)
  2137. txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
  2138. else
  2139. txdesc->status |= cpu_to_le32(TD_TACT);
  2140. mdp->cur_tx++;
  2141. if (!(sh_eth_read(ndev, EDTRR) & mdp->cd->edtrr_trns))
  2142. sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
  2143. return NETDEV_TX_OK;
  2144. }
  2145. /* The statistics registers have write-clear behaviour, which means we
  2146. * will lose any increment between the read and write. We mitigate
  2147. * this by only clearing when we read a non-zero value, so we will
  2148. * never falsely report a total of zero.
  2149. */
  2150. static void
  2151. sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
  2152. {
  2153. u32 delta = sh_eth_read(ndev, reg);
  2154. if (delta) {
  2155. *stat += delta;
  2156. sh_eth_write(ndev, 0, reg);
  2157. }
  2158. }
  2159. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  2160. {
  2161. struct sh_eth_private *mdp = netdev_priv(ndev);
  2162. if (mdp->cd->no_tx_cntrs)
  2163. return &ndev->stats;
  2164. if (!mdp->is_opened)
  2165. return &ndev->stats;
  2166. sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
  2167. sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
  2168. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
  2169. if (mdp->cd->cexcr) {
  2170. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2171. CERCR);
  2172. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2173. CEECR);
  2174. } else {
  2175. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2176. CNDCR);
  2177. }
  2178. return &ndev->stats;
  2179. }
  2180. /* device close function */
  2181. static int sh_eth_close(struct net_device *ndev)
  2182. {
  2183. struct sh_eth_private *mdp = netdev_priv(ndev);
  2184. netif_stop_queue(ndev);
  2185. /* Serialise with the interrupt handler and NAPI, then disable
  2186. * interrupts. We have to clear the irq_enabled flag first to
  2187. * ensure that interrupts won't be re-enabled.
  2188. */
  2189. mdp->irq_enabled = false;
  2190. synchronize_irq(ndev->irq);
  2191. napi_disable(&mdp->napi);
  2192. sh_eth_write(ndev, 0x0000, EESIPR);
  2193. sh_eth_dev_exit(ndev);
  2194. /* PHY Disconnect */
  2195. if (ndev->phydev) {
  2196. phy_stop(ndev->phydev);
  2197. phy_disconnect(ndev->phydev);
  2198. }
  2199. free_irq(ndev->irq, ndev);
  2200. /* Free all the skbuffs in the Rx queue and the DMA buffer. */
  2201. sh_eth_ring_free(ndev);
  2202. pm_runtime_put_sync(&mdp->pdev->dev);
  2203. mdp->is_opened = 0;
  2204. return 0;
  2205. }
  2206. /* ioctl to device function */
  2207. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  2208. {
  2209. struct phy_device *phydev = ndev->phydev;
  2210. if (!netif_running(ndev))
  2211. return -EINVAL;
  2212. if (!phydev)
  2213. return -ENODEV;
  2214. return phy_mii_ioctl(phydev, rq, cmd);
  2215. }
  2216. static int sh_eth_change_mtu(struct net_device *ndev, int new_mtu)
  2217. {
  2218. if (netif_running(ndev))
  2219. return -EBUSY;
  2220. ndev->mtu = new_mtu;
  2221. netdev_update_features(ndev);
  2222. return 0;
  2223. }
  2224. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  2225. static u32 sh_eth_tsu_get_post_mask(int entry)
  2226. {
  2227. return 0x0f << (28 - ((entry % 8) * 4));
  2228. }
  2229. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  2230. {
  2231. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  2232. }
  2233. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  2234. int entry)
  2235. {
  2236. struct sh_eth_private *mdp = netdev_priv(ndev);
  2237. int reg = TSU_POST1 + entry / 8;
  2238. u32 tmp;
  2239. tmp = sh_eth_tsu_read(mdp, reg);
  2240. sh_eth_tsu_write(mdp, tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg);
  2241. }
  2242. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  2243. int entry)
  2244. {
  2245. struct sh_eth_private *mdp = netdev_priv(ndev);
  2246. int reg = TSU_POST1 + entry / 8;
  2247. u32 post_mask, ref_mask, tmp;
  2248. post_mask = sh_eth_tsu_get_post_mask(entry);
  2249. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  2250. tmp = sh_eth_tsu_read(mdp, reg);
  2251. sh_eth_tsu_write(mdp, tmp & ~post_mask, reg);
  2252. /* If other port enables, the function returns "true" */
  2253. return tmp & ref_mask;
  2254. }
  2255. static int sh_eth_tsu_busy(struct net_device *ndev)
  2256. {
  2257. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  2258. struct sh_eth_private *mdp = netdev_priv(ndev);
  2259. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  2260. udelay(10);
  2261. timeout--;
  2262. if (timeout <= 0) {
  2263. netdev_err(ndev, "%s: timeout\n", __func__);
  2264. return -ETIMEDOUT;
  2265. }
  2266. }
  2267. return 0;
  2268. }
  2269. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  2270. const u8 *addr)
  2271. {
  2272. u32 val;
  2273. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  2274. iowrite32(val, reg);
  2275. if (sh_eth_tsu_busy(ndev) < 0)
  2276. return -EBUSY;
  2277. val = addr[4] << 8 | addr[5];
  2278. iowrite32(val, reg + 4);
  2279. if (sh_eth_tsu_busy(ndev) < 0)
  2280. return -EBUSY;
  2281. return 0;
  2282. }
  2283. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  2284. {
  2285. u32 val;
  2286. val = ioread32(reg);
  2287. addr[0] = (val >> 24) & 0xff;
  2288. addr[1] = (val >> 16) & 0xff;
  2289. addr[2] = (val >> 8) & 0xff;
  2290. addr[3] = val & 0xff;
  2291. val = ioread32(reg + 4);
  2292. addr[4] = (val >> 8) & 0xff;
  2293. addr[5] = val & 0xff;
  2294. }
  2295. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  2296. {
  2297. struct sh_eth_private *mdp = netdev_priv(ndev);
  2298. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2299. int i;
  2300. u8 c_addr[ETH_ALEN];
  2301. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2302. sh_eth_tsu_read_entry(reg_offset, c_addr);
  2303. if (ether_addr_equal(addr, c_addr))
  2304. return i;
  2305. }
  2306. return -ENOENT;
  2307. }
  2308. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  2309. {
  2310. u8 blank[ETH_ALEN];
  2311. int entry;
  2312. memset(blank, 0, sizeof(blank));
  2313. entry = sh_eth_tsu_find_entry(ndev, blank);
  2314. return (entry < 0) ? -ENOMEM : entry;
  2315. }
  2316. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  2317. int entry)
  2318. {
  2319. struct sh_eth_private *mdp = netdev_priv(ndev);
  2320. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2321. int ret;
  2322. u8 blank[ETH_ALEN];
  2323. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  2324. ~(1 << (31 - entry)), TSU_TEN);
  2325. memset(blank, 0, sizeof(blank));
  2326. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  2327. if (ret < 0)
  2328. return ret;
  2329. return 0;
  2330. }
  2331. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  2332. {
  2333. struct sh_eth_private *mdp = netdev_priv(ndev);
  2334. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2335. int i, ret;
  2336. if (!mdp->cd->tsu)
  2337. return 0;
  2338. i = sh_eth_tsu_find_entry(ndev, addr);
  2339. if (i < 0) {
  2340. /* No entry found, create one */
  2341. i = sh_eth_tsu_find_empty(ndev);
  2342. if (i < 0)
  2343. return -ENOMEM;
  2344. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  2345. if (ret < 0)
  2346. return ret;
  2347. /* Enable the entry */
  2348. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  2349. (1 << (31 - i)), TSU_TEN);
  2350. }
  2351. /* Entry found or created, enable POST */
  2352. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  2353. return 0;
  2354. }
  2355. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  2356. {
  2357. struct sh_eth_private *mdp = netdev_priv(ndev);
  2358. int i, ret;
  2359. if (!mdp->cd->tsu)
  2360. return 0;
  2361. i = sh_eth_tsu_find_entry(ndev, addr);
  2362. if (i) {
  2363. /* Entry found */
  2364. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2365. goto done;
  2366. /* Disable the entry if both ports was disabled */
  2367. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2368. if (ret < 0)
  2369. return ret;
  2370. }
  2371. done:
  2372. return 0;
  2373. }
  2374. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  2375. {
  2376. struct sh_eth_private *mdp = netdev_priv(ndev);
  2377. int i, ret;
  2378. if (!mdp->cd->tsu)
  2379. return 0;
  2380. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  2381. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2382. continue;
  2383. /* Disable the entry if both ports was disabled */
  2384. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2385. if (ret < 0)
  2386. return ret;
  2387. }
  2388. return 0;
  2389. }
  2390. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  2391. {
  2392. struct sh_eth_private *mdp = netdev_priv(ndev);
  2393. u8 addr[ETH_ALEN];
  2394. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2395. int i;
  2396. if (!mdp->cd->tsu)
  2397. return;
  2398. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2399. sh_eth_tsu_read_entry(reg_offset, addr);
  2400. if (is_multicast_ether_addr(addr))
  2401. sh_eth_tsu_del_entry(ndev, addr);
  2402. }
  2403. }
  2404. /* Update promiscuous flag and multicast filter */
  2405. static void sh_eth_set_rx_mode(struct net_device *ndev)
  2406. {
  2407. struct sh_eth_private *mdp = netdev_priv(ndev);
  2408. u32 ecmr_bits;
  2409. int mcast_all = 0;
  2410. unsigned long flags;
  2411. spin_lock_irqsave(&mdp->lock, flags);
  2412. /* Initial condition is MCT = 1, PRM = 0.
  2413. * Depending on ndev->flags, set PRM or clear MCT
  2414. */
  2415. ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
  2416. if (mdp->cd->tsu)
  2417. ecmr_bits |= ECMR_MCT;
  2418. if (!(ndev->flags & IFF_MULTICAST)) {
  2419. sh_eth_tsu_purge_mcast(ndev);
  2420. mcast_all = 1;
  2421. }
  2422. if (ndev->flags & IFF_ALLMULTI) {
  2423. sh_eth_tsu_purge_mcast(ndev);
  2424. ecmr_bits &= ~ECMR_MCT;
  2425. mcast_all = 1;
  2426. }
  2427. if (ndev->flags & IFF_PROMISC) {
  2428. sh_eth_tsu_purge_all(ndev);
  2429. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2430. } else if (mdp->cd->tsu) {
  2431. struct netdev_hw_addr *ha;
  2432. netdev_for_each_mc_addr(ha, ndev) {
  2433. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2434. continue;
  2435. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2436. if (!mcast_all) {
  2437. sh_eth_tsu_purge_mcast(ndev);
  2438. ecmr_bits &= ~ECMR_MCT;
  2439. mcast_all = 1;
  2440. }
  2441. }
  2442. }
  2443. }
  2444. /* update the ethernet mode */
  2445. sh_eth_write(ndev, ecmr_bits, ECMR);
  2446. spin_unlock_irqrestore(&mdp->lock, flags);
  2447. }
  2448. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2449. {
  2450. if (!mdp->port)
  2451. return TSU_VTAG0;
  2452. else
  2453. return TSU_VTAG1;
  2454. }
  2455. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2456. __be16 proto, u16 vid)
  2457. {
  2458. struct sh_eth_private *mdp = netdev_priv(ndev);
  2459. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2460. if (unlikely(!mdp->cd->tsu))
  2461. return -EPERM;
  2462. /* No filtering if vid = 0 */
  2463. if (!vid)
  2464. return 0;
  2465. mdp->vlan_num_ids++;
  2466. /* The controller has one VLAN tag HW filter. So, if the filter is
  2467. * already enabled, the driver disables it and the filte
  2468. */
  2469. if (mdp->vlan_num_ids > 1) {
  2470. /* disable VLAN filter */
  2471. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2472. return 0;
  2473. }
  2474. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2475. vtag_reg_index);
  2476. return 0;
  2477. }
  2478. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2479. __be16 proto, u16 vid)
  2480. {
  2481. struct sh_eth_private *mdp = netdev_priv(ndev);
  2482. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2483. if (unlikely(!mdp->cd->tsu))
  2484. return -EPERM;
  2485. /* No filtering if vid = 0 */
  2486. if (!vid)
  2487. return 0;
  2488. mdp->vlan_num_ids--;
  2489. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2490. return 0;
  2491. }
  2492. /* SuperH's TSU register init function */
  2493. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2494. {
  2495. if (!mdp->cd->dual_port) {
  2496. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2497. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
  2498. TSU_FWSLC); /* Enable POST registers */
  2499. return;
  2500. }
  2501. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2502. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2503. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2504. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2505. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2506. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2507. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2508. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2509. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2510. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2511. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2512. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2513. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2514. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2515. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2516. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2517. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2518. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2519. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2520. }
  2521. /* MDIO bus release function */
  2522. static int sh_mdio_release(struct sh_eth_private *mdp)
  2523. {
  2524. /* unregister mdio bus */
  2525. mdiobus_unregister(mdp->mii_bus);
  2526. /* free bitbang info */
  2527. free_mdio_bitbang(mdp->mii_bus);
  2528. return 0;
  2529. }
  2530. /* MDIO bus init function */
  2531. static int sh_mdio_init(struct sh_eth_private *mdp,
  2532. struct sh_eth_plat_data *pd)
  2533. {
  2534. int ret;
  2535. struct bb_info *bitbang;
  2536. struct platform_device *pdev = mdp->pdev;
  2537. struct device *dev = &mdp->pdev->dev;
  2538. /* create bit control struct for PHY */
  2539. bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
  2540. if (!bitbang)
  2541. return -ENOMEM;
  2542. /* bitbang init */
  2543. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2544. bitbang->set_gate = pd->set_mdio_gate;
  2545. bitbang->ctrl.ops = &bb_ops;
  2546. /* MII controller setting */
  2547. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2548. if (!mdp->mii_bus)
  2549. return -ENOMEM;
  2550. /* Hook up MII support for ethtool */
  2551. mdp->mii_bus->name = "sh_mii";
  2552. mdp->mii_bus->parent = dev;
  2553. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2554. pdev->name, pdev->id);
  2555. /* register MDIO bus */
  2556. if (dev->of_node) {
  2557. ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
  2558. } else {
  2559. if (pd->phy_irq > 0)
  2560. mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
  2561. ret = mdiobus_register(mdp->mii_bus);
  2562. }
  2563. if (ret)
  2564. goto out_free_bus;
  2565. return 0;
  2566. out_free_bus:
  2567. free_mdio_bitbang(mdp->mii_bus);
  2568. return ret;
  2569. }
  2570. static const u16 *sh_eth_get_register_offset(int register_type)
  2571. {
  2572. const u16 *reg_offset = NULL;
  2573. switch (register_type) {
  2574. case SH_ETH_REG_GIGABIT:
  2575. reg_offset = sh_eth_offset_gigabit;
  2576. break;
  2577. case SH_ETH_REG_FAST_RZ:
  2578. reg_offset = sh_eth_offset_fast_rz;
  2579. break;
  2580. case SH_ETH_REG_FAST_RCAR:
  2581. reg_offset = sh_eth_offset_fast_rcar;
  2582. break;
  2583. case SH_ETH_REG_FAST_SH4:
  2584. reg_offset = sh_eth_offset_fast_sh4;
  2585. break;
  2586. case SH_ETH_REG_FAST_SH3_SH2:
  2587. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2588. break;
  2589. }
  2590. return reg_offset;
  2591. }
  2592. static const struct net_device_ops sh_eth_netdev_ops = {
  2593. .ndo_open = sh_eth_open,
  2594. .ndo_stop = sh_eth_close,
  2595. .ndo_start_xmit = sh_eth_start_xmit,
  2596. .ndo_get_stats = sh_eth_get_stats,
  2597. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2598. .ndo_tx_timeout = sh_eth_tx_timeout,
  2599. .ndo_do_ioctl = sh_eth_do_ioctl,
  2600. .ndo_change_mtu = sh_eth_change_mtu,
  2601. .ndo_validate_addr = eth_validate_addr,
  2602. .ndo_set_mac_address = eth_mac_addr,
  2603. };
  2604. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2605. .ndo_open = sh_eth_open,
  2606. .ndo_stop = sh_eth_close,
  2607. .ndo_start_xmit = sh_eth_start_xmit,
  2608. .ndo_get_stats = sh_eth_get_stats,
  2609. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2610. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2611. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2612. .ndo_tx_timeout = sh_eth_tx_timeout,
  2613. .ndo_do_ioctl = sh_eth_do_ioctl,
  2614. .ndo_change_mtu = sh_eth_change_mtu,
  2615. .ndo_validate_addr = eth_validate_addr,
  2616. .ndo_set_mac_address = eth_mac_addr,
  2617. };
  2618. #ifdef CONFIG_OF
  2619. static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2620. {
  2621. struct device_node *np = dev->of_node;
  2622. struct sh_eth_plat_data *pdata;
  2623. const char *mac_addr;
  2624. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  2625. if (!pdata)
  2626. return NULL;
  2627. pdata->phy_interface = of_get_phy_mode(np);
  2628. mac_addr = of_get_mac_address(np);
  2629. if (mac_addr)
  2630. memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
  2631. pdata->no_ether_link =
  2632. of_property_read_bool(np, "renesas,no-ether-link");
  2633. pdata->ether_link_active_low =
  2634. of_property_read_bool(np, "renesas,ether-link-active-low");
  2635. return pdata;
  2636. }
  2637. static const struct of_device_id sh_eth_match_table[] = {
  2638. { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
  2639. { .compatible = "renesas,ether-r8a7743", .data = &rcar_gen2_data },
  2640. { .compatible = "renesas,ether-r8a7745", .data = &rcar_gen2_data },
  2641. { .compatible = "renesas,ether-r8a7778", .data = &rcar_gen1_data },
  2642. { .compatible = "renesas,ether-r8a7779", .data = &rcar_gen1_data },
  2643. { .compatible = "renesas,ether-r8a7790", .data = &rcar_gen2_data },
  2644. { .compatible = "renesas,ether-r8a7791", .data = &rcar_gen2_data },
  2645. { .compatible = "renesas,ether-r8a7793", .data = &rcar_gen2_data },
  2646. { .compatible = "renesas,ether-r8a7794", .data = &rcar_gen2_data },
  2647. { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
  2648. { .compatible = "renesas,rcar-gen1-ether", .data = &rcar_gen1_data },
  2649. { .compatible = "renesas,rcar-gen2-ether", .data = &rcar_gen2_data },
  2650. { }
  2651. };
  2652. MODULE_DEVICE_TABLE(of, sh_eth_match_table);
  2653. #else
  2654. static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2655. {
  2656. return NULL;
  2657. }
  2658. #endif
  2659. static int sh_eth_drv_probe(struct platform_device *pdev)
  2660. {
  2661. struct resource *res;
  2662. struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
  2663. const struct platform_device_id *id = platform_get_device_id(pdev);
  2664. struct sh_eth_private *mdp;
  2665. struct net_device *ndev;
  2666. int ret;
  2667. /* get base addr */
  2668. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2669. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2670. if (!ndev)
  2671. return -ENOMEM;
  2672. pm_runtime_enable(&pdev->dev);
  2673. pm_runtime_get_sync(&pdev->dev);
  2674. ret = platform_get_irq(pdev, 0);
  2675. if (ret < 0)
  2676. goto out_release;
  2677. ndev->irq = ret;
  2678. SET_NETDEV_DEV(ndev, &pdev->dev);
  2679. mdp = netdev_priv(ndev);
  2680. mdp->num_tx_ring = TX_RING_SIZE;
  2681. mdp->num_rx_ring = RX_RING_SIZE;
  2682. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2683. if (IS_ERR(mdp->addr)) {
  2684. ret = PTR_ERR(mdp->addr);
  2685. goto out_release;
  2686. }
  2687. ndev->base_addr = res->start;
  2688. spin_lock_init(&mdp->lock);
  2689. mdp->pdev = pdev;
  2690. if (pdev->dev.of_node)
  2691. pd = sh_eth_parse_dt(&pdev->dev);
  2692. if (!pd) {
  2693. dev_err(&pdev->dev, "no platform data\n");
  2694. ret = -EINVAL;
  2695. goto out_release;
  2696. }
  2697. /* get PHY ID */
  2698. mdp->phy_id = pd->phy;
  2699. mdp->phy_interface = pd->phy_interface;
  2700. mdp->no_ether_link = pd->no_ether_link;
  2701. mdp->ether_link_active_low = pd->ether_link_active_low;
  2702. /* set cpu data */
  2703. if (id)
  2704. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2705. else
  2706. mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
  2707. mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
  2708. if (!mdp->reg_offset) {
  2709. dev_err(&pdev->dev, "Unknown register type (%d)\n",
  2710. mdp->cd->register_type);
  2711. ret = -EINVAL;
  2712. goto out_release;
  2713. }
  2714. sh_eth_set_default_cpu_data(mdp->cd);
  2715. /* User's manual states max MTU should be 2048 but due to the
  2716. * alignment calculations in sh_eth_ring_init() the practical
  2717. * MTU is a bit less. Maybe this can be optimized some more.
  2718. */
  2719. ndev->max_mtu = 2000 - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
  2720. ndev->min_mtu = ETH_MIN_MTU;
  2721. /* set function */
  2722. if (mdp->cd->tsu)
  2723. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2724. else
  2725. ndev->netdev_ops = &sh_eth_netdev_ops;
  2726. ndev->ethtool_ops = &sh_eth_ethtool_ops;
  2727. ndev->watchdog_timeo = TX_TIMEOUT;
  2728. /* debug message level */
  2729. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2730. /* read and set MAC address */
  2731. read_mac_address(ndev, pd->mac_addr);
  2732. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2733. dev_warn(&pdev->dev,
  2734. "no valid MAC address supplied, using a random one.\n");
  2735. eth_hw_addr_random(ndev);
  2736. }
  2737. if (mdp->cd->tsu) {
  2738. int port = pdev->id < 0 ? 0 : pdev->id % 2;
  2739. struct resource *rtsu;
  2740. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2741. if (!rtsu) {
  2742. dev_err(&pdev->dev, "no TSU resource\n");
  2743. ret = -ENODEV;
  2744. goto out_release;
  2745. }
  2746. /* We can only request the TSU region for the first port
  2747. * of the two sharing this TSU for the probe to succeed...
  2748. */
  2749. if (port == 0 &&
  2750. !devm_request_mem_region(&pdev->dev, rtsu->start,
  2751. resource_size(rtsu),
  2752. dev_name(&pdev->dev))) {
  2753. dev_err(&pdev->dev, "can't request TSU resource.\n");
  2754. ret = -EBUSY;
  2755. goto out_release;
  2756. }
  2757. /* ioremap the TSU registers */
  2758. mdp->tsu_addr = devm_ioremap(&pdev->dev, rtsu->start,
  2759. resource_size(rtsu));
  2760. if (!mdp->tsu_addr) {
  2761. dev_err(&pdev->dev, "TSU region ioremap() failed.\n");
  2762. ret = -ENOMEM;
  2763. goto out_release;
  2764. }
  2765. mdp->port = port;
  2766. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2767. /* Need to init only the first port of the two sharing a TSU */
  2768. if (port == 0) {
  2769. if (mdp->cd->chip_reset)
  2770. mdp->cd->chip_reset(ndev);
  2771. /* TSU init (Init only)*/
  2772. sh_eth_tsu_init(mdp);
  2773. }
  2774. }
  2775. if (mdp->cd->rmiimode)
  2776. sh_eth_write(ndev, 0x1, RMIIMODE);
  2777. /* MDIO bus init */
  2778. ret = sh_mdio_init(mdp, pd);
  2779. if (ret) {
  2780. if (ret != -EPROBE_DEFER)
  2781. dev_err(&pdev->dev, "MDIO init failed: %d\n", ret);
  2782. goto out_release;
  2783. }
  2784. netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
  2785. /* network device register */
  2786. ret = register_netdev(ndev);
  2787. if (ret)
  2788. goto out_napi_del;
  2789. if (mdp->cd->magic)
  2790. device_set_wakeup_capable(&pdev->dev, 1);
  2791. /* print device information */
  2792. netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
  2793. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2794. pm_runtime_put(&pdev->dev);
  2795. platform_set_drvdata(pdev, ndev);
  2796. return ret;
  2797. out_napi_del:
  2798. netif_napi_del(&mdp->napi);
  2799. sh_mdio_release(mdp);
  2800. out_release:
  2801. /* net_dev free */
  2802. free_netdev(ndev);
  2803. pm_runtime_put(&pdev->dev);
  2804. pm_runtime_disable(&pdev->dev);
  2805. return ret;
  2806. }
  2807. static int sh_eth_drv_remove(struct platform_device *pdev)
  2808. {
  2809. struct net_device *ndev = platform_get_drvdata(pdev);
  2810. struct sh_eth_private *mdp = netdev_priv(ndev);
  2811. unregister_netdev(ndev);
  2812. netif_napi_del(&mdp->napi);
  2813. sh_mdio_release(mdp);
  2814. pm_runtime_disable(&pdev->dev);
  2815. free_netdev(ndev);
  2816. return 0;
  2817. }
  2818. #ifdef CONFIG_PM
  2819. #ifdef CONFIG_PM_SLEEP
  2820. static int sh_eth_wol_setup(struct net_device *ndev)
  2821. {
  2822. struct sh_eth_private *mdp = netdev_priv(ndev);
  2823. /* Only allow ECI interrupts */
  2824. synchronize_irq(ndev->irq);
  2825. napi_disable(&mdp->napi);
  2826. sh_eth_write(ndev, EESIPR_ECIIP, EESIPR);
  2827. /* Enable MagicPacket */
  2828. sh_eth_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
  2829. return enable_irq_wake(ndev->irq);
  2830. }
  2831. static int sh_eth_wol_restore(struct net_device *ndev)
  2832. {
  2833. struct sh_eth_private *mdp = netdev_priv(ndev);
  2834. int ret;
  2835. napi_enable(&mdp->napi);
  2836. /* Disable MagicPacket */
  2837. sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
  2838. /* The device needs to be reset to restore MagicPacket logic
  2839. * for next wakeup. If we close and open the device it will
  2840. * both be reset and all registers restored. This is what
  2841. * happens during suspend and resume without WoL enabled.
  2842. */
  2843. ret = sh_eth_close(ndev);
  2844. if (ret < 0)
  2845. return ret;
  2846. ret = sh_eth_open(ndev);
  2847. if (ret < 0)
  2848. return ret;
  2849. return disable_irq_wake(ndev->irq);
  2850. }
  2851. static int sh_eth_suspend(struct device *dev)
  2852. {
  2853. struct net_device *ndev = dev_get_drvdata(dev);
  2854. struct sh_eth_private *mdp = netdev_priv(ndev);
  2855. int ret = 0;
  2856. if (!netif_running(ndev))
  2857. return 0;
  2858. netif_device_detach(ndev);
  2859. if (mdp->wol_enabled)
  2860. ret = sh_eth_wol_setup(ndev);
  2861. else
  2862. ret = sh_eth_close(ndev);
  2863. return ret;
  2864. }
  2865. static int sh_eth_resume(struct device *dev)
  2866. {
  2867. struct net_device *ndev = dev_get_drvdata(dev);
  2868. struct sh_eth_private *mdp = netdev_priv(ndev);
  2869. int ret = 0;
  2870. if (!netif_running(ndev))
  2871. return 0;
  2872. if (mdp->wol_enabled)
  2873. ret = sh_eth_wol_restore(ndev);
  2874. else
  2875. ret = sh_eth_open(ndev);
  2876. if (ret < 0)
  2877. return ret;
  2878. netif_device_attach(ndev);
  2879. return ret;
  2880. }
  2881. #endif
  2882. static int sh_eth_runtime_nop(struct device *dev)
  2883. {
  2884. /* Runtime PM callback shared between ->runtime_suspend()
  2885. * and ->runtime_resume(). Simply returns success.
  2886. *
  2887. * This driver re-initializes all registers after
  2888. * pm_runtime_get_sync() anyway so there is no need
  2889. * to save and restore registers here.
  2890. */
  2891. return 0;
  2892. }
  2893. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2894. SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
  2895. SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
  2896. };
  2897. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2898. #else
  2899. #define SH_ETH_PM_OPS NULL
  2900. #endif
  2901. static const struct platform_device_id sh_eth_id_table[] = {
  2902. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2903. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2904. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2905. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2906. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2907. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2908. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2909. { }
  2910. };
  2911. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2912. static struct platform_driver sh_eth_driver = {
  2913. .probe = sh_eth_drv_probe,
  2914. .remove = sh_eth_drv_remove,
  2915. .id_table = sh_eth_id_table,
  2916. .driver = {
  2917. .name = CARDNAME,
  2918. .pm = SH_ETH_PM_OPS,
  2919. .of_match_table = of_match_ptr(sh_eth_match_table),
  2920. },
  2921. };
  2922. module_platform_driver(sh_eth_driver);
  2923. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2924. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2925. MODULE_LICENSE("GPL v2");