dw_spi.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219
  1. #ifndef DW_SPI_HEADER_H
  2. #define DW_SPI_HEADER_H
  3. #include <linux/io.h>
  4. /* Bit fields in CTRLR0 */
  5. #define SPI_DFS_OFFSET 0
  6. #define SPI_FRF_OFFSET 4
  7. #define SPI_FRF_SPI 0x0
  8. #define SPI_FRF_SSP 0x1
  9. #define SPI_FRF_MICROWIRE 0x2
  10. #define SPI_FRF_RESV 0x3
  11. #define SPI_MODE_OFFSET 6
  12. #define SPI_SCPH_OFFSET 6
  13. #define SPI_SCOL_OFFSET 7
  14. #define SPI_TMOD_OFFSET 8
  15. #define SPI_TMOD_MASK (0x3 << SPI_TMOD_OFFSET)
  16. #define SPI_TMOD_TR 0x0 /* xmit & recv */
  17. #define SPI_TMOD_TO 0x1 /* xmit only */
  18. #define SPI_TMOD_RO 0x2 /* recv only */
  19. #define SPI_TMOD_EPROMREAD 0x3 /* eeprom read mode */
  20. #define SPI_SLVOE_OFFSET 10
  21. #define SPI_SRL_OFFSET 11
  22. #define SPI_CFS_OFFSET 12
  23. /* Bit fields in SR, 7 bits */
  24. #define SR_MASK 0x7f /* cover 7 bits */
  25. #define SR_BUSY (1 << 0)
  26. #define SR_TF_NOT_FULL (1 << 1)
  27. #define SR_TF_EMPT (1 << 2)
  28. #define SR_RF_NOT_EMPT (1 << 3)
  29. #define SR_RF_FULL (1 << 4)
  30. #define SR_TX_ERR (1 << 5)
  31. #define SR_DCOL (1 << 6)
  32. /* Bit fields in ISR, IMR, RISR, 7 bits */
  33. #define SPI_INT_TXEI (1 << 0)
  34. #define SPI_INT_TXOI (1 << 1)
  35. #define SPI_INT_RXUI (1 << 2)
  36. #define SPI_INT_RXOI (1 << 3)
  37. #define SPI_INT_RXFI (1 << 4)
  38. #define SPI_INT_MSTI (1 << 5)
  39. /* TX RX interrupt level threshhold, max can be 256 */
  40. #define SPI_INT_THRESHOLD 32
  41. enum dw_ssi_type {
  42. SSI_MOTO_SPI = 0,
  43. SSI_TI_SSP,
  44. SSI_NS_MICROWIRE,
  45. };
  46. struct dw_spi_reg {
  47. u32 ctrl0;
  48. u32 ctrl1;
  49. u32 ssienr;
  50. u32 mwcr;
  51. u32 ser;
  52. u32 baudr;
  53. u32 txfltr;
  54. u32 rxfltr;
  55. u32 txflr;
  56. u32 rxflr;
  57. u32 sr;
  58. u32 imr;
  59. u32 isr;
  60. u32 risr;
  61. u32 txoicr;
  62. u32 rxoicr;
  63. u32 rxuicr;
  64. u32 msticr;
  65. u32 icr;
  66. u32 dmacr;
  67. u32 dmatdlr;
  68. u32 dmardlr;
  69. u32 idr;
  70. u32 version;
  71. u32 dr; /* Currently oper as 32 bits,
  72. though only low 16 bits matters */
  73. } __packed;
  74. struct dw_spi {
  75. struct spi_master *master;
  76. struct spi_device *cur_dev;
  77. struct device *parent_dev;
  78. enum dw_ssi_type type;
  79. void __iomem *regs;
  80. unsigned long paddr;
  81. u32 iolen;
  82. int irq;
  83. u32 fifo_len; /* depth of the FIFO buffer */
  84. u32 max_freq; /* max bus freq supported */
  85. u16 bus_num;
  86. u16 num_cs; /* supported slave numbers */
  87. /* Driver message queue */
  88. struct workqueue_struct *workqueue;
  89. struct work_struct pump_messages;
  90. spinlock_t lock;
  91. struct list_head queue;
  92. int busy;
  93. int run;
  94. /* Message Transfer pump */
  95. struct tasklet_struct pump_transfers;
  96. /* Current message transfer state info */
  97. struct spi_message *cur_msg;
  98. struct spi_transfer *cur_transfer;
  99. struct chip_data *cur_chip;
  100. struct chip_data *prev_chip;
  101. size_t len;
  102. void *tx;
  103. void *tx_end;
  104. void *rx;
  105. void *rx_end;
  106. int dma_mapped;
  107. dma_addr_t rx_dma;
  108. dma_addr_t tx_dma;
  109. size_t rx_map_len;
  110. size_t tx_map_len;
  111. u8 n_bytes; /* current is a 1/2 bytes op */
  112. u8 max_bits_per_word; /* maxim is 16b */
  113. u32 dma_width;
  114. int cs_change;
  115. int (*write)(struct dw_spi *dws);
  116. int (*read)(struct dw_spi *dws);
  117. irqreturn_t (*transfer_handler)(struct dw_spi *dws);
  118. void (*cs_control)(u32 command);
  119. /* Dma info */
  120. int dma_inited;
  121. struct dma_chan *txchan;
  122. struct dma_chan *rxchan;
  123. int txdma_done;
  124. int rxdma_done;
  125. u64 tx_param;
  126. u64 rx_param;
  127. struct device *dma_dev;
  128. dma_addr_t dma_addr;
  129. /* Bus interface info */
  130. void *priv;
  131. #ifdef CONFIG_DEBUG_FS
  132. struct dentry *debugfs;
  133. #endif
  134. };
  135. #define dw_readl(dw, name) \
  136. __raw_readl(&(((struct dw_spi_reg *)dw->regs)->name))
  137. #define dw_writel(dw, name, val) \
  138. __raw_writel((val), &(((struct dw_spi_reg *)dw->regs)->name))
  139. #define dw_readw(dw, name) \
  140. __raw_readw(&(((struct dw_spi_reg *)dw->regs)->name))
  141. #define dw_writew(dw, name, val) \
  142. __raw_writew((val), &(((struct dw_spi_reg *)dw->regs)->name))
  143. static inline void spi_enable_chip(struct dw_spi *dws, int enable)
  144. {
  145. dw_writel(dws, ssienr, (enable ? 1 : 0));
  146. }
  147. static inline void spi_set_clk(struct dw_spi *dws, u16 div)
  148. {
  149. dw_writel(dws, baudr, div);
  150. }
  151. static inline void spi_chip_sel(struct dw_spi *dws, u16 cs)
  152. {
  153. if (cs > dws->num_cs)
  154. return;
  155. if (dws->cs_control)
  156. dws->cs_control(1);
  157. dw_writel(dws, ser, 1 << cs);
  158. }
  159. /* Disable IRQ bits */
  160. static inline void spi_mask_intr(struct dw_spi *dws, u32 mask)
  161. {
  162. u32 new_mask;
  163. new_mask = dw_readl(dws, imr) & ~mask;
  164. dw_writel(dws, imr, new_mask);
  165. }
  166. /* Enable IRQ bits */
  167. static inline void spi_umask_intr(struct dw_spi *dws, u32 mask)
  168. {
  169. u32 new_mask;
  170. new_mask = dw_readl(dws, imr) | mask;
  171. dw_writel(dws, imr, new_mask);
  172. }
  173. /*
  174. * Each SPI slave device to work with dw_api controller should
  175. * has such a structure claiming its working mode (PIO/DMA etc),
  176. * which can be save in the "controller_data" member of the
  177. * struct spi_device
  178. */
  179. struct dw_spi_chip {
  180. u8 poll_mode; /* 0 for contoller polling mode */
  181. u8 type; /* SPI/SSP/Micrwire */
  182. u8 enable_dma;
  183. void (*cs_control)(u32 command);
  184. };
  185. extern int dw_spi_add_host(struct dw_spi *dws);
  186. extern void dw_spi_remove_host(struct dw_spi *dws);
  187. extern int dw_spi_suspend_host(struct dw_spi *dws);
  188. extern int dw_spi_resume_host(struct dw_spi *dws);
  189. #endif /* DW_SPI_HEADER_H */