sky2.c 93 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/crc32.h>
  26. #include <linux/kernel.h>
  27. #include <linux/version.h>
  28. #include <linux/module.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/pci.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/mii.h>
  42. #include <asm/irq.h>
  43. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  44. #define SKY2_VLAN_TAG_USED 1
  45. #endif
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.5"
  49. #define PFX DRV_NAME " "
  50. /*
  51. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  52. * that are organized into three (receive, transmit, status) different rings
  53. * similar to Tigon3. A transmit can require several elements;
  54. * a receive requires one (or two if using 64 bit dma).
  55. */
  56. #define RX_LE_SIZE 512
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define RX_SKB_ALIGN 8
  61. #define RX_BUF_WRITE 16
  62. #define TX_RING_SIZE 512
  63. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  64. #define TX_MIN_PENDING 64
  65. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  66. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  67. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  68. #define ETH_JUMBO_MTU 9000
  69. #define TX_WATCHDOG (5 * HZ)
  70. #define NAPI_WEIGHT 64
  71. #define PHY_RETRIES 1000
  72. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  73. static const u32 default_msg =
  74. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  75. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  76. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  77. static int debug = -1; /* defaults above */
  78. module_param(debug, int, 0);
  79. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  80. static int copybreak __read_mostly = 256;
  81. module_param(copybreak, int, 0);
  82. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  83. static int disable_msi = 0;
  84. module_param(disable_msi, int, 0);
  85. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  86. static int idle_timeout = 100;
  87. module_param(idle_timeout, int, 0);
  88. MODULE_PARM_DESC(idle_timeout, "Idle timeout workaround for lost interrupts (ms)");
  89. static const struct pci_device_id sky2_id_table[] = {
  90. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
  91. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) },
  109. { 0 }
  110. };
  111. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  112. /* Avoid conditionals by using array */
  113. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  114. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  115. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  116. /* This driver supports yukon2 chipset only */
  117. static const char *yukon2_name[] = {
  118. "XL", /* 0xb3 */
  119. "EC Ultra", /* 0xb4 */
  120. "UNKNOWN", /* 0xb5 */
  121. "EC", /* 0xb6 */
  122. "FE", /* 0xb7 */
  123. };
  124. /* Access to external PHY */
  125. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  126. {
  127. int i;
  128. gma_write16(hw, port, GM_SMI_DATA, val);
  129. gma_write16(hw, port, GM_SMI_CTRL,
  130. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  131. for (i = 0; i < PHY_RETRIES; i++) {
  132. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  133. return 0;
  134. udelay(1);
  135. }
  136. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  137. return -ETIMEDOUT;
  138. }
  139. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  140. {
  141. int i;
  142. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  143. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  144. for (i = 0; i < PHY_RETRIES; i++) {
  145. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  146. *val = gma_read16(hw, port, GM_SMI_DATA);
  147. return 0;
  148. }
  149. udelay(1);
  150. }
  151. return -ETIMEDOUT;
  152. }
  153. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  154. {
  155. u16 v;
  156. if (__gm_phy_read(hw, port, reg, &v) != 0)
  157. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  158. return v;
  159. }
  160. static void sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
  161. {
  162. u16 power_control;
  163. u32 reg1;
  164. int vaux;
  165. pr_debug("sky2_set_power_state %d\n", state);
  166. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  167. power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
  168. vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  169. (power_control & PCI_PM_CAP_PME_D3cold);
  170. power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
  171. power_control |= PCI_PM_CTRL_PME_STATUS;
  172. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  173. switch (state) {
  174. case PCI_D0:
  175. /* switch power to VCC (WA for VAUX problem) */
  176. sky2_write8(hw, B0_POWER_CTRL,
  177. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  178. /* disable Core Clock Division, */
  179. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  180. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  181. /* enable bits are inverted */
  182. sky2_write8(hw, B2_Y2_CLK_GATE,
  183. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  184. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  185. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  186. else
  187. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  188. /* Turn off phy power saving */
  189. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  190. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  191. /* looks like this XL is back asswards .. */
  192. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
  193. reg1 |= PCI_Y2_PHY1_COMA;
  194. if (hw->ports > 1)
  195. reg1 |= PCI_Y2_PHY2_COMA;
  196. }
  197. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  198. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  199. reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
  200. reg1 &= P_ASPM_CONTROL_MSK;
  201. sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
  202. sky2_pci_write32(hw, PCI_DEV_REG5, 0);
  203. }
  204. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  205. udelay(100);
  206. break;
  207. case PCI_D3hot:
  208. case PCI_D3cold:
  209. /* Turn on phy power saving */
  210. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  211. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  212. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  213. else
  214. reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  215. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  216. udelay(100);
  217. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  218. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  219. else
  220. /* enable bits are inverted */
  221. sky2_write8(hw, B2_Y2_CLK_GATE,
  222. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  223. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  224. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  225. /* switch power to VAUX */
  226. if (vaux && state != PCI_D3cold)
  227. sky2_write8(hw, B0_POWER_CTRL,
  228. (PC_VAUX_ENA | PC_VCC_ENA |
  229. PC_VAUX_ON | PC_VCC_OFF));
  230. break;
  231. default:
  232. printk(KERN_ERR PFX "Unknown power state %d\n", state);
  233. }
  234. sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
  235. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  236. }
  237. static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
  238. {
  239. u16 reg;
  240. /* disable all GMAC IRQ's */
  241. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  242. /* disable PHY IRQs */
  243. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  244. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  245. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  246. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  247. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  248. reg = gma_read16(hw, port, GM_RX_CTRL);
  249. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  250. gma_write16(hw, port, GM_RX_CTRL, reg);
  251. }
  252. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  253. {
  254. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  255. u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
  256. if (sky2->autoneg == AUTONEG_ENABLE &&
  257. !(hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
  258. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  259. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  260. PHY_M_EC_MAC_S_MSK);
  261. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  262. if (hw->chip_id == CHIP_ID_YUKON_EC)
  263. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  264. else
  265. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  266. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  267. }
  268. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  269. if (hw->copper) {
  270. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  271. /* enable automatic crossover */
  272. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  273. } else {
  274. /* disable energy detect */
  275. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  276. /* enable automatic crossover */
  277. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  278. if (sky2->autoneg == AUTONEG_ENABLE &&
  279. (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
  280. ctrl &= ~PHY_M_PC_DSC_MSK;
  281. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  282. }
  283. }
  284. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  285. } else {
  286. /* workaround for deviation #4.88 (CRC errors) */
  287. /* disable Automatic Crossover */
  288. ctrl &= ~PHY_M_PC_MDIX_MSK;
  289. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  290. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  291. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  292. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  293. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  294. ctrl &= ~PHY_M_MAC_MD_MSK;
  295. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  296. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  297. /* select page 1 to access Fiber registers */
  298. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  299. }
  300. }
  301. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  302. if (sky2->autoneg == AUTONEG_DISABLE)
  303. ctrl &= ~PHY_CT_ANE;
  304. else
  305. ctrl |= PHY_CT_ANE;
  306. ctrl |= PHY_CT_RESET;
  307. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  308. ctrl = 0;
  309. ct1000 = 0;
  310. adv = PHY_AN_CSMA;
  311. if (sky2->autoneg == AUTONEG_ENABLE) {
  312. if (hw->copper) {
  313. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  314. ct1000 |= PHY_M_1000C_AFD;
  315. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  316. ct1000 |= PHY_M_1000C_AHD;
  317. if (sky2->advertising & ADVERTISED_100baseT_Full)
  318. adv |= PHY_M_AN_100_FD;
  319. if (sky2->advertising & ADVERTISED_100baseT_Half)
  320. adv |= PHY_M_AN_100_HD;
  321. if (sky2->advertising & ADVERTISED_10baseT_Full)
  322. adv |= PHY_M_AN_10_FD;
  323. if (sky2->advertising & ADVERTISED_10baseT_Half)
  324. adv |= PHY_M_AN_10_HD;
  325. } else /* special defines for FIBER (88E1011S only) */
  326. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  327. /* Set Flow-control capabilities */
  328. if (sky2->tx_pause && sky2->rx_pause)
  329. adv |= PHY_AN_PAUSE_CAP; /* symmetric */
  330. else if (sky2->rx_pause && !sky2->tx_pause)
  331. adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
  332. else if (!sky2->rx_pause && sky2->tx_pause)
  333. adv |= PHY_AN_PAUSE_ASYM; /* local */
  334. /* Restart Auto-negotiation */
  335. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  336. } else {
  337. /* forced speed/duplex settings */
  338. ct1000 = PHY_M_1000C_MSE;
  339. if (sky2->duplex == DUPLEX_FULL)
  340. ctrl |= PHY_CT_DUP_MD;
  341. switch (sky2->speed) {
  342. case SPEED_1000:
  343. ctrl |= PHY_CT_SP1000;
  344. break;
  345. case SPEED_100:
  346. ctrl |= PHY_CT_SP100;
  347. break;
  348. }
  349. ctrl |= PHY_CT_RESET;
  350. }
  351. if (hw->chip_id != CHIP_ID_YUKON_FE)
  352. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  353. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  354. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  355. /* Setup Phy LED's */
  356. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  357. ledover = 0;
  358. switch (hw->chip_id) {
  359. case CHIP_ID_YUKON_FE:
  360. /* on 88E3082 these bits are at 11..9 (shifted left) */
  361. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  362. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  363. /* delete ACT LED control bits */
  364. ctrl &= ~PHY_M_FELP_LED1_MSK;
  365. /* change ACT LED control to blink mode */
  366. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  367. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  368. break;
  369. case CHIP_ID_YUKON_XL:
  370. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  371. /* select page 3 to access LED control register */
  372. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  373. /* set LED Function Control register */
  374. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  375. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  376. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  377. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  378. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  379. /* set Polarity Control register */
  380. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  381. (PHY_M_POLC_LS1_P_MIX(4) |
  382. PHY_M_POLC_IS0_P_MIX(4) |
  383. PHY_M_POLC_LOS_CTRL(2) |
  384. PHY_M_POLC_INIT_CTRL(2) |
  385. PHY_M_POLC_STA1_CTRL(2) |
  386. PHY_M_POLC_STA0_CTRL(2)));
  387. /* restore page register */
  388. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  389. break;
  390. case CHIP_ID_YUKON_EC_U:
  391. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  392. /* select page 3 to access LED control register */
  393. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  394. /* set LED Function Control register */
  395. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  396. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  397. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  398. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  399. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  400. /* set Blink Rate in LED Timer Control Register */
  401. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  402. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  403. /* restore page register */
  404. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  405. break;
  406. default:
  407. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  408. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  409. /* turn off the Rx LED (LED_RX) */
  410. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  411. }
  412. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  413. /* apply fixes in PHY AFE */
  414. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  415. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  416. /* increase differential signal amplitude in 10BASE-T */
  417. gm_phy_write(hw, port, 0x18, 0xaa99);
  418. gm_phy_write(hw, port, 0x17, 0x2011);
  419. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  420. gm_phy_write(hw, port, 0x18, 0xa204);
  421. gm_phy_write(hw, port, 0x17, 0x2002);
  422. /* set page register to 0 */
  423. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  424. } else {
  425. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  426. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  427. /* turn on 100 Mbps LED (LED_LINK100) */
  428. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  429. }
  430. if (ledover)
  431. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  432. }
  433. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  434. if (sky2->autoneg == AUTONEG_ENABLE)
  435. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  436. else
  437. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  438. }
  439. /* Force a renegotiation */
  440. static void sky2_phy_reinit(struct sky2_port *sky2)
  441. {
  442. spin_lock_bh(&sky2->phy_lock);
  443. sky2_phy_init(sky2->hw, sky2->port);
  444. spin_unlock_bh(&sky2->phy_lock);
  445. }
  446. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  447. {
  448. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  449. u16 reg;
  450. int i;
  451. const u8 *addr = hw->dev[port]->dev_addr;
  452. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  453. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
  454. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  455. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  456. /* WA DEV_472 -- looks like crossed wires on port 2 */
  457. /* clear GMAC 1 Control reset */
  458. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  459. do {
  460. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  461. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  462. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  463. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  464. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  465. }
  466. if (sky2->autoneg == AUTONEG_DISABLE) {
  467. reg = gma_read16(hw, port, GM_GP_CTRL);
  468. reg |= GM_GPCR_AU_ALL_DIS;
  469. gma_write16(hw, port, GM_GP_CTRL, reg);
  470. gma_read16(hw, port, GM_GP_CTRL);
  471. switch (sky2->speed) {
  472. case SPEED_1000:
  473. reg &= ~GM_GPCR_SPEED_100;
  474. reg |= GM_GPCR_SPEED_1000;
  475. break;
  476. case SPEED_100:
  477. reg &= ~GM_GPCR_SPEED_1000;
  478. reg |= GM_GPCR_SPEED_100;
  479. break;
  480. case SPEED_10:
  481. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  482. break;
  483. }
  484. if (sky2->duplex == DUPLEX_FULL)
  485. reg |= GM_GPCR_DUP_FULL;
  486. /* turn off pause in 10/100mbps half duplex */
  487. else if (sky2->speed != SPEED_1000 &&
  488. hw->chip_id != CHIP_ID_YUKON_EC_U)
  489. sky2->tx_pause = sky2->rx_pause = 0;
  490. } else
  491. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  492. if (!sky2->tx_pause && !sky2->rx_pause) {
  493. sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  494. reg |=
  495. GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  496. } else if (sky2->tx_pause && !sky2->rx_pause) {
  497. /* disable Rx flow-control */
  498. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  499. }
  500. gma_write16(hw, port, GM_GP_CTRL, reg);
  501. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  502. spin_lock_bh(&sky2->phy_lock);
  503. sky2_phy_init(hw, port);
  504. spin_unlock_bh(&sky2->phy_lock);
  505. /* MIB clear */
  506. reg = gma_read16(hw, port, GM_PHY_ADDR);
  507. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  508. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  509. gma_read16(hw, port, i);
  510. gma_write16(hw, port, GM_PHY_ADDR, reg);
  511. /* transmit control */
  512. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  513. /* receive control reg: unicast + multicast + no FCS */
  514. gma_write16(hw, port, GM_RX_CTRL,
  515. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  516. /* transmit flow control */
  517. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  518. /* transmit parameter */
  519. gma_write16(hw, port, GM_TX_PARAM,
  520. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  521. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  522. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  523. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  524. /* serial mode register */
  525. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  526. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  527. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  528. reg |= GM_SMOD_JUMBO_ENA;
  529. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  530. /* virtual address for data */
  531. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  532. /* physical address: used for pause frames */
  533. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  534. /* ignore counter overflows */
  535. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  536. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  537. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  538. /* Configure Rx MAC FIFO */
  539. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  540. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  541. GMF_OPER_ON | GMF_RX_F_FL_ON);
  542. /* Flush Rx MAC FIFO on any flow control or error */
  543. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  544. /* Set threshold to 0xa (64 bytes)
  545. * ASF disabled so no need to do WA dev #4.30
  546. */
  547. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
  548. /* Configure Tx MAC FIFO */
  549. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  550. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  551. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  552. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  553. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  554. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  555. /* set Tx GMAC FIFO Almost Empty Threshold */
  556. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
  557. /* Disable Store & Forward mode for TX */
  558. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  559. }
  560. }
  561. }
  562. /* Assign Ram Buffer allocation.
  563. * start and end are in units of 4k bytes
  564. * ram registers are in units of 64bit words
  565. */
  566. static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
  567. {
  568. u32 start, end;
  569. start = startk * 4096/8;
  570. end = (endk * 4096/8) - 1;
  571. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  572. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  573. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  574. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  575. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  576. if (q == Q_R1 || q == Q_R2) {
  577. u32 space = (endk - startk) * 4096/8;
  578. u32 tp = space - space/4;
  579. /* On receive queue's set the thresholds
  580. * give receiver priority when > 3/4 full
  581. * send pause when down to 2K
  582. */
  583. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  584. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  585. tp = space - 2048/8;
  586. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  587. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  588. } else {
  589. /* Enable store & forward on Tx queue's because
  590. * Tx FIFO is only 1K on Yukon
  591. */
  592. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  593. }
  594. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  595. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  596. }
  597. /* Setup Bus Memory Interface */
  598. static void sky2_qset(struct sky2_hw *hw, u16 q)
  599. {
  600. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  601. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  602. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  603. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  604. }
  605. /* Setup prefetch unit registers. This is the interface between
  606. * hardware and driver list elements
  607. */
  608. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  609. u64 addr, u32 last)
  610. {
  611. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  612. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  613. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  614. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  615. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  616. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  617. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  618. }
  619. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  620. {
  621. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  622. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  623. return le;
  624. }
  625. /* Update chip's next pointer */
  626. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  627. {
  628. wmb();
  629. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  630. mmiowb();
  631. }
  632. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  633. {
  634. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  635. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  636. return le;
  637. }
  638. /* Return high part of DMA address (could be 32 or 64 bit) */
  639. static inline u32 high32(dma_addr_t a)
  640. {
  641. return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
  642. }
  643. /* Build description to hardware about buffer */
  644. static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
  645. {
  646. struct sky2_rx_le *le;
  647. u32 hi = high32(map);
  648. u16 len = sky2->rx_bufsize;
  649. if (sky2->rx_addr64 != hi) {
  650. le = sky2_next_rx(sky2);
  651. le->addr = cpu_to_le32(hi);
  652. le->ctrl = 0;
  653. le->opcode = OP_ADDR64 | HW_OWNER;
  654. sky2->rx_addr64 = high32(map + len);
  655. }
  656. le = sky2_next_rx(sky2);
  657. le->addr = cpu_to_le32((u32) map);
  658. le->length = cpu_to_le16(len);
  659. le->ctrl = 0;
  660. le->opcode = OP_PACKET | HW_OWNER;
  661. }
  662. /* Tell chip where to start receive checksum.
  663. * Actually has two checksums, but set both same to avoid possible byte
  664. * order problems.
  665. */
  666. static void rx_set_checksum(struct sky2_port *sky2)
  667. {
  668. struct sky2_rx_le *le;
  669. le = sky2_next_rx(sky2);
  670. le->addr = (ETH_HLEN << 16) | ETH_HLEN;
  671. le->ctrl = 0;
  672. le->opcode = OP_TCPSTART | HW_OWNER;
  673. sky2_write32(sky2->hw,
  674. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  675. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  676. }
  677. /*
  678. * The RX Stop command will not work for Yukon-2 if the BMU does not
  679. * reach the end of packet and since we can't make sure that we have
  680. * incoming data, we must reset the BMU while it is not doing a DMA
  681. * transfer. Since it is possible that the RX path is still active,
  682. * the RX RAM buffer will be stopped first, so any possible incoming
  683. * data will not trigger a DMA. After the RAM buffer is stopped, the
  684. * BMU is polled until any DMA in progress is ended and only then it
  685. * will be reset.
  686. */
  687. static void sky2_rx_stop(struct sky2_port *sky2)
  688. {
  689. struct sky2_hw *hw = sky2->hw;
  690. unsigned rxq = rxqaddr[sky2->port];
  691. int i;
  692. /* disable the RAM Buffer receive queue */
  693. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  694. for (i = 0; i < 0xffff; i++)
  695. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  696. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  697. goto stopped;
  698. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  699. sky2->netdev->name);
  700. stopped:
  701. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  702. /* reset the Rx prefetch unit */
  703. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  704. }
  705. /* Clean out receive buffer area, assumes receiver hardware stopped */
  706. static void sky2_rx_clean(struct sky2_port *sky2)
  707. {
  708. unsigned i;
  709. memset(sky2->rx_le, 0, RX_LE_BYTES);
  710. for (i = 0; i < sky2->rx_pending; i++) {
  711. struct ring_info *re = sky2->rx_ring + i;
  712. if (re->skb) {
  713. pci_unmap_single(sky2->hw->pdev,
  714. re->mapaddr, sky2->rx_bufsize,
  715. PCI_DMA_FROMDEVICE);
  716. kfree_skb(re->skb);
  717. re->skb = NULL;
  718. }
  719. }
  720. }
  721. /* Basic MII support */
  722. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  723. {
  724. struct mii_ioctl_data *data = if_mii(ifr);
  725. struct sky2_port *sky2 = netdev_priv(dev);
  726. struct sky2_hw *hw = sky2->hw;
  727. int err = -EOPNOTSUPP;
  728. if (!netif_running(dev))
  729. return -ENODEV; /* Phy still in reset */
  730. switch (cmd) {
  731. case SIOCGMIIPHY:
  732. data->phy_id = PHY_ADDR_MARV;
  733. /* fallthru */
  734. case SIOCGMIIREG: {
  735. u16 val = 0;
  736. spin_lock_bh(&sky2->phy_lock);
  737. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  738. spin_unlock_bh(&sky2->phy_lock);
  739. data->val_out = val;
  740. break;
  741. }
  742. case SIOCSMIIREG:
  743. if (!capable(CAP_NET_ADMIN))
  744. return -EPERM;
  745. spin_lock_bh(&sky2->phy_lock);
  746. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  747. data->val_in);
  748. spin_unlock_bh(&sky2->phy_lock);
  749. break;
  750. }
  751. return err;
  752. }
  753. #ifdef SKY2_VLAN_TAG_USED
  754. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  755. {
  756. struct sky2_port *sky2 = netdev_priv(dev);
  757. struct sky2_hw *hw = sky2->hw;
  758. u16 port = sky2->port;
  759. spin_lock_bh(&sky2->tx_lock);
  760. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  761. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  762. sky2->vlgrp = grp;
  763. spin_unlock_bh(&sky2->tx_lock);
  764. }
  765. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  766. {
  767. struct sky2_port *sky2 = netdev_priv(dev);
  768. struct sky2_hw *hw = sky2->hw;
  769. u16 port = sky2->port;
  770. spin_lock_bh(&sky2->tx_lock);
  771. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  772. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  773. if (sky2->vlgrp)
  774. sky2->vlgrp->vlan_devices[vid] = NULL;
  775. spin_unlock_bh(&sky2->tx_lock);
  776. }
  777. #endif
  778. /*
  779. * It appears the hardware has a bug in the FIFO logic that
  780. * cause it to hang if the FIFO gets overrun and the receive buffer
  781. * is not aligned. ALso alloc_skb() won't align properly if slab
  782. * debugging is enabled.
  783. */
  784. static inline struct sk_buff *sky2_alloc_skb(unsigned int size, gfp_t gfp_mask)
  785. {
  786. struct sk_buff *skb;
  787. skb = alloc_skb(size + RX_SKB_ALIGN, gfp_mask);
  788. if (likely(skb)) {
  789. unsigned long p = (unsigned long) skb->data;
  790. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  791. }
  792. return skb;
  793. }
  794. /*
  795. * Allocate and setup receiver buffer pool.
  796. * In case of 64 bit dma, there are 2X as many list elements
  797. * available as ring entries
  798. * and need to reserve one list element so we don't wrap around.
  799. */
  800. static int sky2_rx_start(struct sky2_port *sky2)
  801. {
  802. struct sky2_hw *hw = sky2->hw;
  803. unsigned rxq = rxqaddr[sky2->port];
  804. int i;
  805. unsigned thresh;
  806. sky2->rx_put = sky2->rx_next = 0;
  807. sky2_qset(hw, rxq);
  808. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
  809. /* MAC Rx RAM Read is controlled by hardware */
  810. sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
  811. }
  812. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  813. rx_set_checksum(sky2);
  814. for (i = 0; i < sky2->rx_pending; i++) {
  815. struct ring_info *re = sky2->rx_ring + i;
  816. re->skb = sky2_alloc_skb(sky2->rx_bufsize, GFP_KERNEL);
  817. if (!re->skb)
  818. goto nomem;
  819. re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
  820. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  821. sky2_rx_add(sky2, re->mapaddr);
  822. }
  823. /*
  824. * The receiver hangs if it receives frames larger than the
  825. * packet buffer. As a workaround, truncate oversize frames, but
  826. * the register is limited to 9 bits, so if you do frames > 2052
  827. * you better get the MTU right!
  828. */
  829. thresh = (sky2->rx_bufsize - 8) / sizeof(u32);
  830. if (thresh > 0x1ff)
  831. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  832. else {
  833. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  834. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  835. }
  836. /* Tell chip about available buffers */
  837. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  838. return 0;
  839. nomem:
  840. sky2_rx_clean(sky2);
  841. return -ENOMEM;
  842. }
  843. /* Bring up network interface. */
  844. static int sky2_up(struct net_device *dev)
  845. {
  846. struct sky2_port *sky2 = netdev_priv(dev);
  847. struct sky2_hw *hw = sky2->hw;
  848. unsigned port = sky2->port;
  849. u32 ramsize, rxspace, imask;
  850. int cap, err = -ENOMEM;
  851. struct net_device *otherdev = hw->dev[sky2->port^1];
  852. /*
  853. * On dual port PCI-X card, there is an problem where status
  854. * can be received out of order due to split transactions
  855. */
  856. if (otherdev && netif_running(otherdev) &&
  857. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  858. struct sky2_port *osky2 = netdev_priv(otherdev);
  859. u16 cmd;
  860. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  861. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  862. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  863. sky2->rx_csum = 0;
  864. osky2->rx_csum = 0;
  865. }
  866. if (netif_msg_ifup(sky2))
  867. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  868. /* must be power of 2 */
  869. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  870. TX_RING_SIZE *
  871. sizeof(struct sky2_tx_le),
  872. &sky2->tx_le_map);
  873. if (!sky2->tx_le)
  874. goto err_out;
  875. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  876. GFP_KERNEL);
  877. if (!sky2->tx_ring)
  878. goto err_out;
  879. sky2->tx_prod = sky2->tx_cons = 0;
  880. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  881. &sky2->rx_le_map);
  882. if (!sky2->rx_le)
  883. goto err_out;
  884. memset(sky2->rx_le, 0, RX_LE_BYTES);
  885. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
  886. GFP_KERNEL);
  887. if (!sky2->rx_ring)
  888. goto err_out;
  889. sky2_mac_init(hw, port);
  890. /* Determine available ram buffer space (in 4K blocks).
  891. * Note: not sure about the FE setting below yet
  892. */
  893. if (hw->chip_id == CHIP_ID_YUKON_FE)
  894. ramsize = 4;
  895. else
  896. ramsize = sky2_read8(hw, B2_E_0);
  897. /* Give transmitter one third (rounded up) */
  898. rxspace = ramsize - (ramsize + 2) / 3;
  899. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  900. sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
  901. /* Make sure SyncQ is disabled */
  902. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  903. RB_RST_SET);
  904. sky2_qset(hw, txqaddr[port]);
  905. /* Set almost empty threshold */
  906. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == 1)
  907. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
  908. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  909. TX_RING_SIZE - 1);
  910. err = sky2_rx_start(sky2);
  911. if (err)
  912. goto err_out;
  913. /* Enable interrupts from phy/mac for port */
  914. imask = sky2_read32(hw, B0_IMSK);
  915. imask |= portirq_msk[port];
  916. sky2_write32(hw, B0_IMSK, imask);
  917. return 0;
  918. err_out:
  919. if (sky2->rx_le) {
  920. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  921. sky2->rx_le, sky2->rx_le_map);
  922. sky2->rx_le = NULL;
  923. }
  924. if (sky2->tx_le) {
  925. pci_free_consistent(hw->pdev,
  926. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  927. sky2->tx_le, sky2->tx_le_map);
  928. sky2->tx_le = NULL;
  929. }
  930. kfree(sky2->tx_ring);
  931. kfree(sky2->rx_ring);
  932. sky2->tx_ring = NULL;
  933. sky2->rx_ring = NULL;
  934. return err;
  935. }
  936. /* Modular subtraction in ring */
  937. static inline int tx_dist(unsigned tail, unsigned head)
  938. {
  939. return (head - tail) & (TX_RING_SIZE - 1);
  940. }
  941. /* Number of list elements available for next tx */
  942. static inline int tx_avail(const struct sky2_port *sky2)
  943. {
  944. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  945. }
  946. /* Estimate of number of transmit list elements required */
  947. static unsigned tx_le_req(const struct sk_buff *skb)
  948. {
  949. unsigned count;
  950. count = sizeof(dma_addr_t) / sizeof(u32);
  951. count += skb_shinfo(skb)->nr_frags * count;
  952. if (skb_is_gso(skb))
  953. ++count;
  954. if (skb->ip_summed == CHECKSUM_HW)
  955. ++count;
  956. return count;
  957. }
  958. /*
  959. * Put one packet in ring for transmit.
  960. * A single packet can generate multiple list elements, and
  961. * the number of ring elements will probably be less than the number
  962. * of list elements used.
  963. *
  964. * No BH disabling for tx_lock here (like tg3)
  965. */
  966. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  967. {
  968. struct sky2_port *sky2 = netdev_priv(dev);
  969. struct sky2_hw *hw = sky2->hw;
  970. struct sky2_tx_le *le = NULL;
  971. struct tx_ring_info *re;
  972. unsigned i, len;
  973. int avail;
  974. dma_addr_t mapping;
  975. u32 addr64;
  976. u16 mss;
  977. u8 ctrl;
  978. /* No BH disabling for tx_lock here. We are running in BH disabled
  979. * context and TX reclaim runs via poll inside of a software
  980. * interrupt, and no related locks in IRQ processing.
  981. */
  982. if (!spin_trylock(&sky2->tx_lock))
  983. return NETDEV_TX_LOCKED;
  984. if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
  985. /* There is a known but harmless race with lockless tx
  986. * and netif_stop_queue.
  987. */
  988. if (!netif_queue_stopped(dev)) {
  989. netif_stop_queue(dev);
  990. if (net_ratelimit())
  991. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  992. dev->name);
  993. }
  994. spin_unlock(&sky2->tx_lock);
  995. return NETDEV_TX_BUSY;
  996. }
  997. if (unlikely(netif_msg_tx_queued(sky2)))
  998. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  999. dev->name, sky2->tx_prod, skb->len);
  1000. len = skb_headlen(skb);
  1001. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1002. addr64 = high32(mapping);
  1003. re = sky2->tx_ring + sky2->tx_prod;
  1004. /* Send high bits if changed or crosses boundary */
  1005. if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
  1006. le = get_tx_le(sky2);
  1007. le->tx.addr = cpu_to_le32(addr64);
  1008. le->ctrl = 0;
  1009. le->opcode = OP_ADDR64 | HW_OWNER;
  1010. sky2->tx_addr64 = high32(mapping + len);
  1011. }
  1012. /* Check for TCP Segmentation Offload */
  1013. mss = skb_shinfo(skb)->gso_size;
  1014. if (mss != 0) {
  1015. /* just drop the packet if non-linear expansion fails */
  1016. if (skb_header_cloned(skb) &&
  1017. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  1018. dev_kfree_skb(skb);
  1019. goto out_unlock;
  1020. }
  1021. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  1022. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  1023. mss += ETH_HLEN;
  1024. }
  1025. if (mss != sky2->tx_last_mss) {
  1026. le = get_tx_le(sky2);
  1027. le->tx.tso.size = cpu_to_le16(mss);
  1028. le->tx.tso.rsvd = 0;
  1029. le->opcode = OP_LRGLEN | HW_OWNER;
  1030. le->ctrl = 0;
  1031. sky2->tx_last_mss = mss;
  1032. }
  1033. ctrl = 0;
  1034. #ifdef SKY2_VLAN_TAG_USED
  1035. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1036. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1037. if (!le) {
  1038. le = get_tx_le(sky2);
  1039. le->tx.addr = 0;
  1040. le->opcode = OP_VLAN|HW_OWNER;
  1041. le->ctrl = 0;
  1042. } else
  1043. le->opcode |= OP_VLAN;
  1044. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1045. ctrl |= INS_VLAN;
  1046. }
  1047. #endif
  1048. /* Handle TCP checksum offload */
  1049. if (skb->ip_summed == CHECKSUM_HW) {
  1050. u16 hdr = skb->h.raw - skb->data;
  1051. u16 offset = hdr + skb->csum;
  1052. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1053. if (skb->nh.iph->protocol == IPPROTO_UDP)
  1054. ctrl |= UDPTCP;
  1055. le = get_tx_le(sky2);
  1056. le->tx.csum.start = cpu_to_le16(hdr);
  1057. le->tx.csum.offset = cpu_to_le16(offset);
  1058. le->length = 0; /* initial checksum value */
  1059. le->ctrl = 1; /* one packet */
  1060. le->opcode = OP_TCPLISW | HW_OWNER;
  1061. }
  1062. le = get_tx_le(sky2);
  1063. le->tx.addr = cpu_to_le32((u32) mapping);
  1064. le->length = cpu_to_le16(len);
  1065. le->ctrl = ctrl;
  1066. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1067. /* Record the transmit mapping info */
  1068. re->skb = skb;
  1069. pci_unmap_addr_set(re, mapaddr, mapping);
  1070. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1071. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1072. struct tx_ring_info *fre;
  1073. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1074. frag->size, PCI_DMA_TODEVICE);
  1075. addr64 = high32(mapping);
  1076. if (addr64 != sky2->tx_addr64) {
  1077. le = get_tx_le(sky2);
  1078. le->tx.addr = cpu_to_le32(addr64);
  1079. le->ctrl = 0;
  1080. le->opcode = OP_ADDR64 | HW_OWNER;
  1081. sky2->tx_addr64 = addr64;
  1082. }
  1083. le = get_tx_le(sky2);
  1084. le->tx.addr = cpu_to_le32((u32) mapping);
  1085. le->length = cpu_to_le16(frag->size);
  1086. le->ctrl = ctrl;
  1087. le->opcode = OP_BUFFER | HW_OWNER;
  1088. fre = sky2->tx_ring
  1089. + RING_NEXT((re - sky2->tx_ring) + i, TX_RING_SIZE);
  1090. pci_unmap_addr_set(fre, mapaddr, mapping);
  1091. }
  1092. re->idx = sky2->tx_prod;
  1093. le->ctrl |= EOP;
  1094. avail = tx_avail(sky2);
  1095. if (mss != 0 || avail < TX_MIN_PENDING) {
  1096. le->ctrl |= FRC_STAT;
  1097. if (avail <= MAX_SKB_TX_LE)
  1098. netif_stop_queue(dev);
  1099. }
  1100. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1101. out_unlock:
  1102. spin_unlock(&sky2->tx_lock);
  1103. dev->trans_start = jiffies;
  1104. return NETDEV_TX_OK;
  1105. }
  1106. /*
  1107. * Free ring elements from starting at tx_cons until "done"
  1108. *
  1109. * NB: the hardware will tell us about partial completion of multi-part
  1110. * buffers; these are deferred until completion.
  1111. */
  1112. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1113. {
  1114. struct net_device *dev = sky2->netdev;
  1115. struct pci_dev *pdev = sky2->hw->pdev;
  1116. u16 nxt, put;
  1117. unsigned i;
  1118. BUG_ON(done >= TX_RING_SIZE);
  1119. if (unlikely(netif_msg_tx_done(sky2)))
  1120. printk(KERN_DEBUG "%s: tx done, up to %u\n",
  1121. dev->name, done);
  1122. for (put = sky2->tx_cons; put != done; put = nxt) {
  1123. struct tx_ring_info *re = sky2->tx_ring + put;
  1124. struct sk_buff *skb = re->skb;
  1125. nxt = re->idx;
  1126. BUG_ON(nxt >= TX_RING_SIZE);
  1127. prefetch(sky2->tx_ring + nxt);
  1128. /* Check for partial status */
  1129. if (tx_dist(put, done) < tx_dist(put, nxt))
  1130. break;
  1131. skb = re->skb;
  1132. pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
  1133. skb_headlen(skb), PCI_DMA_TODEVICE);
  1134. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1135. struct tx_ring_info *fre;
  1136. fre = sky2->tx_ring + RING_NEXT(put + i, TX_RING_SIZE);
  1137. pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
  1138. skb_shinfo(skb)->frags[i].size,
  1139. PCI_DMA_TODEVICE);
  1140. }
  1141. dev_kfree_skb(skb);
  1142. }
  1143. sky2->tx_cons = put;
  1144. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1145. netif_wake_queue(dev);
  1146. }
  1147. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1148. static void sky2_tx_clean(struct sky2_port *sky2)
  1149. {
  1150. spin_lock_bh(&sky2->tx_lock);
  1151. sky2_tx_complete(sky2, sky2->tx_prod);
  1152. spin_unlock_bh(&sky2->tx_lock);
  1153. }
  1154. /* Network shutdown */
  1155. static int sky2_down(struct net_device *dev)
  1156. {
  1157. struct sky2_port *sky2 = netdev_priv(dev);
  1158. struct sky2_hw *hw = sky2->hw;
  1159. unsigned port = sky2->port;
  1160. u16 ctrl;
  1161. u32 imask;
  1162. /* Never really got started! */
  1163. if (!sky2->tx_le)
  1164. return 0;
  1165. if (netif_msg_ifdown(sky2))
  1166. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1167. /* Stop more packets from being queued */
  1168. netif_stop_queue(dev);
  1169. sky2_phy_reset(hw, port);
  1170. /* Stop transmitter */
  1171. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1172. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1173. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1174. RB_RST_SET | RB_DIS_OP_MD);
  1175. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1176. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1177. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1178. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1179. /* Workaround shared GMAC reset */
  1180. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1181. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1182. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1183. /* Disable Force Sync bit and Enable Alloc bit */
  1184. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1185. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1186. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1187. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1188. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1189. /* Reset the PCI FIFO of the async Tx queue */
  1190. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1191. BMU_RST_SET | BMU_FIFO_RST);
  1192. /* Reset the Tx prefetch units */
  1193. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1194. PREF_UNIT_RST_SET);
  1195. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1196. sky2_rx_stop(sky2);
  1197. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1198. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1199. /* Disable port IRQ */
  1200. imask = sky2_read32(hw, B0_IMSK);
  1201. imask &= ~portirq_msk[port];
  1202. sky2_write32(hw, B0_IMSK, imask);
  1203. /* turn off LED's */
  1204. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1205. synchronize_irq(hw->pdev->irq);
  1206. sky2_tx_clean(sky2);
  1207. sky2_rx_clean(sky2);
  1208. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1209. sky2->rx_le, sky2->rx_le_map);
  1210. kfree(sky2->rx_ring);
  1211. pci_free_consistent(hw->pdev,
  1212. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1213. sky2->tx_le, sky2->tx_le_map);
  1214. kfree(sky2->tx_ring);
  1215. sky2->tx_le = NULL;
  1216. sky2->rx_le = NULL;
  1217. sky2->rx_ring = NULL;
  1218. sky2->tx_ring = NULL;
  1219. return 0;
  1220. }
  1221. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1222. {
  1223. if (!hw->copper)
  1224. return SPEED_1000;
  1225. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1226. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1227. switch (aux & PHY_M_PS_SPEED_MSK) {
  1228. case PHY_M_PS_SPEED_1000:
  1229. return SPEED_1000;
  1230. case PHY_M_PS_SPEED_100:
  1231. return SPEED_100;
  1232. default:
  1233. return SPEED_10;
  1234. }
  1235. }
  1236. static void sky2_link_up(struct sky2_port *sky2)
  1237. {
  1238. struct sky2_hw *hw = sky2->hw;
  1239. unsigned port = sky2->port;
  1240. u16 reg;
  1241. /* Enable Transmit FIFO Underrun */
  1242. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1243. reg = gma_read16(hw, port, GM_GP_CTRL);
  1244. if (sky2->autoneg == AUTONEG_DISABLE) {
  1245. reg |= GM_GPCR_AU_ALL_DIS;
  1246. /* Is write/read necessary? Copied from sky2_mac_init */
  1247. gma_write16(hw, port, GM_GP_CTRL, reg);
  1248. gma_read16(hw, port, GM_GP_CTRL);
  1249. switch (sky2->speed) {
  1250. case SPEED_1000:
  1251. reg &= ~GM_GPCR_SPEED_100;
  1252. reg |= GM_GPCR_SPEED_1000;
  1253. break;
  1254. case SPEED_100:
  1255. reg &= ~GM_GPCR_SPEED_1000;
  1256. reg |= GM_GPCR_SPEED_100;
  1257. break;
  1258. case SPEED_10:
  1259. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  1260. break;
  1261. }
  1262. } else
  1263. reg &= ~GM_GPCR_AU_ALL_DIS;
  1264. if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
  1265. reg |= GM_GPCR_DUP_FULL;
  1266. /* enable Rx/Tx */
  1267. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1268. gma_write16(hw, port, GM_GP_CTRL, reg);
  1269. gma_read16(hw, port, GM_GP_CTRL);
  1270. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1271. netif_carrier_on(sky2->netdev);
  1272. netif_wake_queue(sky2->netdev);
  1273. /* Turn on link LED */
  1274. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1275. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1276. if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) {
  1277. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1278. u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
  1279. switch(sky2->speed) {
  1280. case SPEED_10:
  1281. led |= PHY_M_LEDC_INIT_CTRL(7);
  1282. break;
  1283. case SPEED_100:
  1284. led |= PHY_M_LEDC_STA1_CTRL(7);
  1285. break;
  1286. case SPEED_1000:
  1287. led |= PHY_M_LEDC_STA0_CTRL(7);
  1288. break;
  1289. }
  1290. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1291. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
  1292. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1293. }
  1294. if (netif_msg_link(sky2))
  1295. printk(KERN_INFO PFX
  1296. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1297. sky2->netdev->name, sky2->speed,
  1298. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1299. (sky2->tx_pause && sky2->rx_pause) ? "both" :
  1300. sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
  1301. }
  1302. static void sky2_link_down(struct sky2_port *sky2)
  1303. {
  1304. struct sky2_hw *hw = sky2->hw;
  1305. unsigned port = sky2->port;
  1306. u16 reg;
  1307. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1308. reg = gma_read16(hw, port, GM_GP_CTRL);
  1309. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1310. gma_write16(hw, port, GM_GP_CTRL, reg);
  1311. gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
  1312. if (sky2->rx_pause && !sky2->tx_pause) {
  1313. /* restore Asymmetric Pause bit */
  1314. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1315. gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
  1316. | PHY_M_AN_ASP);
  1317. }
  1318. netif_carrier_off(sky2->netdev);
  1319. netif_stop_queue(sky2->netdev);
  1320. /* Turn on link LED */
  1321. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1322. if (netif_msg_link(sky2))
  1323. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1324. sky2_phy_init(hw, port);
  1325. }
  1326. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1327. {
  1328. struct sky2_hw *hw = sky2->hw;
  1329. unsigned port = sky2->port;
  1330. u16 lpa;
  1331. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1332. if (lpa & PHY_M_AN_RF) {
  1333. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1334. return -1;
  1335. }
  1336. if (hw->chip_id != CHIP_ID_YUKON_FE &&
  1337. gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1338. printk(KERN_ERR PFX "%s: master/slave fault",
  1339. sky2->netdev->name);
  1340. return -1;
  1341. }
  1342. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1343. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1344. sky2->netdev->name);
  1345. return -1;
  1346. }
  1347. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1348. sky2->speed = sky2_phy_speed(hw, aux);
  1349. /* Pause bits are offset (9..8) */
  1350. if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)
  1351. aux >>= 6;
  1352. sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
  1353. sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
  1354. if ((sky2->tx_pause || sky2->rx_pause)
  1355. && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
  1356. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1357. else
  1358. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1359. return 0;
  1360. }
  1361. /* Interrupt from PHY */
  1362. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1363. {
  1364. struct net_device *dev = hw->dev[port];
  1365. struct sky2_port *sky2 = netdev_priv(dev);
  1366. u16 istatus, phystat;
  1367. spin_lock(&sky2->phy_lock);
  1368. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1369. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1370. if (!netif_running(dev))
  1371. goto out;
  1372. if (netif_msg_intr(sky2))
  1373. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1374. sky2->netdev->name, istatus, phystat);
  1375. if (istatus & PHY_M_IS_AN_COMPL) {
  1376. if (sky2_autoneg_done(sky2, phystat) == 0)
  1377. sky2_link_up(sky2);
  1378. goto out;
  1379. }
  1380. if (istatus & PHY_M_IS_LSP_CHANGE)
  1381. sky2->speed = sky2_phy_speed(hw, phystat);
  1382. if (istatus & PHY_M_IS_DUP_CHANGE)
  1383. sky2->duplex =
  1384. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1385. if (istatus & PHY_M_IS_LST_CHANGE) {
  1386. if (phystat & PHY_M_PS_LINK_UP)
  1387. sky2_link_up(sky2);
  1388. else
  1389. sky2_link_down(sky2);
  1390. }
  1391. out:
  1392. spin_unlock(&sky2->phy_lock);
  1393. }
  1394. /* Transmit timeout is only called if we are running, carries is up
  1395. * and tx queue is full (stopped).
  1396. */
  1397. static void sky2_tx_timeout(struct net_device *dev)
  1398. {
  1399. struct sky2_port *sky2 = netdev_priv(dev);
  1400. struct sky2_hw *hw = sky2->hw;
  1401. unsigned txq = txqaddr[sky2->port];
  1402. u16 report, done;
  1403. if (netif_msg_timer(sky2))
  1404. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1405. report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
  1406. done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
  1407. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1408. dev->name,
  1409. sky2->tx_cons, sky2->tx_prod, report, done);
  1410. if (report != done) {
  1411. printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");
  1412. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  1413. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1414. } else if (report != sky2->tx_cons) {
  1415. printk(KERN_INFO PFX "status report lost?\n");
  1416. spin_lock_bh(&sky2->tx_lock);
  1417. sky2_tx_complete(sky2, report);
  1418. spin_unlock_bh(&sky2->tx_lock);
  1419. } else {
  1420. printk(KERN_INFO PFX "hardware hung? flushing\n");
  1421. sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
  1422. sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1423. sky2_tx_clean(sky2);
  1424. sky2_qset(hw, txq);
  1425. sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
  1426. }
  1427. }
  1428. /* Want receive buffer size to be multiple of 64 bits
  1429. * and incl room for vlan and truncation
  1430. */
  1431. static inline unsigned sky2_buf_size(int mtu)
  1432. {
  1433. return ALIGN(mtu + ETH_HLEN + VLAN_HLEN, 8) + 8;
  1434. }
  1435. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1436. {
  1437. struct sky2_port *sky2 = netdev_priv(dev);
  1438. struct sky2_hw *hw = sky2->hw;
  1439. int err;
  1440. u16 ctl, mode;
  1441. u32 imask;
  1442. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1443. return -EINVAL;
  1444. if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
  1445. return -EINVAL;
  1446. if (!netif_running(dev)) {
  1447. dev->mtu = new_mtu;
  1448. return 0;
  1449. }
  1450. imask = sky2_read32(hw, B0_IMSK);
  1451. sky2_write32(hw, B0_IMSK, 0);
  1452. dev->trans_start = jiffies; /* prevent tx timeout */
  1453. netif_stop_queue(dev);
  1454. netif_poll_disable(hw->dev[0]);
  1455. synchronize_irq(hw->pdev->irq);
  1456. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1457. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1458. sky2_rx_stop(sky2);
  1459. sky2_rx_clean(sky2);
  1460. dev->mtu = new_mtu;
  1461. sky2->rx_bufsize = sky2_buf_size(new_mtu);
  1462. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1463. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1464. if (dev->mtu > ETH_DATA_LEN)
  1465. mode |= GM_SMOD_JUMBO_ENA;
  1466. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1467. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1468. err = sky2_rx_start(sky2);
  1469. sky2_write32(hw, B0_IMSK, imask);
  1470. if (err)
  1471. dev_close(dev);
  1472. else {
  1473. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1474. netif_poll_enable(hw->dev[0]);
  1475. netif_wake_queue(dev);
  1476. }
  1477. return err;
  1478. }
  1479. /*
  1480. * Receive one packet.
  1481. * For small packets or errors, just reuse existing skb.
  1482. * For larger packets, get new buffer.
  1483. */
  1484. static struct sk_buff *sky2_receive(struct sky2_port *sky2,
  1485. u16 length, u32 status)
  1486. {
  1487. struct ring_info *re = sky2->rx_ring + sky2->rx_next;
  1488. struct sk_buff *skb = NULL;
  1489. if (unlikely(netif_msg_rx_status(sky2)))
  1490. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1491. sky2->netdev->name, sky2->rx_next, status, length);
  1492. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1493. prefetch(sky2->rx_ring + sky2->rx_next);
  1494. if (status & GMR_FS_ANY_ERR)
  1495. goto error;
  1496. if (!(status & GMR_FS_RX_OK))
  1497. goto resubmit;
  1498. if (length > sky2->netdev->mtu + ETH_HLEN)
  1499. goto oversize;
  1500. if (length < copybreak) {
  1501. skb = alloc_skb(length + 2, GFP_ATOMIC);
  1502. if (!skb)
  1503. goto resubmit;
  1504. skb_reserve(skb, 2);
  1505. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
  1506. length, PCI_DMA_FROMDEVICE);
  1507. memcpy(skb->data, re->skb->data, length);
  1508. skb->ip_summed = re->skb->ip_summed;
  1509. skb->csum = re->skb->csum;
  1510. pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
  1511. length, PCI_DMA_FROMDEVICE);
  1512. } else {
  1513. struct sk_buff *nskb;
  1514. nskb = sky2_alloc_skb(sky2->rx_bufsize, GFP_ATOMIC);
  1515. if (!nskb)
  1516. goto resubmit;
  1517. skb = re->skb;
  1518. re->skb = nskb;
  1519. pci_unmap_single(sky2->hw->pdev, re->mapaddr,
  1520. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1521. prefetch(skb->data);
  1522. re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
  1523. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1524. }
  1525. skb_put(skb, length);
  1526. resubmit:
  1527. re->skb->ip_summed = CHECKSUM_NONE;
  1528. sky2_rx_add(sky2, re->mapaddr);
  1529. return skb;
  1530. oversize:
  1531. ++sky2->net_stats.rx_over_errors;
  1532. goto resubmit;
  1533. error:
  1534. ++sky2->net_stats.rx_errors;
  1535. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1536. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1537. sky2->netdev->name, status, length);
  1538. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1539. sky2->net_stats.rx_length_errors++;
  1540. if (status & GMR_FS_FRAGMENT)
  1541. sky2->net_stats.rx_frame_errors++;
  1542. if (status & GMR_FS_CRC_ERR)
  1543. sky2->net_stats.rx_crc_errors++;
  1544. if (status & GMR_FS_RX_FF_OV)
  1545. sky2->net_stats.rx_fifo_errors++;
  1546. goto resubmit;
  1547. }
  1548. /* Transmit complete */
  1549. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1550. {
  1551. struct sky2_port *sky2 = netdev_priv(dev);
  1552. if (netif_running(dev)) {
  1553. spin_lock(&sky2->tx_lock);
  1554. sky2_tx_complete(sky2, last);
  1555. spin_unlock(&sky2->tx_lock);
  1556. }
  1557. }
  1558. /* Is status ring empty or is there more to do? */
  1559. static inline int sky2_more_work(const struct sky2_hw *hw)
  1560. {
  1561. return (hw->st_idx != sky2_read16(hw, STAT_PUT_IDX));
  1562. }
  1563. /* Process status response ring */
  1564. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1565. {
  1566. struct sky2_port *sky2;
  1567. int work_done = 0;
  1568. unsigned buf_write[2] = { 0, 0 };
  1569. u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1570. rmb();
  1571. while (hw->st_idx != hwidx) {
  1572. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1573. struct net_device *dev;
  1574. struct sk_buff *skb;
  1575. u32 status;
  1576. u16 length;
  1577. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1578. BUG_ON(le->link >= 2);
  1579. dev = hw->dev[le->link];
  1580. sky2 = netdev_priv(dev);
  1581. length = le->length;
  1582. status = le->status;
  1583. switch (le->opcode & ~HW_OWNER) {
  1584. case OP_RXSTAT:
  1585. skb = sky2_receive(sky2, length, status);
  1586. if (!skb)
  1587. break;
  1588. skb->dev = dev;
  1589. skb->protocol = eth_type_trans(skb, dev);
  1590. dev->last_rx = jiffies;
  1591. #ifdef SKY2_VLAN_TAG_USED
  1592. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1593. vlan_hwaccel_receive_skb(skb,
  1594. sky2->vlgrp,
  1595. be16_to_cpu(sky2->rx_tag));
  1596. } else
  1597. #endif
  1598. netif_receive_skb(skb);
  1599. /* Update receiver after 16 frames */
  1600. if (++buf_write[le->link] == RX_BUF_WRITE) {
  1601. sky2_put_idx(hw, rxqaddr[le->link],
  1602. sky2->rx_put);
  1603. buf_write[le->link] = 0;
  1604. }
  1605. /* Stop after net poll weight */
  1606. if (++work_done >= to_do)
  1607. goto exit_loop;
  1608. break;
  1609. #ifdef SKY2_VLAN_TAG_USED
  1610. case OP_RXVLAN:
  1611. sky2->rx_tag = length;
  1612. break;
  1613. case OP_RXCHKSVLAN:
  1614. sky2->rx_tag = length;
  1615. /* fall through */
  1616. #endif
  1617. case OP_RXCHKS:
  1618. skb = sky2->rx_ring[sky2->rx_next].skb;
  1619. skb->ip_summed = CHECKSUM_HW;
  1620. skb->csum = le16_to_cpu(status);
  1621. break;
  1622. case OP_TXINDEXLE:
  1623. /* TX index reports status for both ports */
  1624. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1625. sky2_tx_done(hw->dev[0], status & 0xfff);
  1626. if (hw->dev[1])
  1627. sky2_tx_done(hw->dev[1],
  1628. ((status >> 24) & 0xff)
  1629. | (u16)(length & 0xf) << 8);
  1630. break;
  1631. default:
  1632. if (net_ratelimit())
  1633. printk(KERN_WARNING PFX
  1634. "unknown status opcode 0x%x\n", le->opcode);
  1635. goto exit_loop;
  1636. }
  1637. }
  1638. exit_loop:
  1639. if (buf_write[0]) {
  1640. sky2 = netdev_priv(hw->dev[0]);
  1641. sky2_put_idx(hw, Q_R1, sky2->rx_put);
  1642. }
  1643. if (buf_write[1]) {
  1644. sky2 = netdev_priv(hw->dev[1]);
  1645. sky2_put_idx(hw, Q_R2, sky2->rx_put);
  1646. }
  1647. return work_done;
  1648. }
  1649. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1650. {
  1651. struct net_device *dev = hw->dev[port];
  1652. if (net_ratelimit())
  1653. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1654. dev->name, status);
  1655. if (status & Y2_IS_PAR_RD1) {
  1656. if (net_ratelimit())
  1657. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1658. dev->name);
  1659. /* Clear IRQ */
  1660. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1661. }
  1662. if (status & Y2_IS_PAR_WR1) {
  1663. if (net_ratelimit())
  1664. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1665. dev->name);
  1666. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1667. }
  1668. if (status & Y2_IS_PAR_MAC1) {
  1669. if (net_ratelimit())
  1670. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1671. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1672. }
  1673. if (status & Y2_IS_PAR_RX1) {
  1674. if (net_ratelimit())
  1675. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1676. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1677. }
  1678. if (status & Y2_IS_TCP_TXA1) {
  1679. if (net_ratelimit())
  1680. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1681. dev->name);
  1682. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1683. }
  1684. }
  1685. static void sky2_hw_intr(struct sky2_hw *hw)
  1686. {
  1687. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1688. if (status & Y2_IS_TIST_OV)
  1689. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1690. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1691. u16 pci_err;
  1692. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1693. if (net_ratelimit())
  1694. printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
  1695. pci_name(hw->pdev), pci_err);
  1696. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1697. sky2_pci_write16(hw, PCI_STATUS,
  1698. pci_err | PCI_STATUS_ERROR_BITS);
  1699. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1700. }
  1701. if (status & Y2_IS_PCI_EXP) {
  1702. /* PCI-Express uncorrectable Error occurred */
  1703. u32 pex_err;
  1704. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1705. if (net_ratelimit())
  1706. printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
  1707. pci_name(hw->pdev), pex_err);
  1708. /* clear the interrupt */
  1709. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1710. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1711. 0xffffffffUL);
  1712. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1713. if (pex_err & PEX_FATAL_ERRORS) {
  1714. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1715. hwmsk &= ~Y2_IS_PCI_EXP;
  1716. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1717. }
  1718. }
  1719. if (status & Y2_HWE_L1_MASK)
  1720. sky2_hw_error(hw, 0, status);
  1721. status >>= 8;
  1722. if (status & Y2_HWE_L1_MASK)
  1723. sky2_hw_error(hw, 1, status);
  1724. }
  1725. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1726. {
  1727. struct net_device *dev = hw->dev[port];
  1728. struct sky2_port *sky2 = netdev_priv(dev);
  1729. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1730. if (netif_msg_intr(sky2))
  1731. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1732. dev->name, status);
  1733. if (status & GM_IS_RX_FF_OR) {
  1734. ++sky2->net_stats.rx_fifo_errors;
  1735. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1736. }
  1737. if (status & GM_IS_TX_FF_UR) {
  1738. ++sky2->net_stats.tx_fifo_errors;
  1739. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1740. }
  1741. }
  1742. /* This should never happen it is a fatal situation */
  1743. static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
  1744. const char *rxtx, u32 mask)
  1745. {
  1746. struct net_device *dev = hw->dev[port];
  1747. struct sky2_port *sky2 = netdev_priv(dev);
  1748. u32 imask;
  1749. printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
  1750. dev ? dev->name : "<not registered>", rxtx);
  1751. imask = sky2_read32(hw, B0_IMSK);
  1752. imask &= ~mask;
  1753. sky2_write32(hw, B0_IMSK, imask);
  1754. if (dev) {
  1755. spin_lock(&sky2->phy_lock);
  1756. sky2_link_down(sky2);
  1757. spin_unlock(&sky2->phy_lock);
  1758. }
  1759. }
  1760. /* If idle then force a fake soft NAPI poll once a second
  1761. * to work around cases where sharing an edge triggered interrupt.
  1762. */
  1763. static inline void sky2_idle_start(struct sky2_hw *hw)
  1764. {
  1765. if (idle_timeout > 0)
  1766. mod_timer(&hw->idle_timer,
  1767. jiffies + msecs_to_jiffies(idle_timeout));
  1768. }
  1769. static void sky2_idle(unsigned long arg)
  1770. {
  1771. struct sky2_hw *hw = (struct sky2_hw *) arg;
  1772. struct net_device *dev = hw->dev[0];
  1773. if (__netif_rx_schedule_prep(dev))
  1774. __netif_rx_schedule(dev);
  1775. mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
  1776. }
  1777. static int sky2_poll(struct net_device *dev0, int *budget)
  1778. {
  1779. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1780. int work_limit = min(dev0->quota, *budget);
  1781. int work_done = 0;
  1782. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  1783. if (status & Y2_IS_HW_ERR)
  1784. sky2_hw_intr(hw);
  1785. if (status & Y2_IS_IRQ_PHY1)
  1786. sky2_phy_intr(hw, 0);
  1787. if (status & Y2_IS_IRQ_PHY2)
  1788. sky2_phy_intr(hw, 1);
  1789. if (status & Y2_IS_IRQ_MAC1)
  1790. sky2_mac_intr(hw, 0);
  1791. if (status & Y2_IS_IRQ_MAC2)
  1792. sky2_mac_intr(hw, 1);
  1793. if (status & Y2_IS_CHK_RX1)
  1794. sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
  1795. if (status & Y2_IS_CHK_RX2)
  1796. sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
  1797. if (status & Y2_IS_CHK_TXA1)
  1798. sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
  1799. if (status & Y2_IS_CHK_TXA2)
  1800. sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
  1801. work_done = sky2_status_intr(hw, work_limit);
  1802. *budget -= work_done;
  1803. dev0->quota -= work_done;
  1804. if (status & Y2_IS_STAT_BMU)
  1805. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1806. if (sky2_more_work(hw))
  1807. return 1;
  1808. netif_rx_complete(dev0);
  1809. sky2_read32(hw, B0_Y2_SP_LISR);
  1810. return 0;
  1811. }
  1812. static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
  1813. {
  1814. struct sky2_hw *hw = dev_id;
  1815. struct net_device *dev0 = hw->dev[0];
  1816. u32 status;
  1817. /* Reading this mask interrupts as side effect */
  1818. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1819. if (status == 0 || status == ~0)
  1820. return IRQ_NONE;
  1821. prefetch(&hw->st_le[hw->st_idx]);
  1822. if (likely(__netif_rx_schedule_prep(dev0)))
  1823. __netif_rx_schedule(dev0);
  1824. return IRQ_HANDLED;
  1825. }
  1826. #ifdef CONFIG_NET_POLL_CONTROLLER
  1827. static void sky2_netpoll(struct net_device *dev)
  1828. {
  1829. struct sky2_port *sky2 = netdev_priv(dev);
  1830. struct net_device *dev0 = sky2->hw->dev[0];
  1831. if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
  1832. __netif_rx_schedule(dev0);
  1833. }
  1834. #endif
  1835. /* Chip internal frequency for clock calculations */
  1836. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  1837. {
  1838. switch (hw->chip_id) {
  1839. case CHIP_ID_YUKON_EC:
  1840. case CHIP_ID_YUKON_EC_U:
  1841. return 125; /* 125 Mhz */
  1842. case CHIP_ID_YUKON_FE:
  1843. return 100; /* 100 Mhz */
  1844. default: /* YUKON_XL */
  1845. return 156; /* 156 Mhz */
  1846. }
  1847. }
  1848. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  1849. {
  1850. return sky2_mhz(hw) * us;
  1851. }
  1852. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  1853. {
  1854. return clk / sky2_mhz(hw);
  1855. }
  1856. static int sky2_reset(struct sky2_hw *hw)
  1857. {
  1858. u16 status;
  1859. u8 t8, pmd_type;
  1860. int i;
  1861. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1862. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  1863. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  1864. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  1865. pci_name(hw->pdev), hw->chip_id);
  1866. return -EOPNOTSUPP;
  1867. }
  1868. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  1869. /* This rev is really old, and requires untested workarounds */
  1870. if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  1871. printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
  1872. pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  1873. hw->chip_id, hw->chip_rev);
  1874. return -EOPNOTSUPP;
  1875. }
  1876. /* disable ASF */
  1877. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  1878. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  1879. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  1880. }
  1881. /* do a SW reset */
  1882. sky2_write8(hw, B0_CTST, CS_RST_SET);
  1883. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1884. /* clear PCI errors, if any */
  1885. status = sky2_pci_read16(hw, PCI_STATUS);
  1886. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1887. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  1888. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  1889. /* clear any PEX errors */
  1890. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1891. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  1892. pmd_type = sky2_read8(hw, B2_PMD_TYP);
  1893. hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
  1894. hw->ports = 1;
  1895. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  1896. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  1897. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  1898. ++hw->ports;
  1899. }
  1900. sky2_set_power_state(hw, PCI_D0);
  1901. for (i = 0; i < hw->ports; i++) {
  1902. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  1903. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  1904. }
  1905. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1906. /* Clear I2C IRQ noise */
  1907. sky2_write32(hw, B2_I2C_IRQ, 1);
  1908. /* turn off hardware timer (unused) */
  1909. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  1910. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  1911. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  1912. /* Turn off descriptor polling */
  1913. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  1914. /* Turn off receive timestamp */
  1915. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  1916. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1917. /* enable the Tx Arbiters */
  1918. for (i = 0; i < hw->ports; i++)
  1919. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  1920. /* Initialize ram interface */
  1921. for (i = 0; i < hw->ports; i++) {
  1922. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  1923. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  1924. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  1925. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  1926. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  1927. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  1928. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  1929. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  1930. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  1931. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  1932. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  1933. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  1934. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  1935. }
  1936. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  1937. for (i = 0; i < hw->ports; i++)
  1938. sky2_phy_reset(hw, i);
  1939. memset(hw->st_le, 0, STATUS_LE_BYTES);
  1940. hw->st_idx = 0;
  1941. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  1942. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  1943. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  1944. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  1945. /* Set the list last index */
  1946. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  1947. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  1948. sky2_write8(hw, STAT_FIFO_WM, 16);
  1949. /* set Status-FIFO ISR watermark */
  1950. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  1951. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  1952. else
  1953. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  1954. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  1955. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  1956. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  1957. /* enable status unit */
  1958. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  1959. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1960. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  1961. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  1962. return 0;
  1963. }
  1964. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  1965. {
  1966. u32 modes;
  1967. if (hw->copper) {
  1968. modes = SUPPORTED_10baseT_Half
  1969. | SUPPORTED_10baseT_Full
  1970. | SUPPORTED_100baseT_Half
  1971. | SUPPORTED_100baseT_Full
  1972. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1973. if (hw->chip_id != CHIP_ID_YUKON_FE)
  1974. modes |= SUPPORTED_1000baseT_Half
  1975. | SUPPORTED_1000baseT_Full;
  1976. } else
  1977. modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  1978. | SUPPORTED_Autoneg;
  1979. return modes;
  1980. }
  1981. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1982. {
  1983. struct sky2_port *sky2 = netdev_priv(dev);
  1984. struct sky2_hw *hw = sky2->hw;
  1985. ecmd->transceiver = XCVR_INTERNAL;
  1986. ecmd->supported = sky2_supported_modes(hw);
  1987. ecmd->phy_address = PHY_ADDR_MARV;
  1988. if (hw->copper) {
  1989. ecmd->supported = SUPPORTED_10baseT_Half
  1990. | SUPPORTED_10baseT_Full
  1991. | SUPPORTED_100baseT_Half
  1992. | SUPPORTED_100baseT_Full
  1993. | SUPPORTED_1000baseT_Half
  1994. | SUPPORTED_1000baseT_Full
  1995. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1996. ecmd->port = PORT_TP;
  1997. } else
  1998. ecmd->port = PORT_FIBRE;
  1999. ecmd->advertising = sky2->advertising;
  2000. ecmd->autoneg = sky2->autoneg;
  2001. ecmd->speed = sky2->speed;
  2002. ecmd->duplex = sky2->duplex;
  2003. return 0;
  2004. }
  2005. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2006. {
  2007. struct sky2_port *sky2 = netdev_priv(dev);
  2008. const struct sky2_hw *hw = sky2->hw;
  2009. u32 supported = sky2_supported_modes(hw);
  2010. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2011. ecmd->advertising = supported;
  2012. sky2->duplex = -1;
  2013. sky2->speed = -1;
  2014. } else {
  2015. u32 setting;
  2016. switch (ecmd->speed) {
  2017. case SPEED_1000:
  2018. if (ecmd->duplex == DUPLEX_FULL)
  2019. setting = SUPPORTED_1000baseT_Full;
  2020. else if (ecmd->duplex == DUPLEX_HALF)
  2021. setting = SUPPORTED_1000baseT_Half;
  2022. else
  2023. return -EINVAL;
  2024. break;
  2025. case SPEED_100:
  2026. if (ecmd->duplex == DUPLEX_FULL)
  2027. setting = SUPPORTED_100baseT_Full;
  2028. else if (ecmd->duplex == DUPLEX_HALF)
  2029. setting = SUPPORTED_100baseT_Half;
  2030. else
  2031. return -EINVAL;
  2032. break;
  2033. case SPEED_10:
  2034. if (ecmd->duplex == DUPLEX_FULL)
  2035. setting = SUPPORTED_10baseT_Full;
  2036. else if (ecmd->duplex == DUPLEX_HALF)
  2037. setting = SUPPORTED_10baseT_Half;
  2038. else
  2039. return -EINVAL;
  2040. break;
  2041. default:
  2042. return -EINVAL;
  2043. }
  2044. if ((setting & supported) == 0)
  2045. return -EINVAL;
  2046. sky2->speed = ecmd->speed;
  2047. sky2->duplex = ecmd->duplex;
  2048. }
  2049. sky2->autoneg = ecmd->autoneg;
  2050. sky2->advertising = ecmd->advertising;
  2051. if (netif_running(dev))
  2052. sky2_phy_reinit(sky2);
  2053. return 0;
  2054. }
  2055. static void sky2_get_drvinfo(struct net_device *dev,
  2056. struct ethtool_drvinfo *info)
  2057. {
  2058. struct sky2_port *sky2 = netdev_priv(dev);
  2059. strcpy(info->driver, DRV_NAME);
  2060. strcpy(info->version, DRV_VERSION);
  2061. strcpy(info->fw_version, "N/A");
  2062. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2063. }
  2064. static const struct sky2_stat {
  2065. char name[ETH_GSTRING_LEN];
  2066. u16 offset;
  2067. } sky2_stats[] = {
  2068. { "tx_bytes", GM_TXO_OK_HI },
  2069. { "rx_bytes", GM_RXO_OK_HI },
  2070. { "tx_broadcast", GM_TXF_BC_OK },
  2071. { "rx_broadcast", GM_RXF_BC_OK },
  2072. { "tx_multicast", GM_TXF_MC_OK },
  2073. { "rx_multicast", GM_RXF_MC_OK },
  2074. { "tx_unicast", GM_TXF_UC_OK },
  2075. { "rx_unicast", GM_RXF_UC_OK },
  2076. { "tx_mac_pause", GM_TXF_MPAUSE },
  2077. { "rx_mac_pause", GM_RXF_MPAUSE },
  2078. { "collisions", GM_TXF_COL },
  2079. { "late_collision",GM_TXF_LAT_COL },
  2080. { "aborted", GM_TXF_ABO_COL },
  2081. { "single_collisions", GM_TXF_SNG_COL },
  2082. { "multi_collisions", GM_TXF_MUL_COL },
  2083. { "rx_short", GM_RXF_SHT },
  2084. { "rx_runt", GM_RXE_FRAG },
  2085. { "rx_64_byte_packets", GM_RXF_64B },
  2086. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2087. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2088. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2089. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2090. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2091. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2092. { "rx_too_long", GM_RXF_LNG_ERR },
  2093. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2094. { "rx_jabber", GM_RXF_JAB_PKT },
  2095. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2096. { "tx_64_byte_packets", GM_TXF_64B },
  2097. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2098. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2099. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2100. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2101. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2102. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2103. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2104. };
  2105. static u32 sky2_get_rx_csum(struct net_device *dev)
  2106. {
  2107. struct sky2_port *sky2 = netdev_priv(dev);
  2108. return sky2->rx_csum;
  2109. }
  2110. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2111. {
  2112. struct sky2_port *sky2 = netdev_priv(dev);
  2113. sky2->rx_csum = data;
  2114. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2115. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2116. return 0;
  2117. }
  2118. static u32 sky2_get_msglevel(struct net_device *netdev)
  2119. {
  2120. struct sky2_port *sky2 = netdev_priv(netdev);
  2121. return sky2->msg_enable;
  2122. }
  2123. static int sky2_nway_reset(struct net_device *dev)
  2124. {
  2125. struct sky2_port *sky2 = netdev_priv(dev);
  2126. if (sky2->autoneg != AUTONEG_ENABLE)
  2127. return -EINVAL;
  2128. sky2_phy_reinit(sky2);
  2129. return 0;
  2130. }
  2131. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2132. {
  2133. struct sky2_hw *hw = sky2->hw;
  2134. unsigned port = sky2->port;
  2135. int i;
  2136. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2137. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2138. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2139. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2140. for (i = 2; i < count; i++)
  2141. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2142. }
  2143. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2144. {
  2145. struct sky2_port *sky2 = netdev_priv(netdev);
  2146. sky2->msg_enable = value;
  2147. }
  2148. static int sky2_get_stats_count(struct net_device *dev)
  2149. {
  2150. return ARRAY_SIZE(sky2_stats);
  2151. }
  2152. static void sky2_get_ethtool_stats(struct net_device *dev,
  2153. struct ethtool_stats *stats, u64 * data)
  2154. {
  2155. struct sky2_port *sky2 = netdev_priv(dev);
  2156. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2157. }
  2158. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2159. {
  2160. int i;
  2161. switch (stringset) {
  2162. case ETH_SS_STATS:
  2163. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2164. memcpy(data + i * ETH_GSTRING_LEN,
  2165. sky2_stats[i].name, ETH_GSTRING_LEN);
  2166. break;
  2167. }
  2168. }
  2169. /* Use hardware MIB variables for critical path statistics and
  2170. * transmit feedback not reported at interrupt.
  2171. * Other errors are accounted for in interrupt handler.
  2172. */
  2173. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2174. {
  2175. struct sky2_port *sky2 = netdev_priv(dev);
  2176. u64 data[13];
  2177. sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
  2178. sky2->net_stats.tx_bytes = data[0];
  2179. sky2->net_stats.rx_bytes = data[1];
  2180. sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
  2181. sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
  2182. sky2->net_stats.multicast = data[3] + data[5];
  2183. sky2->net_stats.collisions = data[10];
  2184. sky2->net_stats.tx_aborted_errors = data[12];
  2185. return &sky2->net_stats;
  2186. }
  2187. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2188. {
  2189. struct sky2_port *sky2 = netdev_priv(dev);
  2190. struct sky2_hw *hw = sky2->hw;
  2191. unsigned port = sky2->port;
  2192. const struct sockaddr *addr = p;
  2193. if (!is_valid_ether_addr(addr->sa_data))
  2194. return -EADDRNOTAVAIL;
  2195. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2196. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2197. dev->dev_addr, ETH_ALEN);
  2198. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2199. dev->dev_addr, ETH_ALEN);
  2200. /* virtual address for data */
  2201. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2202. /* physical address: used for pause frames */
  2203. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2204. return 0;
  2205. }
  2206. static void sky2_set_multicast(struct net_device *dev)
  2207. {
  2208. struct sky2_port *sky2 = netdev_priv(dev);
  2209. struct sky2_hw *hw = sky2->hw;
  2210. unsigned port = sky2->port;
  2211. struct dev_mc_list *list = dev->mc_list;
  2212. u16 reg;
  2213. u8 filter[8];
  2214. memset(filter, 0, sizeof(filter));
  2215. reg = gma_read16(hw, port, GM_RX_CTRL);
  2216. reg |= GM_RXCR_UCF_ENA;
  2217. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2218. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2219. else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
  2220. memset(filter, 0xff, sizeof(filter));
  2221. else if (dev->mc_count == 0) /* no multicast */
  2222. reg &= ~GM_RXCR_MCF_ENA;
  2223. else {
  2224. int i;
  2225. reg |= GM_RXCR_MCF_ENA;
  2226. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  2227. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  2228. filter[bit / 8] |= 1 << (bit % 8);
  2229. }
  2230. }
  2231. gma_write16(hw, port, GM_MC_ADDR_H1,
  2232. (u16) filter[0] | ((u16) filter[1] << 8));
  2233. gma_write16(hw, port, GM_MC_ADDR_H2,
  2234. (u16) filter[2] | ((u16) filter[3] << 8));
  2235. gma_write16(hw, port, GM_MC_ADDR_H3,
  2236. (u16) filter[4] | ((u16) filter[5] << 8));
  2237. gma_write16(hw, port, GM_MC_ADDR_H4,
  2238. (u16) filter[6] | ((u16) filter[7] << 8));
  2239. gma_write16(hw, port, GM_RX_CTRL, reg);
  2240. }
  2241. /* Can have one global because blinking is controlled by
  2242. * ethtool and that is always under RTNL mutex
  2243. */
  2244. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2245. {
  2246. u16 pg;
  2247. switch (hw->chip_id) {
  2248. case CHIP_ID_YUKON_XL:
  2249. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2250. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2251. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2252. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2253. PHY_M_LEDC_INIT_CTRL(7) |
  2254. PHY_M_LEDC_STA1_CTRL(7) |
  2255. PHY_M_LEDC_STA0_CTRL(7))
  2256. : 0);
  2257. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2258. break;
  2259. default:
  2260. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2261. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2262. on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
  2263. PHY_M_LED_MO_10(MO_LED_ON) |
  2264. PHY_M_LED_MO_100(MO_LED_ON) |
  2265. PHY_M_LED_MO_1000(MO_LED_ON) |
  2266. PHY_M_LED_MO_RX(MO_LED_ON)
  2267. : PHY_M_LED_MO_DUP(MO_LED_OFF) |
  2268. PHY_M_LED_MO_10(MO_LED_OFF) |
  2269. PHY_M_LED_MO_100(MO_LED_OFF) |
  2270. PHY_M_LED_MO_1000(MO_LED_OFF) |
  2271. PHY_M_LED_MO_RX(MO_LED_OFF));
  2272. }
  2273. }
  2274. /* blink LED's for finding board */
  2275. static int sky2_phys_id(struct net_device *dev, u32 data)
  2276. {
  2277. struct sky2_port *sky2 = netdev_priv(dev);
  2278. struct sky2_hw *hw = sky2->hw;
  2279. unsigned port = sky2->port;
  2280. u16 ledctrl, ledover = 0;
  2281. long ms;
  2282. int interrupted;
  2283. int onoff = 1;
  2284. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2285. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2286. else
  2287. ms = data * 1000;
  2288. /* save initial values */
  2289. spin_lock_bh(&sky2->phy_lock);
  2290. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2291. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2292. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2293. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2294. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2295. } else {
  2296. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2297. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2298. }
  2299. interrupted = 0;
  2300. while (!interrupted && ms > 0) {
  2301. sky2_led(hw, port, onoff);
  2302. onoff = !onoff;
  2303. spin_unlock_bh(&sky2->phy_lock);
  2304. interrupted = msleep_interruptible(250);
  2305. spin_lock_bh(&sky2->phy_lock);
  2306. ms -= 250;
  2307. }
  2308. /* resume regularly scheduled programming */
  2309. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2310. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2311. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2312. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2313. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2314. } else {
  2315. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2316. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2317. }
  2318. spin_unlock_bh(&sky2->phy_lock);
  2319. return 0;
  2320. }
  2321. static void sky2_get_pauseparam(struct net_device *dev,
  2322. struct ethtool_pauseparam *ecmd)
  2323. {
  2324. struct sky2_port *sky2 = netdev_priv(dev);
  2325. ecmd->tx_pause = sky2->tx_pause;
  2326. ecmd->rx_pause = sky2->rx_pause;
  2327. ecmd->autoneg = sky2->autoneg;
  2328. }
  2329. static int sky2_set_pauseparam(struct net_device *dev,
  2330. struct ethtool_pauseparam *ecmd)
  2331. {
  2332. struct sky2_port *sky2 = netdev_priv(dev);
  2333. int err = 0;
  2334. sky2->autoneg = ecmd->autoneg;
  2335. sky2->tx_pause = ecmd->tx_pause != 0;
  2336. sky2->rx_pause = ecmd->rx_pause != 0;
  2337. sky2_phy_reinit(sky2);
  2338. return err;
  2339. }
  2340. static int sky2_get_coalesce(struct net_device *dev,
  2341. struct ethtool_coalesce *ecmd)
  2342. {
  2343. struct sky2_port *sky2 = netdev_priv(dev);
  2344. struct sky2_hw *hw = sky2->hw;
  2345. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2346. ecmd->tx_coalesce_usecs = 0;
  2347. else {
  2348. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2349. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2350. }
  2351. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2352. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2353. ecmd->rx_coalesce_usecs = 0;
  2354. else {
  2355. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2356. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2357. }
  2358. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2359. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2360. ecmd->rx_coalesce_usecs_irq = 0;
  2361. else {
  2362. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2363. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2364. }
  2365. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2366. return 0;
  2367. }
  2368. /* Note: this affect both ports */
  2369. static int sky2_set_coalesce(struct net_device *dev,
  2370. struct ethtool_coalesce *ecmd)
  2371. {
  2372. struct sky2_port *sky2 = netdev_priv(dev);
  2373. struct sky2_hw *hw = sky2->hw;
  2374. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2375. if (ecmd->tx_coalesce_usecs > tmax ||
  2376. ecmd->rx_coalesce_usecs > tmax ||
  2377. ecmd->rx_coalesce_usecs_irq > tmax)
  2378. return -EINVAL;
  2379. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2380. return -EINVAL;
  2381. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2382. return -EINVAL;
  2383. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2384. return -EINVAL;
  2385. if (ecmd->tx_coalesce_usecs == 0)
  2386. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2387. else {
  2388. sky2_write32(hw, STAT_TX_TIMER_INI,
  2389. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2390. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2391. }
  2392. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2393. if (ecmd->rx_coalesce_usecs == 0)
  2394. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2395. else {
  2396. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2397. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2398. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2399. }
  2400. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2401. if (ecmd->rx_coalesce_usecs_irq == 0)
  2402. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2403. else {
  2404. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2405. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2406. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2407. }
  2408. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2409. return 0;
  2410. }
  2411. static void sky2_get_ringparam(struct net_device *dev,
  2412. struct ethtool_ringparam *ering)
  2413. {
  2414. struct sky2_port *sky2 = netdev_priv(dev);
  2415. ering->rx_max_pending = RX_MAX_PENDING;
  2416. ering->rx_mini_max_pending = 0;
  2417. ering->rx_jumbo_max_pending = 0;
  2418. ering->tx_max_pending = TX_RING_SIZE - 1;
  2419. ering->rx_pending = sky2->rx_pending;
  2420. ering->rx_mini_pending = 0;
  2421. ering->rx_jumbo_pending = 0;
  2422. ering->tx_pending = sky2->tx_pending;
  2423. }
  2424. static int sky2_set_ringparam(struct net_device *dev,
  2425. struct ethtool_ringparam *ering)
  2426. {
  2427. struct sky2_port *sky2 = netdev_priv(dev);
  2428. int err = 0;
  2429. if (ering->rx_pending > RX_MAX_PENDING ||
  2430. ering->rx_pending < 8 ||
  2431. ering->tx_pending < MAX_SKB_TX_LE ||
  2432. ering->tx_pending > TX_RING_SIZE - 1)
  2433. return -EINVAL;
  2434. if (netif_running(dev))
  2435. sky2_down(dev);
  2436. sky2->rx_pending = ering->rx_pending;
  2437. sky2->tx_pending = ering->tx_pending;
  2438. if (netif_running(dev)) {
  2439. err = sky2_up(dev);
  2440. if (err)
  2441. dev_close(dev);
  2442. else
  2443. sky2_set_multicast(dev);
  2444. }
  2445. return err;
  2446. }
  2447. static int sky2_get_regs_len(struct net_device *dev)
  2448. {
  2449. return 0x4000;
  2450. }
  2451. /*
  2452. * Returns copy of control register region
  2453. * Note: access to the RAM address register set will cause timeouts.
  2454. */
  2455. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2456. void *p)
  2457. {
  2458. const struct sky2_port *sky2 = netdev_priv(dev);
  2459. const void __iomem *io = sky2->hw->regs;
  2460. BUG_ON(regs->len < B3_RI_WTO_R1);
  2461. regs->version = 1;
  2462. memset(p, 0, regs->len);
  2463. memcpy_fromio(p, io, B3_RAM_ADDR);
  2464. memcpy_fromio(p + B3_RI_WTO_R1,
  2465. io + B3_RI_WTO_R1,
  2466. regs->len - B3_RI_WTO_R1);
  2467. }
  2468. static struct ethtool_ops sky2_ethtool_ops = {
  2469. .get_settings = sky2_get_settings,
  2470. .set_settings = sky2_set_settings,
  2471. .get_drvinfo = sky2_get_drvinfo,
  2472. .get_msglevel = sky2_get_msglevel,
  2473. .set_msglevel = sky2_set_msglevel,
  2474. .nway_reset = sky2_nway_reset,
  2475. .get_regs_len = sky2_get_regs_len,
  2476. .get_regs = sky2_get_regs,
  2477. .get_link = ethtool_op_get_link,
  2478. .get_sg = ethtool_op_get_sg,
  2479. .set_sg = ethtool_op_set_sg,
  2480. .get_tx_csum = ethtool_op_get_tx_csum,
  2481. .set_tx_csum = ethtool_op_set_tx_csum,
  2482. .get_tso = ethtool_op_get_tso,
  2483. .set_tso = ethtool_op_set_tso,
  2484. .get_rx_csum = sky2_get_rx_csum,
  2485. .set_rx_csum = sky2_set_rx_csum,
  2486. .get_strings = sky2_get_strings,
  2487. .get_coalesce = sky2_get_coalesce,
  2488. .set_coalesce = sky2_set_coalesce,
  2489. .get_ringparam = sky2_get_ringparam,
  2490. .set_ringparam = sky2_set_ringparam,
  2491. .get_pauseparam = sky2_get_pauseparam,
  2492. .set_pauseparam = sky2_set_pauseparam,
  2493. .phys_id = sky2_phys_id,
  2494. .get_stats_count = sky2_get_stats_count,
  2495. .get_ethtool_stats = sky2_get_ethtool_stats,
  2496. .get_perm_addr = ethtool_op_get_perm_addr,
  2497. };
  2498. /* Initialize network device */
  2499. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2500. unsigned port, int highmem)
  2501. {
  2502. struct sky2_port *sky2;
  2503. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2504. if (!dev) {
  2505. printk(KERN_ERR "sky2 etherdev alloc failed");
  2506. return NULL;
  2507. }
  2508. SET_MODULE_OWNER(dev);
  2509. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2510. dev->irq = hw->pdev->irq;
  2511. dev->open = sky2_up;
  2512. dev->stop = sky2_down;
  2513. dev->do_ioctl = sky2_ioctl;
  2514. dev->hard_start_xmit = sky2_xmit_frame;
  2515. dev->get_stats = sky2_get_stats;
  2516. dev->set_multicast_list = sky2_set_multicast;
  2517. dev->set_mac_address = sky2_set_mac_address;
  2518. dev->change_mtu = sky2_change_mtu;
  2519. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2520. dev->tx_timeout = sky2_tx_timeout;
  2521. dev->watchdog_timeo = TX_WATCHDOG;
  2522. if (port == 0)
  2523. dev->poll = sky2_poll;
  2524. dev->weight = NAPI_WEIGHT;
  2525. #ifdef CONFIG_NET_POLL_CONTROLLER
  2526. dev->poll_controller = sky2_netpoll;
  2527. #endif
  2528. sky2 = netdev_priv(dev);
  2529. sky2->netdev = dev;
  2530. sky2->hw = hw;
  2531. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2532. spin_lock_init(&sky2->tx_lock);
  2533. /* Auto speed and flow control */
  2534. sky2->autoneg = AUTONEG_ENABLE;
  2535. sky2->tx_pause = 1;
  2536. sky2->rx_pause = 1;
  2537. sky2->duplex = -1;
  2538. sky2->speed = -1;
  2539. sky2->advertising = sky2_supported_modes(hw);
  2540. sky2->rx_csum = 1;
  2541. spin_lock_init(&sky2->phy_lock);
  2542. sky2->tx_pending = TX_DEF_PENDING;
  2543. sky2->rx_pending = RX_DEF_PENDING;
  2544. sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
  2545. hw->dev[port] = dev;
  2546. sky2->port = port;
  2547. dev->features |= NETIF_F_LLTX;
  2548. if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  2549. dev->features |= NETIF_F_TSO;
  2550. if (highmem)
  2551. dev->features |= NETIF_F_HIGHDMA;
  2552. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2553. #ifdef SKY2_VLAN_TAG_USED
  2554. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2555. dev->vlan_rx_register = sky2_vlan_rx_register;
  2556. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2557. #endif
  2558. /* read the mac address */
  2559. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2560. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2561. /* device is off until link detection */
  2562. netif_carrier_off(dev);
  2563. netif_stop_queue(dev);
  2564. return dev;
  2565. }
  2566. static void __devinit sky2_show_addr(struct net_device *dev)
  2567. {
  2568. const struct sky2_port *sky2 = netdev_priv(dev);
  2569. if (netif_msg_probe(sky2))
  2570. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2571. dev->name,
  2572. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2573. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2574. }
  2575. /* Handle software interrupt used during MSI test */
  2576. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id,
  2577. struct pt_regs *regs)
  2578. {
  2579. struct sky2_hw *hw = dev_id;
  2580. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2581. if (status == 0)
  2582. return IRQ_NONE;
  2583. if (status & Y2_IS_IRQ_SW) {
  2584. hw->msi_detected = 1;
  2585. wake_up(&hw->msi_wait);
  2586. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2587. }
  2588. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  2589. return IRQ_HANDLED;
  2590. }
  2591. /* Test interrupt path by forcing a a software IRQ */
  2592. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  2593. {
  2594. struct pci_dev *pdev = hw->pdev;
  2595. int err;
  2596. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  2597. err = request_irq(pdev->irq, sky2_test_intr, IRQF_SHARED, DRV_NAME, hw);
  2598. if (err) {
  2599. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2600. pci_name(pdev), pdev->irq);
  2601. return err;
  2602. }
  2603. init_waitqueue_head (&hw->msi_wait);
  2604. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  2605. wmb();
  2606. wait_event_timeout(hw->msi_wait, hw->msi_detected, HZ/10);
  2607. if (!hw->msi_detected) {
  2608. /* MSI test failed, go back to INTx mode */
  2609. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  2610. "switching to INTx mode. Please report this failure to "
  2611. "the PCI maintainer and include system chipset information.\n",
  2612. pci_name(pdev));
  2613. err = -EOPNOTSUPP;
  2614. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2615. }
  2616. sky2_write32(hw, B0_IMSK, 0);
  2617. free_irq(pdev->irq, hw);
  2618. return err;
  2619. }
  2620. static int __devinit sky2_probe(struct pci_dev *pdev,
  2621. const struct pci_device_id *ent)
  2622. {
  2623. struct net_device *dev, *dev1 = NULL;
  2624. struct sky2_hw *hw;
  2625. int err, pm_cap, using_dac = 0;
  2626. err = pci_enable_device(pdev);
  2627. if (err) {
  2628. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2629. pci_name(pdev));
  2630. goto err_out;
  2631. }
  2632. err = pci_request_regions(pdev, DRV_NAME);
  2633. if (err) {
  2634. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2635. pci_name(pdev));
  2636. goto err_out;
  2637. }
  2638. pci_set_master(pdev);
  2639. /* Find power-management capability. */
  2640. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  2641. if (pm_cap == 0) {
  2642. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  2643. "aborting.\n");
  2644. err = -EIO;
  2645. goto err_out_free_regions;
  2646. }
  2647. if (sizeof(dma_addr_t) > sizeof(u32) &&
  2648. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  2649. using_dac = 1;
  2650. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2651. if (err < 0) {
  2652. printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
  2653. "for consistent allocations\n", pci_name(pdev));
  2654. goto err_out_free_regions;
  2655. }
  2656. } else {
  2657. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2658. if (err) {
  2659. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2660. pci_name(pdev));
  2661. goto err_out_free_regions;
  2662. }
  2663. }
  2664. err = -ENOMEM;
  2665. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2666. if (!hw) {
  2667. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2668. pci_name(pdev));
  2669. goto err_out_free_regions;
  2670. }
  2671. hw->pdev = pdev;
  2672. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2673. if (!hw->regs) {
  2674. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2675. pci_name(pdev));
  2676. goto err_out_free_hw;
  2677. }
  2678. hw->pm_cap = pm_cap;
  2679. #ifdef __BIG_ENDIAN
  2680. /* byte swap descriptors in hardware */
  2681. {
  2682. u32 reg;
  2683. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  2684. reg |= PCI_REV_DESC;
  2685. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  2686. }
  2687. #endif
  2688. /* ring for status responses */
  2689. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  2690. &hw->st_dma);
  2691. if (!hw->st_le)
  2692. goto err_out_iounmap;
  2693. err = sky2_reset(hw);
  2694. if (err)
  2695. goto err_out_iounmap;
  2696. printk(KERN_INFO PFX "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  2697. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  2698. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2699. hw->chip_id, hw->chip_rev);
  2700. dev = sky2_init_netdev(hw, 0, using_dac);
  2701. if (!dev)
  2702. goto err_out_free_pci;
  2703. err = register_netdev(dev);
  2704. if (err) {
  2705. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2706. pci_name(pdev));
  2707. goto err_out_free_netdev;
  2708. }
  2709. sky2_show_addr(dev);
  2710. if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
  2711. if (register_netdev(dev1) == 0)
  2712. sky2_show_addr(dev1);
  2713. else {
  2714. /* Failure to register second port need not be fatal */
  2715. printk(KERN_WARNING PFX
  2716. "register of second port failed\n");
  2717. hw->dev[1] = NULL;
  2718. free_netdev(dev1);
  2719. }
  2720. }
  2721. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  2722. err = sky2_test_msi(hw);
  2723. if (err == -EOPNOTSUPP)
  2724. pci_disable_msi(pdev);
  2725. else if (err)
  2726. goto err_out_unregister;
  2727. }
  2728. err = request_irq(pdev->irq, sky2_intr, IRQF_SHARED, DRV_NAME, hw);
  2729. if (err) {
  2730. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2731. pci_name(pdev), pdev->irq);
  2732. goto err_out_unregister;
  2733. }
  2734. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2735. setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
  2736. sky2_idle_start(hw);
  2737. pci_set_drvdata(pdev, hw);
  2738. return 0;
  2739. err_out_unregister:
  2740. pci_disable_msi(pdev);
  2741. if (dev1) {
  2742. unregister_netdev(dev1);
  2743. free_netdev(dev1);
  2744. }
  2745. unregister_netdev(dev);
  2746. err_out_free_netdev:
  2747. free_netdev(dev);
  2748. err_out_free_pci:
  2749. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2750. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2751. err_out_iounmap:
  2752. iounmap(hw->regs);
  2753. err_out_free_hw:
  2754. kfree(hw);
  2755. err_out_free_regions:
  2756. pci_release_regions(pdev);
  2757. pci_disable_device(pdev);
  2758. err_out:
  2759. return err;
  2760. }
  2761. static void __devexit sky2_remove(struct pci_dev *pdev)
  2762. {
  2763. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2764. struct net_device *dev0, *dev1;
  2765. if (!hw)
  2766. return;
  2767. del_timer_sync(&hw->idle_timer);
  2768. sky2_write32(hw, B0_IMSK, 0);
  2769. synchronize_irq(hw->pdev->irq);
  2770. dev0 = hw->dev[0];
  2771. dev1 = hw->dev[1];
  2772. if (dev1)
  2773. unregister_netdev(dev1);
  2774. unregister_netdev(dev0);
  2775. sky2_set_power_state(hw, PCI_D3hot);
  2776. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  2777. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2778. sky2_read8(hw, B0_CTST);
  2779. free_irq(pdev->irq, hw);
  2780. pci_disable_msi(pdev);
  2781. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2782. pci_release_regions(pdev);
  2783. pci_disable_device(pdev);
  2784. if (dev1)
  2785. free_netdev(dev1);
  2786. free_netdev(dev0);
  2787. iounmap(hw->regs);
  2788. kfree(hw);
  2789. pci_set_drvdata(pdev, NULL);
  2790. }
  2791. #ifdef CONFIG_PM
  2792. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  2793. {
  2794. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2795. int i;
  2796. pci_power_t pstate = pci_choose_state(pdev, state);
  2797. if (!(pstate == PCI_D3hot || pstate == PCI_D3cold))
  2798. return -EINVAL;
  2799. del_timer_sync(&hw->idle_timer);
  2800. netif_poll_disable(hw->dev[0]);
  2801. for (i = 0; i < hw->ports; i++) {
  2802. struct net_device *dev = hw->dev[i];
  2803. if (netif_running(dev)) {
  2804. sky2_down(dev);
  2805. netif_device_detach(dev);
  2806. }
  2807. }
  2808. sky2_write32(hw, B0_IMSK, 0);
  2809. pci_save_state(pdev);
  2810. sky2_set_power_state(hw, pstate);
  2811. return 0;
  2812. }
  2813. static int sky2_resume(struct pci_dev *pdev)
  2814. {
  2815. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2816. int i, err;
  2817. pci_restore_state(pdev);
  2818. pci_enable_wake(pdev, PCI_D0, 0);
  2819. sky2_set_power_state(hw, PCI_D0);
  2820. err = sky2_reset(hw);
  2821. if (err)
  2822. goto out;
  2823. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2824. for (i = 0; i < hw->ports; i++) {
  2825. struct net_device *dev = hw->dev[i];
  2826. if (netif_running(dev)) {
  2827. netif_device_attach(dev);
  2828. err = sky2_up(dev);
  2829. if (err) {
  2830. printk(KERN_ERR PFX "%s: could not up: %d\n",
  2831. dev->name, err);
  2832. dev_close(dev);
  2833. goto out;
  2834. }
  2835. }
  2836. }
  2837. netif_poll_enable(hw->dev[0]);
  2838. sky2_idle_start(hw);
  2839. out:
  2840. return err;
  2841. }
  2842. #endif
  2843. static struct pci_driver sky2_driver = {
  2844. .name = DRV_NAME,
  2845. .id_table = sky2_id_table,
  2846. .probe = sky2_probe,
  2847. .remove = __devexit_p(sky2_remove),
  2848. #ifdef CONFIG_PM
  2849. .suspend = sky2_suspend,
  2850. .resume = sky2_resume,
  2851. #endif
  2852. };
  2853. static int __init sky2_init_module(void)
  2854. {
  2855. return pci_register_driver(&sky2_driver);
  2856. }
  2857. static void __exit sky2_cleanup_module(void)
  2858. {
  2859. pci_unregister_driver(&sky2_driver);
  2860. }
  2861. module_init(sky2_init_module);
  2862. module_exit(sky2_cleanup_module);
  2863. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  2864. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  2865. MODULE_LICENSE("GPL");
  2866. MODULE_VERSION(DRV_VERSION);