sc92031.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621
  1. /* Silan SC92031 PCI Fast Ethernet Adapter driver
  2. *
  3. * Based on vendor drivers:
  4. * Silan Fast Ethernet Netcard Driver:
  5. * MODULE_AUTHOR ("gaoyonghong");
  6. * MODULE_DESCRIPTION ("SILAN Fast Ethernet driver");
  7. * MODULE_LICENSE("GPL");
  8. * 8139D Fast Ethernet driver:
  9. * (C) 2002 by gaoyonghong
  10. * MODULE_AUTHOR ("gaoyonghong");
  11. * MODULE_DESCRIPTION ("Rsltek 8139D PCI Fast Ethernet Adapter driver");
  12. * MODULE_LICENSE("GPL");
  13. * Both are almost identical and seem to be based on pci-skeleton.c
  14. *
  15. * Rewritten for 2.6 by Cesar Eduardo Barros
  16. */
  17. /* Note about set_mac_address: I don't know how to change the hardware
  18. * matching, so you need to enable IFF_PROMISC when using it.
  19. */
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/delay.h>
  23. #include <linux/pci.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/ethtool.h>
  28. #include <linux/crc32.h>
  29. #include <asm/irq.h>
  30. #define SC92031_NAME "sc92031"
  31. /* BAR 0 is MMIO, BAR 1 is PIO */
  32. #ifndef SC92031_USE_BAR
  33. #define SC92031_USE_BAR 0
  34. #endif
  35. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast). */
  36. static int multicast_filter_limit = 64;
  37. module_param(multicast_filter_limit, int, 0);
  38. MODULE_PARM_DESC(multicast_filter_limit,
  39. "Maximum number of filtered multicast addresses");
  40. static int media;
  41. module_param(media, int, 0);
  42. MODULE_PARM_DESC(media, "Media type (0x00 = autodetect,"
  43. " 0x01 = 10M half, 0x02 = 10M full,"
  44. " 0x04 = 100M half, 0x08 = 100M full)");
  45. /* Size of the in-memory receive ring. */
  46. #define RX_BUF_LEN_IDX 3 /* 0==8K, 1==16K, 2==32K, 3==64K ,4==128K*/
  47. #define RX_BUF_LEN (8192 << RX_BUF_LEN_IDX)
  48. /* Number of Tx descriptor registers. */
  49. #define NUM_TX_DESC 4
  50. /* max supported ethernet frame size -- must be at least (dev->mtu+14+4).*/
  51. #define MAX_ETH_FRAME_SIZE 1536
  52. /* Size of the Tx bounce buffers -- must be at least (dev->mtu+14+4). */
  53. #define TX_BUF_SIZE MAX_ETH_FRAME_SIZE
  54. #define TX_BUF_TOT_LEN (TX_BUF_SIZE * NUM_TX_DESC)
  55. /* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
  56. #define RX_FIFO_THRESH 7 /* Rx buffer level before first PCI xfer. */
  57. /* Time in jiffies before concluding the transmitter is hung. */
  58. #define TX_TIMEOUT (4*HZ)
  59. #define SILAN_STATS_NUM 2 /* number of ETHTOOL_GSTATS */
  60. /* media options */
  61. #define AUTOSELECT 0x00
  62. #define M10_HALF 0x01
  63. #define M10_FULL 0x02
  64. #define M100_HALF 0x04
  65. #define M100_FULL 0x08
  66. /* Symbolic offsets to registers. */
  67. enum silan_registers {
  68. Config0 = 0x00, // Config0
  69. Config1 = 0x04, // Config1
  70. RxBufWPtr = 0x08, // Rx buffer writer poiter
  71. IntrStatus = 0x0C, // Interrupt status
  72. IntrMask = 0x10, // Interrupt mask
  73. RxbufAddr = 0x14, // Rx buffer start address
  74. RxBufRPtr = 0x18, // Rx buffer read pointer
  75. Txstatusall = 0x1C, // Transmit status of all descriptors
  76. TxStatus0 = 0x20, // Transmit status (Four 32bit registers).
  77. TxAddr0 = 0x30, // Tx descriptors (also four 32bit).
  78. RxConfig = 0x40, // Rx configuration
  79. MAC0 = 0x44, // Ethernet hardware address.
  80. MAR0 = 0x4C, // Multicast filter.
  81. RxStatus0 = 0x54, // Rx status
  82. TxConfig = 0x5C, // Tx configuration
  83. PhyCtrl = 0x60, // physical control
  84. FlowCtrlConfig = 0x64, // flow control
  85. Miicmd0 = 0x68, // Mii command0 register
  86. Miicmd1 = 0x6C, // Mii command1 register
  87. Miistatus = 0x70, // Mii status register
  88. Timercnt = 0x74, // Timer counter register
  89. TimerIntr = 0x78, // Timer interrupt register
  90. PMConfig = 0x7C, // Power Manager configuration
  91. CRC0 = 0x80, // Power Manager CRC ( Two 32bit regisers)
  92. Wakeup0 = 0x88, // power Manager wakeup( Eight 64bit regiser)
  93. LSBCRC0 = 0xC8, // power Manager LSBCRC(Two 32bit regiser)
  94. TestD0 = 0xD0,
  95. TestD4 = 0xD4,
  96. TestD8 = 0xD8,
  97. };
  98. #define MII_BMCR 0 // Basic mode control register
  99. #define MII_BMSR 1 // Basic mode status register
  100. #define MII_JAB 16
  101. #define MII_OutputStatus 24
  102. #define BMCR_FULLDPLX 0x0100 // Full duplex
  103. #define BMCR_ANRESTART 0x0200 // Auto negotiation restart
  104. #define BMCR_ANENABLE 0x1000 // Enable auto negotiation
  105. #define BMCR_SPEED100 0x2000 // Select 100Mbps
  106. #define BMSR_LSTATUS 0x0004 // Link status
  107. #define PHY_16_JAB_ENB 0x1000
  108. #define PHY_16_PORT_ENB 0x1
  109. enum IntrStatusBits {
  110. LinkFail = 0x80000000,
  111. LinkOK = 0x40000000,
  112. TimeOut = 0x20000000,
  113. RxOverflow = 0x0040,
  114. RxOK = 0x0020,
  115. TxOK = 0x0001,
  116. IntrBits = LinkFail|LinkOK|TimeOut|RxOverflow|RxOK|TxOK,
  117. };
  118. enum TxStatusBits {
  119. TxCarrierLost = 0x20000000,
  120. TxAborted = 0x10000000,
  121. TxOutOfWindow = 0x08000000,
  122. TxNccShift = 22,
  123. EarlyTxThresShift = 16,
  124. TxStatOK = 0x8000,
  125. TxUnderrun = 0x4000,
  126. TxOwn = 0x2000,
  127. };
  128. enum RxStatusBits {
  129. RxStatesOK = 0x80000,
  130. RxBadAlign = 0x40000,
  131. RxHugeFrame = 0x20000,
  132. RxSmallFrame = 0x10000,
  133. RxCRCOK = 0x8000,
  134. RxCrlFrame = 0x4000,
  135. Rx_Broadcast = 0x2000,
  136. Rx_Multicast = 0x1000,
  137. RxAddrMatch = 0x0800,
  138. MiiErr = 0x0400,
  139. };
  140. enum RxConfigBits {
  141. RxFullDx = 0x80000000,
  142. RxEnb = 0x40000000,
  143. RxSmall = 0x20000000,
  144. RxHuge = 0x10000000,
  145. RxErr = 0x08000000,
  146. RxAllphys = 0x04000000,
  147. RxMulticast = 0x02000000,
  148. RxBroadcast = 0x01000000,
  149. RxLoopBack = (1 << 23) | (1 << 22),
  150. LowThresholdShift = 12,
  151. HighThresholdShift = 2,
  152. };
  153. enum TxConfigBits {
  154. TxFullDx = 0x80000000,
  155. TxEnb = 0x40000000,
  156. TxEnbPad = 0x20000000,
  157. TxEnbHuge = 0x10000000,
  158. TxEnbFCS = 0x08000000,
  159. TxNoBackOff = 0x04000000,
  160. TxEnbPrem = 0x02000000,
  161. TxCareLostCrs = 0x1000000,
  162. TxExdCollNum = 0xf00000,
  163. TxDataRate = 0x80000,
  164. };
  165. enum PhyCtrlconfigbits {
  166. PhyCtrlAne = 0x80000000,
  167. PhyCtrlSpd100 = 0x40000000,
  168. PhyCtrlSpd10 = 0x20000000,
  169. PhyCtrlPhyBaseAddr = 0x1f000000,
  170. PhyCtrlDux = 0x800000,
  171. PhyCtrlReset = 0x400000,
  172. };
  173. enum FlowCtrlConfigBits {
  174. FlowCtrlFullDX = 0x80000000,
  175. FlowCtrlEnb = 0x40000000,
  176. };
  177. enum Config0Bits {
  178. Cfg0_Reset = 0x80000000,
  179. Cfg0_Anaoff = 0x40000000,
  180. Cfg0_LDPS = 0x20000000,
  181. };
  182. enum Config1Bits {
  183. Cfg1_EarlyRx = 1 << 31,
  184. Cfg1_EarlyTx = 1 << 30,
  185. //rx buffer size
  186. Cfg1_Rcv8K = 0x0,
  187. Cfg1_Rcv16K = 0x1,
  188. Cfg1_Rcv32K = 0x3,
  189. Cfg1_Rcv64K = 0x7,
  190. Cfg1_Rcv128K = 0xf,
  191. };
  192. enum MiiCmd0Bits {
  193. Mii_Divider = 0x20000000,
  194. Mii_WRITE = 0x400000,
  195. Mii_READ = 0x200000,
  196. Mii_SCAN = 0x100000,
  197. Mii_Tamod = 0x80000,
  198. Mii_Drvmod = 0x40000,
  199. Mii_mdc = 0x20000,
  200. Mii_mdoen = 0x10000,
  201. Mii_mdo = 0x8000,
  202. Mii_mdi = 0x4000,
  203. };
  204. enum MiiStatusBits {
  205. Mii_StatusBusy = 0x80000000,
  206. };
  207. enum PMConfigBits {
  208. PM_Enable = 1 << 31,
  209. PM_LongWF = 1 << 30,
  210. PM_Magic = 1 << 29,
  211. PM_LANWake = 1 << 28,
  212. PM_LWPTN = (1 << 27 | 1<< 26),
  213. PM_LinkUp = 1 << 25,
  214. PM_WakeUp = 1 << 24,
  215. };
  216. /* Locking rules:
  217. * priv->lock protects most of the fields of priv and most of the
  218. * hardware registers. It does not have to protect against softirqs
  219. * between sc92031_disable_interrupts and sc92031_enable_interrupts;
  220. * it also does not need to be used in ->open and ->stop while the
  221. * device interrupts are off.
  222. * Not having to protect against softirqs is very useful due to heavy
  223. * use of mdelay() at _sc92031_reset.
  224. * Functions prefixed with _sc92031_ must be called with the lock held;
  225. * functions prefixed with sc92031_ must be called without the lock held.
  226. * Use mmiowb() before unlocking if the hardware was written to.
  227. */
  228. /* Locking rules for the interrupt:
  229. * - the interrupt and the tasklet never run at the same time
  230. * - neither run between sc92031_disable_interrupts and
  231. * sc92031_enable_interrupt
  232. */
  233. struct sc92031_priv {
  234. spinlock_t lock;
  235. /* iomap.h cookie */
  236. void __iomem *port_base;
  237. /* pci device structure */
  238. struct pci_dev *pdev;
  239. /* tasklet */
  240. struct tasklet_struct tasklet;
  241. /* CPU address of rx ring */
  242. void *rx_ring;
  243. /* PCI address of rx ring */
  244. dma_addr_t rx_ring_dma_addr;
  245. /* PCI address of rx ring read pointer */
  246. dma_addr_t rx_ring_tail;
  247. /* tx ring write index */
  248. unsigned tx_head;
  249. /* tx ring read index */
  250. unsigned tx_tail;
  251. /* CPU address of tx bounce buffer */
  252. void *tx_bufs;
  253. /* PCI address of tx bounce buffer */
  254. dma_addr_t tx_bufs_dma_addr;
  255. /* copies of some hardware registers */
  256. u32 intr_status;
  257. atomic_t intr_mask;
  258. u32 rx_config;
  259. u32 tx_config;
  260. u32 pm_config;
  261. /* copy of some flags from dev->flags */
  262. unsigned int mc_flags;
  263. /* for ETHTOOL_GSTATS */
  264. u64 tx_timeouts;
  265. u64 rx_loss;
  266. /* for dev->get_stats */
  267. long rx_value;
  268. };
  269. /* I don't know which registers can be safely read; however, I can guess
  270. * MAC0 is one of them. */
  271. static inline void _sc92031_dummy_read(void __iomem *port_base)
  272. {
  273. ioread32(port_base + MAC0);
  274. }
  275. static u32 _sc92031_mii_wait(void __iomem *port_base)
  276. {
  277. u32 mii_status;
  278. do {
  279. udelay(10);
  280. mii_status = ioread32(port_base + Miistatus);
  281. } while (mii_status & Mii_StatusBusy);
  282. return mii_status;
  283. }
  284. static u32 _sc92031_mii_cmd(void __iomem *port_base, u32 cmd0, u32 cmd1)
  285. {
  286. iowrite32(Mii_Divider, port_base + Miicmd0);
  287. _sc92031_mii_wait(port_base);
  288. iowrite32(cmd1, port_base + Miicmd1);
  289. iowrite32(Mii_Divider | cmd0, port_base + Miicmd0);
  290. return _sc92031_mii_wait(port_base);
  291. }
  292. static void _sc92031_mii_scan(void __iomem *port_base)
  293. {
  294. _sc92031_mii_cmd(port_base, Mii_SCAN, 0x1 << 6);
  295. }
  296. static u16 _sc92031_mii_read(void __iomem *port_base, unsigned reg)
  297. {
  298. return _sc92031_mii_cmd(port_base, Mii_READ, reg << 6) >> 13;
  299. }
  300. static void _sc92031_mii_write(void __iomem *port_base, unsigned reg, u16 val)
  301. {
  302. _sc92031_mii_cmd(port_base, Mii_WRITE, (reg << 6) | ((u32)val << 11));
  303. }
  304. static void sc92031_disable_interrupts(struct net_device *dev)
  305. {
  306. struct sc92031_priv *priv = netdev_priv(dev);
  307. void __iomem *port_base = priv->port_base;
  308. /* tell the tasklet/interrupt not to enable interrupts */
  309. atomic_set(&priv->intr_mask, 0);
  310. wmb();
  311. /* stop interrupts */
  312. iowrite32(0, port_base + IntrMask);
  313. _sc92031_dummy_read(port_base);
  314. mmiowb();
  315. /* wait for any concurrent interrupt/tasklet to finish */
  316. synchronize_irq(dev->irq);
  317. tasklet_disable(&priv->tasklet);
  318. }
  319. static void sc92031_enable_interrupts(struct net_device *dev)
  320. {
  321. struct sc92031_priv *priv = netdev_priv(dev);
  322. void __iomem *port_base = priv->port_base;
  323. tasklet_enable(&priv->tasklet);
  324. atomic_set(&priv->intr_mask, IntrBits);
  325. wmb();
  326. iowrite32(IntrBits, port_base + IntrMask);
  327. mmiowb();
  328. }
  329. static void _sc92031_disable_tx_rx(struct net_device *dev)
  330. {
  331. struct sc92031_priv *priv = netdev_priv(dev);
  332. void __iomem *port_base = priv->port_base;
  333. priv->rx_config &= ~RxEnb;
  334. priv->tx_config &= ~TxEnb;
  335. iowrite32(priv->rx_config, port_base + RxConfig);
  336. iowrite32(priv->tx_config, port_base + TxConfig);
  337. }
  338. static void _sc92031_enable_tx_rx(struct net_device *dev)
  339. {
  340. struct sc92031_priv *priv = netdev_priv(dev);
  341. void __iomem *port_base = priv->port_base;
  342. priv->rx_config |= RxEnb;
  343. priv->tx_config |= TxEnb;
  344. iowrite32(priv->rx_config, port_base + RxConfig);
  345. iowrite32(priv->tx_config, port_base + TxConfig);
  346. }
  347. static void _sc92031_tx_clear(struct net_device *dev)
  348. {
  349. struct sc92031_priv *priv = netdev_priv(dev);
  350. while (priv->tx_head - priv->tx_tail > 0) {
  351. priv->tx_tail++;
  352. dev->stats.tx_dropped++;
  353. }
  354. priv->tx_head = priv->tx_tail = 0;
  355. }
  356. static void _sc92031_set_mar(struct net_device *dev)
  357. {
  358. struct sc92031_priv *priv = netdev_priv(dev);
  359. void __iomem *port_base = priv->port_base;
  360. u32 mar0 = 0, mar1 = 0;
  361. if ((dev->flags & IFF_PROMISC)
  362. || dev->mc_count > multicast_filter_limit
  363. || (dev->flags & IFF_ALLMULTI))
  364. mar0 = mar1 = 0xffffffff;
  365. else if (dev->flags & IFF_MULTICAST) {
  366. struct dev_mc_list *mc_list;
  367. for (mc_list = dev->mc_list; mc_list; mc_list = mc_list->next) {
  368. u32 crc;
  369. unsigned bit = 0;
  370. crc = ~ether_crc(ETH_ALEN, mc_list->dmi_addr);
  371. crc >>= 24;
  372. if (crc & 0x01) bit |= 0x02;
  373. if (crc & 0x02) bit |= 0x01;
  374. if (crc & 0x10) bit |= 0x20;
  375. if (crc & 0x20) bit |= 0x10;
  376. if (crc & 0x40) bit |= 0x08;
  377. if (crc & 0x80) bit |= 0x04;
  378. if (bit > 31)
  379. mar0 |= 0x1 << (bit - 32);
  380. else
  381. mar1 |= 0x1 << bit;
  382. }
  383. }
  384. iowrite32(mar0, port_base + MAR0);
  385. iowrite32(mar1, port_base + MAR0 + 4);
  386. }
  387. static void _sc92031_set_rx_config(struct net_device *dev)
  388. {
  389. struct sc92031_priv *priv = netdev_priv(dev);
  390. void __iomem *port_base = priv->port_base;
  391. unsigned int old_mc_flags;
  392. u32 rx_config_bits = 0;
  393. old_mc_flags = priv->mc_flags;
  394. if (dev->flags & IFF_PROMISC)
  395. rx_config_bits |= RxSmall | RxHuge | RxErr | RxBroadcast
  396. | RxMulticast | RxAllphys;
  397. if (dev->flags & (IFF_ALLMULTI | IFF_MULTICAST))
  398. rx_config_bits |= RxMulticast;
  399. if (dev->flags & IFF_BROADCAST)
  400. rx_config_bits |= RxBroadcast;
  401. priv->rx_config &= ~(RxSmall | RxHuge | RxErr | RxBroadcast
  402. | RxMulticast | RxAllphys);
  403. priv->rx_config |= rx_config_bits;
  404. priv->mc_flags = dev->flags & (IFF_PROMISC | IFF_ALLMULTI
  405. | IFF_MULTICAST | IFF_BROADCAST);
  406. if (netif_carrier_ok(dev) && priv->mc_flags != old_mc_flags)
  407. iowrite32(priv->rx_config, port_base + RxConfig);
  408. }
  409. static bool _sc92031_check_media(struct net_device *dev)
  410. {
  411. struct sc92031_priv *priv = netdev_priv(dev);
  412. void __iomem *port_base = priv->port_base;
  413. u16 bmsr;
  414. bmsr = _sc92031_mii_read(port_base, MII_BMSR);
  415. rmb();
  416. if (bmsr & BMSR_LSTATUS) {
  417. bool speed_100, duplex_full;
  418. u32 flow_ctrl_config = 0;
  419. u16 output_status = _sc92031_mii_read(port_base,
  420. MII_OutputStatus);
  421. _sc92031_mii_scan(port_base);
  422. speed_100 = output_status & 0x2;
  423. duplex_full = output_status & 0x4;
  424. /* Initial Tx/Rx configuration */
  425. priv->rx_config = (0x40 << LowThresholdShift) | (0x1c0 << HighThresholdShift);
  426. priv->tx_config = 0x48800000;
  427. /* NOTE: vendor driver had dead code here to enable tx padding */
  428. if (!speed_100)
  429. priv->tx_config |= 0x80000;
  430. // configure rx mode
  431. _sc92031_set_rx_config(dev);
  432. if (duplex_full) {
  433. priv->rx_config |= RxFullDx;
  434. priv->tx_config |= TxFullDx;
  435. flow_ctrl_config = FlowCtrlFullDX | FlowCtrlEnb;
  436. } else {
  437. priv->rx_config &= ~RxFullDx;
  438. priv->tx_config &= ~TxFullDx;
  439. }
  440. _sc92031_set_mar(dev);
  441. _sc92031_set_rx_config(dev);
  442. _sc92031_enable_tx_rx(dev);
  443. iowrite32(flow_ctrl_config, port_base + FlowCtrlConfig);
  444. netif_carrier_on(dev);
  445. if (printk_ratelimit())
  446. printk(KERN_INFO "%s: link up, %sMbps, %s-duplex\n",
  447. dev->name,
  448. speed_100 ? "100" : "10",
  449. duplex_full ? "full" : "half");
  450. return true;
  451. } else {
  452. _sc92031_mii_scan(port_base);
  453. netif_carrier_off(dev);
  454. _sc92031_disable_tx_rx(dev);
  455. if (printk_ratelimit())
  456. printk(KERN_INFO "%s: link down\n", dev->name);
  457. return false;
  458. }
  459. }
  460. static void _sc92031_phy_reset(struct net_device *dev)
  461. {
  462. struct sc92031_priv *priv = netdev_priv(dev);
  463. void __iomem *port_base = priv->port_base;
  464. u32 phy_ctrl;
  465. phy_ctrl = ioread32(port_base + PhyCtrl);
  466. phy_ctrl &= ~(PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10);
  467. phy_ctrl |= PhyCtrlAne | PhyCtrlReset;
  468. switch (media) {
  469. default:
  470. case AUTOSELECT:
  471. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10;
  472. break;
  473. case M10_HALF:
  474. phy_ctrl |= PhyCtrlSpd10;
  475. break;
  476. case M10_FULL:
  477. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd10;
  478. break;
  479. case M100_HALF:
  480. phy_ctrl |= PhyCtrlSpd100;
  481. break;
  482. case M100_FULL:
  483. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100;
  484. break;
  485. }
  486. iowrite32(phy_ctrl, port_base + PhyCtrl);
  487. mdelay(10);
  488. phy_ctrl &= ~PhyCtrlReset;
  489. iowrite32(phy_ctrl, port_base + PhyCtrl);
  490. mdelay(1);
  491. _sc92031_mii_write(port_base, MII_JAB,
  492. PHY_16_JAB_ENB | PHY_16_PORT_ENB);
  493. _sc92031_mii_scan(port_base);
  494. netif_carrier_off(dev);
  495. netif_stop_queue(dev);
  496. }
  497. static void _sc92031_reset(struct net_device *dev)
  498. {
  499. struct sc92031_priv *priv = netdev_priv(dev);
  500. void __iomem *port_base = priv->port_base;
  501. /* disable PM */
  502. iowrite32(0, port_base + PMConfig);
  503. /* soft reset the chip */
  504. iowrite32(Cfg0_Reset, port_base + Config0);
  505. mdelay(200);
  506. iowrite32(0, port_base + Config0);
  507. mdelay(10);
  508. /* disable interrupts */
  509. iowrite32(0, port_base + IntrMask);
  510. /* clear multicast address */
  511. iowrite32(0, port_base + MAR0);
  512. iowrite32(0, port_base + MAR0 + 4);
  513. /* init rx ring */
  514. iowrite32(priv->rx_ring_dma_addr, port_base + RxbufAddr);
  515. priv->rx_ring_tail = priv->rx_ring_dma_addr;
  516. /* init tx ring */
  517. _sc92031_tx_clear(dev);
  518. /* clear old register values */
  519. priv->intr_status = 0;
  520. atomic_set(&priv->intr_mask, 0);
  521. priv->rx_config = 0;
  522. priv->tx_config = 0;
  523. priv->mc_flags = 0;
  524. /* configure rx buffer size */
  525. /* NOTE: vendor driver had dead code here to enable early tx/rx */
  526. iowrite32(Cfg1_Rcv64K, port_base + Config1);
  527. _sc92031_phy_reset(dev);
  528. _sc92031_check_media(dev);
  529. /* calculate rx fifo overflow */
  530. priv->rx_value = 0;
  531. /* enable PM */
  532. iowrite32(priv->pm_config, port_base + PMConfig);
  533. /* clear intr register */
  534. ioread32(port_base + IntrStatus);
  535. }
  536. static void _sc92031_tx_tasklet(struct net_device *dev)
  537. {
  538. struct sc92031_priv *priv = netdev_priv(dev);
  539. void __iomem *port_base = priv->port_base;
  540. unsigned old_tx_tail;
  541. unsigned entry;
  542. u32 tx_status;
  543. old_tx_tail = priv->tx_tail;
  544. while (priv->tx_head - priv->tx_tail > 0) {
  545. entry = priv->tx_tail % NUM_TX_DESC;
  546. tx_status = ioread32(port_base + TxStatus0 + entry * 4);
  547. if (!(tx_status & (TxStatOK | TxUnderrun | TxAborted)))
  548. break;
  549. priv->tx_tail++;
  550. if (tx_status & TxStatOK) {
  551. dev->stats.tx_bytes += tx_status & 0x1fff;
  552. dev->stats.tx_packets++;
  553. /* Note: TxCarrierLost is always asserted at 100mbps. */
  554. dev->stats.collisions += (tx_status >> 22) & 0xf;
  555. }
  556. if (tx_status & (TxOutOfWindow | TxAborted)) {
  557. dev->stats.tx_errors++;
  558. if (tx_status & TxAborted)
  559. dev->stats.tx_aborted_errors++;
  560. if (tx_status & TxCarrierLost)
  561. dev->stats.tx_carrier_errors++;
  562. if (tx_status & TxOutOfWindow)
  563. dev->stats.tx_window_errors++;
  564. }
  565. if (tx_status & TxUnderrun)
  566. dev->stats.tx_fifo_errors++;
  567. }
  568. if (priv->tx_tail != old_tx_tail)
  569. if (netif_queue_stopped(dev))
  570. netif_wake_queue(dev);
  571. }
  572. static void _sc92031_rx_tasklet_error(struct net_device *dev,
  573. u32 rx_status, unsigned rx_size)
  574. {
  575. if(rx_size > (MAX_ETH_FRAME_SIZE + 4) || rx_size < 16) {
  576. dev->stats.rx_errors++;
  577. dev->stats.rx_length_errors++;
  578. }
  579. if (!(rx_status & RxStatesOK)) {
  580. dev->stats.rx_errors++;
  581. if (rx_status & (RxHugeFrame | RxSmallFrame))
  582. dev->stats.rx_length_errors++;
  583. if (rx_status & RxBadAlign)
  584. dev->stats.rx_frame_errors++;
  585. if (!(rx_status & RxCRCOK))
  586. dev->stats.rx_crc_errors++;
  587. } else {
  588. struct sc92031_priv *priv = netdev_priv(dev);
  589. priv->rx_loss++;
  590. }
  591. }
  592. static void _sc92031_rx_tasklet(struct net_device *dev)
  593. {
  594. struct sc92031_priv *priv = netdev_priv(dev);
  595. void __iomem *port_base = priv->port_base;
  596. dma_addr_t rx_ring_head;
  597. unsigned rx_len;
  598. unsigned rx_ring_offset;
  599. void *rx_ring = priv->rx_ring;
  600. rx_ring_head = ioread32(port_base + RxBufWPtr);
  601. rmb();
  602. /* rx_ring_head is only 17 bits in the RxBufWPtr register.
  603. * we need to change it to 32 bits physical address
  604. */
  605. rx_ring_head &= (dma_addr_t)(RX_BUF_LEN - 1);
  606. rx_ring_head |= priv->rx_ring_dma_addr & ~(dma_addr_t)(RX_BUF_LEN - 1);
  607. if (rx_ring_head < priv->rx_ring_dma_addr)
  608. rx_ring_head += RX_BUF_LEN;
  609. if (rx_ring_head >= priv->rx_ring_tail)
  610. rx_len = rx_ring_head - priv->rx_ring_tail;
  611. else
  612. rx_len = RX_BUF_LEN - (priv->rx_ring_tail - rx_ring_head);
  613. if (!rx_len)
  614. return;
  615. if (unlikely(rx_len > RX_BUF_LEN)) {
  616. if (printk_ratelimit())
  617. printk(KERN_ERR "%s: rx packets length > rx buffer\n",
  618. dev->name);
  619. return;
  620. }
  621. rx_ring_offset = (priv->rx_ring_tail - priv->rx_ring_dma_addr) % RX_BUF_LEN;
  622. while (rx_len) {
  623. u32 rx_status;
  624. unsigned rx_size, rx_size_align, pkt_size;
  625. struct sk_buff *skb;
  626. rx_status = le32_to_cpup((__le32 *)(rx_ring + rx_ring_offset));
  627. rmb();
  628. rx_size = rx_status >> 20;
  629. rx_size_align = (rx_size + 3) & ~3; // for 4 bytes aligned
  630. pkt_size = rx_size - 4; // Omit the four octet CRC from the length.
  631. rx_ring_offset = (rx_ring_offset + 4) % RX_BUF_LEN;
  632. if (unlikely(rx_status == 0
  633. || rx_size > (MAX_ETH_FRAME_SIZE + 4)
  634. || rx_size < 16
  635. || !(rx_status & RxStatesOK))) {
  636. _sc92031_rx_tasklet_error(dev, rx_status, rx_size);
  637. break;
  638. }
  639. if (unlikely(rx_size_align + 4 > rx_len)) {
  640. if (printk_ratelimit())
  641. printk(KERN_ERR "%s: rx_len is too small\n", dev->name);
  642. break;
  643. }
  644. rx_len -= rx_size_align + 4;
  645. skb = netdev_alloc_skb(dev, pkt_size + NET_IP_ALIGN);
  646. if (unlikely(!skb)) {
  647. if (printk_ratelimit())
  648. printk(KERN_ERR "%s: Couldn't allocate a skb_buff for a packet of size %u\n",
  649. dev->name, pkt_size);
  650. goto next;
  651. }
  652. skb_reserve(skb, NET_IP_ALIGN);
  653. if ((rx_ring_offset + pkt_size) > RX_BUF_LEN) {
  654. memcpy(skb_put(skb, RX_BUF_LEN - rx_ring_offset),
  655. rx_ring + rx_ring_offset, RX_BUF_LEN - rx_ring_offset);
  656. memcpy(skb_put(skb, pkt_size - (RX_BUF_LEN - rx_ring_offset)),
  657. rx_ring, pkt_size - (RX_BUF_LEN - rx_ring_offset));
  658. } else {
  659. memcpy(skb_put(skb, pkt_size), rx_ring + rx_ring_offset, pkt_size);
  660. }
  661. skb->protocol = eth_type_trans(skb, dev);
  662. netif_rx(skb);
  663. dev->stats.rx_bytes += pkt_size;
  664. dev->stats.rx_packets++;
  665. if (rx_status & Rx_Multicast)
  666. dev->stats.multicast++;
  667. next:
  668. rx_ring_offset = (rx_ring_offset + rx_size_align) % RX_BUF_LEN;
  669. }
  670. mb();
  671. priv->rx_ring_tail = rx_ring_head;
  672. iowrite32(priv->rx_ring_tail, port_base + RxBufRPtr);
  673. }
  674. static void _sc92031_link_tasklet(struct net_device *dev)
  675. {
  676. if (_sc92031_check_media(dev))
  677. netif_wake_queue(dev);
  678. else {
  679. netif_stop_queue(dev);
  680. dev->stats.tx_carrier_errors++;
  681. }
  682. }
  683. static void sc92031_tasklet(unsigned long data)
  684. {
  685. struct net_device *dev = (struct net_device *)data;
  686. struct sc92031_priv *priv = netdev_priv(dev);
  687. void __iomem *port_base = priv->port_base;
  688. u32 intr_status, intr_mask;
  689. intr_status = priv->intr_status;
  690. spin_lock(&priv->lock);
  691. if (unlikely(!netif_running(dev)))
  692. goto out;
  693. if (intr_status & TxOK)
  694. _sc92031_tx_tasklet(dev);
  695. if (intr_status & RxOK)
  696. _sc92031_rx_tasklet(dev);
  697. if (intr_status & RxOverflow)
  698. dev->stats.rx_errors++;
  699. if (intr_status & TimeOut) {
  700. dev->stats.rx_errors++;
  701. dev->stats.rx_length_errors++;
  702. }
  703. if (intr_status & (LinkFail | LinkOK))
  704. _sc92031_link_tasklet(dev);
  705. out:
  706. intr_mask = atomic_read(&priv->intr_mask);
  707. rmb();
  708. iowrite32(intr_mask, port_base + IntrMask);
  709. mmiowb();
  710. spin_unlock(&priv->lock);
  711. }
  712. static irqreturn_t sc92031_interrupt(int irq, void *dev_id)
  713. {
  714. struct net_device *dev = dev_id;
  715. struct sc92031_priv *priv = netdev_priv(dev);
  716. void __iomem *port_base = priv->port_base;
  717. u32 intr_status, intr_mask;
  718. /* mask interrupts before clearing IntrStatus */
  719. iowrite32(0, port_base + IntrMask);
  720. _sc92031_dummy_read(port_base);
  721. intr_status = ioread32(port_base + IntrStatus);
  722. if (unlikely(intr_status == 0xffffffff))
  723. return IRQ_NONE; // hardware has gone missing
  724. intr_status &= IntrBits;
  725. if (!intr_status)
  726. goto out_none;
  727. priv->intr_status = intr_status;
  728. tasklet_schedule(&priv->tasklet);
  729. return IRQ_HANDLED;
  730. out_none:
  731. intr_mask = atomic_read(&priv->intr_mask);
  732. rmb();
  733. iowrite32(intr_mask, port_base + IntrMask);
  734. mmiowb();
  735. return IRQ_NONE;
  736. }
  737. static struct net_device_stats *sc92031_get_stats(struct net_device *dev)
  738. {
  739. struct sc92031_priv *priv = netdev_priv(dev);
  740. void __iomem *port_base = priv->port_base;
  741. // FIXME I do not understand what is this trying to do.
  742. if (netif_running(dev)) {
  743. int temp;
  744. spin_lock_bh(&priv->lock);
  745. /* Update the error count. */
  746. temp = (ioread32(port_base + RxStatus0) >> 16) & 0xffff;
  747. if (temp == 0xffff) {
  748. priv->rx_value += temp;
  749. dev->stats.rx_fifo_errors = priv->rx_value;
  750. } else
  751. dev->stats.rx_fifo_errors = temp + priv->rx_value;
  752. spin_unlock_bh(&priv->lock);
  753. }
  754. return &dev->stats;
  755. }
  756. static int sc92031_start_xmit(struct sk_buff *skb, struct net_device *dev)
  757. {
  758. struct sc92031_priv *priv = netdev_priv(dev);
  759. void __iomem *port_base = priv->port_base;
  760. unsigned len;
  761. unsigned entry;
  762. u32 tx_status;
  763. if (unlikely(skb->len > TX_BUF_SIZE)) {
  764. dev->stats.tx_dropped++;
  765. goto out;
  766. }
  767. spin_lock(&priv->lock);
  768. if (unlikely(!netif_carrier_ok(dev))) {
  769. dev->stats.tx_dropped++;
  770. goto out_unlock;
  771. }
  772. BUG_ON(priv->tx_head - priv->tx_tail >= NUM_TX_DESC);
  773. entry = priv->tx_head++ % NUM_TX_DESC;
  774. skb_copy_and_csum_dev(skb, priv->tx_bufs + entry * TX_BUF_SIZE);
  775. len = skb->len;
  776. if (len < ETH_ZLEN) {
  777. memset(priv->tx_bufs + entry * TX_BUF_SIZE + len,
  778. 0, ETH_ZLEN - len);
  779. len = ETH_ZLEN;
  780. }
  781. wmb();
  782. if (len < 100)
  783. tx_status = len;
  784. else if (len < 300)
  785. tx_status = 0x30000 | len;
  786. else
  787. tx_status = 0x50000 | len;
  788. iowrite32(priv->tx_bufs_dma_addr + entry * TX_BUF_SIZE,
  789. port_base + TxAddr0 + entry * 4);
  790. iowrite32(tx_status, port_base + TxStatus0 + entry * 4);
  791. mmiowb();
  792. dev->trans_start = jiffies;
  793. if (priv->tx_head - priv->tx_tail >= NUM_TX_DESC)
  794. netif_stop_queue(dev);
  795. out_unlock:
  796. spin_unlock(&priv->lock);
  797. out:
  798. dev_kfree_skb(skb);
  799. return NETDEV_TX_OK;
  800. }
  801. static int sc92031_open(struct net_device *dev)
  802. {
  803. int err;
  804. struct sc92031_priv *priv = netdev_priv(dev);
  805. struct pci_dev *pdev = priv->pdev;
  806. priv->rx_ring = pci_alloc_consistent(pdev, RX_BUF_LEN,
  807. &priv->rx_ring_dma_addr);
  808. if (unlikely(!priv->rx_ring)) {
  809. err = -ENOMEM;
  810. goto out_alloc_rx_ring;
  811. }
  812. priv->tx_bufs = pci_alloc_consistent(pdev, TX_BUF_TOT_LEN,
  813. &priv->tx_bufs_dma_addr);
  814. if (unlikely(!priv->tx_bufs)) {
  815. err = -ENOMEM;
  816. goto out_alloc_tx_bufs;
  817. }
  818. priv->tx_head = priv->tx_tail = 0;
  819. err = request_irq(pdev->irq, sc92031_interrupt,
  820. IRQF_SHARED, dev->name, dev);
  821. if (unlikely(err < 0))
  822. goto out_request_irq;
  823. priv->pm_config = 0;
  824. /* Interrupts already disabled by sc92031_stop or sc92031_probe */
  825. spin_lock_bh(&priv->lock);
  826. _sc92031_reset(dev);
  827. mmiowb();
  828. spin_unlock_bh(&priv->lock);
  829. sc92031_enable_interrupts(dev);
  830. if (netif_carrier_ok(dev))
  831. netif_start_queue(dev);
  832. else
  833. netif_tx_disable(dev);
  834. return 0;
  835. out_request_irq:
  836. pci_free_consistent(pdev, TX_BUF_TOT_LEN, priv->tx_bufs,
  837. priv->tx_bufs_dma_addr);
  838. out_alloc_tx_bufs:
  839. pci_free_consistent(pdev, RX_BUF_LEN, priv->rx_ring,
  840. priv->rx_ring_dma_addr);
  841. out_alloc_rx_ring:
  842. return err;
  843. }
  844. static int sc92031_stop(struct net_device *dev)
  845. {
  846. struct sc92031_priv *priv = netdev_priv(dev);
  847. struct pci_dev *pdev = priv->pdev;
  848. netif_tx_disable(dev);
  849. /* Disable interrupts, stop Tx and Rx. */
  850. sc92031_disable_interrupts(dev);
  851. spin_lock_bh(&priv->lock);
  852. _sc92031_disable_tx_rx(dev);
  853. _sc92031_tx_clear(dev);
  854. mmiowb();
  855. spin_unlock_bh(&priv->lock);
  856. free_irq(pdev->irq, dev);
  857. pci_free_consistent(pdev, TX_BUF_TOT_LEN, priv->tx_bufs,
  858. priv->tx_bufs_dma_addr);
  859. pci_free_consistent(pdev, RX_BUF_LEN, priv->rx_ring,
  860. priv->rx_ring_dma_addr);
  861. return 0;
  862. }
  863. static void sc92031_set_multicast_list(struct net_device *dev)
  864. {
  865. struct sc92031_priv *priv = netdev_priv(dev);
  866. spin_lock_bh(&priv->lock);
  867. _sc92031_set_mar(dev);
  868. _sc92031_set_rx_config(dev);
  869. mmiowb();
  870. spin_unlock_bh(&priv->lock);
  871. }
  872. static void sc92031_tx_timeout(struct net_device *dev)
  873. {
  874. struct sc92031_priv *priv = netdev_priv(dev);
  875. /* Disable interrupts by clearing the interrupt mask.*/
  876. sc92031_disable_interrupts(dev);
  877. spin_lock(&priv->lock);
  878. priv->tx_timeouts++;
  879. _sc92031_reset(dev);
  880. mmiowb();
  881. spin_unlock(&priv->lock);
  882. /* enable interrupts */
  883. sc92031_enable_interrupts(dev);
  884. if (netif_carrier_ok(dev))
  885. netif_wake_queue(dev);
  886. }
  887. #ifdef CONFIG_NET_POLL_CONTROLLER
  888. static void sc92031_poll_controller(struct net_device *dev)
  889. {
  890. disable_irq(dev->irq);
  891. if (sc92031_interrupt(dev->irq, dev) != IRQ_NONE)
  892. sc92031_tasklet((unsigned long)dev);
  893. enable_irq(dev->irq);
  894. }
  895. #endif
  896. static int sc92031_ethtool_get_settings(struct net_device *dev,
  897. struct ethtool_cmd *cmd)
  898. {
  899. struct sc92031_priv *priv = netdev_priv(dev);
  900. void __iomem *port_base = priv->port_base;
  901. u8 phy_address;
  902. u32 phy_ctrl;
  903. u16 output_status;
  904. spin_lock_bh(&priv->lock);
  905. phy_address = ioread32(port_base + Miicmd1) >> 27;
  906. phy_ctrl = ioread32(port_base + PhyCtrl);
  907. output_status = _sc92031_mii_read(port_base, MII_OutputStatus);
  908. _sc92031_mii_scan(port_base);
  909. mmiowb();
  910. spin_unlock_bh(&priv->lock);
  911. cmd->supported = SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full
  912. | SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full
  913. | SUPPORTED_Autoneg | SUPPORTED_TP | SUPPORTED_MII;
  914. cmd->advertising = ADVERTISED_TP | ADVERTISED_MII;
  915. if ((phy_ctrl & (PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10))
  916. == (PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10))
  917. cmd->advertising |= ADVERTISED_Autoneg;
  918. if ((phy_ctrl & PhyCtrlSpd10) == PhyCtrlSpd10)
  919. cmd->advertising |= ADVERTISED_10baseT_Half;
  920. if ((phy_ctrl & (PhyCtrlSpd10 | PhyCtrlDux))
  921. == (PhyCtrlSpd10 | PhyCtrlDux))
  922. cmd->advertising |= ADVERTISED_10baseT_Full;
  923. if ((phy_ctrl & PhyCtrlSpd100) == PhyCtrlSpd100)
  924. cmd->advertising |= ADVERTISED_100baseT_Half;
  925. if ((phy_ctrl & (PhyCtrlSpd100 | PhyCtrlDux))
  926. == (PhyCtrlSpd100 | PhyCtrlDux))
  927. cmd->advertising |= ADVERTISED_100baseT_Full;
  928. if (phy_ctrl & PhyCtrlAne)
  929. cmd->advertising |= ADVERTISED_Autoneg;
  930. cmd->speed = (output_status & 0x2) ? SPEED_100 : SPEED_10;
  931. cmd->duplex = (output_status & 0x4) ? DUPLEX_FULL : DUPLEX_HALF;
  932. cmd->port = PORT_MII;
  933. cmd->phy_address = phy_address;
  934. cmd->transceiver = XCVR_INTERNAL;
  935. cmd->autoneg = (phy_ctrl & PhyCtrlAne) ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  936. return 0;
  937. }
  938. static int sc92031_ethtool_set_settings(struct net_device *dev,
  939. struct ethtool_cmd *cmd)
  940. {
  941. struct sc92031_priv *priv = netdev_priv(dev);
  942. void __iomem *port_base = priv->port_base;
  943. u32 phy_ctrl;
  944. u32 old_phy_ctrl;
  945. if (!(cmd->speed == SPEED_10 || cmd->speed == SPEED_100))
  946. return -EINVAL;
  947. if (!(cmd->duplex == DUPLEX_HALF || cmd->duplex == DUPLEX_FULL))
  948. return -EINVAL;
  949. if (!(cmd->port == PORT_MII))
  950. return -EINVAL;
  951. if (!(cmd->phy_address == 0x1f))
  952. return -EINVAL;
  953. if (!(cmd->transceiver == XCVR_INTERNAL))
  954. return -EINVAL;
  955. if (!(cmd->autoneg == AUTONEG_DISABLE || cmd->autoneg == AUTONEG_ENABLE))
  956. return -EINVAL;
  957. if (cmd->autoneg == AUTONEG_ENABLE) {
  958. if (!(cmd->advertising & (ADVERTISED_Autoneg
  959. | ADVERTISED_100baseT_Full
  960. | ADVERTISED_100baseT_Half
  961. | ADVERTISED_10baseT_Full
  962. | ADVERTISED_10baseT_Half)))
  963. return -EINVAL;
  964. phy_ctrl = PhyCtrlAne;
  965. // FIXME: I'm not sure what the original code was trying to do
  966. if (cmd->advertising & ADVERTISED_Autoneg)
  967. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10;
  968. if (cmd->advertising & ADVERTISED_100baseT_Full)
  969. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100;
  970. if (cmd->advertising & ADVERTISED_100baseT_Half)
  971. phy_ctrl |= PhyCtrlSpd100;
  972. if (cmd->advertising & ADVERTISED_10baseT_Full)
  973. phy_ctrl |= PhyCtrlSpd10 | PhyCtrlDux;
  974. if (cmd->advertising & ADVERTISED_10baseT_Half)
  975. phy_ctrl |= PhyCtrlSpd10;
  976. } else {
  977. // FIXME: Whole branch guessed
  978. phy_ctrl = 0;
  979. if (cmd->speed == SPEED_10)
  980. phy_ctrl |= PhyCtrlSpd10;
  981. else /* cmd->speed == SPEED_100 */
  982. phy_ctrl |= PhyCtrlSpd100;
  983. if (cmd->duplex == DUPLEX_FULL)
  984. phy_ctrl |= PhyCtrlDux;
  985. }
  986. spin_lock_bh(&priv->lock);
  987. old_phy_ctrl = ioread32(port_base + PhyCtrl);
  988. phy_ctrl |= old_phy_ctrl & ~(PhyCtrlAne | PhyCtrlDux
  989. | PhyCtrlSpd100 | PhyCtrlSpd10);
  990. if (phy_ctrl != old_phy_ctrl)
  991. iowrite32(phy_ctrl, port_base + PhyCtrl);
  992. spin_unlock_bh(&priv->lock);
  993. return 0;
  994. }
  995. static void sc92031_ethtool_get_drvinfo(struct net_device *dev,
  996. struct ethtool_drvinfo *drvinfo)
  997. {
  998. struct sc92031_priv *priv = netdev_priv(dev);
  999. struct pci_dev *pdev = priv->pdev;
  1000. strcpy(drvinfo->driver, SC92031_NAME);
  1001. strcpy(drvinfo->bus_info, pci_name(pdev));
  1002. }
  1003. static void sc92031_ethtool_get_wol(struct net_device *dev,
  1004. struct ethtool_wolinfo *wolinfo)
  1005. {
  1006. struct sc92031_priv *priv = netdev_priv(dev);
  1007. void __iomem *port_base = priv->port_base;
  1008. u32 pm_config;
  1009. spin_lock_bh(&priv->lock);
  1010. pm_config = ioread32(port_base + PMConfig);
  1011. spin_unlock_bh(&priv->lock);
  1012. // FIXME: Guessed
  1013. wolinfo->supported = WAKE_PHY | WAKE_MAGIC
  1014. | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
  1015. wolinfo->wolopts = 0;
  1016. if (pm_config & PM_LinkUp)
  1017. wolinfo->wolopts |= WAKE_PHY;
  1018. if (pm_config & PM_Magic)
  1019. wolinfo->wolopts |= WAKE_MAGIC;
  1020. if (pm_config & PM_WakeUp)
  1021. // FIXME: Guessed
  1022. wolinfo->wolopts |= WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
  1023. }
  1024. static int sc92031_ethtool_set_wol(struct net_device *dev,
  1025. struct ethtool_wolinfo *wolinfo)
  1026. {
  1027. struct sc92031_priv *priv = netdev_priv(dev);
  1028. void __iomem *port_base = priv->port_base;
  1029. u32 pm_config;
  1030. spin_lock_bh(&priv->lock);
  1031. pm_config = ioread32(port_base + PMConfig)
  1032. & ~(PM_LinkUp | PM_Magic | PM_WakeUp);
  1033. if (wolinfo->wolopts & WAKE_PHY)
  1034. pm_config |= PM_LinkUp;
  1035. if (wolinfo->wolopts & WAKE_MAGIC)
  1036. pm_config |= PM_Magic;
  1037. // FIXME: Guessed
  1038. if (wolinfo->wolopts & (WAKE_UCAST | WAKE_MCAST | WAKE_BCAST))
  1039. pm_config |= PM_WakeUp;
  1040. priv->pm_config = pm_config;
  1041. iowrite32(pm_config, port_base + PMConfig);
  1042. mmiowb();
  1043. spin_unlock_bh(&priv->lock);
  1044. return 0;
  1045. }
  1046. static int sc92031_ethtool_nway_reset(struct net_device *dev)
  1047. {
  1048. int err = 0;
  1049. struct sc92031_priv *priv = netdev_priv(dev);
  1050. void __iomem *port_base = priv->port_base;
  1051. u16 bmcr;
  1052. spin_lock_bh(&priv->lock);
  1053. bmcr = _sc92031_mii_read(port_base, MII_BMCR);
  1054. if (!(bmcr & BMCR_ANENABLE)) {
  1055. err = -EINVAL;
  1056. goto out;
  1057. }
  1058. _sc92031_mii_write(port_base, MII_BMCR, bmcr | BMCR_ANRESTART);
  1059. out:
  1060. _sc92031_mii_scan(port_base);
  1061. mmiowb();
  1062. spin_unlock_bh(&priv->lock);
  1063. return err;
  1064. }
  1065. static const char sc92031_ethtool_stats_strings[SILAN_STATS_NUM][ETH_GSTRING_LEN] = {
  1066. "tx_timeout",
  1067. "rx_loss",
  1068. };
  1069. static void sc92031_ethtool_get_strings(struct net_device *dev,
  1070. u32 stringset, u8 *data)
  1071. {
  1072. if (stringset == ETH_SS_STATS)
  1073. memcpy(data, sc92031_ethtool_stats_strings,
  1074. SILAN_STATS_NUM * ETH_GSTRING_LEN);
  1075. }
  1076. static int sc92031_ethtool_get_sset_count(struct net_device *dev, int sset)
  1077. {
  1078. switch (sset) {
  1079. case ETH_SS_STATS:
  1080. return SILAN_STATS_NUM;
  1081. default:
  1082. return -EOPNOTSUPP;
  1083. }
  1084. }
  1085. static void sc92031_ethtool_get_ethtool_stats(struct net_device *dev,
  1086. struct ethtool_stats *stats, u64 *data)
  1087. {
  1088. struct sc92031_priv *priv = netdev_priv(dev);
  1089. spin_lock_bh(&priv->lock);
  1090. data[0] = priv->tx_timeouts;
  1091. data[1] = priv->rx_loss;
  1092. spin_unlock_bh(&priv->lock);
  1093. }
  1094. static const struct ethtool_ops sc92031_ethtool_ops = {
  1095. .get_settings = sc92031_ethtool_get_settings,
  1096. .set_settings = sc92031_ethtool_set_settings,
  1097. .get_drvinfo = sc92031_ethtool_get_drvinfo,
  1098. .get_wol = sc92031_ethtool_get_wol,
  1099. .set_wol = sc92031_ethtool_set_wol,
  1100. .nway_reset = sc92031_ethtool_nway_reset,
  1101. .get_link = ethtool_op_get_link,
  1102. .get_strings = sc92031_ethtool_get_strings,
  1103. .get_sset_count = sc92031_ethtool_get_sset_count,
  1104. .get_ethtool_stats = sc92031_ethtool_get_ethtool_stats,
  1105. };
  1106. static const struct net_device_ops sc92031_netdev_ops = {
  1107. .ndo_get_stats = sc92031_get_stats,
  1108. .ndo_start_xmit = sc92031_start_xmit,
  1109. .ndo_open = sc92031_open,
  1110. .ndo_stop = sc92031_stop,
  1111. .ndo_set_multicast_list = sc92031_set_multicast_list,
  1112. .ndo_change_mtu = eth_change_mtu,
  1113. .ndo_validate_addr = eth_validate_addr,
  1114. .ndo_set_mac_address = eth_mac_addr,
  1115. .ndo_tx_timeout = sc92031_tx_timeout,
  1116. #ifdef CONFIG_NET_POLL_CONTROLLER
  1117. .ndo_poll_controller = sc92031_poll_controller,
  1118. #endif
  1119. };
  1120. static int __devinit sc92031_probe(struct pci_dev *pdev,
  1121. const struct pci_device_id *id)
  1122. {
  1123. int err;
  1124. void __iomem* port_base;
  1125. struct net_device *dev;
  1126. struct sc92031_priv *priv;
  1127. u32 mac0, mac1;
  1128. unsigned long base_addr;
  1129. err = pci_enable_device(pdev);
  1130. if (unlikely(err < 0))
  1131. goto out_enable_device;
  1132. pci_set_master(pdev);
  1133. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1134. if (unlikely(err < 0))
  1135. goto out_set_dma_mask;
  1136. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1137. if (unlikely(err < 0))
  1138. goto out_set_dma_mask;
  1139. err = pci_request_regions(pdev, SC92031_NAME);
  1140. if (unlikely(err < 0))
  1141. goto out_request_regions;
  1142. port_base = pci_iomap(pdev, SC92031_USE_BAR, 0);
  1143. if (unlikely(!port_base)) {
  1144. err = -EIO;
  1145. goto out_iomap;
  1146. }
  1147. dev = alloc_etherdev(sizeof(struct sc92031_priv));
  1148. if (unlikely(!dev)) {
  1149. err = -ENOMEM;
  1150. goto out_alloc_etherdev;
  1151. }
  1152. pci_set_drvdata(pdev, dev);
  1153. SET_NETDEV_DEV(dev, &pdev->dev);
  1154. #if SC92031_USE_BAR == 0
  1155. dev->mem_start = pci_resource_start(pdev, SC92031_USE_BAR);
  1156. dev->mem_end = pci_resource_end(pdev, SC92031_USE_BAR);
  1157. #elif SC92031_USE_BAR == 1
  1158. dev->base_addr = pci_resource_start(pdev, SC92031_USE_BAR);
  1159. #endif
  1160. dev->irq = pdev->irq;
  1161. /* faked with skb_copy_and_csum_dev */
  1162. dev->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_HIGHDMA;
  1163. dev->netdev_ops = &sc92031_netdev_ops;
  1164. dev->watchdog_timeo = TX_TIMEOUT;
  1165. dev->ethtool_ops = &sc92031_ethtool_ops;
  1166. priv = netdev_priv(dev);
  1167. spin_lock_init(&priv->lock);
  1168. priv->port_base = port_base;
  1169. priv->pdev = pdev;
  1170. tasklet_init(&priv->tasklet, sc92031_tasklet, (unsigned long)dev);
  1171. /* Fudge tasklet count so the call to sc92031_enable_interrupts at
  1172. * sc92031_open will work correctly */
  1173. tasklet_disable_nosync(&priv->tasklet);
  1174. /* PCI PM Wakeup */
  1175. iowrite32((~PM_LongWF & ~PM_LWPTN) | PM_Enable, port_base + PMConfig);
  1176. mac0 = ioread32(port_base + MAC0);
  1177. mac1 = ioread32(port_base + MAC0 + 4);
  1178. dev->dev_addr[0] = dev->perm_addr[0] = mac0 >> 24;
  1179. dev->dev_addr[1] = dev->perm_addr[1] = mac0 >> 16;
  1180. dev->dev_addr[2] = dev->perm_addr[2] = mac0 >> 8;
  1181. dev->dev_addr[3] = dev->perm_addr[3] = mac0;
  1182. dev->dev_addr[4] = dev->perm_addr[4] = mac1 >> 8;
  1183. dev->dev_addr[5] = dev->perm_addr[5] = mac1;
  1184. err = register_netdev(dev);
  1185. if (err < 0)
  1186. goto out_register_netdev;
  1187. #if SC92031_USE_BAR == 0
  1188. base_addr = dev->mem_start;
  1189. #elif SC92031_USE_BAR == 1
  1190. base_addr = dev->base_addr;
  1191. #endif
  1192. printk(KERN_INFO "%s: SC92031 at 0x%lx, %pM, IRQ %d\n", dev->name,
  1193. base_addr, dev->dev_addr, dev->irq);
  1194. return 0;
  1195. out_register_netdev:
  1196. free_netdev(dev);
  1197. out_alloc_etherdev:
  1198. pci_iounmap(pdev, port_base);
  1199. out_iomap:
  1200. pci_release_regions(pdev);
  1201. out_request_regions:
  1202. out_set_dma_mask:
  1203. pci_disable_device(pdev);
  1204. out_enable_device:
  1205. return err;
  1206. }
  1207. static void __devexit sc92031_remove(struct pci_dev *pdev)
  1208. {
  1209. struct net_device *dev = pci_get_drvdata(pdev);
  1210. struct sc92031_priv *priv = netdev_priv(dev);
  1211. void __iomem* port_base = priv->port_base;
  1212. unregister_netdev(dev);
  1213. free_netdev(dev);
  1214. pci_iounmap(pdev, port_base);
  1215. pci_release_regions(pdev);
  1216. pci_disable_device(pdev);
  1217. }
  1218. static int sc92031_suspend(struct pci_dev *pdev, pm_message_t state)
  1219. {
  1220. struct net_device *dev = pci_get_drvdata(pdev);
  1221. struct sc92031_priv *priv = netdev_priv(dev);
  1222. pci_save_state(pdev);
  1223. if (!netif_running(dev))
  1224. goto out;
  1225. netif_device_detach(dev);
  1226. /* Disable interrupts, stop Tx and Rx. */
  1227. sc92031_disable_interrupts(dev);
  1228. spin_lock_bh(&priv->lock);
  1229. _sc92031_disable_tx_rx(dev);
  1230. _sc92031_tx_clear(dev);
  1231. mmiowb();
  1232. spin_unlock_bh(&priv->lock);
  1233. out:
  1234. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1235. return 0;
  1236. }
  1237. static int sc92031_resume(struct pci_dev *pdev)
  1238. {
  1239. struct net_device *dev = pci_get_drvdata(pdev);
  1240. struct sc92031_priv *priv = netdev_priv(dev);
  1241. pci_restore_state(pdev);
  1242. pci_set_power_state(pdev, PCI_D0);
  1243. if (!netif_running(dev))
  1244. goto out;
  1245. /* Interrupts already disabled by sc92031_suspend */
  1246. spin_lock_bh(&priv->lock);
  1247. _sc92031_reset(dev);
  1248. mmiowb();
  1249. spin_unlock_bh(&priv->lock);
  1250. sc92031_enable_interrupts(dev);
  1251. netif_device_attach(dev);
  1252. if (netif_carrier_ok(dev))
  1253. netif_wake_queue(dev);
  1254. else
  1255. netif_tx_disable(dev);
  1256. out:
  1257. return 0;
  1258. }
  1259. static struct pci_device_id sc92031_pci_device_id_table[] __devinitdata = {
  1260. { PCI_DEVICE(PCI_VENDOR_ID_SILAN, 0x2031) },
  1261. { PCI_DEVICE(PCI_VENDOR_ID_SILAN, 0x8139) },
  1262. { 0, }
  1263. };
  1264. MODULE_DEVICE_TABLE(pci, sc92031_pci_device_id_table);
  1265. static struct pci_driver sc92031_pci_driver = {
  1266. .name = SC92031_NAME,
  1267. .id_table = sc92031_pci_device_id_table,
  1268. .probe = sc92031_probe,
  1269. .remove = __devexit_p(sc92031_remove),
  1270. .suspend = sc92031_suspend,
  1271. .resume = sc92031_resume,
  1272. };
  1273. static int __init sc92031_init(void)
  1274. {
  1275. return pci_register_driver(&sc92031_pci_driver);
  1276. }
  1277. static void __exit sc92031_exit(void)
  1278. {
  1279. pci_unregister_driver(&sc92031_pci_driver);
  1280. }
  1281. module_init(sc92031_init);
  1282. module_exit(sc92031_exit);
  1283. MODULE_LICENSE("GPL");
  1284. MODULE_AUTHOR("Cesar Eduardo Barros <cesarb@cesarb.net>");
  1285. MODULE_DESCRIPTION("Silan SC92031 PCI Fast Ethernet Adapter driver");