intel_i2c.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. struct gmbus_pin {
  37. const char *name;
  38. int reg;
  39. };
  40. /* Map gmbus pin pairs to names and registers. */
  41. static const struct gmbus_pin gmbus_pins[] = {
  42. [GMBUS_PIN_SSC] = { "ssc", GPIOB },
  43. [GMBUS_PIN_VGADDC] = { "vga", GPIOA },
  44. [GMBUS_PIN_PANEL] = { "panel", GPIOC },
  45. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  46. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  47. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  48. };
  49. /* Intel GPIO access functions */
  50. #define I2C_RISEFALL_TIME 10
  51. static inline struct intel_gmbus *
  52. to_intel_gmbus(struct i2c_adapter *i2c)
  53. {
  54. return container_of(i2c, struct intel_gmbus, adapter);
  55. }
  56. void
  57. intel_i2c_reset(struct drm_device *dev)
  58. {
  59. struct drm_i915_private *dev_priv = dev->dev_private;
  60. I915_WRITE(dev_priv->gpio_mmio_base + GMBUS0, 0);
  61. I915_WRITE(dev_priv->gpio_mmio_base + GMBUS4, 0);
  62. }
  63. static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
  64. {
  65. u32 val;
  66. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  67. if (!IS_PINEVIEW(dev_priv->dev))
  68. return;
  69. val = I915_READ(DSPCLK_GATE_D);
  70. if (enable)
  71. val |= DPCUNIT_CLOCK_GATE_DISABLE;
  72. else
  73. val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
  74. I915_WRITE(DSPCLK_GATE_D, val);
  75. }
  76. static u32 get_reserved(struct intel_gmbus *bus)
  77. {
  78. struct drm_i915_private *dev_priv = bus->dev_priv;
  79. struct drm_device *dev = dev_priv->dev;
  80. u32 reserved = 0;
  81. /* On most chips, these bits must be preserved in software. */
  82. if (!IS_I830(dev) && !IS_845G(dev))
  83. reserved = I915_READ_NOTRACE(bus->gpio_reg) &
  84. (GPIO_DATA_PULLUP_DISABLE |
  85. GPIO_CLOCK_PULLUP_DISABLE);
  86. return reserved;
  87. }
  88. static int get_clock(void *data)
  89. {
  90. struct intel_gmbus *bus = data;
  91. struct drm_i915_private *dev_priv = bus->dev_priv;
  92. u32 reserved = get_reserved(bus);
  93. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
  94. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  95. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
  96. }
  97. static int get_data(void *data)
  98. {
  99. struct intel_gmbus *bus = data;
  100. struct drm_i915_private *dev_priv = bus->dev_priv;
  101. u32 reserved = get_reserved(bus);
  102. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
  103. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  104. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
  105. }
  106. static void set_clock(void *data, int state_high)
  107. {
  108. struct intel_gmbus *bus = data;
  109. struct drm_i915_private *dev_priv = bus->dev_priv;
  110. u32 reserved = get_reserved(bus);
  111. u32 clock_bits;
  112. if (state_high)
  113. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  114. else
  115. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  116. GPIO_CLOCK_VAL_MASK;
  117. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
  118. POSTING_READ(bus->gpio_reg);
  119. }
  120. static void set_data(void *data, int state_high)
  121. {
  122. struct intel_gmbus *bus = data;
  123. struct drm_i915_private *dev_priv = bus->dev_priv;
  124. u32 reserved = get_reserved(bus);
  125. u32 data_bits;
  126. if (state_high)
  127. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  128. else
  129. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  130. GPIO_DATA_VAL_MASK;
  131. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
  132. POSTING_READ(bus->gpio_reg);
  133. }
  134. static int
  135. intel_gpio_pre_xfer(struct i2c_adapter *adapter)
  136. {
  137. struct intel_gmbus *bus = container_of(adapter,
  138. struct intel_gmbus,
  139. adapter);
  140. struct drm_i915_private *dev_priv = bus->dev_priv;
  141. intel_i2c_reset(dev_priv->dev);
  142. intel_i2c_quirk_set(dev_priv, true);
  143. set_data(bus, 1);
  144. set_clock(bus, 1);
  145. udelay(I2C_RISEFALL_TIME);
  146. return 0;
  147. }
  148. static void
  149. intel_gpio_post_xfer(struct i2c_adapter *adapter)
  150. {
  151. struct intel_gmbus *bus = container_of(adapter,
  152. struct intel_gmbus,
  153. adapter);
  154. struct drm_i915_private *dev_priv = bus->dev_priv;
  155. set_data(bus, 1);
  156. set_clock(bus, 1);
  157. intel_i2c_quirk_set(dev_priv, false);
  158. }
  159. static void
  160. intel_gpio_setup(struct intel_gmbus *bus, unsigned int pin)
  161. {
  162. struct drm_i915_private *dev_priv = bus->dev_priv;
  163. struct i2c_algo_bit_data *algo;
  164. algo = &bus->bit_algo;
  165. bus->gpio_reg = dev_priv->gpio_mmio_base + gmbus_pins[pin].reg;
  166. bus->adapter.algo_data = algo;
  167. algo->setsda = set_data;
  168. algo->setscl = set_clock;
  169. algo->getsda = get_data;
  170. algo->getscl = get_clock;
  171. algo->pre_xfer = intel_gpio_pre_xfer;
  172. algo->post_xfer = intel_gpio_post_xfer;
  173. algo->udelay = I2C_RISEFALL_TIME;
  174. algo->timeout = usecs_to_jiffies(2200);
  175. algo->data = bus;
  176. }
  177. static int
  178. gmbus_wait_hw_status(struct drm_i915_private *dev_priv,
  179. u32 gmbus2_status,
  180. u32 gmbus4_irq_en)
  181. {
  182. int i;
  183. int reg_offset = dev_priv->gpio_mmio_base;
  184. u32 gmbus2 = 0;
  185. DEFINE_WAIT(wait);
  186. if (!HAS_GMBUS_IRQ(dev_priv->dev))
  187. gmbus4_irq_en = 0;
  188. /* Important: The hw handles only the first bit, so set only one! Since
  189. * we also need to check for NAKs besides the hw ready/idle signal, we
  190. * need to wake up periodically and check that ourselves. */
  191. I915_WRITE(GMBUS4 + reg_offset, gmbus4_irq_en);
  192. for (i = 0; i < msecs_to_jiffies_timeout(50); i++) {
  193. prepare_to_wait(&dev_priv->gmbus_wait_queue, &wait,
  194. TASK_UNINTERRUPTIBLE);
  195. gmbus2 = I915_READ_NOTRACE(GMBUS2 + reg_offset);
  196. if (gmbus2 & (GMBUS_SATOER | gmbus2_status))
  197. break;
  198. schedule_timeout(1);
  199. }
  200. finish_wait(&dev_priv->gmbus_wait_queue, &wait);
  201. I915_WRITE(GMBUS4 + reg_offset, 0);
  202. if (gmbus2 & GMBUS_SATOER)
  203. return -ENXIO;
  204. if (gmbus2 & gmbus2_status)
  205. return 0;
  206. return -ETIMEDOUT;
  207. }
  208. static int
  209. gmbus_wait_idle(struct drm_i915_private *dev_priv)
  210. {
  211. int ret;
  212. int reg_offset = dev_priv->gpio_mmio_base;
  213. #define C ((I915_READ_NOTRACE(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0)
  214. if (!HAS_GMBUS_IRQ(dev_priv->dev))
  215. return wait_for(C, 10);
  216. /* Important: The hw handles only the first bit, so set only one! */
  217. I915_WRITE(GMBUS4 + reg_offset, GMBUS_IDLE_EN);
  218. ret = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
  219. msecs_to_jiffies_timeout(10));
  220. I915_WRITE(GMBUS4 + reg_offset, 0);
  221. if (ret)
  222. return 0;
  223. else
  224. return -ETIMEDOUT;
  225. #undef C
  226. }
  227. static int
  228. gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
  229. u32 gmbus1_index)
  230. {
  231. int reg_offset = dev_priv->gpio_mmio_base;
  232. u16 len = msg->len;
  233. u8 *buf = msg->buf;
  234. I915_WRITE(GMBUS1 + reg_offset,
  235. gmbus1_index |
  236. GMBUS_CYCLE_WAIT |
  237. (len << GMBUS_BYTE_COUNT_SHIFT) |
  238. (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
  239. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  240. while (len) {
  241. int ret;
  242. u32 val, loop = 0;
  243. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY,
  244. GMBUS_HW_RDY_EN);
  245. if (ret)
  246. return ret;
  247. val = I915_READ(GMBUS3 + reg_offset);
  248. do {
  249. *buf++ = val & 0xff;
  250. val >>= 8;
  251. } while (--len && ++loop < 4);
  252. }
  253. return 0;
  254. }
  255. static int
  256. gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg)
  257. {
  258. int reg_offset = dev_priv->gpio_mmio_base;
  259. u16 len = msg->len;
  260. u8 *buf = msg->buf;
  261. u32 val, loop;
  262. val = loop = 0;
  263. while (len && loop < 4) {
  264. val |= *buf++ << (8 * loop++);
  265. len -= 1;
  266. }
  267. I915_WRITE(GMBUS3 + reg_offset, val);
  268. I915_WRITE(GMBUS1 + reg_offset,
  269. GMBUS_CYCLE_WAIT |
  270. (msg->len << GMBUS_BYTE_COUNT_SHIFT) |
  271. (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
  272. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  273. while (len) {
  274. int ret;
  275. val = loop = 0;
  276. do {
  277. val |= *buf++ << (8 * loop);
  278. } while (--len && ++loop < 4);
  279. I915_WRITE(GMBUS3 + reg_offset, val);
  280. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY,
  281. GMBUS_HW_RDY_EN);
  282. if (ret)
  283. return ret;
  284. }
  285. return 0;
  286. }
  287. /*
  288. * The gmbus controller can combine a 1 or 2 byte write with a read that
  289. * immediately follows it by using an "INDEX" cycle.
  290. */
  291. static bool
  292. gmbus_is_index_read(struct i2c_msg *msgs, int i, int num)
  293. {
  294. return (i + 1 < num &&
  295. !(msgs[i].flags & I2C_M_RD) && msgs[i].len <= 2 &&
  296. (msgs[i + 1].flags & I2C_M_RD));
  297. }
  298. static int
  299. gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs)
  300. {
  301. int reg_offset = dev_priv->gpio_mmio_base;
  302. u32 gmbus1_index = 0;
  303. u32 gmbus5 = 0;
  304. int ret;
  305. if (msgs[0].len == 2)
  306. gmbus5 = GMBUS_2BYTE_INDEX_EN |
  307. msgs[0].buf[1] | (msgs[0].buf[0] << 8);
  308. if (msgs[0].len == 1)
  309. gmbus1_index = GMBUS_CYCLE_INDEX |
  310. (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);
  311. /* GMBUS5 holds 16-bit index */
  312. if (gmbus5)
  313. I915_WRITE(GMBUS5 + reg_offset, gmbus5);
  314. ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index);
  315. /* Clear GMBUS5 after each index transfer */
  316. if (gmbus5)
  317. I915_WRITE(GMBUS5 + reg_offset, 0);
  318. return ret;
  319. }
  320. static int
  321. gmbus_xfer(struct i2c_adapter *adapter,
  322. struct i2c_msg *msgs,
  323. int num)
  324. {
  325. struct intel_gmbus *bus = container_of(adapter,
  326. struct intel_gmbus,
  327. adapter);
  328. struct drm_i915_private *dev_priv = bus->dev_priv;
  329. int i, reg_offset;
  330. int ret = 0;
  331. intel_aux_display_runtime_get(dev_priv);
  332. mutex_lock(&dev_priv->gmbus_mutex);
  333. if (bus->force_bit) {
  334. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  335. goto out;
  336. }
  337. reg_offset = dev_priv->gpio_mmio_base;
  338. I915_WRITE(GMBUS0 + reg_offset, bus->reg0);
  339. for (i = 0; i < num; i++) {
  340. if (gmbus_is_index_read(msgs, i, num)) {
  341. ret = gmbus_xfer_index_read(dev_priv, &msgs[i]);
  342. i += 1; /* set i to the index of the read xfer */
  343. } else if (msgs[i].flags & I2C_M_RD) {
  344. ret = gmbus_xfer_read(dev_priv, &msgs[i], 0);
  345. } else {
  346. ret = gmbus_xfer_write(dev_priv, &msgs[i]);
  347. }
  348. if (ret == -ETIMEDOUT)
  349. goto timeout;
  350. if (ret == -ENXIO)
  351. goto clear_err;
  352. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_WAIT_PHASE,
  353. GMBUS_HW_WAIT_EN);
  354. if (ret == -ENXIO)
  355. goto clear_err;
  356. if (ret)
  357. goto timeout;
  358. }
  359. /* Generate a STOP condition on the bus. Note that gmbus can't generata
  360. * a STOP on the very first cycle. To simplify the code we
  361. * unconditionally generate the STOP condition with an additional gmbus
  362. * cycle. */
  363. I915_WRITE(GMBUS1 + reg_offset, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
  364. /* Mark the GMBUS interface as disabled after waiting for idle.
  365. * We will re-enable it at the start of the next xfer,
  366. * till then let it sleep.
  367. */
  368. if (gmbus_wait_idle(dev_priv)) {
  369. DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
  370. adapter->name);
  371. ret = -ETIMEDOUT;
  372. }
  373. I915_WRITE(GMBUS0 + reg_offset, 0);
  374. ret = ret ?: i;
  375. goto out;
  376. clear_err:
  377. /*
  378. * Wait for bus to IDLE before clearing NAK.
  379. * If we clear the NAK while bus is still active, then it will stay
  380. * active and the next transaction may fail.
  381. *
  382. * If no ACK is received during the address phase of a transaction, the
  383. * adapter must report -ENXIO. It is not clear what to return if no ACK
  384. * is received at other times. But we have to be careful to not return
  385. * spurious -ENXIO because that will prevent i2c and drm edid functions
  386. * from retrying. So return -ENXIO only when gmbus properly quiescents -
  387. * timing out seems to happen when there _is_ a ddc chip present, but
  388. * it's slow responding and only answers on the 2nd retry.
  389. */
  390. ret = -ENXIO;
  391. if (gmbus_wait_idle(dev_priv)) {
  392. DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
  393. adapter->name);
  394. ret = -ETIMEDOUT;
  395. }
  396. /* Toggle the Software Clear Interrupt bit. This has the effect
  397. * of resetting the GMBUS controller and so clearing the
  398. * BUS_ERROR raised by the slave's NAK.
  399. */
  400. I915_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT);
  401. I915_WRITE(GMBUS1 + reg_offset, 0);
  402. I915_WRITE(GMBUS0 + reg_offset, 0);
  403. DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
  404. adapter->name, msgs[i].addr,
  405. (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);
  406. goto out;
  407. timeout:
  408. DRM_INFO("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
  409. bus->adapter.name, bus->reg0 & 0xff);
  410. I915_WRITE(GMBUS0 + reg_offset, 0);
  411. /* Hardware may not support GMBUS over these pins? Try GPIO bitbanging instead. */
  412. bus->force_bit = 1;
  413. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  414. out:
  415. mutex_unlock(&dev_priv->gmbus_mutex);
  416. intel_aux_display_runtime_put(dev_priv);
  417. return ret;
  418. }
  419. static u32 gmbus_func(struct i2c_adapter *adapter)
  420. {
  421. return i2c_bit_algo.functionality(adapter) &
  422. (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  423. /* I2C_FUNC_10BIT_ADDR | */
  424. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  425. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  426. }
  427. static const struct i2c_algorithm gmbus_algorithm = {
  428. .master_xfer = gmbus_xfer,
  429. .functionality = gmbus_func
  430. };
  431. /**
  432. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  433. * @dev: DRM device
  434. */
  435. int intel_setup_gmbus(struct drm_device *dev)
  436. {
  437. struct drm_i915_private *dev_priv = dev->dev_private;
  438. struct intel_gmbus *bus;
  439. unsigned int pin;
  440. int ret;
  441. if (HAS_PCH_NOP(dev))
  442. return 0;
  443. else if (HAS_PCH_SPLIT(dev))
  444. dev_priv->gpio_mmio_base = PCH_GPIOA - GPIOA;
  445. else if (IS_VALLEYVIEW(dev))
  446. dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE;
  447. else
  448. dev_priv->gpio_mmio_base = 0;
  449. mutex_init(&dev_priv->gmbus_mutex);
  450. init_waitqueue_head(&dev_priv->gmbus_wait_queue);
  451. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  452. if (!intel_gmbus_is_valid_pin(pin))
  453. continue;
  454. bus = &dev_priv->gmbus[pin];
  455. bus->adapter.owner = THIS_MODULE;
  456. bus->adapter.class = I2C_CLASS_DDC;
  457. snprintf(bus->adapter.name,
  458. sizeof(bus->adapter.name),
  459. "i915 gmbus %s",
  460. gmbus_pins[pin].name);
  461. bus->adapter.dev.parent = &dev->pdev->dev;
  462. bus->dev_priv = dev_priv;
  463. bus->adapter.algo = &gmbus_algorithm;
  464. /* By default use a conservative clock rate */
  465. bus->reg0 = pin | GMBUS_RATE_100KHZ;
  466. /* gmbus seems to be broken on i830 */
  467. if (IS_I830(dev))
  468. bus->force_bit = 1;
  469. intel_gpio_setup(bus, pin);
  470. ret = i2c_add_adapter(&bus->adapter);
  471. if (ret)
  472. goto err;
  473. }
  474. intel_i2c_reset(dev_priv->dev);
  475. return 0;
  476. err:
  477. while (--pin) {
  478. if (!intel_gmbus_is_valid_pin(pin))
  479. continue;
  480. bus = &dev_priv->gmbus[pin];
  481. i2c_del_adapter(&bus->adapter);
  482. }
  483. return ret;
  484. }
  485. struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
  486. unsigned int pin)
  487. {
  488. if (WARN_ON(!intel_gmbus_is_valid_pin(pin)))
  489. return NULL;
  490. return &dev_priv->gmbus[pin].adapter;
  491. }
  492. void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  493. {
  494. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  495. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
  496. }
  497. void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  498. {
  499. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  500. bus->force_bit += force_bit ? 1 : -1;
  501. DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
  502. force_bit ? "en" : "dis", adapter->name,
  503. bus->force_bit);
  504. }
  505. void intel_teardown_gmbus(struct drm_device *dev)
  506. {
  507. struct drm_i915_private *dev_priv = dev->dev_private;
  508. struct intel_gmbus *bus;
  509. unsigned int pin;
  510. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  511. if (!intel_gmbus_is_valid_pin(pin))
  512. continue;
  513. bus = &dev_priv->gmbus[pin];
  514. i2c_del_adapter(&bus->adapter);
  515. }
  516. }