gpio-omap.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/gpio.h>
  27. #include <linux/bitops.h>
  28. #include <linux/platform_data/gpio-omap.h>
  29. #define OFF_MODE 1
  30. #define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
  31. static LIST_HEAD(omap_gpio_list);
  32. struct gpio_regs {
  33. u32 irqenable1;
  34. u32 irqenable2;
  35. u32 wake_en;
  36. u32 ctrl;
  37. u32 oe;
  38. u32 leveldetect0;
  39. u32 leveldetect1;
  40. u32 risingdetect;
  41. u32 fallingdetect;
  42. u32 dataout;
  43. u32 debounce;
  44. u32 debounce_en;
  45. };
  46. struct gpio_bank {
  47. struct list_head node;
  48. void __iomem *base;
  49. u16 irq;
  50. u32 non_wakeup_gpios;
  51. u32 enabled_non_wakeup_gpios;
  52. struct gpio_regs context;
  53. u32 saved_datain;
  54. u32 level_mask;
  55. u32 toggle_mask;
  56. raw_spinlock_t lock;
  57. struct gpio_chip chip;
  58. struct clk *dbck;
  59. u32 mod_usage;
  60. u32 irq_usage;
  61. u32 dbck_enable_mask;
  62. bool dbck_enabled;
  63. struct device *dev;
  64. bool is_mpuio;
  65. bool dbck_flag;
  66. bool loses_context;
  67. bool context_valid;
  68. int stride;
  69. u32 width;
  70. int context_loss_count;
  71. int power_mode;
  72. bool workaround_enabled;
  73. void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
  74. int (*get_context_loss_count)(struct device *dev);
  75. struct omap_gpio_reg_offs *regs;
  76. };
  77. #define GPIO_MOD_CTRL_BIT BIT(0)
  78. #define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
  79. #define LINE_USED(line, offset) (line & (BIT(offset)))
  80. static void omap_gpio_unmask_irq(struct irq_data *d);
  81. static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
  82. {
  83. struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
  84. return container_of(chip, struct gpio_bank, chip);
  85. }
  86. static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
  87. int is_input)
  88. {
  89. void __iomem *reg = bank->base;
  90. u32 l;
  91. reg += bank->regs->direction;
  92. l = readl_relaxed(reg);
  93. if (is_input)
  94. l |= BIT(gpio);
  95. else
  96. l &= ~(BIT(gpio));
  97. writel_relaxed(l, reg);
  98. bank->context.oe = l;
  99. }
  100. /* set data out value using dedicate set/clear register */
  101. static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
  102. int enable)
  103. {
  104. void __iomem *reg = bank->base;
  105. u32 l = BIT(offset);
  106. if (enable) {
  107. reg += bank->regs->set_dataout;
  108. bank->context.dataout |= l;
  109. } else {
  110. reg += bank->regs->clr_dataout;
  111. bank->context.dataout &= ~l;
  112. }
  113. writel_relaxed(l, reg);
  114. }
  115. /* set data out value using mask register */
  116. static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
  117. int enable)
  118. {
  119. void __iomem *reg = bank->base + bank->regs->dataout;
  120. u32 gpio_bit = BIT(offset);
  121. u32 l;
  122. l = readl_relaxed(reg);
  123. if (enable)
  124. l |= gpio_bit;
  125. else
  126. l &= ~gpio_bit;
  127. writel_relaxed(l, reg);
  128. bank->context.dataout = l;
  129. }
  130. static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
  131. {
  132. void __iomem *reg = bank->base + bank->regs->datain;
  133. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  134. }
  135. static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
  136. {
  137. void __iomem *reg = bank->base + bank->regs->dataout;
  138. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  139. }
  140. static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  141. {
  142. int l = readl_relaxed(base + reg);
  143. if (set)
  144. l |= mask;
  145. else
  146. l &= ~mask;
  147. writel_relaxed(l, base + reg);
  148. }
  149. static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
  150. {
  151. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  152. clk_enable(bank->dbck);
  153. bank->dbck_enabled = true;
  154. writel_relaxed(bank->dbck_enable_mask,
  155. bank->base + bank->regs->debounce_en);
  156. }
  157. }
  158. static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
  159. {
  160. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  161. /*
  162. * Disable debounce before cutting it's clock. If debounce is
  163. * enabled but the clock is not, GPIO module seems to be unable
  164. * to detect events and generate interrupts at least on OMAP3.
  165. */
  166. writel_relaxed(0, bank->base + bank->regs->debounce_en);
  167. clk_disable(bank->dbck);
  168. bank->dbck_enabled = false;
  169. }
  170. }
  171. /**
  172. * omap2_set_gpio_debounce - low level gpio debounce time
  173. * @bank: the gpio bank we're acting upon
  174. * @offset: the gpio number on this @bank
  175. * @debounce: debounce time to use
  176. *
  177. * OMAP's debounce time is in 31us steps
  178. * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
  179. * so we need to convert and round up to the closest unit.
  180. */
  181. static void omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
  182. unsigned debounce)
  183. {
  184. void __iomem *reg;
  185. u32 val;
  186. u32 l;
  187. bool enable = !!debounce;
  188. if (!bank->dbck_flag)
  189. return;
  190. if (enable) {
  191. debounce = DIV_ROUND_UP(debounce, 31) - 1;
  192. debounce &= OMAP4_GPIO_DEBOUNCINGTIME_MASK;
  193. }
  194. l = BIT(offset);
  195. clk_enable(bank->dbck);
  196. reg = bank->base + bank->regs->debounce;
  197. writel_relaxed(debounce, reg);
  198. reg = bank->base + bank->regs->debounce_en;
  199. val = readl_relaxed(reg);
  200. if (enable)
  201. val |= l;
  202. else
  203. val &= ~l;
  204. bank->dbck_enable_mask = val;
  205. writel_relaxed(val, reg);
  206. clk_disable(bank->dbck);
  207. /*
  208. * Enable debounce clock per module.
  209. * This call is mandatory because in omap_gpio_request() when
  210. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  211. * runtime callbck fails to turn on dbck because dbck_enable_mask
  212. * used within _gpio_dbck_enable() is still not initialized at
  213. * that point. Therefore we have to enable dbck here.
  214. */
  215. omap_gpio_dbck_enable(bank);
  216. if (bank->dbck_enable_mask) {
  217. bank->context.debounce = debounce;
  218. bank->context.debounce_en = val;
  219. }
  220. }
  221. /**
  222. * omap_clear_gpio_debounce - clear debounce settings for a gpio
  223. * @bank: the gpio bank we're acting upon
  224. * @offset: the gpio number on this @bank
  225. *
  226. * If a gpio is using debounce, then clear the debounce enable bit and if
  227. * this is the only gpio in this bank using debounce, then clear the debounce
  228. * time too. The debounce clock will also be disabled when calling this function
  229. * if this is the only gpio in the bank using debounce.
  230. */
  231. static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
  232. {
  233. u32 gpio_bit = BIT(offset);
  234. if (!bank->dbck_flag)
  235. return;
  236. if (!(bank->dbck_enable_mask & gpio_bit))
  237. return;
  238. bank->dbck_enable_mask &= ~gpio_bit;
  239. bank->context.debounce_en &= ~gpio_bit;
  240. writel_relaxed(bank->context.debounce_en,
  241. bank->base + bank->regs->debounce_en);
  242. if (!bank->dbck_enable_mask) {
  243. bank->context.debounce = 0;
  244. writel_relaxed(bank->context.debounce, bank->base +
  245. bank->regs->debounce);
  246. clk_disable(bank->dbck);
  247. bank->dbck_enabled = false;
  248. }
  249. }
  250. static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
  251. unsigned trigger)
  252. {
  253. void __iomem *base = bank->base;
  254. u32 gpio_bit = BIT(gpio);
  255. omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  256. trigger & IRQ_TYPE_LEVEL_LOW);
  257. omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  258. trigger & IRQ_TYPE_LEVEL_HIGH);
  259. omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  260. trigger & IRQ_TYPE_EDGE_RISING);
  261. omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  262. trigger & IRQ_TYPE_EDGE_FALLING);
  263. bank->context.leveldetect0 =
  264. readl_relaxed(bank->base + bank->regs->leveldetect0);
  265. bank->context.leveldetect1 =
  266. readl_relaxed(bank->base + bank->regs->leveldetect1);
  267. bank->context.risingdetect =
  268. readl_relaxed(bank->base + bank->regs->risingdetect);
  269. bank->context.fallingdetect =
  270. readl_relaxed(bank->base + bank->regs->fallingdetect);
  271. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  272. omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  273. bank->context.wake_en =
  274. readl_relaxed(bank->base + bank->regs->wkup_en);
  275. }
  276. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  277. if (!bank->regs->irqctrl) {
  278. /* On omap24xx proceed only when valid GPIO bit is set */
  279. if (bank->non_wakeup_gpios) {
  280. if (!(bank->non_wakeup_gpios & gpio_bit))
  281. goto exit;
  282. }
  283. /*
  284. * Log the edge gpio and manually trigger the IRQ
  285. * after resume if the input level changes
  286. * to avoid irq lost during PER RET/OFF mode
  287. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  288. */
  289. if (trigger & IRQ_TYPE_EDGE_BOTH)
  290. bank->enabled_non_wakeup_gpios |= gpio_bit;
  291. else
  292. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  293. }
  294. exit:
  295. bank->level_mask =
  296. readl_relaxed(bank->base + bank->regs->leveldetect0) |
  297. readl_relaxed(bank->base + bank->regs->leveldetect1);
  298. }
  299. #ifdef CONFIG_ARCH_OMAP1
  300. /*
  301. * This only applies to chips that can't do both rising and falling edge
  302. * detection at once. For all other chips, this function is a noop.
  303. */
  304. static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  305. {
  306. void __iomem *reg = bank->base;
  307. u32 l = 0;
  308. if (!bank->regs->irqctrl)
  309. return;
  310. reg += bank->regs->irqctrl;
  311. l = readl_relaxed(reg);
  312. if ((l >> gpio) & 1)
  313. l &= ~(BIT(gpio));
  314. else
  315. l |= BIT(gpio);
  316. writel_relaxed(l, reg);
  317. }
  318. #else
  319. static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  320. #endif
  321. static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
  322. unsigned trigger)
  323. {
  324. void __iomem *reg = bank->base;
  325. void __iomem *base = bank->base;
  326. u32 l = 0;
  327. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  328. omap_set_gpio_trigger(bank, gpio, trigger);
  329. } else if (bank->regs->irqctrl) {
  330. reg += bank->regs->irqctrl;
  331. l = readl_relaxed(reg);
  332. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  333. bank->toggle_mask |= BIT(gpio);
  334. if (trigger & IRQ_TYPE_EDGE_RISING)
  335. l |= BIT(gpio);
  336. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  337. l &= ~(BIT(gpio));
  338. else
  339. return -EINVAL;
  340. writel_relaxed(l, reg);
  341. } else if (bank->regs->edgectrl1) {
  342. if (gpio & 0x08)
  343. reg += bank->regs->edgectrl2;
  344. else
  345. reg += bank->regs->edgectrl1;
  346. gpio &= 0x07;
  347. l = readl_relaxed(reg);
  348. l &= ~(3 << (gpio << 1));
  349. if (trigger & IRQ_TYPE_EDGE_RISING)
  350. l |= 2 << (gpio << 1);
  351. if (trigger & IRQ_TYPE_EDGE_FALLING)
  352. l |= BIT(gpio << 1);
  353. /* Enable wake-up during idle for dynamic tick */
  354. omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
  355. bank->context.wake_en =
  356. readl_relaxed(bank->base + bank->regs->wkup_en);
  357. writel_relaxed(l, reg);
  358. }
  359. return 0;
  360. }
  361. static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
  362. {
  363. if (bank->regs->pinctrl) {
  364. void __iomem *reg = bank->base + bank->regs->pinctrl;
  365. /* Claim the pin for MPU */
  366. writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
  367. }
  368. if (bank->regs->ctrl && !BANK_USED(bank)) {
  369. void __iomem *reg = bank->base + bank->regs->ctrl;
  370. u32 ctrl;
  371. ctrl = readl_relaxed(reg);
  372. /* Module is enabled, clocks are not gated */
  373. ctrl &= ~GPIO_MOD_CTRL_BIT;
  374. writel_relaxed(ctrl, reg);
  375. bank->context.ctrl = ctrl;
  376. }
  377. }
  378. static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
  379. {
  380. void __iomem *base = bank->base;
  381. if (bank->regs->wkup_en &&
  382. !LINE_USED(bank->mod_usage, offset) &&
  383. !LINE_USED(bank->irq_usage, offset)) {
  384. /* Disable wake-up during idle for dynamic tick */
  385. omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
  386. bank->context.wake_en =
  387. readl_relaxed(bank->base + bank->regs->wkup_en);
  388. }
  389. if (bank->regs->ctrl && !BANK_USED(bank)) {
  390. void __iomem *reg = bank->base + bank->regs->ctrl;
  391. u32 ctrl;
  392. ctrl = readl_relaxed(reg);
  393. /* Module is disabled, clocks are gated */
  394. ctrl |= GPIO_MOD_CTRL_BIT;
  395. writel_relaxed(ctrl, reg);
  396. bank->context.ctrl = ctrl;
  397. }
  398. }
  399. static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
  400. {
  401. void __iomem *reg = bank->base + bank->regs->direction;
  402. return readl_relaxed(reg) & BIT(offset);
  403. }
  404. static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
  405. {
  406. if (!LINE_USED(bank->mod_usage, offset)) {
  407. omap_enable_gpio_module(bank, offset);
  408. omap_set_gpio_direction(bank, offset, 1);
  409. }
  410. bank->irq_usage |= BIT(offset);
  411. }
  412. static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
  413. {
  414. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  415. int retval;
  416. unsigned long flags;
  417. unsigned offset = d->hwirq;
  418. if (type & ~IRQ_TYPE_SENSE_MASK)
  419. return -EINVAL;
  420. if (!bank->regs->leveldetect0 &&
  421. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  422. return -EINVAL;
  423. if (!BANK_USED(bank))
  424. pm_runtime_get_sync(bank->dev);
  425. raw_spin_lock_irqsave(&bank->lock, flags);
  426. retval = omap_set_gpio_triggering(bank, offset, type);
  427. if (retval) {
  428. raw_spin_unlock_irqrestore(&bank->lock, flags);
  429. goto error;
  430. }
  431. omap_gpio_init_irq(bank, offset);
  432. if (!omap_gpio_is_input(bank, offset)) {
  433. raw_spin_unlock_irqrestore(&bank->lock, flags);
  434. retval = -EINVAL;
  435. goto error;
  436. }
  437. raw_spin_unlock_irqrestore(&bank->lock, flags);
  438. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  439. irq_set_handler_locked(d, handle_level_irq);
  440. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  441. irq_set_handler_locked(d, handle_edge_irq);
  442. return 0;
  443. error:
  444. if (!BANK_USED(bank))
  445. pm_runtime_put(bank->dev);
  446. return retval;
  447. }
  448. static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  449. {
  450. void __iomem *reg = bank->base;
  451. reg += bank->regs->irqstatus;
  452. writel_relaxed(gpio_mask, reg);
  453. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  454. if (bank->regs->irqstatus2) {
  455. reg = bank->base + bank->regs->irqstatus2;
  456. writel_relaxed(gpio_mask, reg);
  457. }
  458. /* Flush posted write for the irq status to avoid spurious interrupts */
  459. readl_relaxed(reg);
  460. }
  461. static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
  462. unsigned offset)
  463. {
  464. omap_clear_gpio_irqbank(bank, BIT(offset));
  465. }
  466. static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
  467. {
  468. void __iomem *reg = bank->base;
  469. u32 l;
  470. u32 mask = (BIT(bank->width)) - 1;
  471. reg += bank->regs->irqenable;
  472. l = readl_relaxed(reg);
  473. if (bank->regs->irqenable_inv)
  474. l = ~l;
  475. l &= mask;
  476. return l;
  477. }
  478. static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  479. {
  480. void __iomem *reg = bank->base;
  481. u32 l;
  482. if (bank->regs->set_irqenable) {
  483. reg += bank->regs->set_irqenable;
  484. l = gpio_mask;
  485. bank->context.irqenable1 |= gpio_mask;
  486. } else {
  487. reg += bank->regs->irqenable;
  488. l = readl_relaxed(reg);
  489. if (bank->regs->irqenable_inv)
  490. l &= ~gpio_mask;
  491. else
  492. l |= gpio_mask;
  493. bank->context.irqenable1 = l;
  494. }
  495. writel_relaxed(l, reg);
  496. }
  497. static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  498. {
  499. void __iomem *reg = bank->base;
  500. u32 l;
  501. if (bank->regs->clr_irqenable) {
  502. reg += bank->regs->clr_irqenable;
  503. l = gpio_mask;
  504. bank->context.irqenable1 &= ~gpio_mask;
  505. } else {
  506. reg += bank->regs->irqenable;
  507. l = readl_relaxed(reg);
  508. if (bank->regs->irqenable_inv)
  509. l |= gpio_mask;
  510. else
  511. l &= ~gpio_mask;
  512. bank->context.irqenable1 = l;
  513. }
  514. writel_relaxed(l, reg);
  515. }
  516. static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
  517. unsigned offset, int enable)
  518. {
  519. if (enable)
  520. omap_enable_gpio_irqbank(bank, BIT(offset));
  521. else
  522. omap_disable_gpio_irqbank(bank, BIT(offset));
  523. }
  524. /*
  525. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  526. * 1510 does not seem to have a wake-up register. If JTAG is connected
  527. * to the target, system will wake up always on GPIO events. While
  528. * system is running all registered GPIO interrupts need to have wake-up
  529. * enabled. When system is suspended, only selected GPIO interrupts need
  530. * to have wake-up enabled.
  531. */
  532. static int omap_set_gpio_wakeup(struct gpio_bank *bank, unsigned offset,
  533. int enable)
  534. {
  535. u32 gpio_bit = BIT(offset);
  536. unsigned long flags;
  537. if (bank->non_wakeup_gpios & gpio_bit) {
  538. dev_err(bank->dev,
  539. "Unable to modify wakeup on non-wakeup GPIO%d\n",
  540. offset);
  541. return -EINVAL;
  542. }
  543. raw_spin_lock_irqsave(&bank->lock, flags);
  544. if (enable)
  545. bank->context.wake_en |= gpio_bit;
  546. else
  547. bank->context.wake_en &= ~gpio_bit;
  548. writel_relaxed(bank->context.wake_en, bank->base + bank->regs->wkup_en);
  549. raw_spin_unlock_irqrestore(&bank->lock, flags);
  550. return 0;
  551. }
  552. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  553. static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
  554. {
  555. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  556. unsigned offset = d->hwirq;
  557. return omap_set_gpio_wakeup(bank, offset, enable);
  558. }
  559. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  560. {
  561. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  562. unsigned long flags;
  563. /*
  564. * If this is the first gpio_request for the bank,
  565. * enable the bank module.
  566. */
  567. if (!BANK_USED(bank))
  568. pm_runtime_get_sync(bank->dev);
  569. raw_spin_lock_irqsave(&bank->lock, flags);
  570. omap_enable_gpio_module(bank, offset);
  571. bank->mod_usage |= BIT(offset);
  572. raw_spin_unlock_irqrestore(&bank->lock, flags);
  573. return 0;
  574. }
  575. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  576. {
  577. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  578. unsigned long flags;
  579. raw_spin_lock_irqsave(&bank->lock, flags);
  580. bank->mod_usage &= ~(BIT(offset));
  581. if (!LINE_USED(bank->irq_usage, offset)) {
  582. omap_set_gpio_direction(bank, offset, 1);
  583. omap_clear_gpio_debounce(bank, offset);
  584. }
  585. omap_disable_gpio_module(bank, offset);
  586. raw_spin_unlock_irqrestore(&bank->lock, flags);
  587. /*
  588. * If this is the last gpio to be freed in the bank,
  589. * disable the bank module.
  590. */
  591. if (!BANK_USED(bank))
  592. pm_runtime_put(bank->dev);
  593. }
  594. /*
  595. * We need to unmask the GPIO bank interrupt as soon as possible to
  596. * avoid missing GPIO interrupts for other lines in the bank.
  597. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  598. * in the bank to avoid missing nested interrupts for a GPIO line.
  599. * If we wait to unmask individual GPIO lines in the bank after the
  600. * line's interrupt handler has been run, we may miss some nested
  601. * interrupts.
  602. */
  603. static void omap_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  604. {
  605. void __iomem *isr_reg = NULL;
  606. u32 isr;
  607. unsigned int bit;
  608. struct gpio_bank *bank;
  609. int unmasked = 0;
  610. struct irq_chip *irqchip = irq_desc_get_chip(desc);
  611. struct gpio_chip *chip = irq_desc_get_handler_data(desc);
  612. unsigned long lock_flags;
  613. chained_irq_enter(irqchip, desc);
  614. bank = container_of(chip, struct gpio_bank, chip);
  615. isr_reg = bank->base + bank->regs->irqstatus;
  616. pm_runtime_get_sync(bank->dev);
  617. if (WARN_ON(!isr_reg))
  618. goto exit;
  619. while (1) {
  620. u32 isr_saved, level_mask = 0;
  621. u32 enabled;
  622. raw_spin_lock_irqsave(&bank->lock, lock_flags);
  623. enabled = omap_get_gpio_irqbank_mask(bank);
  624. isr_saved = isr = readl_relaxed(isr_reg) & enabled;
  625. if (bank->level_mask)
  626. level_mask = bank->level_mask & enabled;
  627. /* clear edge sensitive interrupts before handler(s) are
  628. called so that we don't miss any interrupt occurred while
  629. executing them */
  630. omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  631. omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  632. omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  633. raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
  634. /* if there is only edge sensitive GPIO pin interrupts
  635. configured, we could unmask GPIO bank interrupt immediately */
  636. if (!level_mask && !unmasked) {
  637. unmasked = 1;
  638. chained_irq_exit(irqchip, desc);
  639. }
  640. if (!isr)
  641. break;
  642. while (isr) {
  643. bit = __ffs(isr);
  644. isr &= ~(BIT(bit));
  645. raw_spin_lock_irqsave(&bank->lock, lock_flags);
  646. /*
  647. * Some chips can't respond to both rising and falling
  648. * at the same time. If this irq was requested with
  649. * both flags, we need to flip the ICR data for the IRQ
  650. * to respond to the IRQ for the opposite direction.
  651. * This will be indicated in the bank toggle_mask.
  652. */
  653. if (bank->toggle_mask & (BIT(bit)))
  654. omap_toggle_gpio_edge_triggering(bank, bit);
  655. raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
  656. generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
  657. bit));
  658. }
  659. }
  660. /* if bank has any level sensitive GPIO pin interrupt
  661. configured, we must unmask the bank interrupt only after
  662. handler(s) are executed in order to avoid spurious bank
  663. interrupt */
  664. exit:
  665. if (!unmasked)
  666. chained_irq_exit(irqchip, desc);
  667. pm_runtime_put(bank->dev);
  668. }
  669. static unsigned int omap_gpio_irq_startup(struct irq_data *d)
  670. {
  671. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  672. unsigned long flags;
  673. unsigned offset = d->hwirq;
  674. if (!BANK_USED(bank))
  675. pm_runtime_get_sync(bank->dev);
  676. raw_spin_lock_irqsave(&bank->lock, flags);
  677. if (!LINE_USED(bank->mod_usage, offset))
  678. omap_set_gpio_direction(bank, offset, 1);
  679. else if (!omap_gpio_is_input(bank, offset))
  680. goto err;
  681. omap_enable_gpio_module(bank, offset);
  682. bank->irq_usage |= BIT(offset);
  683. raw_spin_unlock_irqrestore(&bank->lock, flags);
  684. omap_gpio_unmask_irq(d);
  685. return 0;
  686. err:
  687. raw_spin_unlock_irqrestore(&bank->lock, flags);
  688. if (!BANK_USED(bank))
  689. pm_runtime_put(bank->dev);
  690. return -EINVAL;
  691. }
  692. static void omap_gpio_irq_shutdown(struct irq_data *d)
  693. {
  694. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  695. unsigned long flags;
  696. unsigned offset = d->hwirq;
  697. raw_spin_lock_irqsave(&bank->lock, flags);
  698. bank->irq_usage &= ~(BIT(offset));
  699. omap_set_gpio_irqenable(bank, offset, 0);
  700. omap_clear_gpio_irqstatus(bank, offset);
  701. omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  702. if (!LINE_USED(bank->mod_usage, offset))
  703. omap_clear_gpio_debounce(bank, offset);
  704. omap_disable_gpio_module(bank, offset);
  705. raw_spin_unlock_irqrestore(&bank->lock, flags);
  706. /*
  707. * If this is the last IRQ to be freed in the bank,
  708. * disable the bank module.
  709. */
  710. if (!BANK_USED(bank))
  711. pm_runtime_put(bank->dev);
  712. }
  713. static void omap_gpio_ack_irq(struct irq_data *d)
  714. {
  715. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  716. unsigned offset = d->hwirq;
  717. omap_clear_gpio_irqstatus(bank, offset);
  718. }
  719. static void omap_gpio_mask_irq(struct irq_data *d)
  720. {
  721. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  722. unsigned offset = d->hwirq;
  723. unsigned long flags;
  724. raw_spin_lock_irqsave(&bank->lock, flags);
  725. omap_set_gpio_irqenable(bank, offset, 0);
  726. omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  727. raw_spin_unlock_irqrestore(&bank->lock, flags);
  728. }
  729. static void omap_gpio_unmask_irq(struct irq_data *d)
  730. {
  731. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  732. unsigned offset = d->hwirq;
  733. u32 trigger = irqd_get_trigger_type(d);
  734. unsigned long flags;
  735. raw_spin_lock_irqsave(&bank->lock, flags);
  736. if (trigger)
  737. omap_set_gpio_triggering(bank, offset, trigger);
  738. /* For level-triggered GPIOs, the clearing must be done after
  739. * the HW source is cleared, thus after the handler has run */
  740. if (bank->level_mask & BIT(offset)) {
  741. omap_set_gpio_irqenable(bank, offset, 0);
  742. omap_clear_gpio_irqstatus(bank, offset);
  743. }
  744. omap_set_gpio_irqenable(bank, offset, 1);
  745. raw_spin_unlock_irqrestore(&bank->lock, flags);
  746. }
  747. /*---------------------------------------------------------------------*/
  748. static int omap_mpuio_suspend_noirq(struct device *dev)
  749. {
  750. struct platform_device *pdev = to_platform_device(dev);
  751. struct gpio_bank *bank = platform_get_drvdata(pdev);
  752. void __iomem *mask_reg = bank->base +
  753. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  754. unsigned long flags;
  755. raw_spin_lock_irqsave(&bank->lock, flags);
  756. writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
  757. raw_spin_unlock_irqrestore(&bank->lock, flags);
  758. return 0;
  759. }
  760. static int omap_mpuio_resume_noirq(struct device *dev)
  761. {
  762. struct platform_device *pdev = to_platform_device(dev);
  763. struct gpio_bank *bank = platform_get_drvdata(pdev);
  764. void __iomem *mask_reg = bank->base +
  765. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  766. unsigned long flags;
  767. raw_spin_lock_irqsave(&bank->lock, flags);
  768. writel_relaxed(bank->context.wake_en, mask_reg);
  769. raw_spin_unlock_irqrestore(&bank->lock, flags);
  770. return 0;
  771. }
  772. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  773. .suspend_noirq = omap_mpuio_suspend_noirq,
  774. .resume_noirq = omap_mpuio_resume_noirq,
  775. };
  776. /* use platform_driver for this. */
  777. static struct platform_driver omap_mpuio_driver = {
  778. .driver = {
  779. .name = "mpuio",
  780. .pm = &omap_mpuio_dev_pm_ops,
  781. },
  782. };
  783. static struct platform_device omap_mpuio_device = {
  784. .name = "mpuio",
  785. .id = -1,
  786. .dev = {
  787. .driver = &omap_mpuio_driver.driver,
  788. }
  789. /* could list the /proc/iomem resources */
  790. };
  791. static inline void omap_mpuio_init(struct gpio_bank *bank)
  792. {
  793. platform_set_drvdata(&omap_mpuio_device, bank);
  794. if (platform_driver_register(&omap_mpuio_driver) == 0)
  795. (void) platform_device_register(&omap_mpuio_device);
  796. }
  797. /*---------------------------------------------------------------------*/
  798. static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
  799. {
  800. struct gpio_bank *bank;
  801. unsigned long flags;
  802. void __iomem *reg;
  803. int dir;
  804. bank = container_of(chip, struct gpio_bank, chip);
  805. reg = bank->base + bank->regs->direction;
  806. raw_spin_lock_irqsave(&bank->lock, flags);
  807. dir = !!(readl_relaxed(reg) & BIT(offset));
  808. raw_spin_unlock_irqrestore(&bank->lock, flags);
  809. return dir;
  810. }
  811. static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
  812. {
  813. struct gpio_bank *bank;
  814. unsigned long flags;
  815. bank = container_of(chip, struct gpio_bank, chip);
  816. raw_spin_lock_irqsave(&bank->lock, flags);
  817. omap_set_gpio_direction(bank, offset, 1);
  818. raw_spin_unlock_irqrestore(&bank->lock, flags);
  819. return 0;
  820. }
  821. static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
  822. {
  823. struct gpio_bank *bank;
  824. bank = container_of(chip, struct gpio_bank, chip);
  825. if (omap_gpio_is_input(bank, offset))
  826. return omap_get_gpio_datain(bank, offset);
  827. else
  828. return omap_get_gpio_dataout(bank, offset);
  829. }
  830. static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  831. {
  832. struct gpio_bank *bank;
  833. unsigned long flags;
  834. bank = container_of(chip, struct gpio_bank, chip);
  835. raw_spin_lock_irqsave(&bank->lock, flags);
  836. bank->set_dataout(bank, offset, value);
  837. omap_set_gpio_direction(bank, offset, 0);
  838. raw_spin_unlock_irqrestore(&bank->lock, flags);
  839. return 0;
  840. }
  841. static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
  842. unsigned debounce)
  843. {
  844. struct gpio_bank *bank;
  845. unsigned long flags;
  846. bank = container_of(chip, struct gpio_bank, chip);
  847. raw_spin_lock_irqsave(&bank->lock, flags);
  848. omap2_set_gpio_debounce(bank, offset, debounce);
  849. raw_spin_unlock_irqrestore(&bank->lock, flags);
  850. return 0;
  851. }
  852. static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  853. {
  854. struct gpio_bank *bank;
  855. unsigned long flags;
  856. bank = container_of(chip, struct gpio_bank, chip);
  857. raw_spin_lock_irqsave(&bank->lock, flags);
  858. bank->set_dataout(bank, offset, value);
  859. raw_spin_unlock_irqrestore(&bank->lock, flags);
  860. }
  861. /*---------------------------------------------------------------------*/
  862. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  863. {
  864. static bool called;
  865. u32 rev;
  866. if (called || bank->regs->revision == USHRT_MAX)
  867. return;
  868. rev = readw_relaxed(bank->base + bank->regs->revision);
  869. pr_info("OMAP GPIO hardware version %d.%d\n",
  870. (rev >> 4) & 0x0f, rev & 0x0f);
  871. called = true;
  872. }
  873. static void omap_gpio_mod_init(struct gpio_bank *bank)
  874. {
  875. void __iomem *base = bank->base;
  876. u32 l = 0xffffffff;
  877. if (bank->width == 16)
  878. l = 0xffff;
  879. if (bank->is_mpuio) {
  880. writel_relaxed(l, bank->base + bank->regs->irqenable);
  881. return;
  882. }
  883. omap_gpio_rmw(base, bank->regs->irqenable, l,
  884. bank->regs->irqenable_inv);
  885. omap_gpio_rmw(base, bank->regs->irqstatus, l,
  886. !bank->regs->irqenable_inv);
  887. if (bank->regs->debounce_en)
  888. writel_relaxed(0, base + bank->regs->debounce_en);
  889. /* Save OE default value (0xffffffff) in the context */
  890. bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
  891. /* Initialize interface clk ungated, module enabled */
  892. if (bank->regs->ctrl)
  893. writel_relaxed(0, base + bank->regs->ctrl);
  894. }
  895. static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
  896. {
  897. static int gpio;
  898. int irq_base = 0;
  899. int ret;
  900. /*
  901. * REVISIT eventually switch from OMAP-specific gpio structs
  902. * over to the generic ones
  903. */
  904. bank->chip.request = omap_gpio_request;
  905. bank->chip.free = omap_gpio_free;
  906. bank->chip.get_direction = omap_gpio_get_direction;
  907. bank->chip.direction_input = omap_gpio_input;
  908. bank->chip.get = omap_gpio_get;
  909. bank->chip.direction_output = omap_gpio_output;
  910. bank->chip.set_debounce = omap_gpio_debounce;
  911. bank->chip.set = omap_gpio_set;
  912. if (bank->is_mpuio) {
  913. bank->chip.label = "mpuio";
  914. if (bank->regs->wkup_en)
  915. bank->chip.dev = &omap_mpuio_device.dev;
  916. bank->chip.base = OMAP_MPUIO(0);
  917. } else {
  918. bank->chip.label = "gpio";
  919. bank->chip.base = gpio;
  920. gpio += bank->width;
  921. }
  922. bank->chip.ngpio = bank->width;
  923. ret = gpiochip_add(&bank->chip);
  924. if (ret) {
  925. dev_err(bank->dev, "Could not register gpio chip %d\n", ret);
  926. return ret;
  927. }
  928. #ifdef CONFIG_ARCH_OMAP1
  929. /*
  930. * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
  931. * irq_alloc_descs() since a base IRQ offset will no longer be needed.
  932. */
  933. irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
  934. if (irq_base < 0) {
  935. dev_err(bank->dev, "Couldn't allocate IRQ numbers\n");
  936. return -ENODEV;
  937. }
  938. #endif
  939. /* MPUIO is a bit different, reading IRQ status clears it */
  940. if (bank->is_mpuio) {
  941. irqc->irq_ack = dummy_irq_chip.irq_ack;
  942. irqc->irq_mask = irq_gc_mask_set_bit;
  943. irqc->irq_unmask = irq_gc_mask_clr_bit;
  944. if (!bank->regs->wkup_en)
  945. irqc->irq_set_wake = NULL;
  946. }
  947. ret = gpiochip_irqchip_add(&bank->chip, irqc,
  948. irq_base, omap_gpio_irq_handler,
  949. IRQ_TYPE_NONE);
  950. if (ret) {
  951. dev_err(bank->dev, "Couldn't add irqchip to gpiochip %d\n", ret);
  952. gpiochip_remove(&bank->chip);
  953. return -ENODEV;
  954. }
  955. gpiochip_set_chained_irqchip(&bank->chip, irqc,
  956. bank->irq, omap_gpio_irq_handler);
  957. return 0;
  958. }
  959. static const struct of_device_id omap_gpio_match[];
  960. static int omap_gpio_probe(struct platform_device *pdev)
  961. {
  962. struct device *dev = &pdev->dev;
  963. struct device_node *node = dev->of_node;
  964. const struct of_device_id *match;
  965. const struct omap_gpio_platform_data *pdata;
  966. struct resource *res;
  967. struct gpio_bank *bank;
  968. struct irq_chip *irqc;
  969. int ret;
  970. match = of_match_device(of_match_ptr(omap_gpio_match), dev);
  971. pdata = match ? match->data : dev_get_platdata(dev);
  972. if (!pdata)
  973. return -EINVAL;
  974. bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
  975. if (!bank) {
  976. dev_err(dev, "Memory alloc failed\n");
  977. return -ENOMEM;
  978. }
  979. irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
  980. if (!irqc)
  981. return -ENOMEM;
  982. irqc->irq_startup = omap_gpio_irq_startup,
  983. irqc->irq_shutdown = omap_gpio_irq_shutdown,
  984. irqc->irq_ack = omap_gpio_ack_irq,
  985. irqc->irq_mask = omap_gpio_mask_irq,
  986. irqc->irq_unmask = omap_gpio_unmask_irq,
  987. irqc->irq_set_type = omap_gpio_irq_type,
  988. irqc->irq_set_wake = omap_gpio_wake_enable,
  989. irqc->name = dev_name(&pdev->dev);
  990. bank->irq = platform_get_irq(pdev, 0);
  991. if (bank->irq <= 0) {
  992. if (!bank->irq)
  993. bank->irq = -ENXIO;
  994. if (bank->irq != -EPROBE_DEFER)
  995. dev_err(dev,
  996. "can't get irq resource ret=%d\n", bank->irq);
  997. return bank->irq;
  998. }
  999. bank->dev = dev;
  1000. bank->chip.dev = dev;
  1001. bank->chip.owner = THIS_MODULE;
  1002. bank->dbck_flag = pdata->dbck_flag;
  1003. bank->stride = pdata->bank_stride;
  1004. bank->width = pdata->bank_width;
  1005. bank->is_mpuio = pdata->is_mpuio;
  1006. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  1007. bank->regs = pdata->regs;
  1008. #ifdef CONFIG_OF_GPIO
  1009. bank->chip.of_node = of_node_get(node);
  1010. #endif
  1011. if (node) {
  1012. if (!of_property_read_bool(node, "ti,gpio-always-on"))
  1013. bank->loses_context = true;
  1014. } else {
  1015. bank->loses_context = pdata->loses_context;
  1016. if (bank->loses_context)
  1017. bank->get_context_loss_count =
  1018. pdata->get_context_loss_count;
  1019. }
  1020. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1021. bank->set_dataout = omap_set_gpio_dataout_reg;
  1022. else
  1023. bank->set_dataout = omap_set_gpio_dataout_mask;
  1024. raw_spin_lock_init(&bank->lock);
  1025. /* Static mapping, never released */
  1026. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1027. bank->base = devm_ioremap_resource(dev, res);
  1028. if (IS_ERR(bank->base)) {
  1029. return PTR_ERR(bank->base);
  1030. }
  1031. if (bank->dbck_flag) {
  1032. bank->dbck = devm_clk_get(bank->dev, "dbclk");
  1033. if (IS_ERR(bank->dbck)) {
  1034. dev_err(bank->dev,
  1035. "Could not get gpio dbck. Disable debounce\n");
  1036. bank->dbck_flag = false;
  1037. } else {
  1038. clk_prepare(bank->dbck);
  1039. }
  1040. }
  1041. platform_set_drvdata(pdev, bank);
  1042. pm_runtime_enable(bank->dev);
  1043. pm_runtime_irq_safe(bank->dev);
  1044. pm_runtime_get_sync(bank->dev);
  1045. if (bank->is_mpuio)
  1046. omap_mpuio_init(bank);
  1047. omap_gpio_mod_init(bank);
  1048. ret = omap_gpio_chip_init(bank, irqc);
  1049. if (ret) {
  1050. pm_runtime_put_sync(bank->dev);
  1051. pm_runtime_disable(bank->dev);
  1052. return ret;
  1053. }
  1054. omap_gpio_show_rev(bank);
  1055. pm_runtime_put(bank->dev);
  1056. list_add_tail(&bank->node, &omap_gpio_list);
  1057. return 0;
  1058. }
  1059. static int omap_gpio_remove(struct platform_device *pdev)
  1060. {
  1061. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1062. list_del(&bank->node);
  1063. gpiochip_remove(&bank->chip);
  1064. pm_runtime_disable(bank->dev);
  1065. if (bank->dbck_flag)
  1066. clk_unprepare(bank->dbck);
  1067. return 0;
  1068. }
  1069. #ifdef CONFIG_ARCH_OMAP2PLUS
  1070. #if defined(CONFIG_PM)
  1071. static void omap_gpio_restore_context(struct gpio_bank *bank);
  1072. static int omap_gpio_runtime_suspend(struct device *dev)
  1073. {
  1074. struct platform_device *pdev = to_platform_device(dev);
  1075. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1076. u32 l1 = 0, l2 = 0;
  1077. unsigned long flags;
  1078. u32 wake_low, wake_hi;
  1079. raw_spin_lock_irqsave(&bank->lock, flags);
  1080. /*
  1081. * Only edges can generate a wakeup event to the PRCM.
  1082. *
  1083. * Therefore, ensure any wake-up capable GPIOs have
  1084. * edge-detection enabled before going idle to ensure a wakeup
  1085. * to the PRCM is generated on a GPIO transition. (c.f. 34xx
  1086. * NDA TRM 25.5.3.1)
  1087. *
  1088. * The normal values will be restored upon ->runtime_resume()
  1089. * by writing back the values saved in bank->context.
  1090. */
  1091. wake_low = bank->context.leveldetect0 & bank->context.wake_en;
  1092. if (wake_low)
  1093. writel_relaxed(wake_low | bank->context.fallingdetect,
  1094. bank->base + bank->regs->fallingdetect);
  1095. wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
  1096. if (wake_hi)
  1097. writel_relaxed(wake_hi | bank->context.risingdetect,
  1098. bank->base + bank->regs->risingdetect);
  1099. if (!bank->enabled_non_wakeup_gpios)
  1100. goto update_gpio_context_count;
  1101. if (bank->power_mode != OFF_MODE) {
  1102. bank->power_mode = 0;
  1103. goto update_gpio_context_count;
  1104. }
  1105. /*
  1106. * If going to OFF, remove triggering for all
  1107. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1108. * generated. See OMAP2420 Errata item 1.101.
  1109. */
  1110. bank->saved_datain = readl_relaxed(bank->base +
  1111. bank->regs->datain);
  1112. l1 = bank->context.fallingdetect;
  1113. l2 = bank->context.risingdetect;
  1114. l1 &= ~bank->enabled_non_wakeup_gpios;
  1115. l2 &= ~bank->enabled_non_wakeup_gpios;
  1116. writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
  1117. writel_relaxed(l2, bank->base + bank->regs->risingdetect);
  1118. bank->workaround_enabled = true;
  1119. update_gpio_context_count:
  1120. if (bank->get_context_loss_count)
  1121. bank->context_loss_count =
  1122. bank->get_context_loss_count(bank->dev);
  1123. omap_gpio_dbck_disable(bank);
  1124. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1125. return 0;
  1126. }
  1127. static void omap_gpio_init_context(struct gpio_bank *p);
  1128. static int omap_gpio_runtime_resume(struct device *dev)
  1129. {
  1130. struct platform_device *pdev = to_platform_device(dev);
  1131. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1132. u32 l = 0, gen, gen0, gen1;
  1133. unsigned long flags;
  1134. int c;
  1135. raw_spin_lock_irqsave(&bank->lock, flags);
  1136. /*
  1137. * On the first resume during the probe, the context has not
  1138. * been initialised and so initialise it now. Also initialise
  1139. * the context loss count.
  1140. */
  1141. if (bank->loses_context && !bank->context_valid) {
  1142. omap_gpio_init_context(bank);
  1143. if (bank->get_context_loss_count)
  1144. bank->context_loss_count =
  1145. bank->get_context_loss_count(bank->dev);
  1146. }
  1147. omap_gpio_dbck_enable(bank);
  1148. /*
  1149. * In ->runtime_suspend(), level-triggered, wakeup-enabled
  1150. * GPIOs were set to edge trigger also in order to be able to
  1151. * generate a PRCM wakeup. Here we restore the
  1152. * pre-runtime_suspend() values for edge triggering.
  1153. */
  1154. writel_relaxed(bank->context.fallingdetect,
  1155. bank->base + bank->regs->fallingdetect);
  1156. writel_relaxed(bank->context.risingdetect,
  1157. bank->base + bank->regs->risingdetect);
  1158. if (bank->loses_context) {
  1159. if (!bank->get_context_loss_count) {
  1160. omap_gpio_restore_context(bank);
  1161. } else {
  1162. c = bank->get_context_loss_count(bank->dev);
  1163. if (c != bank->context_loss_count) {
  1164. omap_gpio_restore_context(bank);
  1165. } else {
  1166. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1167. return 0;
  1168. }
  1169. }
  1170. }
  1171. if (!bank->workaround_enabled) {
  1172. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1173. return 0;
  1174. }
  1175. l = readl_relaxed(bank->base + bank->regs->datain);
  1176. /*
  1177. * Check if any of the non-wakeup interrupt GPIOs have changed
  1178. * state. If so, generate an IRQ by software. This is
  1179. * horribly racy, but it's the best we can do to work around
  1180. * this silicon bug.
  1181. */
  1182. l ^= bank->saved_datain;
  1183. l &= bank->enabled_non_wakeup_gpios;
  1184. /*
  1185. * No need to generate IRQs for the rising edge for gpio IRQs
  1186. * configured with falling edge only; and vice versa.
  1187. */
  1188. gen0 = l & bank->context.fallingdetect;
  1189. gen0 &= bank->saved_datain;
  1190. gen1 = l & bank->context.risingdetect;
  1191. gen1 &= ~(bank->saved_datain);
  1192. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1193. gen = l & (~(bank->context.fallingdetect) &
  1194. ~(bank->context.risingdetect));
  1195. /* Consider all GPIO IRQs needed to be updated */
  1196. gen |= gen0 | gen1;
  1197. if (gen) {
  1198. u32 old0, old1;
  1199. old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
  1200. old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
  1201. if (!bank->regs->irqstatus_raw0) {
  1202. writel_relaxed(old0 | gen, bank->base +
  1203. bank->regs->leveldetect0);
  1204. writel_relaxed(old1 | gen, bank->base +
  1205. bank->regs->leveldetect1);
  1206. }
  1207. if (bank->regs->irqstatus_raw0) {
  1208. writel_relaxed(old0 | l, bank->base +
  1209. bank->regs->leveldetect0);
  1210. writel_relaxed(old1 | l, bank->base +
  1211. bank->regs->leveldetect1);
  1212. }
  1213. writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
  1214. writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
  1215. }
  1216. bank->workaround_enabled = false;
  1217. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1218. return 0;
  1219. }
  1220. #endif /* CONFIG_PM */
  1221. #if IS_BUILTIN(CONFIG_GPIO_OMAP)
  1222. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1223. {
  1224. struct gpio_bank *bank;
  1225. list_for_each_entry(bank, &omap_gpio_list, node) {
  1226. if (!BANK_USED(bank) || !bank->loses_context)
  1227. continue;
  1228. bank->power_mode = pwr_mode;
  1229. pm_runtime_put_sync_suspend(bank->dev);
  1230. }
  1231. }
  1232. void omap2_gpio_resume_after_idle(void)
  1233. {
  1234. struct gpio_bank *bank;
  1235. list_for_each_entry(bank, &omap_gpio_list, node) {
  1236. if (!BANK_USED(bank) || !bank->loses_context)
  1237. continue;
  1238. pm_runtime_get_sync(bank->dev);
  1239. }
  1240. }
  1241. #endif
  1242. #if defined(CONFIG_PM)
  1243. static void omap_gpio_init_context(struct gpio_bank *p)
  1244. {
  1245. struct omap_gpio_reg_offs *regs = p->regs;
  1246. void __iomem *base = p->base;
  1247. p->context.ctrl = readl_relaxed(base + regs->ctrl);
  1248. p->context.oe = readl_relaxed(base + regs->direction);
  1249. p->context.wake_en = readl_relaxed(base + regs->wkup_en);
  1250. p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
  1251. p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
  1252. p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
  1253. p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
  1254. p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
  1255. p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
  1256. if (regs->set_dataout && p->regs->clr_dataout)
  1257. p->context.dataout = readl_relaxed(base + regs->set_dataout);
  1258. else
  1259. p->context.dataout = readl_relaxed(base + regs->dataout);
  1260. p->context_valid = true;
  1261. }
  1262. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1263. {
  1264. writel_relaxed(bank->context.wake_en,
  1265. bank->base + bank->regs->wkup_en);
  1266. writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1267. writel_relaxed(bank->context.leveldetect0,
  1268. bank->base + bank->regs->leveldetect0);
  1269. writel_relaxed(bank->context.leveldetect1,
  1270. bank->base + bank->regs->leveldetect1);
  1271. writel_relaxed(bank->context.risingdetect,
  1272. bank->base + bank->regs->risingdetect);
  1273. writel_relaxed(bank->context.fallingdetect,
  1274. bank->base + bank->regs->fallingdetect);
  1275. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1276. writel_relaxed(bank->context.dataout,
  1277. bank->base + bank->regs->set_dataout);
  1278. else
  1279. writel_relaxed(bank->context.dataout,
  1280. bank->base + bank->regs->dataout);
  1281. writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
  1282. if (bank->dbck_enable_mask) {
  1283. writel_relaxed(bank->context.debounce, bank->base +
  1284. bank->regs->debounce);
  1285. writel_relaxed(bank->context.debounce_en,
  1286. bank->base + bank->regs->debounce_en);
  1287. }
  1288. writel_relaxed(bank->context.irqenable1,
  1289. bank->base + bank->regs->irqenable);
  1290. writel_relaxed(bank->context.irqenable2,
  1291. bank->base + bank->regs->irqenable2);
  1292. }
  1293. #endif /* CONFIG_PM */
  1294. #else
  1295. #define omap_gpio_runtime_suspend NULL
  1296. #define omap_gpio_runtime_resume NULL
  1297. static inline void omap_gpio_init_context(struct gpio_bank *p) {}
  1298. #endif
  1299. static const struct dev_pm_ops gpio_pm_ops = {
  1300. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1301. NULL)
  1302. };
  1303. #if defined(CONFIG_OF)
  1304. static struct omap_gpio_reg_offs omap2_gpio_regs = {
  1305. .revision = OMAP24XX_GPIO_REVISION,
  1306. .direction = OMAP24XX_GPIO_OE,
  1307. .datain = OMAP24XX_GPIO_DATAIN,
  1308. .dataout = OMAP24XX_GPIO_DATAOUT,
  1309. .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
  1310. .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
  1311. .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
  1312. .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
  1313. .irqenable = OMAP24XX_GPIO_IRQENABLE1,
  1314. .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
  1315. .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
  1316. .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
  1317. .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
  1318. .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
  1319. .ctrl = OMAP24XX_GPIO_CTRL,
  1320. .wkup_en = OMAP24XX_GPIO_WAKE_EN,
  1321. .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
  1322. .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
  1323. .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
  1324. .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
  1325. };
  1326. static struct omap_gpio_reg_offs omap4_gpio_regs = {
  1327. .revision = OMAP4_GPIO_REVISION,
  1328. .direction = OMAP4_GPIO_OE,
  1329. .datain = OMAP4_GPIO_DATAIN,
  1330. .dataout = OMAP4_GPIO_DATAOUT,
  1331. .set_dataout = OMAP4_GPIO_SETDATAOUT,
  1332. .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
  1333. .irqstatus = OMAP4_GPIO_IRQSTATUS0,
  1334. .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
  1335. .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1336. .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
  1337. .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1338. .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
  1339. .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
  1340. .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
  1341. .ctrl = OMAP4_GPIO_CTRL,
  1342. .wkup_en = OMAP4_GPIO_IRQWAKEN0,
  1343. .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
  1344. .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
  1345. .risingdetect = OMAP4_GPIO_RISINGDETECT,
  1346. .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
  1347. };
  1348. static const struct omap_gpio_platform_data omap2_pdata = {
  1349. .regs = &omap2_gpio_regs,
  1350. .bank_width = 32,
  1351. .dbck_flag = false,
  1352. };
  1353. static const struct omap_gpio_platform_data omap3_pdata = {
  1354. .regs = &omap2_gpio_regs,
  1355. .bank_width = 32,
  1356. .dbck_flag = true,
  1357. };
  1358. static const struct omap_gpio_platform_data omap4_pdata = {
  1359. .regs = &omap4_gpio_regs,
  1360. .bank_width = 32,
  1361. .dbck_flag = true,
  1362. };
  1363. static const struct of_device_id omap_gpio_match[] = {
  1364. {
  1365. .compatible = "ti,omap4-gpio",
  1366. .data = &omap4_pdata,
  1367. },
  1368. {
  1369. .compatible = "ti,omap3-gpio",
  1370. .data = &omap3_pdata,
  1371. },
  1372. {
  1373. .compatible = "ti,omap2-gpio",
  1374. .data = &omap2_pdata,
  1375. },
  1376. { },
  1377. };
  1378. MODULE_DEVICE_TABLE(of, omap_gpio_match);
  1379. #endif
  1380. static struct platform_driver omap_gpio_driver = {
  1381. .probe = omap_gpio_probe,
  1382. .remove = omap_gpio_remove,
  1383. .driver = {
  1384. .name = "omap_gpio",
  1385. .pm = &gpio_pm_ops,
  1386. .of_match_table = of_match_ptr(omap_gpio_match),
  1387. },
  1388. };
  1389. /*
  1390. * gpio driver register needs to be done before
  1391. * machine_init functions access gpio APIs.
  1392. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1393. */
  1394. static int __init omap_gpio_drv_reg(void)
  1395. {
  1396. return platform_driver_register(&omap_gpio_driver);
  1397. }
  1398. postcore_initcall(omap_gpio_drv_reg);
  1399. static void __exit omap_gpio_exit(void)
  1400. {
  1401. platform_driver_unregister(&omap_gpio_driver);
  1402. }
  1403. module_exit(omap_gpio_exit);
  1404. MODULE_DESCRIPTION("omap gpio driver");
  1405. MODULE_ALIAS("platform:gpio-omap");
  1406. MODULE_LICENSE("GPL v2");