dhd_sdio.c 112 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_ids.h>
  26. #include <linux/mmc/sdio_func.h>
  27. #include <linux/mmc/card.h>
  28. #include <linux/semaphore.h>
  29. #include <linux/firmware.h>
  30. #include <linux/module.h>
  31. #include <linux/bcma/bcma.h>
  32. #include <linux/debugfs.h>
  33. #include <linux/vmalloc.h>
  34. #include <linux/platform_data/brcmfmac-sdio.h>
  35. #include <linux/moduleparam.h>
  36. #include <asm/unaligned.h>
  37. #include <defs.h>
  38. #include <brcmu_wifi.h>
  39. #include <brcmu_utils.h>
  40. #include <brcm_hw_ids.h>
  41. #include <soc.h>
  42. #include "sdio_host.h"
  43. #include "chip.h"
  44. #include "nvram.h"
  45. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  46. #ifdef DEBUG
  47. #define BRCMF_TRAP_INFO_SIZE 80
  48. #define CBUF_LEN (128)
  49. /* Device console log buffer state */
  50. #define CONSOLE_BUFFER_MAX 2024
  51. struct rte_log_le {
  52. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  53. __le32 buf_size;
  54. __le32 idx;
  55. char *_buf_compat; /* Redundant pointer for backward compat. */
  56. };
  57. struct rte_console {
  58. /* Virtual UART
  59. * When there is no UART (e.g. Quickturn),
  60. * the host should write a complete
  61. * input line directly into cbuf and then write
  62. * the length into vcons_in.
  63. * This may also be used when there is a real UART
  64. * (at risk of conflicting with
  65. * the real UART). vcons_out is currently unused.
  66. */
  67. uint vcons_in;
  68. uint vcons_out;
  69. /* Output (logging) buffer
  70. * Console output is written to a ring buffer log_buf at index log_idx.
  71. * The host may read the output when it sees log_idx advance.
  72. * Output will be lost if the output wraps around faster than the host
  73. * polls.
  74. */
  75. struct rte_log_le log_le;
  76. /* Console input line buffer
  77. * Characters are read one at a time into cbuf
  78. * until <CR> is received, then
  79. * the buffer is processed as a command line.
  80. * Also used for virtual UART.
  81. */
  82. uint cbuf_idx;
  83. char cbuf[CBUF_LEN];
  84. };
  85. #endif /* DEBUG */
  86. #include <chipcommon.h>
  87. #include "dhd_bus.h"
  88. #include "dhd_dbg.h"
  89. #include "tracepoint.h"
  90. #define TXQLEN 2048 /* bulk tx queue length */
  91. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  92. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  93. #define PRIOMASK 7
  94. #define TXRETRIES 2 /* # of retries for tx frames */
  95. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  96. one scheduling */
  97. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  98. one scheduling */
  99. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  100. #define MEMBLOCK 2048 /* Block size used for downloading
  101. of dongle image */
  102. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  103. biggest possible glom */
  104. #define BRCMF_FIRSTREAD (1 << 6)
  105. /* SBSDIO_DEVICE_CTL */
  106. /* 1: device will assert busy signal when receiving CMD53 */
  107. #define SBSDIO_DEVCTL_SETBUSY 0x01
  108. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  109. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  110. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  111. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  112. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  113. * sdio bus power cycle to clear (rev 9) */
  114. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  115. /* Force SD->SB reset mapping (rev 11) */
  116. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  117. /* Determined by CoreControl bit */
  118. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  119. /* Force backplane reset */
  120. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  121. /* Force no backplane reset */
  122. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  123. /* direct(mapped) cis space */
  124. /* MAPPED common CIS address */
  125. #define SBSDIO_CIS_BASE_COMMON 0x1000
  126. /* maximum bytes in one CIS */
  127. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  128. /* cis offset addr is < 17 bits */
  129. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  130. /* manfid tuple length, include tuple, link bytes */
  131. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  132. #define CORE_BUS_REG(base, field) \
  133. (base + offsetof(struct sdpcmd_regs, field))
  134. /* SDIO function 1 register CHIPCLKCSR */
  135. /* Force ALP request to backplane */
  136. #define SBSDIO_FORCE_ALP 0x01
  137. /* Force HT request to backplane */
  138. #define SBSDIO_FORCE_HT 0x02
  139. /* Force ILP request to backplane */
  140. #define SBSDIO_FORCE_ILP 0x04
  141. /* Make ALP ready (power up xtal) */
  142. #define SBSDIO_ALP_AVAIL_REQ 0x08
  143. /* Make HT ready (power up PLL) */
  144. #define SBSDIO_HT_AVAIL_REQ 0x10
  145. /* Squelch clock requests from HW */
  146. #define SBSDIO_FORCE_HW_CLKREQ_OFF 0x20
  147. /* Status: ALP is ready */
  148. #define SBSDIO_ALP_AVAIL 0x40
  149. /* Status: HT is ready */
  150. #define SBSDIO_HT_AVAIL 0x80
  151. #define SBSDIO_AVBITS (SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
  152. #define SBSDIO_ALPAV(regval) ((regval) & SBSDIO_AVBITS)
  153. #define SBSDIO_HTAV(regval) (((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
  154. #define SBSDIO_ALPONLY(regval) (SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
  155. #define SBSDIO_CLKAV(regval, alponly) \
  156. (SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))
  157. /* intstatus */
  158. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  159. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  160. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  161. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  162. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  163. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  164. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  165. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  166. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  167. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  168. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  169. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  170. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  171. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  172. #define I_PC (1 << 10) /* descriptor error */
  173. #define I_PD (1 << 11) /* data error */
  174. #define I_DE (1 << 12) /* Descriptor protocol Error */
  175. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  176. #define I_RO (1 << 14) /* Receive fifo Overflow */
  177. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  178. #define I_RI (1 << 16) /* Receive Interrupt */
  179. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  180. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  181. #define I_XI (1 << 24) /* Transmit Interrupt */
  182. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  183. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  184. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  185. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  186. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  187. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  188. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  189. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  190. #define I_DMA (I_RI | I_XI | I_ERRORS)
  191. /* corecontrol */
  192. #define CC_CISRDY (1 << 0) /* CIS Ready */
  193. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  194. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  195. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  196. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  197. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  198. /* SDA_FRAMECTRL */
  199. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  200. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  201. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  202. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  203. /*
  204. * Software allocation of To SB Mailbox resources
  205. */
  206. /* tosbmailbox bits corresponding to intstatus bits */
  207. #define SMB_NAK (1 << 0) /* Frame NAK */
  208. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  209. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  210. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  211. /* tosbmailboxdata */
  212. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  213. /*
  214. * Software allocation of To Host Mailbox resources
  215. */
  216. /* intstatus bits */
  217. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  218. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  219. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  220. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  221. /* tohostmailboxdata */
  222. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  223. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  224. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  225. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  226. #define HMB_DATA_FCDATA_MASK 0xff000000
  227. #define HMB_DATA_FCDATA_SHIFT 24
  228. #define HMB_DATA_VERSION_MASK 0x00ff0000
  229. #define HMB_DATA_VERSION_SHIFT 16
  230. /*
  231. * Software-defined protocol header
  232. */
  233. /* Current protocol version */
  234. #define SDPCM_PROT_VERSION 4
  235. /*
  236. * Shared structure between dongle and the host.
  237. * The structure contains pointers to trap or assert information.
  238. */
  239. #define SDPCM_SHARED_VERSION 0x0003
  240. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  241. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  242. #define SDPCM_SHARED_ASSERT 0x0200
  243. #define SDPCM_SHARED_TRAP 0x0400
  244. /* Space for header read, limit for data packets */
  245. #define MAX_HDR_READ (1 << 6)
  246. #define MAX_RX_DATASZ 2048
  247. /* Bump up limit on waiting for HT to account for first startup;
  248. * if the image is doing a CRC calculation before programming the PMU
  249. * for HT availability, it could take a couple hundred ms more, so
  250. * max out at a 1 second (1000000us).
  251. */
  252. #undef PMU_MAX_TRANSITION_DLY
  253. #define PMU_MAX_TRANSITION_DLY 1000000
  254. /* Value for ChipClockCSR during initial setup */
  255. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  256. SBSDIO_ALP_AVAIL_REQ)
  257. /* Flags for SDH calls */
  258. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  259. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  260. * when idle
  261. */
  262. #define BRCMF_IDLE_INTERVAL 1
  263. #define KSO_WAIT_US 50
  264. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  265. /*
  266. * Conversion of 802.1D priority to precedence level
  267. */
  268. static uint prio2prec(u32 prio)
  269. {
  270. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  271. (prio^2) : prio;
  272. }
  273. #ifdef DEBUG
  274. /* Device console log buffer state */
  275. struct brcmf_console {
  276. uint count; /* Poll interval msec counter */
  277. uint log_addr; /* Log struct address (fixed) */
  278. struct rte_log_le log_le; /* Log struct (host copy) */
  279. uint bufsize; /* Size of log buffer */
  280. u8 *buf; /* Log buffer (host copy) */
  281. uint last; /* Last buffer read index */
  282. };
  283. struct brcmf_trap_info {
  284. __le32 type;
  285. __le32 epc;
  286. __le32 cpsr;
  287. __le32 spsr;
  288. __le32 r0; /* a1 */
  289. __le32 r1; /* a2 */
  290. __le32 r2; /* a3 */
  291. __le32 r3; /* a4 */
  292. __le32 r4; /* v1 */
  293. __le32 r5; /* v2 */
  294. __le32 r6; /* v3 */
  295. __le32 r7; /* v4 */
  296. __le32 r8; /* v5 */
  297. __le32 r9; /* sb/v6 */
  298. __le32 r10; /* sl/v7 */
  299. __le32 r11; /* fp/v8 */
  300. __le32 r12; /* ip */
  301. __le32 r13; /* sp */
  302. __le32 r14; /* lr */
  303. __le32 pc; /* r15 */
  304. };
  305. #endif /* DEBUG */
  306. struct sdpcm_shared {
  307. u32 flags;
  308. u32 trap_addr;
  309. u32 assert_exp_addr;
  310. u32 assert_file_addr;
  311. u32 assert_line;
  312. u32 console_addr; /* Address of struct rte_console */
  313. u32 msgtrace_addr;
  314. u8 tag[32];
  315. u32 brpt_addr;
  316. };
  317. struct sdpcm_shared_le {
  318. __le32 flags;
  319. __le32 trap_addr;
  320. __le32 assert_exp_addr;
  321. __le32 assert_file_addr;
  322. __le32 assert_line;
  323. __le32 console_addr; /* Address of struct rte_console */
  324. __le32 msgtrace_addr;
  325. u8 tag[32];
  326. __le32 brpt_addr;
  327. };
  328. /* dongle SDIO bus specific header info */
  329. struct brcmf_sdio_hdrinfo {
  330. u8 seq_num;
  331. u8 channel;
  332. u16 len;
  333. u16 len_left;
  334. u16 len_nxtfrm;
  335. u8 dat_offset;
  336. bool lastfrm;
  337. u16 tail_pad;
  338. };
  339. /* misc chip info needed by some of the routines */
  340. /* Private data for SDIO bus interaction */
  341. struct brcmf_sdio {
  342. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  343. struct brcmf_chip *ci; /* Chip info struct */
  344. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  345. u32 hostintmask; /* Copy of Host Interrupt Mask */
  346. atomic_t intstatus; /* Intstatus bits (events) pending */
  347. atomic_t fcstate; /* State of dongle flow-control */
  348. uint blocksize; /* Block size of SDIO transfers */
  349. uint roundup; /* Max roundup limit */
  350. struct pktq txq; /* Queue length used for flow-control */
  351. u8 flowcontrol; /* per prio flow control bitmask */
  352. u8 tx_seq; /* Transmit sequence number (next) */
  353. u8 tx_max; /* Maximum transmit sequence allowed */
  354. u8 *hdrbuf; /* buffer for handling rx frame */
  355. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  356. u8 rx_seq; /* Receive sequence number (expected) */
  357. struct brcmf_sdio_hdrinfo cur_read;
  358. /* info of current read frame */
  359. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  360. bool rxpending; /* Data frame pending in dongle */
  361. uint rxbound; /* Rx frames to read before resched */
  362. uint txbound; /* Tx frames to send before resched */
  363. uint txminmax;
  364. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  365. struct sk_buff_head glom; /* Packet list for glommed superframe */
  366. uint glomerr; /* Glom packet read errors */
  367. u8 *rxbuf; /* Buffer for receiving control packets */
  368. uint rxblen; /* Allocated length of rxbuf */
  369. u8 *rxctl; /* Aligned pointer into rxbuf */
  370. u8 *rxctl_orig; /* pointer for freeing rxctl */
  371. uint rxlen; /* Length of valid data in buffer */
  372. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  373. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  374. bool intr; /* Use interrupts */
  375. bool poll; /* Use polling */
  376. atomic_t ipend; /* Device interrupt is pending */
  377. uint spurious; /* Count of spurious interrupts */
  378. uint pollrate; /* Ticks between device polls */
  379. uint polltick; /* Tick counter */
  380. #ifdef DEBUG
  381. uint console_interval;
  382. struct brcmf_console console; /* Console output polling support */
  383. uint console_addr; /* Console address from shared struct */
  384. #endif /* DEBUG */
  385. uint clkstate; /* State of sd and backplane clock(s) */
  386. bool activity; /* Activity flag for clock down */
  387. s32 idletime; /* Control for activity timeout */
  388. s32 idlecount; /* Activity timeout counter */
  389. s32 idleclock; /* How to set bus driver when idle */
  390. bool rxflow_mode; /* Rx flow control mode */
  391. bool rxflow; /* Is rx flow control on */
  392. bool alp_only; /* Don't use HT clock (ALP only) */
  393. u8 *ctrl_frame_buf;
  394. u32 ctrl_frame_len;
  395. bool ctrl_frame_stat;
  396. spinlock_t txqlock;
  397. wait_queue_head_t ctrl_wait;
  398. wait_queue_head_t dcmd_resp_wait;
  399. struct timer_list timer;
  400. struct completion watchdog_wait;
  401. struct task_struct *watchdog_tsk;
  402. bool wd_timer_valid;
  403. uint save_ms;
  404. struct workqueue_struct *brcmf_wq;
  405. struct work_struct datawork;
  406. atomic_t dpc_tskcnt;
  407. bool txoff; /* Transmit flow-controlled */
  408. struct brcmf_sdio_count sdcnt;
  409. bool sr_enabled; /* SaveRestore enabled */
  410. bool sleeping; /* SDIO bus sleeping */
  411. u8 tx_hdrlen; /* sdio bus header length for tx packet */
  412. bool txglom; /* host tx glomming enable flag */
  413. u16 head_align; /* buffer pointer alignment */
  414. u16 sgentry_align; /* scatter-gather buffer alignment */
  415. };
  416. /* clkstate */
  417. #define CLK_NONE 0
  418. #define CLK_SDONLY 1
  419. #define CLK_PENDING 2
  420. #define CLK_AVAIL 3
  421. #ifdef DEBUG
  422. static int qcount[NUMPRIO];
  423. #endif /* DEBUG */
  424. #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  425. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  426. /* Retry count for register access failures */
  427. static const uint retry_limit = 2;
  428. /* Limit on rounding up frames */
  429. static const uint max_roundup = 512;
  430. #define ALIGNMENT 4
  431. enum brcmf_sdio_frmtype {
  432. BRCMF_SDIO_FT_NORMAL,
  433. BRCMF_SDIO_FT_SUPER,
  434. BRCMF_SDIO_FT_SUB,
  435. };
  436. #define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
  437. /* SDIO Pad drive strength to select value mappings */
  438. struct sdiod_drive_str {
  439. u8 strength; /* Pad Drive Strength in mA */
  440. u8 sel; /* Chip-specific select value */
  441. };
  442. /* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
  443. static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
  444. {32, 0x6},
  445. {26, 0x7},
  446. {22, 0x4},
  447. {16, 0x5},
  448. {12, 0x2},
  449. {8, 0x3},
  450. {4, 0x0},
  451. {0, 0x1}
  452. };
  453. /* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
  454. static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
  455. {6, 0x7},
  456. {5, 0x6},
  457. {4, 0x5},
  458. {3, 0x4},
  459. {2, 0x2},
  460. {1, 0x1},
  461. {0, 0x0}
  462. };
  463. /* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
  464. static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
  465. {3, 0x3},
  466. {2, 0x2},
  467. {1, 0x1},
  468. {0, 0x0} };
  469. /* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
  470. static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
  471. {16, 0x7},
  472. {12, 0x5},
  473. {8, 0x3},
  474. {4, 0x1}
  475. };
  476. #define BCM43143_FIRMWARE_NAME "brcm/brcmfmac43143-sdio.bin"
  477. #define BCM43143_NVRAM_NAME "brcm/brcmfmac43143-sdio.txt"
  478. #define BCM43241B0_FIRMWARE_NAME "brcm/brcmfmac43241b0-sdio.bin"
  479. #define BCM43241B0_NVRAM_NAME "brcm/brcmfmac43241b0-sdio.txt"
  480. #define BCM43241B4_FIRMWARE_NAME "brcm/brcmfmac43241b4-sdio.bin"
  481. #define BCM43241B4_NVRAM_NAME "brcm/brcmfmac43241b4-sdio.txt"
  482. #define BCM4329_FIRMWARE_NAME "brcm/brcmfmac4329-sdio.bin"
  483. #define BCM4329_NVRAM_NAME "brcm/brcmfmac4329-sdio.txt"
  484. #define BCM4330_FIRMWARE_NAME "brcm/brcmfmac4330-sdio.bin"
  485. #define BCM4330_NVRAM_NAME "brcm/brcmfmac4330-sdio.txt"
  486. #define BCM4334_FIRMWARE_NAME "brcm/brcmfmac4334-sdio.bin"
  487. #define BCM4334_NVRAM_NAME "brcm/brcmfmac4334-sdio.txt"
  488. #define BCM4335_FIRMWARE_NAME "brcm/brcmfmac4335-sdio.bin"
  489. #define BCM4335_NVRAM_NAME "brcm/brcmfmac4335-sdio.txt"
  490. #define BCM43362_FIRMWARE_NAME "brcm/brcmfmac43362-sdio.bin"
  491. #define BCM43362_NVRAM_NAME "brcm/brcmfmac43362-sdio.txt"
  492. #define BCM4339_FIRMWARE_NAME "brcm/brcmfmac4339-sdio.bin"
  493. #define BCM4339_NVRAM_NAME "brcm/brcmfmac4339-sdio.txt"
  494. MODULE_FIRMWARE(BCM43143_FIRMWARE_NAME);
  495. MODULE_FIRMWARE(BCM43143_NVRAM_NAME);
  496. MODULE_FIRMWARE(BCM43241B0_FIRMWARE_NAME);
  497. MODULE_FIRMWARE(BCM43241B0_NVRAM_NAME);
  498. MODULE_FIRMWARE(BCM43241B4_FIRMWARE_NAME);
  499. MODULE_FIRMWARE(BCM43241B4_NVRAM_NAME);
  500. MODULE_FIRMWARE(BCM4329_FIRMWARE_NAME);
  501. MODULE_FIRMWARE(BCM4329_NVRAM_NAME);
  502. MODULE_FIRMWARE(BCM4330_FIRMWARE_NAME);
  503. MODULE_FIRMWARE(BCM4330_NVRAM_NAME);
  504. MODULE_FIRMWARE(BCM4334_FIRMWARE_NAME);
  505. MODULE_FIRMWARE(BCM4334_NVRAM_NAME);
  506. MODULE_FIRMWARE(BCM4335_FIRMWARE_NAME);
  507. MODULE_FIRMWARE(BCM4335_NVRAM_NAME);
  508. MODULE_FIRMWARE(BCM43362_FIRMWARE_NAME);
  509. MODULE_FIRMWARE(BCM43362_NVRAM_NAME);
  510. MODULE_FIRMWARE(BCM4339_FIRMWARE_NAME);
  511. MODULE_FIRMWARE(BCM4339_NVRAM_NAME);
  512. struct brcmf_firmware_names {
  513. u32 chipid;
  514. u32 revmsk;
  515. const char *bin;
  516. const char *nv;
  517. };
  518. enum brcmf_firmware_type {
  519. BRCMF_FIRMWARE_BIN,
  520. BRCMF_FIRMWARE_NVRAM
  521. };
  522. #define BRCMF_FIRMWARE_NVRAM(name) \
  523. name ## _FIRMWARE_NAME, name ## _NVRAM_NAME
  524. static const struct brcmf_firmware_names brcmf_fwname_data[] = {
  525. { BCM43143_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43143) },
  526. { BCM43241_CHIP_ID, 0x0000001F, BRCMF_FIRMWARE_NVRAM(BCM43241B0) },
  527. { BCM43241_CHIP_ID, 0xFFFFFFE0, BRCMF_FIRMWARE_NVRAM(BCM43241B4) },
  528. { BCM4329_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4329) },
  529. { BCM4330_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4330) },
  530. { BCM4334_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4334) },
  531. { BCM4335_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4335) },
  532. { BCM43362_CHIP_ID, 0xFFFFFFFE, BRCMF_FIRMWARE_NVRAM(BCM43362) },
  533. { BCM4339_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4339) }
  534. };
  535. static const struct firmware *brcmf_sdio_get_fw(struct brcmf_sdio *bus,
  536. enum brcmf_firmware_type type)
  537. {
  538. const struct firmware *fw;
  539. const char *name;
  540. int err, i;
  541. for (i = 0; i < ARRAY_SIZE(brcmf_fwname_data); i++) {
  542. if (brcmf_fwname_data[i].chipid == bus->ci->chip &&
  543. brcmf_fwname_data[i].revmsk & BIT(bus->ci->chiprev)) {
  544. switch (type) {
  545. case BRCMF_FIRMWARE_BIN:
  546. name = brcmf_fwname_data[i].bin;
  547. break;
  548. case BRCMF_FIRMWARE_NVRAM:
  549. name = brcmf_fwname_data[i].nv;
  550. break;
  551. default:
  552. brcmf_err("invalid firmware type (%d)\n", type);
  553. return NULL;
  554. }
  555. goto found;
  556. }
  557. }
  558. brcmf_err("Unknown chipid %d [%d]\n",
  559. bus->ci->chip, bus->ci->chiprev);
  560. return NULL;
  561. found:
  562. err = request_firmware(&fw, name, &bus->sdiodev->func[2]->dev);
  563. if ((err) || (!fw)) {
  564. brcmf_err("fail to request firmware %s (%d)\n", name, err);
  565. return NULL;
  566. }
  567. return fw;
  568. }
  569. static void pkt_align(struct sk_buff *p, int len, int align)
  570. {
  571. uint datalign;
  572. datalign = (unsigned long)(p->data);
  573. datalign = roundup(datalign, (align)) - datalign;
  574. if (datalign)
  575. skb_pull(p, datalign);
  576. __skb_trim(p, len);
  577. }
  578. /* To check if there's window offered */
  579. static bool data_ok(struct brcmf_sdio *bus)
  580. {
  581. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  582. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  583. }
  584. /*
  585. * Reads a register in the SDIO hardware block. This block occupies a series of
  586. * adresses on the 32 bit backplane bus.
  587. */
  588. static int r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  589. {
  590. struct brcmf_core *core;
  591. int ret;
  592. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  593. *regvar = brcmf_sdiod_regrl(bus->sdiodev, core->base + offset, &ret);
  594. return ret;
  595. }
  596. static int w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  597. {
  598. struct brcmf_core *core;
  599. int ret;
  600. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  601. brcmf_sdiod_regwl(bus->sdiodev, core->base + reg_offset, regval, &ret);
  602. return ret;
  603. }
  604. static int
  605. brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
  606. {
  607. u8 wr_val = 0, rd_val, cmp_val, bmask;
  608. int err = 0;
  609. int try_cnt = 0;
  610. brcmf_dbg(TRACE, "Enter\n");
  611. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  612. /* 1st KSO write goes to AOS wake up core if device is asleep */
  613. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  614. wr_val, &err);
  615. if (err) {
  616. brcmf_err("SDIO_AOS KSO write error: %d\n", err);
  617. return err;
  618. }
  619. if (on) {
  620. /* device WAKEUP through KSO:
  621. * write bit 0 & read back until
  622. * both bits 0 (kso bit) & 1 (dev on status) are set
  623. */
  624. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  625. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  626. bmask = cmp_val;
  627. usleep_range(2000, 3000);
  628. } else {
  629. /* Put device to sleep, turn off KSO */
  630. cmp_val = 0;
  631. /* only check for bit0, bit1(dev on status) may not
  632. * get cleared right away
  633. */
  634. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  635. }
  636. do {
  637. /* reliable KSO bit set/clr:
  638. * the sdiod sleep write access is synced to PMU 32khz clk
  639. * just one write attempt may fail,
  640. * read it back until it matches written value
  641. */
  642. rd_val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  643. &err);
  644. if (((rd_val & bmask) == cmp_val) && !err)
  645. break;
  646. brcmf_dbg(SDIO, "KSO wr/rd retry:%d (max: %d) ERR:%x\n",
  647. try_cnt, MAX_KSO_ATTEMPTS, err);
  648. udelay(KSO_WAIT_US);
  649. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  650. wr_val, &err);
  651. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  652. return err;
  653. }
  654. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  655. /* Turn backplane clock on or off */
  656. static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  657. {
  658. int err;
  659. u8 clkctl, clkreq, devctl;
  660. unsigned long timeout;
  661. brcmf_dbg(SDIO, "Enter\n");
  662. clkctl = 0;
  663. if (bus->sr_enabled) {
  664. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  665. return 0;
  666. }
  667. if (on) {
  668. /* Request HT Avail */
  669. clkreq =
  670. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  671. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  672. clkreq, &err);
  673. if (err) {
  674. brcmf_err("HT Avail request error: %d\n", err);
  675. return -EBADE;
  676. }
  677. /* Check current status */
  678. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  679. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  680. if (err) {
  681. brcmf_err("HT Avail read error: %d\n", err);
  682. return -EBADE;
  683. }
  684. /* Go to pending and await interrupt if appropriate */
  685. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  686. /* Allow only clock-available interrupt */
  687. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  688. SBSDIO_DEVICE_CTL, &err);
  689. if (err) {
  690. brcmf_err("Devctl error setting CA: %d\n",
  691. err);
  692. return -EBADE;
  693. }
  694. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  695. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  696. devctl, &err);
  697. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  698. bus->clkstate = CLK_PENDING;
  699. return 0;
  700. } else if (bus->clkstate == CLK_PENDING) {
  701. /* Cancel CA-only interrupt filter */
  702. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  703. SBSDIO_DEVICE_CTL, &err);
  704. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  705. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  706. devctl, &err);
  707. }
  708. /* Otherwise, wait here (polling) for HT Avail */
  709. timeout = jiffies +
  710. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  711. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  712. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  713. SBSDIO_FUNC1_CHIPCLKCSR,
  714. &err);
  715. if (time_after(jiffies, timeout))
  716. break;
  717. else
  718. usleep_range(5000, 10000);
  719. }
  720. if (err) {
  721. brcmf_err("HT Avail request error: %d\n", err);
  722. return -EBADE;
  723. }
  724. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  725. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  726. PMU_MAX_TRANSITION_DLY, clkctl);
  727. return -EBADE;
  728. }
  729. /* Mark clock available */
  730. bus->clkstate = CLK_AVAIL;
  731. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  732. #if defined(DEBUG)
  733. if (!bus->alp_only) {
  734. if (SBSDIO_ALPONLY(clkctl))
  735. brcmf_err("HT Clock should be on\n");
  736. }
  737. #endif /* defined (DEBUG) */
  738. } else {
  739. clkreq = 0;
  740. if (bus->clkstate == CLK_PENDING) {
  741. /* Cancel CA-only interrupt filter */
  742. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  743. SBSDIO_DEVICE_CTL, &err);
  744. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  745. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  746. devctl, &err);
  747. }
  748. bus->clkstate = CLK_SDONLY;
  749. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  750. clkreq, &err);
  751. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  752. if (err) {
  753. brcmf_err("Failed access turning clock off: %d\n",
  754. err);
  755. return -EBADE;
  756. }
  757. }
  758. return 0;
  759. }
  760. /* Change idle/active SD state */
  761. static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
  762. {
  763. brcmf_dbg(SDIO, "Enter\n");
  764. if (on)
  765. bus->clkstate = CLK_SDONLY;
  766. else
  767. bus->clkstate = CLK_NONE;
  768. return 0;
  769. }
  770. /* Transition SD and backplane clock readiness */
  771. static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  772. {
  773. #ifdef DEBUG
  774. uint oldstate = bus->clkstate;
  775. #endif /* DEBUG */
  776. brcmf_dbg(SDIO, "Enter\n");
  777. /* Early exit if we're already there */
  778. if (bus->clkstate == target) {
  779. if (target == CLK_AVAIL) {
  780. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  781. bus->activity = true;
  782. }
  783. return 0;
  784. }
  785. switch (target) {
  786. case CLK_AVAIL:
  787. /* Make sure SD clock is available */
  788. if (bus->clkstate == CLK_NONE)
  789. brcmf_sdio_sdclk(bus, true);
  790. /* Now request HT Avail on the backplane */
  791. brcmf_sdio_htclk(bus, true, pendok);
  792. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  793. bus->activity = true;
  794. break;
  795. case CLK_SDONLY:
  796. /* Remove HT request, or bring up SD clock */
  797. if (bus->clkstate == CLK_NONE)
  798. brcmf_sdio_sdclk(bus, true);
  799. else if (bus->clkstate == CLK_AVAIL)
  800. brcmf_sdio_htclk(bus, false, false);
  801. else
  802. brcmf_err("request for %d -> %d\n",
  803. bus->clkstate, target);
  804. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  805. break;
  806. case CLK_NONE:
  807. /* Make sure to remove HT request */
  808. if (bus->clkstate == CLK_AVAIL)
  809. brcmf_sdio_htclk(bus, false, false);
  810. /* Now remove the SD clock */
  811. brcmf_sdio_sdclk(bus, false);
  812. brcmf_sdio_wd_timer(bus, 0);
  813. break;
  814. }
  815. #ifdef DEBUG
  816. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  817. #endif /* DEBUG */
  818. return 0;
  819. }
  820. static int
  821. brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  822. {
  823. int err = 0;
  824. brcmf_dbg(SDIO, "Enter: request %s currently %s\n",
  825. (sleep ? "SLEEP" : "WAKE"),
  826. (bus->sleeping ? "SLEEP" : "WAKE"));
  827. /* If SR is enabled control bus state with KSO */
  828. if (bus->sr_enabled) {
  829. /* Done if we're already in the requested state */
  830. if (sleep == bus->sleeping)
  831. goto end;
  832. /* Going to sleep */
  833. if (sleep) {
  834. /* Don't sleep if something is pending */
  835. if (atomic_read(&bus->intstatus) ||
  836. atomic_read(&bus->ipend) > 0 ||
  837. (!atomic_read(&bus->fcstate) &&
  838. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  839. data_ok(bus)))
  840. return -EBUSY;
  841. err = brcmf_sdio_kso_control(bus, false);
  842. /* disable watchdog */
  843. if (!err)
  844. brcmf_sdio_wd_timer(bus, 0);
  845. } else {
  846. bus->idlecount = 0;
  847. err = brcmf_sdio_kso_control(bus, true);
  848. }
  849. if (!err) {
  850. /* Change state */
  851. bus->sleeping = sleep;
  852. brcmf_dbg(SDIO, "new state %s\n",
  853. (sleep ? "SLEEP" : "WAKE"));
  854. } else {
  855. brcmf_err("error while changing bus sleep state %d\n",
  856. err);
  857. return err;
  858. }
  859. }
  860. end:
  861. /* control clocks */
  862. if (sleep) {
  863. if (!bus->sr_enabled)
  864. brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
  865. } else {
  866. brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
  867. }
  868. return err;
  869. }
  870. #ifdef DEBUG
  871. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  872. {
  873. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  874. }
  875. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  876. struct sdpcm_shared *sh)
  877. {
  878. u32 addr;
  879. int rv;
  880. u32 shaddr = 0;
  881. struct sdpcm_shared_le sh_le;
  882. __le32 addr_le;
  883. shaddr = bus->ci->rambase + bus->ramsize - 4;
  884. /*
  885. * Read last word in socram to determine
  886. * address of sdpcm_shared structure
  887. */
  888. sdio_claim_host(bus->sdiodev->func[1]);
  889. brcmf_sdio_bus_sleep(bus, false, false);
  890. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr, (u8 *)&addr_le, 4);
  891. sdio_release_host(bus->sdiodev->func[1]);
  892. if (rv < 0)
  893. return rv;
  894. addr = le32_to_cpu(addr_le);
  895. brcmf_dbg(SDIO, "sdpcm_shared address 0x%08X\n", addr);
  896. /*
  897. * Check if addr is valid.
  898. * NVRAM length at the end of memory should have been overwritten.
  899. */
  900. if (!brcmf_sdio_valid_shared_address(addr)) {
  901. brcmf_err("invalid sdpcm_shared address 0x%08X\n",
  902. addr);
  903. return -EINVAL;
  904. }
  905. /* Read hndrte_shared structure */
  906. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  907. sizeof(struct sdpcm_shared_le));
  908. if (rv < 0)
  909. return rv;
  910. /* Endianness */
  911. sh->flags = le32_to_cpu(sh_le.flags);
  912. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  913. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  914. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  915. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  916. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  917. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  918. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  919. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  920. SDPCM_SHARED_VERSION,
  921. sh->flags & SDPCM_SHARED_VERSION_MASK);
  922. return -EPROTO;
  923. }
  924. return 0;
  925. }
  926. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  927. {
  928. struct sdpcm_shared sh;
  929. if (brcmf_sdio_readshared(bus, &sh) == 0)
  930. bus->console_addr = sh.console_addr;
  931. }
  932. #else
  933. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  934. {
  935. }
  936. #endif /* DEBUG */
  937. static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
  938. {
  939. u32 intstatus = 0;
  940. u32 hmb_data;
  941. u8 fcbits;
  942. int ret;
  943. brcmf_dbg(SDIO, "Enter\n");
  944. /* Read mailbox data and ack that we did so */
  945. ret = r_sdreg32(bus, &hmb_data,
  946. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  947. if (ret == 0)
  948. w_sdreg32(bus, SMB_INT_ACK,
  949. offsetof(struct sdpcmd_regs, tosbmailbox));
  950. bus->sdcnt.f1regdata += 2;
  951. /* Dongle recomposed rx frames, accept them again */
  952. if (hmb_data & HMB_DATA_NAKHANDLED) {
  953. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  954. bus->rx_seq);
  955. if (!bus->rxskip)
  956. brcmf_err("unexpected NAKHANDLED!\n");
  957. bus->rxskip = false;
  958. intstatus |= I_HMB_FRAME_IND;
  959. }
  960. /*
  961. * DEVREADY does not occur with gSPI.
  962. */
  963. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  964. bus->sdpcm_ver =
  965. (hmb_data & HMB_DATA_VERSION_MASK) >>
  966. HMB_DATA_VERSION_SHIFT;
  967. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  968. brcmf_err("Version mismatch, dongle reports %d, "
  969. "expecting %d\n",
  970. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  971. else
  972. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  973. bus->sdpcm_ver);
  974. /*
  975. * Retrieve console state address now that firmware should have
  976. * updated it.
  977. */
  978. brcmf_sdio_get_console_addr(bus);
  979. }
  980. /*
  981. * Flow Control has been moved into the RX headers and this out of band
  982. * method isn't used any more.
  983. * remaining backward compatible with older dongles.
  984. */
  985. if (hmb_data & HMB_DATA_FC) {
  986. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  987. HMB_DATA_FCDATA_SHIFT;
  988. if (fcbits & ~bus->flowcontrol)
  989. bus->sdcnt.fc_xoff++;
  990. if (bus->flowcontrol & ~fcbits)
  991. bus->sdcnt.fc_xon++;
  992. bus->sdcnt.fc_rcvd++;
  993. bus->flowcontrol = fcbits;
  994. }
  995. /* Shouldn't be any others */
  996. if (hmb_data & ~(HMB_DATA_DEVREADY |
  997. HMB_DATA_NAKHANDLED |
  998. HMB_DATA_FC |
  999. HMB_DATA_FWREADY |
  1000. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  1001. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  1002. hmb_data);
  1003. return intstatus;
  1004. }
  1005. static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  1006. {
  1007. uint retries = 0;
  1008. u16 lastrbc;
  1009. u8 hi, lo;
  1010. int err;
  1011. brcmf_err("%sterminate frame%s\n",
  1012. abort ? "abort command, " : "",
  1013. rtx ? ", send NAK" : "");
  1014. if (abort)
  1015. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  1016. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1017. SFC_RF_TERM, &err);
  1018. bus->sdcnt.f1regdata++;
  1019. /* Wait until the packet has been flushed (device/FIFO stable) */
  1020. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  1021. hi = brcmf_sdiod_regrb(bus->sdiodev,
  1022. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  1023. lo = brcmf_sdiod_regrb(bus->sdiodev,
  1024. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  1025. bus->sdcnt.f1regdata += 2;
  1026. if ((hi == 0) && (lo == 0))
  1027. break;
  1028. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  1029. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  1030. lastrbc, (hi << 8) + lo);
  1031. }
  1032. lastrbc = (hi << 8) + lo;
  1033. }
  1034. if (!retries)
  1035. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  1036. else
  1037. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  1038. if (rtx) {
  1039. bus->sdcnt.rxrtx++;
  1040. err = w_sdreg32(bus, SMB_NAK,
  1041. offsetof(struct sdpcmd_regs, tosbmailbox));
  1042. bus->sdcnt.f1regdata++;
  1043. if (err == 0)
  1044. bus->rxskip = true;
  1045. }
  1046. /* Clear partial in any case */
  1047. bus->cur_read.len = 0;
  1048. }
  1049. static void brcmf_sdio_txfail(struct brcmf_sdio *bus)
  1050. {
  1051. struct brcmf_sdio_dev *sdiodev = bus->sdiodev;
  1052. u8 i, hi, lo;
  1053. /* On failure, abort the command and terminate the frame */
  1054. brcmf_err("sdio error, abort command and terminate frame\n");
  1055. bus->sdcnt.tx_sderrs++;
  1056. brcmf_sdiod_abort(sdiodev, SDIO_FUNC_2);
  1057. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM, NULL);
  1058. bus->sdcnt.f1regdata++;
  1059. for (i = 0; i < 3; i++) {
  1060. hi = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1061. lo = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1062. bus->sdcnt.f1regdata += 2;
  1063. if ((hi == 0) && (lo == 0))
  1064. break;
  1065. }
  1066. }
  1067. /* return total length of buffer chain */
  1068. static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
  1069. {
  1070. struct sk_buff *p;
  1071. uint total;
  1072. total = 0;
  1073. skb_queue_walk(&bus->glom, p)
  1074. total += p->len;
  1075. return total;
  1076. }
  1077. static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
  1078. {
  1079. struct sk_buff *cur, *next;
  1080. skb_queue_walk_safe(&bus->glom, cur, next) {
  1081. skb_unlink(cur, &bus->glom);
  1082. brcmu_pkt_buf_free_skb(cur);
  1083. }
  1084. }
  1085. /**
  1086. * brcmfmac sdio bus specific header
  1087. * This is the lowest layer header wrapped on the packets transmitted between
  1088. * host and WiFi dongle which contains information needed for SDIO core and
  1089. * firmware
  1090. *
  1091. * It consists of 3 parts: hardware header, hardware extension header and
  1092. * software header
  1093. * hardware header (frame tag) - 4 bytes
  1094. * Byte 0~1: Frame length
  1095. * Byte 2~3: Checksum, bit-wise inverse of frame length
  1096. * hardware extension header - 8 bytes
  1097. * Tx glom mode only, N/A for Rx or normal Tx
  1098. * Byte 0~1: Packet length excluding hw frame tag
  1099. * Byte 2: Reserved
  1100. * Byte 3: Frame flags, bit 0: last frame indication
  1101. * Byte 4~5: Reserved
  1102. * Byte 6~7: Tail padding length
  1103. * software header - 8 bytes
  1104. * Byte 0: Rx/Tx sequence number
  1105. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  1106. * Byte 2: Length of next data frame, reserved for Tx
  1107. * Byte 3: Data offset
  1108. * Byte 4: Flow control bits, reserved for Tx
  1109. * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
  1110. * Byte 6~7: Reserved
  1111. */
  1112. #define SDPCM_HWHDR_LEN 4
  1113. #define SDPCM_HWEXT_LEN 8
  1114. #define SDPCM_SWHDR_LEN 8
  1115. #define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
  1116. /* software header */
  1117. #define SDPCM_SEQ_MASK 0x000000ff
  1118. #define SDPCM_SEQ_WRAP 256
  1119. #define SDPCM_CHANNEL_MASK 0x00000f00
  1120. #define SDPCM_CHANNEL_SHIFT 8
  1121. #define SDPCM_CONTROL_CHANNEL 0 /* Control */
  1122. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
  1123. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
  1124. #define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
  1125. #define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
  1126. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  1127. #define SDPCM_NEXTLEN_MASK 0x00ff0000
  1128. #define SDPCM_NEXTLEN_SHIFT 16
  1129. #define SDPCM_DOFFSET_MASK 0xff000000
  1130. #define SDPCM_DOFFSET_SHIFT 24
  1131. #define SDPCM_FCMASK_MASK 0x000000ff
  1132. #define SDPCM_WINDOW_MASK 0x0000ff00
  1133. #define SDPCM_WINDOW_SHIFT 8
  1134. static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
  1135. {
  1136. u32 hdrvalue;
  1137. hdrvalue = *(u32 *)swheader;
  1138. return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
  1139. }
  1140. static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
  1141. struct brcmf_sdio_hdrinfo *rd,
  1142. enum brcmf_sdio_frmtype type)
  1143. {
  1144. u16 len, checksum;
  1145. u8 rx_seq, fc, tx_seq_max;
  1146. u32 swheader;
  1147. trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
  1148. /* hw header */
  1149. len = get_unaligned_le16(header);
  1150. checksum = get_unaligned_le16(header + sizeof(u16));
  1151. /* All zero means no more to read */
  1152. if (!(len | checksum)) {
  1153. bus->rxpending = false;
  1154. return -ENODATA;
  1155. }
  1156. if ((u16)(~(len ^ checksum))) {
  1157. brcmf_err("HW header checksum error\n");
  1158. bus->sdcnt.rx_badhdr++;
  1159. brcmf_sdio_rxfail(bus, false, false);
  1160. return -EIO;
  1161. }
  1162. if (len < SDPCM_HDRLEN) {
  1163. brcmf_err("HW header length error\n");
  1164. return -EPROTO;
  1165. }
  1166. if (type == BRCMF_SDIO_FT_SUPER &&
  1167. (roundup(len, bus->blocksize) != rd->len)) {
  1168. brcmf_err("HW superframe header length error\n");
  1169. return -EPROTO;
  1170. }
  1171. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  1172. brcmf_err("HW subframe header length error\n");
  1173. return -EPROTO;
  1174. }
  1175. rd->len = len;
  1176. /* software header */
  1177. header += SDPCM_HWHDR_LEN;
  1178. swheader = le32_to_cpu(*(__le32 *)header);
  1179. if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
  1180. brcmf_err("Glom descriptor found in superframe head\n");
  1181. rd->len = 0;
  1182. return -EINVAL;
  1183. }
  1184. rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
  1185. rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
  1186. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  1187. type != BRCMF_SDIO_FT_SUPER) {
  1188. brcmf_err("HW header length too long\n");
  1189. bus->sdcnt.rx_toolong++;
  1190. brcmf_sdio_rxfail(bus, false, false);
  1191. rd->len = 0;
  1192. return -EPROTO;
  1193. }
  1194. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  1195. brcmf_err("Wrong channel for superframe\n");
  1196. rd->len = 0;
  1197. return -EINVAL;
  1198. }
  1199. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  1200. rd->channel != SDPCM_EVENT_CHANNEL) {
  1201. brcmf_err("Wrong channel for subframe\n");
  1202. rd->len = 0;
  1203. return -EINVAL;
  1204. }
  1205. rd->dat_offset = brcmf_sdio_getdatoffset(header);
  1206. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  1207. brcmf_err("seq %d: bad data offset\n", rx_seq);
  1208. bus->sdcnt.rx_badhdr++;
  1209. brcmf_sdio_rxfail(bus, false, false);
  1210. rd->len = 0;
  1211. return -ENXIO;
  1212. }
  1213. if (rd->seq_num != rx_seq) {
  1214. brcmf_err("seq %d: sequence number error, expect %d\n",
  1215. rx_seq, rd->seq_num);
  1216. bus->sdcnt.rx_badseq++;
  1217. rd->seq_num = rx_seq;
  1218. }
  1219. /* no need to check the reset for subframe */
  1220. if (type == BRCMF_SDIO_FT_SUB)
  1221. return 0;
  1222. rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
  1223. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  1224. /* only warm for NON glom packet */
  1225. if (rd->channel != SDPCM_GLOM_CHANNEL)
  1226. brcmf_err("seq %d: next length error\n", rx_seq);
  1227. rd->len_nxtfrm = 0;
  1228. }
  1229. swheader = le32_to_cpu(*(__le32 *)(header + 4));
  1230. fc = swheader & SDPCM_FCMASK_MASK;
  1231. if (bus->flowcontrol != fc) {
  1232. if (~bus->flowcontrol & fc)
  1233. bus->sdcnt.fc_xoff++;
  1234. if (bus->flowcontrol & ~fc)
  1235. bus->sdcnt.fc_xon++;
  1236. bus->sdcnt.fc_rcvd++;
  1237. bus->flowcontrol = fc;
  1238. }
  1239. tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
  1240. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  1241. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  1242. tx_seq_max = bus->tx_seq + 2;
  1243. }
  1244. bus->tx_max = tx_seq_max;
  1245. return 0;
  1246. }
  1247. static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
  1248. {
  1249. *(__le16 *)header = cpu_to_le16(frm_length);
  1250. *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
  1251. }
  1252. static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
  1253. struct brcmf_sdio_hdrinfo *hd_info)
  1254. {
  1255. u32 hdrval;
  1256. u8 hdr_offset;
  1257. brcmf_sdio_update_hwhdr(header, hd_info->len);
  1258. hdr_offset = SDPCM_HWHDR_LEN;
  1259. if (bus->txglom) {
  1260. hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
  1261. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1262. hdrval = (u16)hd_info->tail_pad << 16;
  1263. *(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
  1264. hdr_offset += SDPCM_HWEXT_LEN;
  1265. }
  1266. hdrval = hd_info->seq_num;
  1267. hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
  1268. SDPCM_CHANNEL_MASK;
  1269. hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
  1270. SDPCM_DOFFSET_MASK;
  1271. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1272. *(((__le32 *)(header + hdr_offset)) + 1) = 0;
  1273. trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
  1274. }
  1275. static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  1276. {
  1277. u16 dlen, totlen;
  1278. u8 *dptr, num = 0;
  1279. u16 sublen;
  1280. struct sk_buff *pfirst, *pnext;
  1281. int errcode;
  1282. u8 doff, sfdoff;
  1283. struct brcmf_sdio_hdrinfo rd_new;
  1284. /* If packets, issue read(s) and send up packet chain */
  1285. /* Return sequence numbers consumed? */
  1286. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1287. bus->glomd, skb_peek(&bus->glom));
  1288. /* If there's a descriptor, generate the packet chain */
  1289. if (bus->glomd) {
  1290. pfirst = pnext = NULL;
  1291. dlen = (u16) (bus->glomd->len);
  1292. dptr = bus->glomd->data;
  1293. if (!dlen || (dlen & 1)) {
  1294. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1295. dlen);
  1296. dlen = 0;
  1297. }
  1298. for (totlen = num = 0; dlen; num++) {
  1299. /* Get (and move past) next length */
  1300. sublen = get_unaligned_le16(dptr);
  1301. dlen -= sizeof(u16);
  1302. dptr += sizeof(u16);
  1303. if ((sublen < SDPCM_HDRLEN) ||
  1304. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1305. brcmf_err("descriptor len %d bad: %d\n",
  1306. num, sublen);
  1307. pnext = NULL;
  1308. break;
  1309. }
  1310. if (sublen % bus->sgentry_align) {
  1311. brcmf_err("sublen %d not multiple of %d\n",
  1312. sublen, bus->sgentry_align);
  1313. }
  1314. totlen += sublen;
  1315. /* For last frame, adjust read len so total
  1316. is a block multiple */
  1317. if (!dlen) {
  1318. sublen +=
  1319. (roundup(totlen, bus->blocksize) - totlen);
  1320. totlen = roundup(totlen, bus->blocksize);
  1321. }
  1322. /* Allocate/chain packet for next subframe */
  1323. pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
  1324. if (pnext == NULL) {
  1325. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1326. num, sublen);
  1327. break;
  1328. }
  1329. skb_queue_tail(&bus->glom, pnext);
  1330. /* Adhere to start alignment requirements */
  1331. pkt_align(pnext, sublen, bus->sgentry_align);
  1332. }
  1333. /* If all allocations succeeded, save packet chain
  1334. in bus structure */
  1335. if (pnext) {
  1336. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1337. totlen, num);
  1338. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1339. totlen != bus->cur_read.len) {
  1340. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1341. bus->cur_read.len, totlen, rxseq);
  1342. }
  1343. pfirst = pnext = NULL;
  1344. } else {
  1345. brcmf_sdio_free_glom(bus);
  1346. num = 0;
  1347. }
  1348. /* Done with descriptor packet */
  1349. brcmu_pkt_buf_free_skb(bus->glomd);
  1350. bus->glomd = NULL;
  1351. bus->cur_read.len = 0;
  1352. }
  1353. /* Ok -- either we just generated a packet chain,
  1354. or had one from before */
  1355. if (!skb_queue_empty(&bus->glom)) {
  1356. if (BRCMF_GLOM_ON()) {
  1357. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1358. skb_queue_walk(&bus->glom, pnext) {
  1359. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1360. pnext, (u8 *) (pnext->data),
  1361. pnext->len, pnext->len);
  1362. }
  1363. }
  1364. pfirst = skb_peek(&bus->glom);
  1365. dlen = (u16) brcmf_sdio_glom_len(bus);
  1366. /* Do an SDIO read for the superframe. Configurable iovar to
  1367. * read directly into the chained packet, or allocate a large
  1368. * packet and and copy into the chain.
  1369. */
  1370. sdio_claim_host(bus->sdiodev->func[1]);
  1371. errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
  1372. &bus->glom, dlen);
  1373. sdio_release_host(bus->sdiodev->func[1]);
  1374. bus->sdcnt.f2rxdata++;
  1375. /* On failure, kill the superframe, allow a couple retries */
  1376. if (errcode < 0) {
  1377. brcmf_err("glom read of %d bytes failed: %d\n",
  1378. dlen, errcode);
  1379. sdio_claim_host(bus->sdiodev->func[1]);
  1380. if (bus->glomerr++ < 3) {
  1381. brcmf_sdio_rxfail(bus, true, true);
  1382. } else {
  1383. bus->glomerr = 0;
  1384. brcmf_sdio_rxfail(bus, true, false);
  1385. bus->sdcnt.rxglomfail++;
  1386. brcmf_sdio_free_glom(bus);
  1387. }
  1388. sdio_release_host(bus->sdiodev->func[1]);
  1389. return 0;
  1390. }
  1391. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1392. pfirst->data, min_t(int, pfirst->len, 48),
  1393. "SUPERFRAME:\n");
  1394. rd_new.seq_num = rxseq;
  1395. rd_new.len = dlen;
  1396. sdio_claim_host(bus->sdiodev->func[1]);
  1397. errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
  1398. BRCMF_SDIO_FT_SUPER);
  1399. sdio_release_host(bus->sdiodev->func[1]);
  1400. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1401. /* Remove superframe header, remember offset */
  1402. skb_pull(pfirst, rd_new.dat_offset);
  1403. sfdoff = rd_new.dat_offset;
  1404. num = 0;
  1405. /* Validate all the subframe headers */
  1406. skb_queue_walk(&bus->glom, pnext) {
  1407. /* leave when invalid subframe is found */
  1408. if (errcode)
  1409. break;
  1410. rd_new.len = pnext->len;
  1411. rd_new.seq_num = rxseq++;
  1412. sdio_claim_host(bus->sdiodev->func[1]);
  1413. errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
  1414. BRCMF_SDIO_FT_SUB);
  1415. sdio_release_host(bus->sdiodev->func[1]);
  1416. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1417. pnext->data, 32, "subframe:\n");
  1418. num++;
  1419. }
  1420. if (errcode) {
  1421. /* Terminate frame on error, request
  1422. a couple retries */
  1423. sdio_claim_host(bus->sdiodev->func[1]);
  1424. if (bus->glomerr++ < 3) {
  1425. /* Restore superframe header space */
  1426. skb_push(pfirst, sfdoff);
  1427. brcmf_sdio_rxfail(bus, true, true);
  1428. } else {
  1429. bus->glomerr = 0;
  1430. brcmf_sdio_rxfail(bus, true, false);
  1431. bus->sdcnt.rxglomfail++;
  1432. brcmf_sdio_free_glom(bus);
  1433. }
  1434. sdio_release_host(bus->sdiodev->func[1]);
  1435. bus->cur_read.len = 0;
  1436. return 0;
  1437. }
  1438. /* Basic SD framing looks ok - process each packet (header) */
  1439. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1440. dptr = (u8 *) (pfirst->data);
  1441. sublen = get_unaligned_le16(dptr);
  1442. doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
  1443. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1444. dptr, pfirst->len,
  1445. "Rx Subframe Data:\n");
  1446. __skb_trim(pfirst, sublen);
  1447. skb_pull(pfirst, doff);
  1448. if (pfirst->len == 0) {
  1449. skb_unlink(pfirst, &bus->glom);
  1450. brcmu_pkt_buf_free_skb(pfirst);
  1451. continue;
  1452. }
  1453. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1454. pfirst->data,
  1455. min_t(int, pfirst->len, 32),
  1456. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1457. bus->glom.qlen, pfirst, pfirst->data,
  1458. pfirst->len, pfirst->next,
  1459. pfirst->prev);
  1460. skb_unlink(pfirst, &bus->glom);
  1461. brcmf_rx_frame(bus->sdiodev->dev, pfirst);
  1462. bus->sdcnt.rxglompkts++;
  1463. }
  1464. bus->sdcnt.rxglomframes++;
  1465. }
  1466. return num;
  1467. }
  1468. static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1469. bool *pending)
  1470. {
  1471. DECLARE_WAITQUEUE(wait, current);
  1472. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1473. /* Wait until control frame is available */
  1474. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1475. set_current_state(TASK_INTERRUPTIBLE);
  1476. while (!(*condition) && (!signal_pending(current) && timeout))
  1477. timeout = schedule_timeout(timeout);
  1478. if (signal_pending(current))
  1479. *pending = true;
  1480. set_current_state(TASK_RUNNING);
  1481. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1482. return timeout;
  1483. }
  1484. static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
  1485. {
  1486. if (waitqueue_active(&bus->dcmd_resp_wait))
  1487. wake_up_interruptible(&bus->dcmd_resp_wait);
  1488. return 0;
  1489. }
  1490. static void
  1491. brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1492. {
  1493. uint rdlen, pad;
  1494. u8 *buf = NULL, *rbuf;
  1495. int sdret;
  1496. brcmf_dbg(TRACE, "Enter\n");
  1497. if (bus->rxblen)
  1498. buf = vzalloc(bus->rxblen);
  1499. if (!buf)
  1500. goto done;
  1501. rbuf = bus->rxbuf;
  1502. pad = ((unsigned long)rbuf % bus->head_align);
  1503. if (pad)
  1504. rbuf += (bus->head_align - pad);
  1505. /* Copy the already-read portion over */
  1506. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1507. if (len <= BRCMF_FIRSTREAD)
  1508. goto gotpkt;
  1509. /* Raise rdlen to next SDIO block to avoid tail command */
  1510. rdlen = len - BRCMF_FIRSTREAD;
  1511. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1512. pad = bus->blocksize - (rdlen % bus->blocksize);
  1513. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1514. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1515. rdlen += pad;
  1516. } else if (rdlen % bus->head_align) {
  1517. rdlen += bus->head_align - (rdlen % bus->head_align);
  1518. }
  1519. /* Drop if the read is too big or it exceeds our maximum */
  1520. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1521. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1522. rdlen, bus->sdiodev->bus_if->maxctl);
  1523. brcmf_sdio_rxfail(bus, false, false);
  1524. goto done;
  1525. }
  1526. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1527. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1528. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1529. bus->sdcnt.rx_toolong++;
  1530. brcmf_sdio_rxfail(bus, false, false);
  1531. goto done;
  1532. }
  1533. /* Read remain of frame body */
  1534. sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
  1535. bus->sdcnt.f2rxdata++;
  1536. /* Control frame failures need retransmission */
  1537. if (sdret < 0) {
  1538. brcmf_err("read %d control bytes failed: %d\n",
  1539. rdlen, sdret);
  1540. bus->sdcnt.rxc_errors++;
  1541. brcmf_sdio_rxfail(bus, true, true);
  1542. goto done;
  1543. } else
  1544. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1545. gotpkt:
  1546. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1547. buf, len, "RxCtrl:\n");
  1548. /* Point to valid data and indicate its length */
  1549. spin_lock_bh(&bus->rxctl_lock);
  1550. if (bus->rxctl) {
  1551. brcmf_err("last control frame is being processed.\n");
  1552. spin_unlock_bh(&bus->rxctl_lock);
  1553. vfree(buf);
  1554. goto done;
  1555. }
  1556. bus->rxctl = buf + doff;
  1557. bus->rxctl_orig = buf;
  1558. bus->rxlen = len - doff;
  1559. spin_unlock_bh(&bus->rxctl_lock);
  1560. done:
  1561. /* Awake any waiters */
  1562. brcmf_sdio_dcmd_resp_wake(bus);
  1563. }
  1564. /* Pad read to blocksize for efficiency */
  1565. static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1566. {
  1567. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1568. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1569. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1570. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1571. *rdlen += *pad;
  1572. } else if (*rdlen % bus->head_align) {
  1573. *rdlen += bus->head_align - (*rdlen % bus->head_align);
  1574. }
  1575. }
  1576. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1577. {
  1578. struct sk_buff *pkt; /* Packet for event or data frames */
  1579. u16 pad; /* Number of pad bytes to read */
  1580. uint rxleft = 0; /* Remaining number of frames allowed */
  1581. int ret; /* Return code from calls */
  1582. uint rxcount = 0; /* Total frames read */
  1583. struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
  1584. u8 head_read = 0;
  1585. brcmf_dbg(TRACE, "Enter\n");
  1586. /* Not finished unless we encounter no more frames indication */
  1587. bus->rxpending = true;
  1588. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1589. !bus->rxskip && rxleft && brcmf_bus_ready(bus->sdiodev->bus_if);
  1590. rd->seq_num++, rxleft--) {
  1591. /* Handle glomming separately */
  1592. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1593. u8 cnt;
  1594. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1595. bus->glomd, skb_peek(&bus->glom));
  1596. cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
  1597. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1598. rd->seq_num += cnt - 1;
  1599. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1600. continue;
  1601. }
  1602. rd->len_left = rd->len;
  1603. /* read header first for unknow frame length */
  1604. sdio_claim_host(bus->sdiodev->func[1]);
  1605. if (!rd->len) {
  1606. ret = brcmf_sdiod_recv_buf(bus->sdiodev,
  1607. bus->rxhdr, BRCMF_FIRSTREAD);
  1608. bus->sdcnt.f2rxhdrs++;
  1609. if (ret < 0) {
  1610. brcmf_err("RXHEADER FAILED: %d\n",
  1611. ret);
  1612. bus->sdcnt.rx_hdrfail++;
  1613. brcmf_sdio_rxfail(bus, true, true);
  1614. sdio_release_host(bus->sdiodev->func[1]);
  1615. continue;
  1616. }
  1617. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1618. bus->rxhdr, SDPCM_HDRLEN,
  1619. "RxHdr:\n");
  1620. if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
  1621. BRCMF_SDIO_FT_NORMAL)) {
  1622. sdio_release_host(bus->sdiodev->func[1]);
  1623. if (!bus->rxpending)
  1624. break;
  1625. else
  1626. continue;
  1627. }
  1628. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1629. brcmf_sdio_read_control(bus, bus->rxhdr,
  1630. rd->len,
  1631. rd->dat_offset);
  1632. /* prepare the descriptor for the next read */
  1633. rd->len = rd->len_nxtfrm << 4;
  1634. rd->len_nxtfrm = 0;
  1635. /* treat all packet as event if we don't know */
  1636. rd->channel = SDPCM_EVENT_CHANNEL;
  1637. sdio_release_host(bus->sdiodev->func[1]);
  1638. continue;
  1639. }
  1640. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1641. rd->len - BRCMF_FIRSTREAD : 0;
  1642. head_read = BRCMF_FIRSTREAD;
  1643. }
  1644. brcmf_sdio_pad(bus, &pad, &rd->len_left);
  1645. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1646. bus->head_align);
  1647. if (!pkt) {
  1648. /* Give up on data, request rtx of events */
  1649. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1650. brcmf_sdio_rxfail(bus, false,
  1651. RETRYCHAN(rd->channel));
  1652. sdio_release_host(bus->sdiodev->func[1]);
  1653. continue;
  1654. }
  1655. skb_pull(pkt, head_read);
  1656. pkt_align(pkt, rd->len_left, bus->head_align);
  1657. ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
  1658. bus->sdcnt.f2rxdata++;
  1659. sdio_release_host(bus->sdiodev->func[1]);
  1660. if (ret < 0) {
  1661. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1662. rd->len, rd->channel, ret);
  1663. brcmu_pkt_buf_free_skb(pkt);
  1664. sdio_claim_host(bus->sdiodev->func[1]);
  1665. brcmf_sdio_rxfail(bus, true,
  1666. RETRYCHAN(rd->channel));
  1667. sdio_release_host(bus->sdiodev->func[1]);
  1668. continue;
  1669. }
  1670. if (head_read) {
  1671. skb_push(pkt, head_read);
  1672. memcpy(pkt->data, bus->rxhdr, head_read);
  1673. head_read = 0;
  1674. } else {
  1675. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1676. rd_new.seq_num = rd->seq_num;
  1677. sdio_claim_host(bus->sdiodev->func[1]);
  1678. if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
  1679. BRCMF_SDIO_FT_NORMAL)) {
  1680. rd->len = 0;
  1681. brcmu_pkt_buf_free_skb(pkt);
  1682. }
  1683. bus->sdcnt.rx_readahead_cnt++;
  1684. if (rd->len != roundup(rd_new.len, 16)) {
  1685. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1686. rd->len,
  1687. roundup(rd_new.len, 16) >> 4);
  1688. rd->len = 0;
  1689. brcmf_sdio_rxfail(bus, true, true);
  1690. sdio_release_host(bus->sdiodev->func[1]);
  1691. brcmu_pkt_buf_free_skb(pkt);
  1692. continue;
  1693. }
  1694. sdio_release_host(bus->sdiodev->func[1]);
  1695. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1696. rd->channel = rd_new.channel;
  1697. rd->dat_offset = rd_new.dat_offset;
  1698. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1699. BRCMF_DATA_ON()) &&
  1700. BRCMF_HDRS_ON(),
  1701. bus->rxhdr, SDPCM_HDRLEN,
  1702. "RxHdr:\n");
  1703. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1704. brcmf_err("readahead on control packet %d?\n",
  1705. rd_new.seq_num);
  1706. /* Force retry w/normal header read */
  1707. rd->len = 0;
  1708. sdio_claim_host(bus->sdiodev->func[1]);
  1709. brcmf_sdio_rxfail(bus, false, true);
  1710. sdio_release_host(bus->sdiodev->func[1]);
  1711. brcmu_pkt_buf_free_skb(pkt);
  1712. continue;
  1713. }
  1714. }
  1715. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1716. pkt->data, rd->len, "Rx Data:\n");
  1717. /* Save superframe descriptor and allocate packet frame */
  1718. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1719. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
  1720. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1721. rd->len);
  1722. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1723. pkt->data, rd->len,
  1724. "Glom Data:\n");
  1725. __skb_trim(pkt, rd->len);
  1726. skb_pull(pkt, SDPCM_HDRLEN);
  1727. bus->glomd = pkt;
  1728. } else {
  1729. brcmf_err("%s: glom superframe w/o "
  1730. "descriptor!\n", __func__);
  1731. sdio_claim_host(bus->sdiodev->func[1]);
  1732. brcmf_sdio_rxfail(bus, false, false);
  1733. sdio_release_host(bus->sdiodev->func[1]);
  1734. }
  1735. /* prepare the descriptor for the next read */
  1736. rd->len = rd->len_nxtfrm << 4;
  1737. rd->len_nxtfrm = 0;
  1738. /* treat all packet as event if we don't know */
  1739. rd->channel = SDPCM_EVENT_CHANNEL;
  1740. continue;
  1741. }
  1742. /* Fill in packet len and prio, deliver upward */
  1743. __skb_trim(pkt, rd->len);
  1744. skb_pull(pkt, rd->dat_offset);
  1745. /* prepare the descriptor for the next read */
  1746. rd->len = rd->len_nxtfrm << 4;
  1747. rd->len_nxtfrm = 0;
  1748. /* treat all packet as event if we don't know */
  1749. rd->channel = SDPCM_EVENT_CHANNEL;
  1750. if (pkt->len == 0) {
  1751. brcmu_pkt_buf_free_skb(pkt);
  1752. continue;
  1753. }
  1754. brcmf_rx_frame(bus->sdiodev->dev, pkt);
  1755. }
  1756. rxcount = maxframes - rxleft;
  1757. /* Message if we hit the limit */
  1758. if (!rxleft)
  1759. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1760. else
  1761. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1762. /* Back off rxseq if awaiting rtx, update rx_seq */
  1763. if (bus->rxskip)
  1764. rd->seq_num--;
  1765. bus->rx_seq = rd->seq_num;
  1766. return rxcount;
  1767. }
  1768. static void
  1769. brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
  1770. {
  1771. if (waitqueue_active(&bus->ctrl_wait))
  1772. wake_up_interruptible(&bus->ctrl_wait);
  1773. return;
  1774. }
  1775. static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
  1776. {
  1777. u16 head_pad;
  1778. u8 *dat_buf;
  1779. dat_buf = (u8 *)(pkt->data);
  1780. /* Check head padding */
  1781. head_pad = ((unsigned long)dat_buf % bus->head_align);
  1782. if (head_pad) {
  1783. if (skb_headroom(pkt) < head_pad) {
  1784. bus->sdiodev->bus_if->tx_realloc++;
  1785. head_pad = 0;
  1786. if (skb_cow(pkt, head_pad))
  1787. return -ENOMEM;
  1788. }
  1789. skb_push(pkt, head_pad);
  1790. dat_buf = (u8 *)(pkt->data);
  1791. memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
  1792. }
  1793. return head_pad;
  1794. }
  1795. /**
  1796. * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
  1797. * bus layer usage.
  1798. */
  1799. /* flag marking a dummy skb added for DMA alignment requirement */
  1800. #define ALIGN_SKB_FLAG 0x8000
  1801. /* bit mask of data length chopped from the previous packet */
  1802. #define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
  1803. static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
  1804. struct sk_buff_head *pktq,
  1805. struct sk_buff *pkt, u16 total_len)
  1806. {
  1807. struct brcmf_sdio_dev *sdiodev;
  1808. struct sk_buff *pkt_pad;
  1809. u16 tail_pad, tail_chop, chain_pad;
  1810. unsigned int blksize;
  1811. bool lastfrm;
  1812. int ntail, ret;
  1813. sdiodev = bus->sdiodev;
  1814. blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
  1815. /* sg entry alignment should be a divisor of block size */
  1816. WARN_ON(blksize % bus->sgentry_align);
  1817. /* Check tail padding */
  1818. lastfrm = skb_queue_is_last(pktq, pkt);
  1819. tail_pad = 0;
  1820. tail_chop = pkt->len % bus->sgentry_align;
  1821. if (tail_chop)
  1822. tail_pad = bus->sgentry_align - tail_chop;
  1823. chain_pad = (total_len + tail_pad) % blksize;
  1824. if (lastfrm && chain_pad)
  1825. tail_pad += blksize - chain_pad;
  1826. if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
  1827. pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop +
  1828. bus->head_align);
  1829. if (pkt_pad == NULL)
  1830. return -ENOMEM;
  1831. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
  1832. if (unlikely(ret < 0))
  1833. return ret;
  1834. memcpy(pkt_pad->data,
  1835. pkt->data + pkt->len - tail_chop,
  1836. tail_chop);
  1837. *(u16 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
  1838. skb_trim(pkt, pkt->len - tail_chop);
  1839. skb_trim(pkt_pad, tail_pad + tail_chop);
  1840. __skb_queue_after(pktq, pkt, pkt_pad);
  1841. } else {
  1842. ntail = pkt->data_len + tail_pad -
  1843. (pkt->end - pkt->tail);
  1844. if (skb_cloned(pkt) || ntail > 0)
  1845. if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
  1846. return -ENOMEM;
  1847. if (skb_linearize(pkt))
  1848. return -ENOMEM;
  1849. __skb_put(pkt, tail_pad);
  1850. }
  1851. return tail_pad;
  1852. }
  1853. /**
  1854. * brcmf_sdio_txpkt_prep - packet preparation for transmit
  1855. * @bus: brcmf_sdio structure pointer
  1856. * @pktq: packet list pointer
  1857. * @chan: virtual channel to transmit the packet
  1858. *
  1859. * Processes to be applied to the packet
  1860. * - Align data buffer pointer
  1861. * - Align data buffer length
  1862. * - Prepare header
  1863. * Return: negative value if there is error
  1864. */
  1865. static int
  1866. brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1867. uint chan)
  1868. {
  1869. u16 head_pad, total_len;
  1870. struct sk_buff *pkt_next;
  1871. u8 txseq;
  1872. int ret;
  1873. struct brcmf_sdio_hdrinfo hd_info = {0};
  1874. txseq = bus->tx_seq;
  1875. total_len = 0;
  1876. skb_queue_walk(pktq, pkt_next) {
  1877. /* alignment packet inserted in previous
  1878. * loop cycle can be skipped as it is
  1879. * already properly aligned and does not
  1880. * need an sdpcm header.
  1881. */
  1882. if (*(u16 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
  1883. continue;
  1884. /* align packet data pointer */
  1885. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
  1886. if (ret < 0)
  1887. return ret;
  1888. head_pad = (u16)ret;
  1889. if (head_pad)
  1890. memset(pkt_next->data + bus->tx_hdrlen, 0, head_pad);
  1891. total_len += pkt_next->len;
  1892. hd_info.len = pkt_next->len;
  1893. hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
  1894. if (bus->txglom && pktq->qlen > 1) {
  1895. ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
  1896. pkt_next, total_len);
  1897. if (ret < 0)
  1898. return ret;
  1899. hd_info.tail_pad = (u16)ret;
  1900. total_len += (u16)ret;
  1901. }
  1902. hd_info.channel = chan;
  1903. hd_info.dat_offset = head_pad + bus->tx_hdrlen;
  1904. hd_info.seq_num = txseq++;
  1905. /* Now fill the header */
  1906. brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);
  1907. if (BRCMF_BYTES_ON() &&
  1908. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1909. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
  1910. brcmf_dbg_hex_dump(true, pkt_next->data, hd_info.len,
  1911. "Tx Frame:\n");
  1912. else if (BRCMF_HDRS_ON())
  1913. brcmf_dbg_hex_dump(true, pkt_next->data,
  1914. head_pad + bus->tx_hdrlen,
  1915. "Tx Header:\n");
  1916. }
  1917. /* Hardware length tag of the first packet should be total
  1918. * length of the chain (including padding)
  1919. */
  1920. if (bus->txglom)
  1921. brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
  1922. return 0;
  1923. }
  1924. /**
  1925. * brcmf_sdio_txpkt_postp - packet post processing for transmit
  1926. * @bus: brcmf_sdio structure pointer
  1927. * @pktq: packet list pointer
  1928. *
  1929. * Processes to be applied to the packet
  1930. * - Remove head padding
  1931. * - Remove tail padding
  1932. */
  1933. static void
  1934. brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
  1935. {
  1936. u8 *hdr;
  1937. u32 dat_offset;
  1938. u16 tail_pad;
  1939. u16 dummy_flags, chop_len;
  1940. struct sk_buff *pkt_next, *tmp, *pkt_prev;
  1941. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1942. dummy_flags = *(u16 *)(pkt_next->cb);
  1943. if (dummy_flags & ALIGN_SKB_FLAG) {
  1944. chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
  1945. if (chop_len) {
  1946. pkt_prev = pkt_next->prev;
  1947. skb_put(pkt_prev, chop_len);
  1948. }
  1949. __skb_unlink(pkt_next, pktq);
  1950. brcmu_pkt_buf_free_skb(pkt_next);
  1951. } else {
  1952. hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
  1953. dat_offset = le32_to_cpu(*(__le32 *)hdr);
  1954. dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
  1955. SDPCM_DOFFSET_SHIFT;
  1956. skb_pull(pkt_next, dat_offset);
  1957. if (bus->txglom) {
  1958. tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
  1959. skb_trim(pkt_next, pkt_next->len - tail_pad);
  1960. }
  1961. }
  1962. }
  1963. }
  1964. /* Writes a HW/SW header into the packet and sends it. */
  1965. /* Assumes: (a) header space already there, (b) caller holds lock */
  1966. static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1967. uint chan)
  1968. {
  1969. int ret;
  1970. struct sk_buff *pkt_next, *tmp;
  1971. brcmf_dbg(TRACE, "Enter\n");
  1972. ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
  1973. if (ret)
  1974. goto done;
  1975. sdio_claim_host(bus->sdiodev->func[1]);
  1976. ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
  1977. bus->sdcnt.f2txdata++;
  1978. if (ret < 0)
  1979. brcmf_sdio_txfail(bus);
  1980. sdio_release_host(bus->sdiodev->func[1]);
  1981. done:
  1982. brcmf_sdio_txpkt_postp(bus, pktq);
  1983. if (ret == 0)
  1984. bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
  1985. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1986. __skb_unlink(pkt_next, pktq);
  1987. brcmf_txcomplete(bus->sdiodev->dev, pkt_next, ret == 0);
  1988. }
  1989. return ret;
  1990. }
  1991. static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1992. {
  1993. struct sk_buff *pkt;
  1994. struct sk_buff_head pktq;
  1995. u32 intstatus = 0;
  1996. int ret = 0, prec_out, i;
  1997. uint cnt = 0;
  1998. u8 tx_prec_map, pkt_num;
  1999. brcmf_dbg(TRACE, "Enter\n");
  2000. tx_prec_map = ~bus->flowcontrol;
  2001. /* Send frames until the limit or some other event */
  2002. for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
  2003. pkt_num = 1;
  2004. __skb_queue_head_init(&pktq);
  2005. if (bus->txglom)
  2006. pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
  2007. bus->sdiodev->txglomsz);
  2008. pkt_num = min_t(u32, pkt_num,
  2009. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
  2010. spin_lock_bh(&bus->txqlock);
  2011. for (i = 0; i < pkt_num; i++) {
  2012. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
  2013. &prec_out);
  2014. if (pkt == NULL)
  2015. break;
  2016. __skb_queue_tail(&pktq, pkt);
  2017. }
  2018. spin_unlock_bh(&bus->txqlock);
  2019. if (i == 0)
  2020. break;
  2021. ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
  2022. cnt += i;
  2023. /* In poll mode, need to check for other events */
  2024. if (!bus->intr) {
  2025. /* Check device status, signal pending interrupt */
  2026. sdio_claim_host(bus->sdiodev->func[1]);
  2027. ret = r_sdreg32(bus, &intstatus,
  2028. offsetof(struct sdpcmd_regs,
  2029. intstatus));
  2030. sdio_release_host(bus->sdiodev->func[1]);
  2031. bus->sdcnt.f2txdata++;
  2032. if (ret != 0)
  2033. break;
  2034. if (intstatus & bus->hostintmask)
  2035. atomic_set(&bus->ipend, 1);
  2036. }
  2037. }
  2038. /* Deflow-control stack if needed */
  2039. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  2040. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  2041. bus->txoff = false;
  2042. brcmf_txflowblock(bus->sdiodev->dev, false);
  2043. }
  2044. return cnt;
  2045. }
  2046. static void brcmf_sdio_bus_stop(struct device *dev)
  2047. {
  2048. u32 local_hostintmask;
  2049. u8 saveclk;
  2050. int err;
  2051. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2052. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2053. struct brcmf_sdio *bus = sdiodev->bus;
  2054. brcmf_dbg(TRACE, "Enter\n");
  2055. if (bus->watchdog_tsk) {
  2056. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  2057. kthread_stop(bus->watchdog_tsk);
  2058. bus->watchdog_tsk = NULL;
  2059. }
  2060. if (bus_if->state == BRCMF_BUS_DOWN) {
  2061. sdio_claim_host(sdiodev->func[1]);
  2062. /* Enable clock for device interrupts */
  2063. brcmf_sdio_bus_sleep(bus, false, false);
  2064. /* Disable and clear interrupts at the chip level also */
  2065. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  2066. local_hostintmask = bus->hostintmask;
  2067. bus->hostintmask = 0;
  2068. /* Force backplane clocks to assure F2 interrupt propagates */
  2069. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2070. &err);
  2071. if (!err)
  2072. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2073. (saveclk | SBSDIO_FORCE_HT), &err);
  2074. if (err)
  2075. brcmf_err("Failed to force clock for F2: err %d\n",
  2076. err);
  2077. /* Turn off the bus (F2), free any pending packets */
  2078. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  2079. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  2080. /* Clear any pending interrupts now that F2 is disabled */
  2081. w_sdreg32(bus, local_hostintmask,
  2082. offsetof(struct sdpcmd_regs, intstatus));
  2083. sdio_release_host(sdiodev->func[1]);
  2084. }
  2085. /* Clear the data packet queues */
  2086. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  2087. /* Clear any held glomming stuff */
  2088. if (bus->glomd)
  2089. brcmu_pkt_buf_free_skb(bus->glomd);
  2090. brcmf_sdio_free_glom(bus);
  2091. /* Clear rx control and wake any waiters */
  2092. spin_lock_bh(&bus->rxctl_lock);
  2093. bus->rxlen = 0;
  2094. spin_unlock_bh(&bus->rxctl_lock);
  2095. brcmf_sdio_dcmd_resp_wake(bus);
  2096. /* Reset some F2 state stuff */
  2097. bus->rxskip = false;
  2098. bus->tx_seq = bus->rx_seq = 0;
  2099. }
  2100. static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
  2101. {
  2102. unsigned long flags;
  2103. if (bus->sdiodev->oob_irq_requested) {
  2104. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  2105. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  2106. enable_irq(bus->sdiodev->pdata->oob_irq_nr);
  2107. bus->sdiodev->irq_en = true;
  2108. }
  2109. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  2110. }
  2111. }
  2112. static void atomic_orr(int val, atomic_t *v)
  2113. {
  2114. int old_val;
  2115. old_val = atomic_read(v);
  2116. while (atomic_cmpxchg(v, old_val, val | old_val) != old_val)
  2117. old_val = atomic_read(v);
  2118. }
  2119. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  2120. {
  2121. struct brcmf_core *buscore;
  2122. u32 addr;
  2123. unsigned long val;
  2124. int ret;
  2125. buscore = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  2126. addr = buscore->base + offsetof(struct sdpcmd_regs, intstatus);
  2127. val = brcmf_sdiod_regrl(bus->sdiodev, addr, &ret);
  2128. bus->sdcnt.f1regdata++;
  2129. if (ret != 0)
  2130. return ret;
  2131. val &= bus->hostintmask;
  2132. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  2133. /* Clear interrupts */
  2134. if (val) {
  2135. brcmf_sdiod_regwl(bus->sdiodev, addr, val, &ret);
  2136. bus->sdcnt.f1regdata++;
  2137. atomic_orr(val, &bus->intstatus);
  2138. }
  2139. return ret;
  2140. }
  2141. static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
  2142. {
  2143. u32 newstatus = 0;
  2144. unsigned long intstatus;
  2145. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  2146. uint framecnt; /* Temporary counter of tx/rx frames */
  2147. int err = 0;
  2148. brcmf_dbg(TRACE, "Enter\n");
  2149. sdio_claim_host(bus->sdiodev->func[1]);
  2150. /* If waiting for HTAVAIL, check status */
  2151. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  2152. u8 clkctl, devctl = 0;
  2153. #ifdef DEBUG
  2154. /* Check for inconsistent device control */
  2155. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2156. SBSDIO_DEVICE_CTL, &err);
  2157. #endif /* DEBUG */
  2158. /* Read CSR, if clock on switch to AVAIL, else ignore */
  2159. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  2160. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2161. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2162. devctl, clkctl);
  2163. if (SBSDIO_HTAV(clkctl)) {
  2164. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2165. SBSDIO_DEVICE_CTL, &err);
  2166. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2167. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  2168. devctl, &err);
  2169. bus->clkstate = CLK_AVAIL;
  2170. }
  2171. }
  2172. /* Make sure backplane clock is on */
  2173. brcmf_sdio_bus_sleep(bus, false, true);
  2174. /* Pending interrupt indicates new device status */
  2175. if (atomic_read(&bus->ipend) > 0) {
  2176. atomic_set(&bus->ipend, 0);
  2177. err = brcmf_sdio_intr_rstatus(bus);
  2178. }
  2179. /* Start with leftover status bits */
  2180. intstatus = atomic_xchg(&bus->intstatus, 0);
  2181. /* Handle flow-control change: read new state in case our ack
  2182. * crossed another change interrupt. If change still set, assume
  2183. * FC ON for safety, let next loop through do the debounce.
  2184. */
  2185. if (intstatus & I_HMB_FC_CHANGE) {
  2186. intstatus &= ~I_HMB_FC_CHANGE;
  2187. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  2188. offsetof(struct sdpcmd_regs, intstatus));
  2189. err = r_sdreg32(bus, &newstatus,
  2190. offsetof(struct sdpcmd_regs, intstatus));
  2191. bus->sdcnt.f1regdata += 2;
  2192. atomic_set(&bus->fcstate,
  2193. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  2194. intstatus |= (newstatus & bus->hostintmask);
  2195. }
  2196. /* Handle host mailbox indication */
  2197. if (intstatus & I_HMB_HOST_INT) {
  2198. intstatus &= ~I_HMB_HOST_INT;
  2199. intstatus |= brcmf_sdio_hostmail(bus);
  2200. }
  2201. sdio_release_host(bus->sdiodev->func[1]);
  2202. /* Generally don't ask for these, can get CRC errors... */
  2203. if (intstatus & I_WR_OOSYNC) {
  2204. brcmf_err("Dongle reports WR_OOSYNC\n");
  2205. intstatus &= ~I_WR_OOSYNC;
  2206. }
  2207. if (intstatus & I_RD_OOSYNC) {
  2208. brcmf_err("Dongle reports RD_OOSYNC\n");
  2209. intstatus &= ~I_RD_OOSYNC;
  2210. }
  2211. if (intstatus & I_SBINT) {
  2212. brcmf_err("Dongle reports SBINT\n");
  2213. intstatus &= ~I_SBINT;
  2214. }
  2215. /* Would be active due to wake-wlan in gSPI */
  2216. if (intstatus & I_CHIPACTIVE) {
  2217. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2218. intstatus &= ~I_CHIPACTIVE;
  2219. }
  2220. /* Ignore frame indications if rxskip is set */
  2221. if (bus->rxskip)
  2222. intstatus &= ~I_HMB_FRAME_IND;
  2223. /* On frame indication, read available frames */
  2224. if ((intstatus & I_HMB_FRAME_IND) && (bus->clkstate == CLK_AVAIL)) {
  2225. brcmf_sdio_readframes(bus, bus->rxbound);
  2226. if (!bus->rxpending)
  2227. intstatus &= ~I_HMB_FRAME_IND;
  2228. }
  2229. /* Keep still-pending events for next scheduling */
  2230. if (intstatus)
  2231. atomic_orr(intstatus, &bus->intstatus);
  2232. brcmf_sdio_clrintr(bus);
  2233. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2234. (bus->clkstate == CLK_AVAIL)) {
  2235. sdio_claim_host(bus->sdiodev->func[1]);
  2236. err = brcmf_sdiod_send_buf(bus->sdiodev, bus->ctrl_frame_buf,
  2237. (u32)bus->ctrl_frame_len);
  2238. if (err < 0)
  2239. brcmf_sdio_txfail(bus);
  2240. else
  2241. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2242. sdio_release_host(bus->sdiodev->func[1]);
  2243. bus->ctrl_frame_stat = false;
  2244. brcmf_sdio_wait_event_wakeup(bus);
  2245. }
  2246. /* Send queued frames (limit 1 if rx may still be pending) */
  2247. else if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  2248. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2249. && data_ok(bus)) {
  2250. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  2251. txlimit;
  2252. brcmf_sdio_sendfromq(bus, framecnt);
  2253. }
  2254. if (!brcmf_bus_ready(bus->sdiodev->bus_if) || (err != 0)) {
  2255. brcmf_err("failed backplane access over SDIO, halting operation\n");
  2256. atomic_set(&bus->intstatus, 0);
  2257. } else if (atomic_read(&bus->intstatus) ||
  2258. atomic_read(&bus->ipend) > 0 ||
  2259. (!atomic_read(&bus->fcstate) &&
  2260. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  2261. data_ok(bus))) {
  2262. atomic_inc(&bus->dpc_tskcnt);
  2263. }
  2264. }
  2265. static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
  2266. {
  2267. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2268. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2269. struct brcmf_sdio *bus = sdiodev->bus;
  2270. return &bus->txq;
  2271. }
  2272. static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2273. {
  2274. int ret = -EBADE;
  2275. uint prec;
  2276. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2277. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2278. struct brcmf_sdio *bus = sdiodev->bus;
  2279. ulong flags;
  2280. brcmf_dbg(TRACE, "Enter: pkt: data %p len %d\n", pkt->data, pkt->len);
  2281. /* Add space for the header */
  2282. skb_push(pkt, bus->tx_hdrlen);
  2283. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2284. prec = prio2prec((pkt->priority & PRIOMASK));
  2285. /* Check for existing queue, current flow-control,
  2286. pending event, or pending clock */
  2287. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2288. bus->sdcnt.fcqueued++;
  2289. /* Priority based enq */
  2290. spin_lock_irqsave(&bus->txqlock, flags);
  2291. /* reset bus_flags in packet cb */
  2292. *(u16 *)(pkt->cb) = 0;
  2293. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2294. skb_pull(pkt, bus->tx_hdrlen);
  2295. brcmf_err("out of bus->txq !!!\n");
  2296. ret = -ENOSR;
  2297. } else {
  2298. ret = 0;
  2299. }
  2300. if (pktq_len(&bus->txq) >= TXHI) {
  2301. bus->txoff = true;
  2302. brcmf_txflowblock(bus->sdiodev->dev, true);
  2303. }
  2304. spin_unlock_irqrestore(&bus->txqlock, flags);
  2305. #ifdef DEBUG
  2306. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2307. qcount[prec] = pktq_plen(&bus->txq, prec);
  2308. #endif
  2309. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  2310. atomic_inc(&bus->dpc_tskcnt);
  2311. queue_work(bus->brcmf_wq, &bus->datawork);
  2312. }
  2313. return ret;
  2314. }
  2315. #ifdef DEBUG
  2316. #define CONSOLE_LINE_MAX 192
  2317. static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
  2318. {
  2319. struct brcmf_console *c = &bus->console;
  2320. u8 line[CONSOLE_LINE_MAX], ch;
  2321. u32 n, idx, addr;
  2322. int rv;
  2323. /* Don't do anything until FWREADY updates console address */
  2324. if (bus->console_addr == 0)
  2325. return 0;
  2326. /* Read console log struct */
  2327. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2328. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  2329. sizeof(c->log_le));
  2330. if (rv < 0)
  2331. return rv;
  2332. /* Allocate console buffer (one time only) */
  2333. if (c->buf == NULL) {
  2334. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2335. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2336. if (c->buf == NULL)
  2337. return -ENOMEM;
  2338. }
  2339. idx = le32_to_cpu(c->log_le.idx);
  2340. /* Protect against corrupt value */
  2341. if (idx > c->bufsize)
  2342. return -EBADE;
  2343. /* Skip reading the console buffer if the index pointer
  2344. has not moved */
  2345. if (idx == c->last)
  2346. return 0;
  2347. /* Read the console buffer */
  2348. addr = le32_to_cpu(c->log_le.buf);
  2349. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2350. if (rv < 0)
  2351. return rv;
  2352. while (c->last != idx) {
  2353. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2354. if (c->last == idx) {
  2355. /* This would output a partial line.
  2356. * Instead, back up
  2357. * the buffer pointer and output this
  2358. * line next time around.
  2359. */
  2360. if (c->last >= n)
  2361. c->last -= n;
  2362. else
  2363. c->last = c->bufsize - n;
  2364. goto break2;
  2365. }
  2366. ch = c->buf[c->last];
  2367. c->last = (c->last + 1) % c->bufsize;
  2368. if (ch == '\n')
  2369. break;
  2370. line[n] = ch;
  2371. }
  2372. if (n > 0) {
  2373. if (line[n - 1] == '\r')
  2374. n--;
  2375. line[n] = 0;
  2376. pr_debug("CONSOLE: %s\n", line);
  2377. }
  2378. }
  2379. break2:
  2380. return 0;
  2381. }
  2382. #endif /* DEBUG */
  2383. static int brcmf_sdio_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2384. {
  2385. int ret;
  2386. bus->ctrl_frame_stat = false;
  2387. ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);
  2388. if (ret < 0)
  2389. brcmf_sdio_txfail(bus);
  2390. else
  2391. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2392. return ret;
  2393. }
  2394. static int
  2395. brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2396. {
  2397. u8 *frame;
  2398. u16 len, pad;
  2399. uint retries = 0;
  2400. u8 doff = 0;
  2401. int ret = -1;
  2402. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2403. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2404. struct brcmf_sdio *bus = sdiodev->bus;
  2405. struct brcmf_sdio_hdrinfo hd_info = {0};
  2406. brcmf_dbg(TRACE, "Enter\n");
  2407. /* Back the pointer to make a room for bus header */
  2408. frame = msg - bus->tx_hdrlen;
  2409. len = (msglen += bus->tx_hdrlen);
  2410. /* Add alignment padding (optional for ctl frames) */
  2411. doff = ((unsigned long)frame % bus->head_align);
  2412. if (doff) {
  2413. frame -= doff;
  2414. len += doff;
  2415. msglen += doff;
  2416. memset(frame, 0, doff + bus->tx_hdrlen);
  2417. }
  2418. /* precondition: doff < bus->head_align */
  2419. doff += bus->tx_hdrlen;
  2420. /* Round send length to next SDIO block */
  2421. pad = 0;
  2422. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2423. pad = bus->blocksize - (len % bus->blocksize);
  2424. if ((pad > bus->roundup) || (pad >= bus->blocksize))
  2425. pad = 0;
  2426. } else if (len % bus->head_align) {
  2427. pad = bus->head_align - (len % bus->head_align);
  2428. }
  2429. len += pad;
  2430. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2431. /* Make sure backplane clock is on */
  2432. sdio_claim_host(bus->sdiodev->func[1]);
  2433. brcmf_sdio_bus_sleep(bus, false, false);
  2434. sdio_release_host(bus->sdiodev->func[1]);
  2435. hd_info.len = (u16)msglen;
  2436. hd_info.channel = SDPCM_CONTROL_CHANNEL;
  2437. hd_info.dat_offset = doff;
  2438. hd_info.seq_num = bus->tx_seq;
  2439. hd_info.lastfrm = true;
  2440. hd_info.tail_pad = pad;
  2441. brcmf_sdio_hdpack(bus, frame, &hd_info);
  2442. if (bus->txglom)
  2443. brcmf_sdio_update_hwhdr(frame, len);
  2444. if (!data_ok(bus)) {
  2445. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2446. bus->tx_max, bus->tx_seq);
  2447. bus->ctrl_frame_stat = true;
  2448. /* Send from dpc */
  2449. bus->ctrl_frame_buf = frame;
  2450. bus->ctrl_frame_len = len;
  2451. wait_event_interruptible_timeout(bus->ctrl_wait,
  2452. !bus->ctrl_frame_stat,
  2453. msecs_to_jiffies(2000));
  2454. if (!bus->ctrl_frame_stat) {
  2455. brcmf_dbg(SDIO, "ctrl_frame_stat == false\n");
  2456. ret = 0;
  2457. } else {
  2458. brcmf_dbg(SDIO, "ctrl_frame_stat == true\n");
  2459. ret = -1;
  2460. }
  2461. }
  2462. if (ret == -1) {
  2463. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2464. frame, len, "Tx Frame:\n");
  2465. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2466. BRCMF_HDRS_ON(),
  2467. frame, min_t(u16, len, 16), "TxHdr:\n");
  2468. do {
  2469. sdio_claim_host(bus->sdiodev->func[1]);
  2470. ret = brcmf_sdio_tx_frame(bus, frame, len);
  2471. sdio_release_host(bus->sdiodev->func[1]);
  2472. } while (ret < 0 && retries++ < TXRETRIES);
  2473. }
  2474. if (ret)
  2475. bus->sdcnt.tx_ctlerrs++;
  2476. else
  2477. bus->sdcnt.tx_ctlpkts++;
  2478. return ret ? -EIO : 0;
  2479. }
  2480. #ifdef DEBUG
  2481. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2482. struct sdpcm_shared *sh, char __user *data,
  2483. size_t count)
  2484. {
  2485. u32 addr, console_ptr, console_size, console_index;
  2486. char *conbuf = NULL;
  2487. __le32 sh_val;
  2488. int rv;
  2489. loff_t pos = 0;
  2490. int nbytes = 0;
  2491. /* obtain console information from device memory */
  2492. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2493. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2494. (u8 *)&sh_val, sizeof(u32));
  2495. if (rv < 0)
  2496. return rv;
  2497. console_ptr = le32_to_cpu(sh_val);
  2498. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2499. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2500. (u8 *)&sh_val, sizeof(u32));
  2501. if (rv < 0)
  2502. return rv;
  2503. console_size = le32_to_cpu(sh_val);
  2504. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2505. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2506. (u8 *)&sh_val, sizeof(u32));
  2507. if (rv < 0)
  2508. return rv;
  2509. console_index = le32_to_cpu(sh_val);
  2510. /* allocate buffer for console data */
  2511. if (console_size <= CONSOLE_BUFFER_MAX)
  2512. conbuf = vzalloc(console_size+1);
  2513. if (!conbuf)
  2514. return -ENOMEM;
  2515. /* obtain the console data from device */
  2516. conbuf[console_size] = '\0';
  2517. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2518. console_size);
  2519. if (rv < 0)
  2520. goto done;
  2521. rv = simple_read_from_buffer(data, count, &pos,
  2522. conbuf + console_index,
  2523. console_size - console_index);
  2524. if (rv < 0)
  2525. goto done;
  2526. nbytes = rv;
  2527. if (console_index > 0) {
  2528. pos = 0;
  2529. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2530. conbuf, console_index - 1);
  2531. if (rv < 0)
  2532. goto done;
  2533. rv += nbytes;
  2534. }
  2535. done:
  2536. vfree(conbuf);
  2537. return rv;
  2538. }
  2539. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2540. char __user *data, size_t count)
  2541. {
  2542. int error, res;
  2543. char buf[350];
  2544. struct brcmf_trap_info tr;
  2545. loff_t pos = 0;
  2546. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2547. brcmf_dbg(INFO, "no trap in firmware\n");
  2548. return 0;
  2549. }
  2550. error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2551. sizeof(struct brcmf_trap_info));
  2552. if (error < 0)
  2553. return error;
  2554. res = scnprintf(buf, sizeof(buf),
  2555. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2556. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2557. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2558. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2559. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2560. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2561. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2562. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2563. le32_to_cpu(tr.pc), sh->trap_addr,
  2564. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2565. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2566. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2567. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2568. return simple_read_from_buffer(data, count, &pos, buf, res);
  2569. }
  2570. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2571. struct sdpcm_shared *sh, char __user *data,
  2572. size_t count)
  2573. {
  2574. int error = 0;
  2575. char buf[200];
  2576. char file[80] = "?";
  2577. char expr[80] = "<???>";
  2578. int res;
  2579. loff_t pos = 0;
  2580. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2581. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2582. return 0;
  2583. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2584. brcmf_dbg(INFO, "no assert in dongle\n");
  2585. return 0;
  2586. }
  2587. sdio_claim_host(bus->sdiodev->func[1]);
  2588. if (sh->assert_file_addr != 0) {
  2589. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2590. sh->assert_file_addr, (u8 *)file, 80);
  2591. if (error < 0)
  2592. return error;
  2593. }
  2594. if (sh->assert_exp_addr != 0) {
  2595. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2596. sh->assert_exp_addr, (u8 *)expr, 80);
  2597. if (error < 0)
  2598. return error;
  2599. }
  2600. sdio_release_host(bus->sdiodev->func[1]);
  2601. res = scnprintf(buf, sizeof(buf),
  2602. "dongle assert: %s:%d: assert(%s)\n",
  2603. file, sh->assert_line, expr);
  2604. return simple_read_from_buffer(data, count, &pos, buf, res);
  2605. }
  2606. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2607. {
  2608. int error;
  2609. struct sdpcm_shared sh;
  2610. error = brcmf_sdio_readshared(bus, &sh);
  2611. if (error < 0)
  2612. return error;
  2613. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2614. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2615. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2616. brcmf_err("assertion in dongle\n");
  2617. if (sh.flags & SDPCM_SHARED_TRAP)
  2618. brcmf_err("firmware trap in dongle\n");
  2619. return 0;
  2620. }
  2621. static int brcmf_sdio_died_dump(struct brcmf_sdio *bus, char __user *data,
  2622. size_t count, loff_t *ppos)
  2623. {
  2624. int error = 0;
  2625. struct sdpcm_shared sh;
  2626. int nbytes = 0;
  2627. loff_t pos = *ppos;
  2628. if (pos != 0)
  2629. return 0;
  2630. error = brcmf_sdio_readshared(bus, &sh);
  2631. if (error < 0)
  2632. goto done;
  2633. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2634. if (error < 0)
  2635. goto done;
  2636. nbytes = error;
  2637. error = brcmf_sdio_trap_info(bus, &sh, data+nbytes, count);
  2638. if (error < 0)
  2639. goto done;
  2640. nbytes += error;
  2641. error = brcmf_sdio_dump_console(bus, &sh, data+nbytes, count);
  2642. if (error < 0)
  2643. goto done;
  2644. nbytes += error;
  2645. error = nbytes;
  2646. *ppos += nbytes;
  2647. done:
  2648. return error;
  2649. }
  2650. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2651. size_t count, loff_t *ppos)
  2652. {
  2653. struct brcmf_sdio *bus = f->private_data;
  2654. int res;
  2655. res = brcmf_sdio_died_dump(bus, data, count, ppos);
  2656. if (res > 0)
  2657. *ppos += res;
  2658. return (ssize_t)res;
  2659. }
  2660. static const struct file_operations brcmf_sdio_forensic_ops = {
  2661. .owner = THIS_MODULE,
  2662. .open = simple_open,
  2663. .read = brcmf_sdio_forensic_read
  2664. };
  2665. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2666. {
  2667. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2668. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2669. if (IS_ERR_OR_NULL(dentry))
  2670. return;
  2671. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2672. &brcmf_sdio_forensic_ops);
  2673. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2674. debugfs_create_u32("console_interval", 0644, dentry,
  2675. &bus->console_interval);
  2676. }
  2677. #else
  2678. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2679. {
  2680. return 0;
  2681. }
  2682. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2683. {
  2684. }
  2685. #endif /* DEBUG */
  2686. static int
  2687. brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2688. {
  2689. int timeleft;
  2690. uint rxlen = 0;
  2691. bool pending;
  2692. u8 *buf;
  2693. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2694. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2695. struct brcmf_sdio *bus = sdiodev->bus;
  2696. brcmf_dbg(TRACE, "Enter\n");
  2697. /* Wait until control frame is available */
  2698. timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2699. spin_lock_bh(&bus->rxctl_lock);
  2700. rxlen = bus->rxlen;
  2701. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2702. bus->rxctl = NULL;
  2703. buf = bus->rxctl_orig;
  2704. bus->rxctl_orig = NULL;
  2705. bus->rxlen = 0;
  2706. spin_unlock_bh(&bus->rxctl_lock);
  2707. vfree(buf);
  2708. if (rxlen) {
  2709. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2710. rxlen, msglen);
  2711. } else if (timeleft == 0) {
  2712. brcmf_err("resumed on timeout\n");
  2713. brcmf_sdio_checkdied(bus);
  2714. } else if (pending) {
  2715. brcmf_dbg(CTL, "cancelled\n");
  2716. return -ERESTARTSYS;
  2717. } else {
  2718. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2719. brcmf_sdio_checkdied(bus);
  2720. }
  2721. if (rxlen)
  2722. bus->sdcnt.rx_ctlpkts++;
  2723. else
  2724. bus->sdcnt.rx_ctlerrs++;
  2725. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2726. }
  2727. #ifdef DEBUG
  2728. static bool
  2729. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2730. u8 *ram_data, uint ram_sz)
  2731. {
  2732. char *ram_cmp;
  2733. int err;
  2734. bool ret = true;
  2735. int address;
  2736. int offset;
  2737. int len;
  2738. /* read back and verify */
  2739. brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
  2740. ram_sz);
  2741. ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
  2742. /* do not proceed while no memory but */
  2743. if (!ram_cmp)
  2744. return true;
  2745. address = ram_addr;
  2746. offset = 0;
  2747. while (offset < ram_sz) {
  2748. len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
  2749. ram_sz - offset;
  2750. err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
  2751. if (err) {
  2752. brcmf_err("error %d on reading %d membytes at 0x%08x\n",
  2753. err, len, address);
  2754. ret = false;
  2755. break;
  2756. } else if (memcmp(ram_cmp, &ram_data[offset], len)) {
  2757. brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
  2758. offset, len);
  2759. ret = false;
  2760. break;
  2761. }
  2762. offset += len;
  2763. address += len;
  2764. }
  2765. kfree(ram_cmp);
  2766. return ret;
  2767. }
  2768. #else /* DEBUG */
  2769. static bool
  2770. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2771. u8 *ram_data, uint ram_sz)
  2772. {
  2773. return true;
  2774. }
  2775. #endif /* DEBUG */
  2776. static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
  2777. const struct firmware *fw)
  2778. {
  2779. int err;
  2780. brcmf_dbg(TRACE, "Enter\n");
  2781. err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
  2782. (u8 *)fw->data, fw->size);
  2783. if (err)
  2784. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2785. err, (int)fw->size, bus->ci->rambase);
  2786. else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
  2787. (u8 *)fw->data, fw->size))
  2788. err = -EIO;
  2789. return err;
  2790. }
  2791. static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
  2792. const struct firmware *nv)
  2793. {
  2794. void *vars;
  2795. u32 varsz;
  2796. int address;
  2797. int err;
  2798. brcmf_dbg(TRACE, "Enter\n");
  2799. vars = brcmf_nvram_strip(nv, &varsz);
  2800. if (vars == NULL)
  2801. return -EINVAL;
  2802. address = bus->ci->ramsize - varsz + bus->ci->rambase;
  2803. err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
  2804. if (err)
  2805. brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
  2806. err, varsz, address);
  2807. else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
  2808. err = -EIO;
  2809. brcmf_nvram_free(vars);
  2810. return err;
  2811. }
  2812. static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus)
  2813. {
  2814. int bcmerror = -EFAULT;
  2815. const struct firmware *fw;
  2816. u32 rstvec;
  2817. sdio_claim_host(bus->sdiodev->func[1]);
  2818. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  2819. /* Keep arm in reset */
  2820. brcmf_chip_enter_download(bus->ci);
  2821. fw = brcmf_sdio_get_fw(bus, BRCMF_FIRMWARE_BIN);
  2822. if (fw == NULL) {
  2823. bcmerror = -ENOENT;
  2824. goto err;
  2825. }
  2826. rstvec = get_unaligned_le32(fw->data);
  2827. brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);
  2828. bcmerror = brcmf_sdio_download_code_file(bus, fw);
  2829. release_firmware(fw);
  2830. if (bcmerror) {
  2831. brcmf_err("dongle image file download failed\n");
  2832. goto err;
  2833. }
  2834. fw = brcmf_sdio_get_fw(bus, BRCMF_FIRMWARE_NVRAM);
  2835. if (fw == NULL) {
  2836. bcmerror = -ENOENT;
  2837. goto err;
  2838. }
  2839. bcmerror = brcmf_sdio_download_nvram(bus, fw);
  2840. release_firmware(fw);
  2841. if (bcmerror) {
  2842. brcmf_err("dongle nvram file download failed\n");
  2843. goto err;
  2844. }
  2845. /* Take arm out of reset */
  2846. if (!brcmf_chip_exit_download(bus->ci, rstvec)) {
  2847. brcmf_err("error getting out of ARM core reset\n");
  2848. goto err;
  2849. }
  2850. /* Allow HT Clock now that the ARM is running. */
  2851. brcmf_bus_change_state(bus->sdiodev->bus_if, BRCMF_BUS_LOAD);
  2852. bcmerror = 0;
  2853. err:
  2854. brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
  2855. sdio_release_host(bus->sdiodev->func[1]);
  2856. return bcmerror;
  2857. }
  2858. static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
  2859. {
  2860. int err = 0;
  2861. u8 val;
  2862. brcmf_dbg(TRACE, "Enter\n");
  2863. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
  2864. if (err) {
  2865. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2866. return;
  2867. }
  2868. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2869. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
  2870. if (err) {
  2871. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2872. return;
  2873. }
  2874. /* Add CMD14 Support */
  2875. brcmf_sdiod_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2876. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2877. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2878. &err);
  2879. if (err) {
  2880. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2881. return;
  2882. }
  2883. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2884. SBSDIO_FORCE_HT, &err);
  2885. if (err) {
  2886. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2887. return;
  2888. }
  2889. /* set flag */
  2890. bus->sr_enabled = true;
  2891. brcmf_dbg(INFO, "SR enabled\n");
  2892. }
  2893. /* enable KSO bit */
  2894. static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
  2895. {
  2896. u8 val;
  2897. int err = 0;
  2898. brcmf_dbg(TRACE, "Enter\n");
  2899. /* KSO bit added in SDIO core rev 12 */
  2900. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12)
  2901. return 0;
  2902. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
  2903. if (err) {
  2904. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2905. return err;
  2906. }
  2907. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2908. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2909. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2910. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2911. val, &err);
  2912. if (err) {
  2913. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2914. return err;
  2915. }
  2916. }
  2917. return 0;
  2918. }
  2919. static int brcmf_sdio_bus_preinit(struct device *dev)
  2920. {
  2921. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2922. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2923. struct brcmf_sdio *bus = sdiodev->bus;
  2924. uint pad_size;
  2925. u32 value;
  2926. int err;
  2927. /* the commands below use the terms tx and rx from
  2928. * a device perspective, ie. bus:txglom affects the
  2929. * bus transfers from device to host.
  2930. */
  2931. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12) {
  2932. /* for sdio core rev < 12, disable txgloming */
  2933. value = 0;
  2934. err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
  2935. sizeof(u32));
  2936. } else {
  2937. /* otherwise, set txglomalign */
  2938. value = 4;
  2939. if (sdiodev->pdata)
  2940. value = sdiodev->pdata->sd_sgentry_align;
  2941. /* SDIO ADMA requires at least 32 bit alignment */
  2942. value = max_t(u32, value, 4);
  2943. err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
  2944. sizeof(u32));
  2945. }
  2946. if (err < 0)
  2947. goto done;
  2948. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  2949. if (sdiodev->sg_support) {
  2950. bus->txglom = false;
  2951. value = 1;
  2952. pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
  2953. err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
  2954. &value, sizeof(u32));
  2955. if (err < 0) {
  2956. /* bus:rxglom is allowed to fail */
  2957. err = 0;
  2958. } else {
  2959. bus->txglom = true;
  2960. bus->tx_hdrlen += SDPCM_HWEXT_LEN;
  2961. }
  2962. }
  2963. brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);
  2964. done:
  2965. return err;
  2966. }
  2967. static int brcmf_sdio_bus_init(struct device *dev)
  2968. {
  2969. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2970. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2971. struct brcmf_sdio *bus = sdiodev->bus;
  2972. int err, ret = 0;
  2973. u8 saveclk;
  2974. brcmf_dbg(TRACE, "Enter\n");
  2975. /* try to download image and nvram to the dongle */
  2976. if (bus_if->state == BRCMF_BUS_DOWN) {
  2977. bus->alp_only = true;
  2978. err = brcmf_sdio_download_firmware(bus);
  2979. if (err)
  2980. return err;
  2981. bus->alp_only = false;
  2982. }
  2983. if (!bus->sdiodev->bus_if->drvr)
  2984. return 0;
  2985. /* Start the watchdog timer */
  2986. bus->sdcnt.tickcnt = 0;
  2987. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  2988. sdio_claim_host(bus->sdiodev->func[1]);
  2989. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2990. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  2991. if (bus->clkstate != CLK_AVAIL)
  2992. goto exit;
  2993. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2994. saveclk = brcmf_sdiod_regrb(bus->sdiodev,
  2995. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2996. if (!err) {
  2997. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2998. (saveclk | SBSDIO_FORCE_HT), &err);
  2999. }
  3000. if (err) {
  3001. brcmf_err("Failed to force clock for F2: err %d\n", err);
  3002. goto exit;
  3003. }
  3004. /* Enable function 2 (frame transfers) */
  3005. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  3006. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  3007. err = sdio_enable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3008. brcmf_dbg(INFO, "enable F2: err=%d\n", err);
  3009. /* If F2 successfully enabled, set core and enable interrupts */
  3010. if (!err) {
  3011. /* Set up the interrupt mask and enable interrupts */
  3012. bus->hostintmask = HOSTINTMASK;
  3013. w_sdreg32(bus, bus->hostintmask,
  3014. offsetof(struct sdpcmd_regs, hostintmask));
  3015. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  3016. } else {
  3017. /* Disable F2 again */
  3018. sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3019. ret = -ENODEV;
  3020. }
  3021. if (brcmf_chip_sr_capable(bus->ci)) {
  3022. brcmf_sdio_sr_init(bus);
  3023. } else {
  3024. /* Restore previous clock setting */
  3025. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3026. saveclk, &err);
  3027. }
  3028. if (ret == 0) {
  3029. ret = brcmf_sdiod_intr_register(bus->sdiodev);
  3030. if (ret != 0)
  3031. brcmf_err("intr register failed:%d\n", ret);
  3032. }
  3033. /* If we didn't come up, turn off backplane clock */
  3034. if (ret != 0)
  3035. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3036. exit:
  3037. sdio_release_host(bus->sdiodev->func[1]);
  3038. return ret;
  3039. }
  3040. void brcmf_sdio_isr(struct brcmf_sdio *bus)
  3041. {
  3042. brcmf_dbg(TRACE, "Enter\n");
  3043. if (!bus) {
  3044. brcmf_err("bus is null pointer, exiting\n");
  3045. return;
  3046. }
  3047. if (!brcmf_bus_ready(bus->sdiodev->bus_if)) {
  3048. brcmf_err("bus is down. we have nothing to do\n");
  3049. return;
  3050. }
  3051. /* Count the interrupt call */
  3052. bus->sdcnt.intrcount++;
  3053. if (in_interrupt())
  3054. atomic_set(&bus->ipend, 1);
  3055. else
  3056. if (brcmf_sdio_intr_rstatus(bus)) {
  3057. brcmf_err("failed backplane access\n");
  3058. }
  3059. /* Disable additional interrupts (is this needed now)? */
  3060. if (!bus->intr)
  3061. brcmf_err("isr w/o interrupt configured!\n");
  3062. atomic_inc(&bus->dpc_tskcnt);
  3063. queue_work(bus->brcmf_wq, &bus->datawork);
  3064. }
  3065. static bool brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
  3066. {
  3067. #ifdef DEBUG
  3068. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  3069. #endif /* DEBUG */
  3070. brcmf_dbg(TIMER, "Enter\n");
  3071. /* Poll period: check device if appropriate. */
  3072. if (!bus->sr_enabled &&
  3073. bus->poll && (++bus->polltick >= bus->pollrate)) {
  3074. u32 intstatus = 0;
  3075. /* Reset poll tick */
  3076. bus->polltick = 0;
  3077. /* Check device if no interrupts */
  3078. if (!bus->intr ||
  3079. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  3080. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  3081. u8 devpend;
  3082. sdio_claim_host(bus->sdiodev->func[1]);
  3083. devpend = brcmf_sdiod_regrb(bus->sdiodev,
  3084. SDIO_CCCR_INTx,
  3085. NULL);
  3086. sdio_release_host(bus->sdiodev->func[1]);
  3087. intstatus =
  3088. devpend & (INTR_STATUS_FUNC1 |
  3089. INTR_STATUS_FUNC2);
  3090. }
  3091. /* If there is something, make like the ISR and
  3092. schedule the DPC */
  3093. if (intstatus) {
  3094. bus->sdcnt.pollcnt++;
  3095. atomic_set(&bus->ipend, 1);
  3096. atomic_inc(&bus->dpc_tskcnt);
  3097. queue_work(bus->brcmf_wq, &bus->datawork);
  3098. }
  3099. }
  3100. /* Update interrupt tracking */
  3101. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3102. }
  3103. #ifdef DEBUG
  3104. /* Poll for console output periodically */
  3105. if (bus_if && bus_if->state == BRCMF_BUS_DATA &&
  3106. bus->console_interval != 0) {
  3107. bus->console.count += BRCMF_WD_POLL_MS;
  3108. if (bus->console.count >= bus->console_interval) {
  3109. bus->console.count -= bus->console_interval;
  3110. sdio_claim_host(bus->sdiodev->func[1]);
  3111. /* Make sure backplane clock is on */
  3112. brcmf_sdio_bus_sleep(bus, false, false);
  3113. if (brcmf_sdio_readconsole(bus) < 0)
  3114. /* stop on error */
  3115. bus->console_interval = 0;
  3116. sdio_release_host(bus->sdiodev->func[1]);
  3117. }
  3118. }
  3119. #endif /* DEBUG */
  3120. /* On idle timeout clear activity flag and/or turn off clock */
  3121. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3122. if (++bus->idlecount >= bus->idletime) {
  3123. bus->idlecount = 0;
  3124. if (bus->activity) {
  3125. bus->activity = false;
  3126. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  3127. } else {
  3128. brcmf_dbg(SDIO, "idle\n");
  3129. sdio_claim_host(bus->sdiodev->func[1]);
  3130. brcmf_sdio_bus_sleep(bus, true, false);
  3131. sdio_release_host(bus->sdiodev->func[1]);
  3132. }
  3133. }
  3134. }
  3135. return (atomic_read(&bus->ipend) > 0);
  3136. }
  3137. static void brcmf_sdio_dataworker(struct work_struct *work)
  3138. {
  3139. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3140. datawork);
  3141. while (atomic_read(&bus->dpc_tskcnt)) {
  3142. atomic_set(&bus->dpc_tskcnt, 0);
  3143. brcmf_sdio_dpc(bus);
  3144. }
  3145. }
  3146. static void
  3147. brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
  3148. struct brcmf_chip *ci, u32 drivestrength)
  3149. {
  3150. const struct sdiod_drive_str *str_tab = NULL;
  3151. u32 str_mask;
  3152. u32 str_shift;
  3153. u32 base;
  3154. u32 i;
  3155. u32 drivestrength_sel = 0;
  3156. u32 cc_data_temp;
  3157. u32 addr;
  3158. if (!(ci->cc_caps & CC_CAP_PMU))
  3159. return;
  3160. switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
  3161. case SDIOD_DRVSTR_KEY(BCM4330_CHIP_ID, 12):
  3162. str_tab = sdiod_drvstr_tab1_1v8;
  3163. str_mask = 0x00003800;
  3164. str_shift = 11;
  3165. break;
  3166. case SDIOD_DRVSTR_KEY(BCM4334_CHIP_ID, 17):
  3167. str_tab = sdiod_drvstr_tab6_1v8;
  3168. str_mask = 0x00001800;
  3169. str_shift = 11;
  3170. break;
  3171. case SDIOD_DRVSTR_KEY(BCM43143_CHIP_ID, 17):
  3172. /* note: 43143 does not support tristate */
  3173. i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
  3174. if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
  3175. str_tab = sdiod_drvstr_tab2_3v3;
  3176. str_mask = 0x00000007;
  3177. str_shift = 0;
  3178. } else
  3179. brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
  3180. ci->name, drivestrength);
  3181. break;
  3182. case SDIOD_DRVSTR_KEY(BCM43362_CHIP_ID, 13):
  3183. str_tab = sdiod_drive_strength_tab5_1v8;
  3184. str_mask = 0x00003800;
  3185. str_shift = 11;
  3186. break;
  3187. default:
  3188. brcmf_err("No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
  3189. ci->name, ci->chiprev, ci->pmurev);
  3190. break;
  3191. }
  3192. if (str_tab != NULL) {
  3193. for (i = 0; str_tab[i].strength != 0; i++) {
  3194. if (drivestrength >= str_tab[i].strength) {
  3195. drivestrength_sel = str_tab[i].sel;
  3196. break;
  3197. }
  3198. }
  3199. base = brcmf_chip_get_chipcommon(ci)->base;
  3200. addr = CORE_CC_REG(base, chipcontrol_addr);
  3201. brcmf_sdiod_regwl(sdiodev, addr, 1, NULL);
  3202. cc_data_temp = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3203. cc_data_temp &= ~str_mask;
  3204. drivestrength_sel <<= str_shift;
  3205. cc_data_temp |= drivestrength_sel;
  3206. brcmf_sdiod_regwl(sdiodev, addr, cc_data_temp, NULL);
  3207. brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
  3208. str_tab[i].strength, drivestrength, cc_data_temp);
  3209. }
  3210. }
  3211. static int brcmf_sdio_buscoreprep(void *ctx)
  3212. {
  3213. struct brcmf_sdio_dev *sdiodev = ctx;
  3214. int err = 0;
  3215. u8 clkval, clkset;
  3216. /* Try forcing SDIO core to do ALPAvail request only */
  3217. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
  3218. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3219. if (err) {
  3220. brcmf_err("error writing for HT off\n");
  3221. return err;
  3222. }
  3223. /* If register supported, wait for ALPAvail and then force ALP */
  3224. /* This may take up to 15 milliseconds */
  3225. clkval = brcmf_sdiod_regrb(sdiodev,
  3226. SBSDIO_FUNC1_CHIPCLKCSR, NULL);
  3227. if ((clkval & ~SBSDIO_AVBITS) != clkset) {
  3228. brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
  3229. clkset, clkval);
  3230. return -EACCES;
  3231. }
  3232. SPINWAIT(((clkval = brcmf_sdiod_regrb(sdiodev,
  3233. SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
  3234. !SBSDIO_ALPAV(clkval)),
  3235. PMU_MAX_TRANSITION_DLY);
  3236. if (!SBSDIO_ALPAV(clkval)) {
  3237. brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
  3238. clkval);
  3239. return -EBUSY;
  3240. }
  3241. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
  3242. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3243. udelay(65);
  3244. /* Also, disable the extra SDIO pull-ups */
  3245. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
  3246. return 0;
  3247. }
  3248. static void brcmf_sdio_buscore_exitdl(void *ctx, struct brcmf_chip *chip,
  3249. u32 rstvec)
  3250. {
  3251. struct brcmf_sdio_dev *sdiodev = ctx;
  3252. struct brcmf_core *core;
  3253. u32 reg_addr;
  3254. /* clear all interrupts */
  3255. core = brcmf_chip_get_core(chip, BCMA_CORE_SDIO_DEV);
  3256. reg_addr = core->base + offsetof(struct sdpcmd_regs, intstatus);
  3257. brcmf_sdiod_regwl(sdiodev, reg_addr, 0xFFFFFFFF, NULL);
  3258. if (rstvec)
  3259. /* Write reset vector to address 0 */
  3260. brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
  3261. sizeof(rstvec));
  3262. }
  3263. static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
  3264. {
  3265. struct brcmf_sdio_dev *sdiodev = ctx;
  3266. u32 val, rev;
  3267. val = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3268. if (sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4335_4339 &&
  3269. addr == CORE_CC_REG(SI_ENUM_BASE, chipid)) {
  3270. rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
  3271. if (rev >= 2) {
  3272. val &= ~CID_ID_MASK;
  3273. val |= BCM4339_CHIP_ID;
  3274. }
  3275. }
  3276. return val;
  3277. }
  3278. static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
  3279. {
  3280. struct brcmf_sdio_dev *sdiodev = ctx;
  3281. brcmf_sdiod_regwl(sdiodev, addr, val, NULL);
  3282. }
  3283. static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
  3284. .prepare = brcmf_sdio_buscoreprep,
  3285. .exit_dl = brcmf_sdio_buscore_exitdl,
  3286. .read32 = brcmf_sdio_buscore_read32,
  3287. .write32 = brcmf_sdio_buscore_write32,
  3288. };
  3289. static bool
  3290. brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
  3291. {
  3292. u8 clkctl = 0;
  3293. int err = 0;
  3294. int reg_addr;
  3295. u32 reg_val;
  3296. u32 drivestrength;
  3297. sdio_claim_host(bus->sdiodev->func[1]);
  3298. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3299. brcmf_sdiod_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3300. /*
  3301. * Force PLL off until brcmf_chip_attach()
  3302. * programs PLL control regs
  3303. */
  3304. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3305. BRCMF_INIT_CLKCTL1, &err);
  3306. if (!err)
  3307. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  3308. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3309. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3310. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3311. err, BRCMF_INIT_CLKCTL1, clkctl);
  3312. goto fail;
  3313. }
  3314. /* SDIO register access works so moving
  3315. * state from UNKNOWN to DOWN.
  3316. */
  3317. brcmf_bus_change_state(bus->sdiodev->bus_if, BRCMF_BUS_DOWN);
  3318. bus->ci = brcmf_chip_attach(bus->sdiodev, &brcmf_sdio_buscore_ops);
  3319. if (IS_ERR(bus->ci)) {
  3320. brcmf_err("brcmf_chip_attach failed!\n");
  3321. bus->ci = NULL;
  3322. goto fail;
  3323. }
  3324. if (brcmf_sdio_kso_init(bus)) {
  3325. brcmf_err("error enabling KSO\n");
  3326. goto fail;
  3327. }
  3328. if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
  3329. drivestrength = bus->sdiodev->pdata->drive_strength;
  3330. else
  3331. drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
  3332. brcmf_sdio_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
  3333. /* Get info on the SOCRAM cores... */
  3334. bus->ramsize = bus->ci->ramsize;
  3335. if (!(bus->ramsize)) {
  3336. brcmf_err("failed to find SOCRAM memory!\n");
  3337. goto fail;
  3338. }
  3339. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  3340. reg_val = brcmf_sdiod_regrb(bus->sdiodev,
  3341. SDIO_CCCR_BRCM_CARDCTRL, &err);
  3342. if (err)
  3343. goto fail;
  3344. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3345. brcmf_sdiod_regwb(bus->sdiodev,
  3346. SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3347. if (err)
  3348. goto fail;
  3349. /* set PMUControl so a backplane reset does PMU state reload */
  3350. reg_addr = CORE_CC_REG(brcmf_chip_get_chipcommon(bus->ci)->base,
  3351. pmucontrol);
  3352. reg_val = brcmf_sdiod_regrl(bus->sdiodev, reg_addr, &err);
  3353. if (err)
  3354. goto fail;
  3355. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3356. brcmf_sdiod_regwl(bus->sdiodev, reg_addr, reg_val, &err);
  3357. if (err)
  3358. goto fail;
  3359. sdio_release_host(bus->sdiodev->func[1]);
  3360. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3361. /* allocate header buffer */
  3362. bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
  3363. if (!bus->hdrbuf)
  3364. return false;
  3365. /* Locate an appropriately-aligned portion of hdrbuf */
  3366. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3367. bus->head_align);
  3368. /* Set the poll and/or interrupt flags */
  3369. bus->intr = true;
  3370. bus->poll = false;
  3371. if (bus->poll)
  3372. bus->pollrate = 1;
  3373. return true;
  3374. fail:
  3375. sdio_release_host(bus->sdiodev->func[1]);
  3376. return false;
  3377. }
  3378. static int
  3379. brcmf_sdio_watchdog_thread(void *data)
  3380. {
  3381. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3382. allow_signal(SIGTERM);
  3383. /* Run until signal received */
  3384. while (1) {
  3385. if (kthread_should_stop())
  3386. break;
  3387. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3388. brcmf_sdio_bus_watchdog(bus);
  3389. /* Count the tick for reference */
  3390. bus->sdcnt.tickcnt++;
  3391. } else
  3392. break;
  3393. }
  3394. return 0;
  3395. }
  3396. static void
  3397. brcmf_sdio_watchdog(unsigned long data)
  3398. {
  3399. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3400. if (bus->watchdog_tsk) {
  3401. complete(&bus->watchdog_wait);
  3402. /* Reschedule the watchdog */
  3403. if (bus->wd_timer_valid)
  3404. mod_timer(&bus->timer,
  3405. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3406. }
  3407. }
  3408. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3409. .stop = brcmf_sdio_bus_stop,
  3410. .preinit = brcmf_sdio_bus_preinit,
  3411. .init = brcmf_sdio_bus_init,
  3412. .txdata = brcmf_sdio_bus_txdata,
  3413. .txctl = brcmf_sdio_bus_txctl,
  3414. .rxctl = brcmf_sdio_bus_rxctl,
  3415. .gettxq = brcmf_sdio_bus_gettxq,
  3416. };
  3417. struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
  3418. {
  3419. int ret;
  3420. struct brcmf_sdio *bus;
  3421. brcmf_dbg(TRACE, "Enter\n");
  3422. /* Allocate private bus interface state */
  3423. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3424. if (!bus)
  3425. goto fail;
  3426. bus->sdiodev = sdiodev;
  3427. sdiodev->bus = bus;
  3428. skb_queue_head_init(&bus->glom);
  3429. bus->txbound = BRCMF_TXBOUND;
  3430. bus->rxbound = BRCMF_RXBOUND;
  3431. bus->txminmax = BRCMF_TXMINMAX;
  3432. bus->tx_seq = SDPCM_SEQ_WRAP - 1;
  3433. /* platform specific configuration:
  3434. * alignments must be at least 4 bytes for ADMA
  3435. */
  3436. bus->head_align = ALIGNMENT;
  3437. bus->sgentry_align = ALIGNMENT;
  3438. if (sdiodev->pdata) {
  3439. if (sdiodev->pdata->sd_head_align > ALIGNMENT)
  3440. bus->head_align = sdiodev->pdata->sd_head_align;
  3441. if (sdiodev->pdata->sd_sgentry_align > ALIGNMENT)
  3442. bus->sgentry_align = sdiodev->pdata->sd_sgentry_align;
  3443. }
  3444. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3445. bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
  3446. if (bus->brcmf_wq == NULL) {
  3447. brcmf_err("insufficient memory to create txworkqueue\n");
  3448. goto fail;
  3449. }
  3450. /* attempt to attach to the dongle */
  3451. if (!(brcmf_sdio_probe_attach(bus))) {
  3452. brcmf_err("brcmf_sdio_probe_attach failed\n");
  3453. goto fail;
  3454. }
  3455. spin_lock_init(&bus->rxctl_lock);
  3456. spin_lock_init(&bus->txqlock);
  3457. init_waitqueue_head(&bus->ctrl_wait);
  3458. init_waitqueue_head(&bus->dcmd_resp_wait);
  3459. /* Set up the watchdog timer */
  3460. init_timer(&bus->timer);
  3461. bus->timer.data = (unsigned long)bus;
  3462. bus->timer.function = brcmf_sdio_watchdog;
  3463. /* Initialize watchdog thread */
  3464. init_completion(&bus->watchdog_wait);
  3465. bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
  3466. bus, "brcmf_watchdog");
  3467. if (IS_ERR(bus->watchdog_tsk)) {
  3468. pr_warn("brcmf_watchdog thread failed to start\n");
  3469. bus->watchdog_tsk = NULL;
  3470. }
  3471. /* Initialize DPC thread */
  3472. atomic_set(&bus->dpc_tskcnt, 0);
  3473. /* Assign bus interface call back */
  3474. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3475. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3476. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3477. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3478. /* default sdio bus header length for tx packet */
  3479. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3480. /* Attach to the common layer, reserve hdr space */
  3481. ret = brcmf_attach(bus->sdiodev->dev);
  3482. if (ret != 0) {
  3483. brcmf_err("brcmf_attach failed\n");
  3484. goto fail;
  3485. }
  3486. /* Allocate buffers */
  3487. if (bus->sdiodev->bus_if->maxctl) {
  3488. bus->rxblen =
  3489. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3490. ALIGNMENT) + bus->head_align;
  3491. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3492. if (!(bus->rxbuf)) {
  3493. brcmf_err("rxbuf allocation failed\n");
  3494. goto fail;
  3495. }
  3496. }
  3497. sdio_claim_host(bus->sdiodev->func[1]);
  3498. /* Disable F2 to clear any intermediate frame state on the dongle */
  3499. sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3500. bus->rxflow = false;
  3501. /* Done with backplane-dependent accesses, can drop clock... */
  3502. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3503. sdio_release_host(bus->sdiodev->func[1]);
  3504. /* ...and initialize clock/power states */
  3505. bus->clkstate = CLK_SDONLY;
  3506. bus->idletime = BRCMF_IDLE_INTERVAL;
  3507. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3508. /* Query the F2 block size, set roundup accordingly */
  3509. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3510. bus->roundup = min(max_roundup, bus->blocksize);
  3511. /* SR state */
  3512. bus->sleeping = false;
  3513. bus->sr_enabled = false;
  3514. brcmf_sdio_debugfs_create(bus);
  3515. brcmf_dbg(INFO, "completed!!\n");
  3516. /* if firmware path present try to download and bring up bus */
  3517. ret = brcmf_bus_start(bus->sdiodev->dev);
  3518. if (ret != 0) {
  3519. brcmf_err("dongle is not responding\n");
  3520. goto fail;
  3521. }
  3522. return bus;
  3523. fail:
  3524. brcmf_sdio_remove(bus);
  3525. return NULL;
  3526. }
  3527. /* Detach and free everything */
  3528. void brcmf_sdio_remove(struct brcmf_sdio *bus)
  3529. {
  3530. brcmf_dbg(TRACE, "Enter\n");
  3531. if (bus) {
  3532. /* De-register interrupt handler */
  3533. brcmf_sdiod_intr_unregister(bus->sdiodev);
  3534. if (bus->sdiodev->bus_if->drvr) {
  3535. brcmf_detach(bus->sdiodev->dev);
  3536. }
  3537. cancel_work_sync(&bus->datawork);
  3538. if (bus->brcmf_wq)
  3539. destroy_workqueue(bus->brcmf_wq);
  3540. if (bus->ci) {
  3541. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  3542. sdio_claim_host(bus->sdiodev->func[1]);
  3543. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3544. /* Leave the device in state where it is
  3545. * 'quiet'. This is done by putting it in
  3546. * download_state which essentially resets
  3547. * all necessary cores.
  3548. */
  3549. msleep(20);
  3550. brcmf_chip_enter_download(bus->ci);
  3551. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3552. sdio_release_host(bus->sdiodev->func[1]);
  3553. }
  3554. brcmf_chip_detach(bus->ci);
  3555. }
  3556. kfree(bus->rxbuf);
  3557. kfree(bus->hdrbuf);
  3558. kfree(bus);
  3559. }
  3560. brcmf_dbg(TRACE, "Disconnected\n");
  3561. }
  3562. void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3563. {
  3564. /* Totally stop the timer */
  3565. if (!wdtick && bus->wd_timer_valid) {
  3566. del_timer_sync(&bus->timer);
  3567. bus->wd_timer_valid = false;
  3568. bus->save_ms = wdtick;
  3569. return;
  3570. }
  3571. /* don't start the wd until fw is loaded */
  3572. if (bus->sdiodev->bus_if->state != BRCMF_BUS_DATA)
  3573. return;
  3574. if (wdtick) {
  3575. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3576. if (bus->wd_timer_valid)
  3577. /* Stop timer and restart at new value */
  3578. del_timer_sync(&bus->timer);
  3579. /* Create timer again when watchdog period is
  3580. dynamically changed or in the first instance
  3581. */
  3582. bus->timer.expires =
  3583. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3584. add_timer(&bus->timer);
  3585. } else {
  3586. /* Re arm the timer, at last watchdog period */
  3587. mod_timer(&bus->timer,
  3588. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3589. }
  3590. bus->wd_timer_valid = true;
  3591. bus->save_ms = wdtick;
  3592. }
  3593. }