flexcan.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
  7. *
  8. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  9. *
  10. * LICENCE:
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation version 2.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. */
  21. #include <linux/netdevice.h>
  22. #include <linux/can.h>
  23. #include <linux/can/dev.h>
  24. #include <linux/can/error.h>
  25. #include <linux/can/led.h>
  26. #include <linux/clk.h>
  27. #include <linux/delay.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/if_ether.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/io.h>
  32. #include <linux/kernel.h>
  33. #include <linux/list.h>
  34. #include <linux/module.h>
  35. #include <linux/of.h>
  36. #include <linux/of_device.h>
  37. #include <linux/platform_device.h>
  38. #include <linux/regulator/consumer.h>
  39. #define DRV_NAME "flexcan"
  40. /* 8 for RX fifo and 2 error handling */
  41. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  42. /* FLEXCAN module configuration register (CANMCR) bits */
  43. #define FLEXCAN_MCR_MDIS BIT(31)
  44. #define FLEXCAN_MCR_FRZ BIT(30)
  45. #define FLEXCAN_MCR_FEN BIT(29)
  46. #define FLEXCAN_MCR_HALT BIT(28)
  47. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  48. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  49. #define FLEXCAN_MCR_SOFTRST BIT(25)
  50. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  51. #define FLEXCAN_MCR_SUPV BIT(23)
  52. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  53. #define FLEXCAN_MCR_WRN_EN BIT(21)
  54. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  55. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  56. #define FLEXCAN_MCR_DOZE BIT(18)
  57. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  58. #define FLEXCAN_MCR_BCC BIT(16)
  59. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  60. #define FLEXCAN_MCR_AEN BIT(12)
  61. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0x1f)
  62. #define FLEXCAN_MCR_IDAM_A (0 << 8)
  63. #define FLEXCAN_MCR_IDAM_B (1 << 8)
  64. #define FLEXCAN_MCR_IDAM_C (2 << 8)
  65. #define FLEXCAN_MCR_IDAM_D (3 << 8)
  66. /* FLEXCAN control register (CANCTRL) bits */
  67. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  68. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  69. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  70. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  71. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  72. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  73. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  74. #define FLEXCAN_CTRL_LPB BIT(12)
  75. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  76. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  77. #define FLEXCAN_CTRL_SMP BIT(7)
  78. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  79. #define FLEXCAN_CTRL_TSYN BIT(5)
  80. #define FLEXCAN_CTRL_LBUF BIT(4)
  81. #define FLEXCAN_CTRL_LOM BIT(3)
  82. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  83. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  84. #define FLEXCAN_CTRL_ERR_STATE \
  85. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  86. FLEXCAN_CTRL_BOFF_MSK)
  87. #define FLEXCAN_CTRL_ERR_ALL \
  88. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  89. /* FLEXCAN error and status register (ESR) bits */
  90. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  91. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  92. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  93. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  94. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  95. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  96. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  97. #define FLEXCAN_ESR_STF_ERR BIT(10)
  98. #define FLEXCAN_ESR_TX_WRN BIT(9)
  99. #define FLEXCAN_ESR_RX_WRN BIT(8)
  100. #define FLEXCAN_ESR_IDLE BIT(7)
  101. #define FLEXCAN_ESR_TXRX BIT(6)
  102. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  103. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  104. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  105. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  106. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  107. #define FLEXCAN_ESR_ERR_INT BIT(1)
  108. #define FLEXCAN_ESR_WAK_INT BIT(0)
  109. #define FLEXCAN_ESR_ERR_BUS \
  110. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  111. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  112. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  113. #define FLEXCAN_ESR_ERR_STATE \
  114. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  115. #define FLEXCAN_ESR_ERR_ALL \
  116. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  117. #define FLEXCAN_ESR_ALL_INT \
  118. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  119. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  120. /* FLEXCAN interrupt flag register (IFLAG) bits */
  121. #define FLEXCAN_TX_BUF_ID 8
  122. #define FLEXCAN_IFLAG_BUF(x) BIT(x)
  123. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  124. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  125. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  126. #define FLEXCAN_IFLAG_DEFAULT \
  127. (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
  128. FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
  129. /* FLEXCAN message buffers */
  130. #define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
  131. #define FLEXCAN_MB_CNT_SRR BIT(22)
  132. #define FLEXCAN_MB_CNT_IDE BIT(21)
  133. #define FLEXCAN_MB_CNT_RTR BIT(20)
  134. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  135. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  136. #define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
  137. /*
  138. * FLEXCAN hardware feature flags
  139. *
  140. * Below is some version info we got:
  141. * SOC Version IP-Version Glitch- [TR]WRN_INT
  142. * Filter? connected?
  143. * MX25 FlexCAN2 03.00.00.00 no no
  144. * MX28 FlexCAN2 03.00.04.00 yes yes
  145. * MX35 FlexCAN2 03.00.00.00 no no
  146. * MX53 FlexCAN2 03.00.00.00 yes no
  147. * MX6s FlexCAN3 10.00.12.00 yes yes
  148. *
  149. * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
  150. */
  151. #define FLEXCAN_HAS_V10_FEATURES BIT(1) /* For core version >= 10 */
  152. #define FLEXCAN_HAS_BROKEN_ERR_STATE BIT(2) /* [TR]WRN_INT not connected */
  153. /* Structure of the message buffer */
  154. struct flexcan_mb {
  155. u32 can_ctrl;
  156. u32 can_id;
  157. u32 data[2];
  158. };
  159. /* Structure of the hardware registers */
  160. struct flexcan_regs {
  161. u32 mcr; /* 0x00 */
  162. u32 ctrl; /* 0x04 */
  163. u32 timer; /* 0x08 */
  164. u32 _reserved1; /* 0x0c */
  165. u32 rxgmask; /* 0x10 */
  166. u32 rx14mask; /* 0x14 */
  167. u32 rx15mask; /* 0x18 */
  168. u32 ecr; /* 0x1c */
  169. u32 esr; /* 0x20 */
  170. u32 imask2; /* 0x24 */
  171. u32 imask1; /* 0x28 */
  172. u32 iflag2; /* 0x2c */
  173. u32 iflag1; /* 0x30 */
  174. u32 crl2; /* 0x34 */
  175. u32 esr2; /* 0x38 */
  176. u32 imeur; /* 0x3c */
  177. u32 lrfr; /* 0x40 */
  178. u32 crcr; /* 0x44 */
  179. u32 rxfgmask; /* 0x48 */
  180. u32 rxfir; /* 0x4c */
  181. u32 _reserved3[12];
  182. struct flexcan_mb cantxfg[64];
  183. };
  184. struct flexcan_devtype_data {
  185. u32 features; /* hardware controller features */
  186. };
  187. struct flexcan_priv {
  188. struct can_priv can;
  189. struct net_device *dev;
  190. struct napi_struct napi;
  191. void __iomem *base;
  192. u32 reg_esr;
  193. u32 reg_ctrl_default;
  194. struct clk *clk_ipg;
  195. struct clk *clk_per;
  196. struct flexcan_platform_data *pdata;
  197. const struct flexcan_devtype_data *devtype_data;
  198. struct regulator *reg_xceiver;
  199. };
  200. static struct flexcan_devtype_data fsl_p1010_devtype_data = {
  201. .features = FLEXCAN_HAS_BROKEN_ERR_STATE,
  202. };
  203. static struct flexcan_devtype_data fsl_imx28_devtype_data;
  204. static struct flexcan_devtype_data fsl_imx6q_devtype_data = {
  205. .features = FLEXCAN_HAS_V10_FEATURES,
  206. };
  207. static const struct can_bittiming_const flexcan_bittiming_const = {
  208. .name = DRV_NAME,
  209. .tseg1_min = 4,
  210. .tseg1_max = 16,
  211. .tseg2_min = 2,
  212. .tseg2_max = 8,
  213. .sjw_max = 4,
  214. .brp_min = 1,
  215. .brp_max = 256,
  216. .brp_inc = 1,
  217. };
  218. /*
  219. * Abstract off the read/write for arm versus ppc. This
  220. * assumes that PPC uses big-endian registers and everything
  221. * else uses little-endian registers, independent of CPU
  222. * endianess.
  223. */
  224. #if defined(CONFIG_PPC)
  225. static inline u32 flexcan_read(void __iomem *addr)
  226. {
  227. return in_be32(addr);
  228. }
  229. static inline void flexcan_write(u32 val, void __iomem *addr)
  230. {
  231. out_be32(addr, val);
  232. }
  233. #else
  234. static inline u32 flexcan_read(void __iomem *addr)
  235. {
  236. return readl(addr);
  237. }
  238. static inline void flexcan_write(u32 val, void __iomem *addr)
  239. {
  240. writel(val, addr);
  241. }
  242. #endif
  243. static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
  244. u32 reg_esr)
  245. {
  246. return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
  247. (reg_esr & FLEXCAN_ESR_ERR_BUS);
  248. }
  249. static inline void flexcan_chip_enable(struct flexcan_priv *priv)
  250. {
  251. struct flexcan_regs __iomem *regs = priv->base;
  252. u32 reg;
  253. reg = flexcan_read(&regs->mcr);
  254. reg &= ~FLEXCAN_MCR_MDIS;
  255. flexcan_write(reg, &regs->mcr);
  256. udelay(10);
  257. }
  258. static inline void flexcan_chip_disable(struct flexcan_priv *priv)
  259. {
  260. struct flexcan_regs __iomem *regs = priv->base;
  261. u32 reg;
  262. reg = flexcan_read(&regs->mcr);
  263. reg |= FLEXCAN_MCR_MDIS;
  264. flexcan_write(reg, &regs->mcr);
  265. }
  266. static int flexcan_get_berr_counter(const struct net_device *dev,
  267. struct can_berr_counter *bec)
  268. {
  269. const struct flexcan_priv *priv = netdev_priv(dev);
  270. struct flexcan_regs __iomem *regs = priv->base;
  271. u32 reg = flexcan_read(&regs->ecr);
  272. bec->txerr = (reg >> 0) & 0xff;
  273. bec->rxerr = (reg >> 8) & 0xff;
  274. return 0;
  275. }
  276. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  277. {
  278. const struct flexcan_priv *priv = netdev_priv(dev);
  279. struct flexcan_regs __iomem *regs = priv->base;
  280. struct can_frame *cf = (struct can_frame *)skb->data;
  281. u32 can_id;
  282. u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
  283. if (can_dropped_invalid_skb(dev, skb))
  284. return NETDEV_TX_OK;
  285. netif_stop_queue(dev);
  286. if (cf->can_id & CAN_EFF_FLAG) {
  287. can_id = cf->can_id & CAN_EFF_MASK;
  288. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  289. } else {
  290. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  291. }
  292. if (cf->can_id & CAN_RTR_FLAG)
  293. ctrl |= FLEXCAN_MB_CNT_RTR;
  294. if (cf->can_dlc > 0) {
  295. u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
  296. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
  297. }
  298. if (cf->can_dlc > 3) {
  299. u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
  300. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
  301. }
  302. can_put_echo_skb(skb, dev, 0);
  303. flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
  304. flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  305. return NETDEV_TX_OK;
  306. }
  307. static void do_bus_err(struct net_device *dev,
  308. struct can_frame *cf, u32 reg_esr)
  309. {
  310. struct flexcan_priv *priv = netdev_priv(dev);
  311. int rx_errors = 0, tx_errors = 0;
  312. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  313. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  314. netdev_dbg(dev, "BIT1_ERR irq\n");
  315. cf->data[2] |= CAN_ERR_PROT_BIT1;
  316. tx_errors = 1;
  317. }
  318. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  319. netdev_dbg(dev, "BIT0_ERR irq\n");
  320. cf->data[2] |= CAN_ERR_PROT_BIT0;
  321. tx_errors = 1;
  322. }
  323. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  324. netdev_dbg(dev, "ACK_ERR irq\n");
  325. cf->can_id |= CAN_ERR_ACK;
  326. cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
  327. tx_errors = 1;
  328. }
  329. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  330. netdev_dbg(dev, "CRC_ERR irq\n");
  331. cf->data[2] |= CAN_ERR_PROT_BIT;
  332. cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
  333. rx_errors = 1;
  334. }
  335. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  336. netdev_dbg(dev, "FRM_ERR irq\n");
  337. cf->data[2] |= CAN_ERR_PROT_FORM;
  338. rx_errors = 1;
  339. }
  340. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  341. netdev_dbg(dev, "STF_ERR irq\n");
  342. cf->data[2] |= CAN_ERR_PROT_STUFF;
  343. rx_errors = 1;
  344. }
  345. priv->can.can_stats.bus_error++;
  346. if (rx_errors)
  347. dev->stats.rx_errors++;
  348. if (tx_errors)
  349. dev->stats.tx_errors++;
  350. }
  351. static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
  352. {
  353. struct sk_buff *skb;
  354. struct can_frame *cf;
  355. skb = alloc_can_err_skb(dev, &cf);
  356. if (unlikely(!skb))
  357. return 0;
  358. do_bus_err(dev, cf, reg_esr);
  359. netif_receive_skb(skb);
  360. dev->stats.rx_packets++;
  361. dev->stats.rx_bytes += cf->can_dlc;
  362. return 1;
  363. }
  364. static void do_state(struct net_device *dev,
  365. struct can_frame *cf, enum can_state new_state)
  366. {
  367. struct flexcan_priv *priv = netdev_priv(dev);
  368. struct can_berr_counter bec;
  369. flexcan_get_berr_counter(dev, &bec);
  370. switch (priv->can.state) {
  371. case CAN_STATE_ERROR_ACTIVE:
  372. /*
  373. * from: ERROR_ACTIVE
  374. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  375. * => : there was a warning int
  376. */
  377. if (new_state >= CAN_STATE_ERROR_WARNING &&
  378. new_state <= CAN_STATE_BUS_OFF) {
  379. netdev_dbg(dev, "Error Warning IRQ\n");
  380. priv->can.can_stats.error_warning++;
  381. cf->can_id |= CAN_ERR_CRTL;
  382. cf->data[1] = (bec.txerr > bec.rxerr) ?
  383. CAN_ERR_CRTL_TX_WARNING :
  384. CAN_ERR_CRTL_RX_WARNING;
  385. }
  386. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  387. /*
  388. * from: ERROR_ACTIVE, ERROR_WARNING
  389. * to : ERROR_PASSIVE, BUS_OFF
  390. * => : error passive int
  391. */
  392. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  393. new_state <= CAN_STATE_BUS_OFF) {
  394. netdev_dbg(dev, "Error Passive IRQ\n");
  395. priv->can.can_stats.error_passive++;
  396. cf->can_id |= CAN_ERR_CRTL;
  397. cf->data[1] = (bec.txerr > bec.rxerr) ?
  398. CAN_ERR_CRTL_TX_PASSIVE :
  399. CAN_ERR_CRTL_RX_PASSIVE;
  400. }
  401. break;
  402. case CAN_STATE_BUS_OFF:
  403. netdev_err(dev, "BUG! "
  404. "hardware recovered automatically from BUS_OFF\n");
  405. break;
  406. default:
  407. break;
  408. }
  409. /* process state changes depending on the new state */
  410. switch (new_state) {
  411. case CAN_STATE_ERROR_ACTIVE:
  412. netdev_dbg(dev, "Error Active\n");
  413. cf->can_id |= CAN_ERR_PROT;
  414. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  415. break;
  416. case CAN_STATE_BUS_OFF:
  417. cf->can_id |= CAN_ERR_BUSOFF;
  418. can_bus_off(dev);
  419. break;
  420. default:
  421. break;
  422. }
  423. }
  424. static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
  425. {
  426. struct flexcan_priv *priv = netdev_priv(dev);
  427. struct sk_buff *skb;
  428. struct can_frame *cf;
  429. enum can_state new_state;
  430. int flt;
  431. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  432. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  433. if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
  434. FLEXCAN_ESR_RX_WRN))))
  435. new_state = CAN_STATE_ERROR_ACTIVE;
  436. else
  437. new_state = CAN_STATE_ERROR_WARNING;
  438. } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
  439. new_state = CAN_STATE_ERROR_PASSIVE;
  440. else
  441. new_state = CAN_STATE_BUS_OFF;
  442. /* state hasn't changed */
  443. if (likely(new_state == priv->can.state))
  444. return 0;
  445. skb = alloc_can_err_skb(dev, &cf);
  446. if (unlikely(!skb))
  447. return 0;
  448. do_state(dev, cf, new_state);
  449. priv->can.state = new_state;
  450. netif_receive_skb(skb);
  451. dev->stats.rx_packets++;
  452. dev->stats.rx_bytes += cf->can_dlc;
  453. return 1;
  454. }
  455. static void flexcan_read_fifo(const struct net_device *dev,
  456. struct can_frame *cf)
  457. {
  458. const struct flexcan_priv *priv = netdev_priv(dev);
  459. struct flexcan_regs __iomem *regs = priv->base;
  460. struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
  461. u32 reg_ctrl, reg_id;
  462. reg_ctrl = flexcan_read(&mb->can_ctrl);
  463. reg_id = flexcan_read(&mb->can_id);
  464. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  465. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  466. else
  467. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  468. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  469. cf->can_id |= CAN_RTR_FLAG;
  470. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  471. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  472. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  473. /* mark as read */
  474. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  475. flexcan_read(&regs->timer);
  476. }
  477. static int flexcan_read_frame(struct net_device *dev)
  478. {
  479. struct net_device_stats *stats = &dev->stats;
  480. struct can_frame *cf;
  481. struct sk_buff *skb;
  482. skb = alloc_can_skb(dev, &cf);
  483. if (unlikely(!skb)) {
  484. stats->rx_dropped++;
  485. return 0;
  486. }
  487. flexcan_read_fifo(dev, cf);
  488. netif_receive_skb(skb);
  489. stats->rx_packets++;
  490. stats->rx_bytes += cf->can_dlc;
  491. can_led_event(dev, CAN_LED_EVENT_RX);
  492. return 1;
  493. }
  494. static int flexcan_poll(struct napi_struct *napi, int quota)
  495. {
  496. struct net_device *dev = napi->dev;
  497. const struct flexcan_priv *priv = netdev_priv(dev);
  498. struct flexcan_regs __iomem *regs = priv->base;
  499. u32 reg_iflag1, reg_esr;
  500. int work_done = 0;
  501. /*
  502. * The error bits are cleared on read,
  503. * use saved value from irq handler.
  504. */
  505. reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
  506. /* handle state changes */
  507. work_done += flexcan_poll_state(dev, reg_esr);
  508. /* handle RX-FIFO */
  509. reg_iflag1 = flexcan_read(&regs->iflag1);
  510. while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
  511. work_done < quota) {
  512. work_done += flexcan_read_frame(dev);
  513. reg_iflag1 = flexcan_read(&regs->iflag1);
  514. }
  515. /* report bus errors */
  516. if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
  517. work_done += flexcan_poll_bus_err(dev, reg_esr);
  518. if (work_done < quota) {
  519. napi_complete(napi);
  520. /* enable IRQs */
  521. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  522. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  523. }
  524. return work_done;
  525. }
  526. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  527. {
  528. struct net_device *dev = dev_id;
  529. struct net_device_stats *stats = &dev->stats;
  530. struct flexcan_priv *priv = netdev_priv(dev);
  531. struct flexcan_regs __iomem *regs = priv->base;
  532. u32 reg_iflag1, reg_esr;
  533. reg_iflag1 = flexcan_read(&regs->iflag1);
  534. reg_esr = flexcan_read(&regs->esr);
  535. /* ACK all bus error and state change IRQ sources */
  536. if (reg_esr & FLEXCAN_ESR_ALL_INT)
  537. flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  538. /*
  539. * schedule NAPI in case of:
  540. * - rx IRQ
  541. * - state change IRQ
  542. * - bus error IRQ and bus error reporting is activated
  543. */
  544. if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
  545. (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  546. flexcan_has_and_handle_berr(priv, reg_esr)) {
  547. /*
  548. * The error bits are cleared on read,
  549. * save them for later use.
  550. */
  551. priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
  552. flexcan_write(FLEXCAN_IFLAG_DEFAULT &
  553. ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
  554. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  555. &regs->ctrl);
  556. napi_schedule(&priv->napi);
  557. }
  558. /* FIFO overflow */
  559. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  560. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  561. dev->stats.rx_over_errors++;
  562. dev->stats.rx_errors++;
  563. }
  564. /* transmission complete interrupt */
  565. if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
  566. stats->tx_bytes += can_get_echo_skb(dev, 0);
  567. stats->tx_packets++;
  568. can_led_event(dev, CAN_LED_EVENT_TX);
  569. flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  570. netif_wake_queue(dev);
  571. }
  572. return IRQ_HANDLED;
  573. }
  574. static void flexcan_set_bittiming(struct net_device *dev)
  575. {
  576. const struct flexcan_priv *priv = netdev_priv(dev);
  577. const struct can_bittiming *bt = &priv->can.bittiming;
  578. struct flexcan_regs __iomem *regs = priv->base;
  579. u32 reg;
  580. reg = flexcan_read(&regs->ctrl);
  581. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  582. FLEXCAN_CTRL_RJW(0x3) |
  583. FLEXCAN_CTRL_PSEG1(0x7) |
  584. FLEXCAN_CTRL_PSEG2(0x7) |
  585. FLEXCAN_CTRL_PROPSEG(0x7) |
  586. FLEXCAN_CTRL_LPB |
  587. FLEXCAN_CTRL_SMP |
  588. FLEXCAN_CTRL_LOM);
  589. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  590. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  591. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  592. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  593. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  594. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  595. reg |= FLEXCAN_CTRL_LPB;
  596. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  597. reg |= FLEXCAN_CTRL_LOM;
  598. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  599. reg |= FLEXCAN_CTRL_SMP;
  600. netdev_info(dev, "writing ctrl=0x%08x\n", reg);
  601. flexcan_write(reg, &regs->ctrl);
  602. /* print chip status */
  603. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  604. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  605. }
  606. /*
  607. * flexcan_chip_start
  608. *
  609. * this functions is entered with clocks enabled
  610. *
  611. */
  612. static int flexcan_chip_start(struct net_device *dev)
  613. {
  614. struct flexcan_priv *priv = netdev_priv(dev);
  615. struct flexcan_regs __iomem *regs = priv->base;
  616. int err;
  617. u32 reg_mcr, reg_ctrl;
  618. /* enable module */
  619. flexcan_chip_enable(priv);
  620. /* soft reset */
  621. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  622. udelay(10);
  623. reg_mcr = flexcan_read(&regs->mcr);
  624. if (reg_mcr & FLEXCAN_MCR_SOFTRST) {
  625. netdev_err(dev, "Failed to softreset can module (mcr=0x%08x)\n",
  626. reg_mcr);
  627. err = -ENODEV;
  628. goto out;
  629. }
  630. flexcan_set_bittiming(dev);
  631. /*
  632. * MCR
  633. *
  634. * enable freeze
  635. * enable fifo
  636. * halt now
  637. * only supervisor access
  638. * enable warning int
  639. * choose format C
  640. * disable local echo
  641. *
  642. */
  643. reg_mcr = flexcan_read(&regs->mcr);
  644. reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
  645. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
  646. FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
  647. FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS |
  648. FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
  649. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  650. flexcan_write(reg_mcr, &regs->mcr);
  651. /*
  652. * CTRL
  653. *
  654. * disable timer sync feature
  655. *
  656. * disable auto busoff recovery
  657. * transmit lowest buffer first
  658. *
  659. * enable tx and rx warning interrupt
  660. * enable bus off interrupt
  661. * (== FLEXCAN_CTRL_ERR_STATE)
  662. */
  663. reg_ctrl = flexcan_read(&regs->ctrl);
  664. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  665. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  666. FLEXCAN_CTRL_ERR_STATE;
  667. /*
  668. * enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
  669. * on most Flexcan cores, too. Otherwise we don't get
  670. * any error warning or passive interrupts.
  671. */
  672. if (priv->devtype_data->features & FLEXCAN_HAS_BROKEN_ERR_STATE ||
  673. priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
  674. reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
  675. /* save for later use */
  676. priv->reg_ctrl_default = reg_ctrl;
  677. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  678. flexcan_write(reg_ctrl, &regs->ctrl);
  679. /* Abort any pending TX, mark Mailbox as INACTIVE */
  680. flexcan_write(FLEXCAN_MB_CNT_CODE(0x4),
  681. &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  682. /* acceptance mask/acceptance code (accept everything) */
  683. flexcan_write(0x0, &regs->rxgmask);
  684. flexcan_write(0x0, &regs->rx14mask);
  685. flexcan_write(0x0, &regs->rx15mask);
  686. if (priv->devtype_data->features & FLEXCAN_HAS_V10_FEATURES)
  687. flexcan_write(0x0, &regs->rxfgmask);
  688. if (priv->reg_xceiver) {
  689. err = regulator_enable(priv->reg_xceiver);
  690. if (err)
  691. goto out;
  692. }
  693. /* synchronize with the can bus */
  694. reg_mcr = flexcan_read(&regs->mcr);
  695. reg_mcr &= ~FLEXCAN_MCR_HALT;
  696. flexcan_write(reg_mcr, &regs->mcr);
  697. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  698. /* enable FIFO interrupts */
  699. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  700. /* print chip status */
  701. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  702. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  703. return 0;
  704. out:
  705. flexcan_chip_disable(priv);
  706. return err;
  707. }
  708. /*
  709. * flexcan_chip_stop
  710. *
  711. * this functions is entered with clocks enabled
  712. *
  713. */
  714. static void flexcan_chip_stop(struct net_device *dev)
  715. {
  716. struct flexcan_priv *priv = netdev_priv(dev);
  717. struct flexcan_regs __iomem *regs = priv->base;
  718. u32 reg;
  719. /* Disable + halt module */
  720. reg = flexcan_read(&regs->mcr);
  721. reg |= FLEXCAN_MCR_MDIS | FLEXCAN_MCR_HALT;
  722. flexcan_write(reg, &regs->mcr);
  723. /* Disable all interrupts */
  724. flexcan_write(0, &regs->imask1);
  725. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  726. &regs->ctrl);
  727. if (priv->reg_xceiver)
  728. regulator_disable(priv->reg_xceiver);
  729. priv->can.state = CAN_STATE_STOPPED;
  730. return;
  731. }
  732. static int flexcan_open(struct net_device *dev)
  733. {
  734. struct flexcan_priv *priv = netdev_priv(dev);
  735. int err;
  736. err = clk_prepare_enable(priv->clk_ipg);
  737. if (err)
  738. return err;
  739. err = clk_prepare_enable(priv->clk_per);
  740. if (err)
  741. goto out_disable_ipg;
  742. err = open_candev(dev);
  743. if (err)
  744. goto out_disable_per;
  745. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  746. if (err)
  747. goto out_close;
  748. /* start chip and queuing */
  749. err = flexcan_chip_start(dev);
  750. if (err)
  751. goto out_close;
  752. can_led_event(dev, CAN_LED_EVENT_OPEN);
  753. napi_enable(&priv->napi);
  754. netif_start_queue(dev);
  755. return 0;
  756. out_close:
  757. close_candev(dev);
  758. out_disable_per:
  759. clk_disable_unprepare(priv->clk_per);
  760. out_disable_ipg:
  761. clk_disable_unprepare(priv->clk_ipg);
  762. return err;
  763. }
  764. static int flexcan_close(struct net_device *dev)
  765. {
  766. struct flexcan_priv *priv = netdev_priv(dev);
  767. netif_stop_queue(dev);
  768. napi_disable(&priv->napi);
  769. flexcan_chip_stop(dev);
  770. free_irq(dev->irq, dev);
  771. clk_disable_unprepare(priv->clk_per);
  772. clk_disable_unprepare(priv->clk_ipg);
  773. close_candev(dev);
  774. can_led_event(dev, CAN_LED_EVENT_STOP);
  775. return 0;
  776. }
  777. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  778. {
  779. int err;
  780. switch (mode) {
  781. case CAN_MODE_START:
  782. err = flexcan_chip_start(dev);
  783. if (err)
  784. return err;
  785. netif_wake_queue(dev);
  786. break;
  787. default:
  788. return -EOPNOTSUPP;
  789. }
  790. return 0;
  791. }
  792. static const struct net_device_ops flexcan_netdev_ops = {
  793. .ndo_open = flexcan_open,
  794. .ndo_stop = flexcan_close,
  795. .ndo_start_xmit = flexcan_start_xmit,
  796. };
  797. static int register_flexcandev(struct net_device *dev)
  798. {
  799. struct flexcan_priv *priv = netdev_priv(dev);
  800. struct flexcan_regs __iomem *regs = priv->base;
  801. u32 reg, err;
  802. err = clk_prepare_enable(priv->clk_ipg);
  803. if (err)
  804. return err;
  805. err = clk_prepare_enable(priv->clk_per);
  806. if (err)
  807. goto out_disable_ipg;
  808. /* select "bus clock", chip must be disabled */
  809. flexcan_chip_disable(priv);
  810. reg = flexcan_read(&regs->ctrl);
  811. reg |= FLEXCAN_CTRL_CLK_SRC;
  812. flexcan_write(reg, &regs->ctrl);
  813. flexcan_chip_enable(priv);
  814. /* set freeze, halt and activate FIFO, restrict register access */
  815. reg = flexcan_read(&regs->mcr);
  816. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  817. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  818. flexcan_write(reg, &regs->mcr);
  819. /*
  820. * Currently we only support newer versions of this core
  821. * featuring a RX FIFO. Older cores found on some Coldfire
  822. * derivates are not yet supported.
  823. */
  824. reg = flexcan_read(&regs->mcr);
  825. if (!(reg & FLEXCAN_MCR_FEN)) {
  826. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  827. err = -ENODEV;
  828. goto out_disable_per;
  829. }
  830. err = register_candev(dev);
  831. out_disable_per:
  832. /* disable core and turn off clocks */
  833. flexcan_chip_disable(priv);
  834. clk_disable_unprepare(priv->clk_per);
  835. out_disable_ipg:
  836. clk_disable_unprepare(priv->clk_ipg);
  837. return err;
  838. }
  839. static void unregister_flexcandev(struct net_device *dev)
  840. {
  841. unregister_candev(dev);
  842. }
  843. static const struct of_device_id flexcan_of_match[] = {
  844. { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
  845. { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
  846. { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
  847. { /* sentinel */ },
  848. };
  849. MODULE_DEVICE_TABLE(of, flexcan_of_match);
  850. static const struct platform_device_id flexcan_id_table[] = {
  851. { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
  852. { /* sentinel */ },
  853. };
  854. MODULE_DEVICE_TABLE(platform, flexcan_id_table);
  855. static int flexcan_probe(struct platform_device *pdev)
  856. {
  857. const struct of_device_id *of_id;
  858. const struct flexcan_devtype_data *devtype_data;
  859. struct net_device *dev;
  860. struct flexcan_priv *priv;
  861. struct resource *mem;
  862. struct clk *clk_ipg = NULL, *clk_per = NULL;
  863. void __iomem *base;
  864. int err, irq;
  865. u32 clock_freq = 0;
  866. if (pdev->dev.of_node)
  867. of_property_read_u32(pdev->dev.of_node,
  868. "clock-frequency", &clock_freq);
  869. if (!clock_freq) {
  870. clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  871. if (IS_ERR(clk_ipg)) {
  872. dev_err(&pdev->dev, "no ipg clock defined\n");
  873. return PTR_ERR(clk_ipg);
  874. }
  875. clk_per = devm_clk_get(&pdev->dev, "per");
  876. if (IS_ERR(clk_per)) {
  877. dev_err(&pdev->dev, "no per clock defined\n");
  878. return PTR_ERR(clk_per);
  879. }
  880. clock_freq = clk_get_rate(clk_per);
  881. }
  882. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  883. irq = platform_get_irq(pdev, 0);
  884. if (irq <= 0)
  885. return -ENODEV;
  886. base = devm_ioremap_resource(&pdev->dev, mem);
  887. if (IS_ERR(base))
  888. return PTR_ERR(base);
  889. of_id = of_match_device(flexcan_of_match, &pdev->dev);
  890. if (of_id) {
  891. devtype_data = of_id->data;
  892. } else if (pdev->id_entry->driver_data) {
  893. devtype_data = (struct flexcan_devtype_data *)
  894. pdev->id_entry->driver_data;
  895. } else {
  896. return -ENODEV;
  897. }
  898. dev = alloc_candev(sizeof(struct flexcan_priv), 1);
  899. if (!dev)
  900. return -ENOMEM;
  901. dev->netdev_ops = &flexcan_netdev_ops;
  902. dev->irq = irq;
  903. dev->flags |= IFF_ECHO;
  904. priv = netdev_priv(dev);
  905. priv->can.clock.freq = clock_freq;
  906. priv->can.bittiming_const = &flexcan_bittiming_const;
  907. priv->can.do_set_mode = flexcan_set_mode;
  908. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  909. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  910. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  911. CAN_CTRLMODE_BERR_REPORTING;
  912. priv->base = base;
  913. priv->dev = dev;
  914. priv->clk_ipg = clk_ipg;
  915. priv->clk_per = clk_per;
  916. priv->pdata = dev_get_platdata(&pdev->dev);
  917. priv->devtype_data = devtype_data;
  918. priv->reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
  919. if (IS_ERR(priv->reg_xceiver))
  920. priv->reg_xceiver = NULL;
  921. netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
  922. platform_set_drvdata(pdev, dev);
  923. SET_NETDEV_DEV(dev, &pdev->dev);
  924. err = register_flexcandev(dev);
  925. if (err) {
  926. dev_err(&pdev->dev, "registering netdev failed\n");
  927. goto failed_register;
  928. }
  929. devm_can_led_init(dev);
  930. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  931. priv->base, dev->irq);
  932. return 0;
  933. failed_register:
  934. free_candev(dev);
  935. return err;
  936. }
  937. static int flexcan_remove(struct platform_device *pdev)
  938. {
  939. struct net_device *dev = platform_get_drvdata(pdev);
  940. unregister_flexcandev(dev);
  941. free_candev(dev);
  942. return 0;
  943. }
  944. #ifdef CONFIG_PM_SLEEP
  945. static int flexcan_suspend(struct device *device)
  946. {
  947. struct net_device *dev = dev_get_drvdata(device);
  948. struct flexcan_priv *priv = netdev_priv(dev);
  949. flexcan_chip_disable(priv);
  950. if (netif_running(dev)) {
  951. netif_stop_queue(dev);
  952. netif_device_detach(dev);
  953. }
  954. priv->can.state = CAN_STATE_SLEEPING;
  955. return 0;
  956. }
  957. static int flexcan_resume(struct device *device)
  958. {
  959. struct net_device *dev = dev_get_drvdata(device);
  960. struct flexcan_priv *priv = netdev_priv(dev);
  961. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  962. if (netif_running(dev)) {
  963. netif_device_attach(dev);
  964. netif_start_queue(dev);
  965. }
  966. flexcan_chip_enable(priv);
  967. return 0;
  968. }
  969. #endif /* CONFIG_PM_SLEEP */
  970. static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
  971. static struct platform_driver flexcan_driver = {
  972. .driver = {
  973. .name = DRV_NAME,
  974. .owner = THIS_MODULE,
  975. .pm = &flexcan_pm_ops,
  976. .of_match_table = flexcan_of_match,
  977. },
  978. .probe = flexcan_probe,
  979. .remove = flexcan_remove,
  980. .id_table = flexcan_id_table,
  981. };
  982. module_platform_driver(flexcan_driver);
  983. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  984. "Marc Kleine-Budde <kernel@pengutronix.de>");
  985. MODULE_LICENSE("GPL v2");
  986. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");