main.c 140 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/debugfs.h>
  33. #include <linux/highmem.h>
  34. #include <linux/module.h>
  35. #include <linux/init.h>
  36. #include <linux/errno.h>
  37. #include <linux/pci.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/slab.h>
  40. #if defined(CONFIG_X86)
  41. #include <asm/pat.h>
  42. #endif
  43. #include <linux/sched.h>
  44. #include <linux/sched/mm.h>
  45. #include <linux/sched/task.h>
  46. #include <linux/delay.h>
  47. #include <rdma/ib_user_verbs.h>
  48. #include <rdma/ib_addr.h>
  49. #include <rdma/ib_cache.h>
  50. #include <linux/mlx5/port.h>
  51. #include <linux/mlx5/vport.h>
  52. #include <linux/mlx5/fs.h>
  53. #include <linux/list.h>
  54. #include <rdma/ib_smi.h>
  55. #include <rdma/ib_umem.h>
  56. #include <linux/in.h>
  57. #include <linux/etherdevice.h>
  58. #include "mlx5_ib.h"
  59. #include "ib_rep.h"
  60. #include "cmd.h"
  61. #include <linux/mlx5/fs_helpers.h>
  62. #define DRIVER_NAME "mlx5_ib"
  63. #define DRIVER_VERSION "5.0-0"
  64. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  65. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  66. MODULE_LICENSE("Dual BSD/GPL");
  67. static char mlx5_version[] =
  68. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  69. DRIVER_VERSION "\n";
  70. struct mlx5_ib_event_work {
  71. struct work_struct work;
  72. struct mlx5_core_dev *dev;
  73. void *context;
  74. enum mlx5_dev_event event;
  75. unsigned long param;
  76. };
  77. enum {
  78. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  79. };
  80. static struct workqueue_struct *mlx5_ib_event_wq;
  81. static LIST_HEAD(mlx5_ib_unaffiliated_port_list);
  82. static LIST_HEAD(mlx5_ib_dev_list);
  83. /*
  84. * This mutex should be held when accessing either of the above lists
  85. */
  86. static DEFINE_MUTEX(mlx5_ib_multiport_mutex);
  87. struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi)
  88. {
  89. struct mlx5_ib_dev *dev;
  90. mutex_lock(&mlx5_ib_multiport_mutex);
  91. dev = mpi->ibdev;
  92. mutex_unlock(&mlx5_ib_multiport_mutex);
  93. return dev;
  94. }
  95. static enum rdma_link_layer
  96. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  97. {
  98. switch (port_type_cap) {
  99. case MLX5_CAP_PORT_TYPE_IB:
  100. return IB_LINK_LAYER_INFINIBAND;
  101. case MLX5_CAP_PORT_TYPE_ETH:
  102. return IB_LINK_LAYER_ETHERNET;
  103. default:
  104. return IB_LINK_LAYER_UNSPECIFIED;
  105. }
  106. }
  107. static enum rdma_link_layer
  108. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  109. {
  110. struct mlx5_ib_dev *dev = to_mdev(device);
  111. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  112. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  113. }
  114. static int get_port_state(struct ib_device *ibdev,
  115. u8 port_num,
  116. enum ib_port_state *state)
  117. {
  118. struct ib_port_attr attr;
  119. int ret;
  120. memset(&attr, 0, sizeof(attr));
  121. ret = ibdev->query_port(ibdev, port_num, &attr);
  122. if (!ret)
  123. *state = attr.state;
  124. return ret;
  125. }
  126. static int mlx5_netdev_event(struct notifier_block *this,
  127. unsigned long event, void *ptr)
  128. {
  129. struct mlx5_roce *roce = container_of(this, struct mlx5_roce, nb);
  130. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  131. u8 port_num = roce->native_port_num;
  132. struct mlx5_core_dev *mdev;
  133. struct mlx5_ib_dev *ibdev;
  134. ibdev = roce->dev;
  135. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  136. if (!mdev)
  137. return NOTIFY_DONE;
  138. switch (event) {
  139. case NETDEV_REGISTER:
  140. case NETDEV_UNREGISTER:
  141. write_lock(&roce->netdev_lock);
  142. if (ibdev->rep) {
  143. struct mlx5_eswitch *esw = ibdev->mdev->priv.eswitch;
  144. struct net_device *rep_ndev;
  145. rep_ndev = mlx5_ib_get_rep_netdev(esw,
  146. ibdev->rep->vport);
  147. if (rep_ndev == ndev)
  148. roce->netdev = (event == NETDEV_UNREGISTER) ?
  149. NULL : ndev;
  150. } else if (ndev->dev.parent == &ibdev->mdev->pdev->dev) {
  151. roce->netdev = (event == NETDEV_UNREGISTER) ?
  152. NULL : ndev;
  153. }
  154. write_unlock(&roce->netdev_lock);
  155. break;
  156. case NETDEV_CHANGE:
  157. case NETDEV_UP:
  158. case NETDEV_DOWN: {
  159. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(mdev);
  160. struct net_device *upper = NULL;
  161. if (lag_ndev) {
  162. upper = netdev_master_upper_dev_get(lag_ndev);
  163. dev_put(lag_ndev);
  164. }
  165. if ((upper == ndev || (!upper && ndev == roce->netdev))
  166. && ibdev->ib_active) {
  167. struct ib_event ibev = { };
  168. enum ib_port_state port_state;
  169. if (get_port_state(&ibdev->ib_dev, port_num,
  170. &port_state))
  171. goto done;
  172. if (roce->last_port_state == port_state)
  173. goto done;
  174. roce->last_port_state = port_state;
  175. ibev.device = &ibdev->ib_dev;
  176. if (port_state == IB_PORT_DOWN)
  177. ibev.event = IB_EVENT_PORT_ERR;
  178. else if (port_state == IB_PORT_ACTIVE)
  179. ibev.event = IB_EVENT_PORT_ACTIVE;
  180. else
  181. goto done;
  182. ibev.element.port_num = port_num;
  183. ib_dispatch_event(&ibev);
  184. }
  185. break;
  186. }
  187. default:
  188. break;
  189. }
  190. done:
  191. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  192. return NOTIFY_DONE;
  193. }
  194. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  195. u8 port_num)
  196. {
  197. struct mlx5_ib_dev *ibdev = to_mdev(device);
  198. struct net_device *ndev;
  199. struct mlx5_core_dev *mdev;
  200. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  201. if (!mdev)
  202. return NULL;
  203. ndev = mlx5_lag_get_roce_netdev(mdev);
  204. if (ndev)
  205. goto out;
  206. /* Ensure ndev does not disappear before we invoke dev_hold()
  207. */
  208. read_lock(&ibdev->roce[port_num - 1].netdev_lock);
  209. ndev = ibdev->roce[port_num - 1].netdev;
  210. if (ndev)
  211. dev_hold(ndev);
  212. read_unlock(&ibdev->roce[port_num - 1].netdev_lock);
  213. out:
  214. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  215. return ndev;
  216. }
  217. struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *ibdev,
  218. u8 ib_port_num,
  219. u8 *native_port_num)
  220. {
  221. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  222. ib_port_num);
  223. struct mlx5_core_dev *mdev = NULL;
  224. struct mlx5_ib_multiport_info *mpi;
  225. struct mlx5_ib_port *port;
  226. if (!mlx5_core_mp_enabled(ibdev->mdev) ||
  227. ll != IB_LINK_LAYER_ETHERNET) {
  228. if (native_port_num)
  229. *native_port_num = ib_port_num;
  230. return ibdev->mdev;
  231. }
  232. if (native_port_num)
  233. *native_port_num = 1;
  234. port = &ibdev->port[ib_port_num - 1];
  235. if (!port)
  236. return NULL;
  237. spin_lock(&port->mp.mpi_lock);
  238. mpi = ibdev->port[ib_port_num - 1].mp.mpi;
  239. if (mpi && !mpi->unaffiliate) {
  240. mdev = mpi->mdev;
  241. /* If it's the master no need to refcount, it'll exist
  242. * as long as the ib_dev exists.
  243. */
  244. if (!mpi->is_master)
  245. mpi->mdev_refcnt++;
  246. }
  247. spin_unlock(&port->mp.mpi_lock);
  248. return mdev;
  249. }
  250. void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *ibdev, u8 port_num)
  251. {
  252. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  253. port_num);
  254. struct mlx5_ib_multiport_info *mpi;
  255. struct mlx5_ib_port *port;
  256. if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  257. return;
  258. port = &ibdev->port[port_num - 1];
  259. spin_lock(&port->mp.mpi_lock);
  260. mpi = ibdev->port[port_num - 1].mp.mpi;
  261. if (mpi->is_master)
  262. goto out;
  263. mpi->mdev_refcnt--;
  264. if (mpi->unaffiliate)
  265. complete(&mpi->unref_comp);
  266. out:
  267. spin_unlock(&port->mp.mpi_lock);
  268. }
  269. static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
  270. u8 *active_width)
  271. {
  272. switch (eth_proto_oper) {
  273. case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
  274. case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
  275. case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
  276. case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
  277. *active_width = IB_WIDTH_1X;
  278. *active_speed = IB_SPEED_SDR;
  279. break;
  280. case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
  281. case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
  282. case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
  283. case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
  284. case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
  285. case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
  286. case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
  287. *active_width = IB_WIDTH_1X;
  288. *active_speed = IB_SPEED_QDR;
  289. break;
  290. case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
  291. case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
  292. case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
  293. *active_width = IB_WIDTH_1X;
  294. *active_speed = IB_SPEED_EDR;
  295. break;
  296. case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
  297. case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
  298. case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
  299. case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
  300. *active_width = IB_WIDTH_4X;
  301. *active_speed = IB_SPEED_QDR;
  302. break;
  303. case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
  304. case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
  305. case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
  306. *active_width = IB_WIDTH_1X;
  307. *active_speed = IB_SPEED_HDR;
  308. break;
  309. case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
  310. *active_width = IB_WIDTH_4X;
  311. *active_speed = IB_SPEED_FDR;
  312. break;
  313. case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
  314. case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
  315. case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
  316. case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
  317. *active_width = IB_WIDTH_4X;
  318. *active_speed = IB_SPEED_EDR;
  319. break;
  320. default:
  321. return -EINVAL;
  322. }
  323. return 0;
  324. }
  325. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  326. struct ib_port_attr *props)
  327. {
  328. struct mlx5_ib_dev *dev = to_mdev(device);
  329. struct mlx5_core_dev *mdev;
  330. struct net_device *ndev, *upper;
  331. enum ib_mtu ndev_ib_mtu;
  332. bool put_mdev = true;
  333. u16 qkey_viol_cntr;
  334. u32 eth_prot_oper;
  335. u8 mdev_port_num;
  336. int err;
  337. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  338. if (!mdev) {
  339. /* This means the port isn't affiliated yet. Get the
  340. * info for the master port instead.
  341. */
  342. put_mdev = false;
  343. mdev = dev->mdev;
  344. mdev_port_num = 1;
  345. port_num = 1;
  346. }
  347. /* Possible bad flows are checked before filling out props so in case
  348. * of an error it will still be zeroed out.
  349. */
  350. err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper,
  351. mdev_port_num);
  352. if (err)
  353. goto out;
  354. translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
  355. &props->active_width);
  356. props->port_cap_flags |= IB_PORT_CM_SUP;
  357. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  358. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  359. roce_address_table_size);
  360. props->max_mtu = IB_MTU_4096;
  361. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  362. props->pkey_tbl_len = 1;
  363. props->state = IB_PORT_DOWN;
  364. props->phys_state = 3;
  365. mlx5_query_nic_vport_qkey_viol_cntr(mdev, &qkey_viol_cntr);
  366. props->qkey_viol_cntr = qkey_viol_cntr;
  367. /* If this is a stub query for an unaffiliated port stop here */
  368. if (!put_mdev)
  369. goto out;
  370. ndev = mlx5_ib_get_netdev(device, port_num);
  371. if (!ndev)
  372. goto out;
  373. if (mlx5_lag_is_active(dev->mdev)) {
  374. rcu_read_lock();
  375. upper = netdev_master_upper_dev_get_rcu(ndev);
  376. if (upper) {
  377. dev_put(ndev);
  378. ndev = upper;
  379. dev_hold(ndev);
  380. }
  381. rcu_read_unlock();
  382. }
  383. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  384. props->state = IB_PORT_ACTIVE;
  385. props->phys_state = 5;
  386. }
  387. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  388. dev_put(ndev);
  389. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  390. out:
  391. if (put_mdev)
  392. mlx5_ib_put_native_port_mdev(dev, port_num);
  393. return err;
  394. }
  395. static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
  396. unsigned int index, const union ib_gid *gid,
  397. const struct ib_gid_attr *attr)
  398. {
  399. enum ib_gid_type gid_type = IB_GID_TYPE_IB;
  400. u8 roce_version = 0;
  401. u8 roce_l3_type = 0;
  402. bool vlan = false;
  403. u8 mac[ETH_ALEN];
  404. u16 vlan_id = 0;
  405. if (gid) {
  406. gid_type = attr->gid_type;
  407. ether_addr_copy(mac, attr->ndev->dev_addr);
  408. if (is_vlan_dev(attr->ndev)) {
  409. vlan = true;
  410. vlan_id = vlan_dev_vlan_id(attr->ndev);
  411. }
  412. }
  413. switch (gid_type) {
  414. case IB_GID_TYPE_IB:
  415. roce_version = MLX5_ROCE_VERSION_1;
  416. break;
  417. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  418. roce_version = MLX5_ROCE_VERSION_2;
  419. if (ipv6_addr_v4mapped((void *)gid))
  420. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
  421. else
  422. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
  423. break;
  424. default:
  425. mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
  426. }
  427. return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
  428. roce_l3_type, gid->raw, mac, vlan,
  429. vlan_id, port_num);
  430. }
  431. static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
  432. unsigned int index, const union ib_gid *gid,
  433. const struct ib_gid_attr *attr,
  434. __always_unused void **context)
  435. {
  436. return set_roce_addr(to_mdev(device), port_num, index, gid, attr);
  437. }
  438. static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
  439. unsigned int index, __always_unused void **context)
  440. {
  441. return set_roce_addr(to_mdev(device), port_num, index, NULL, NULL);
  442. }
  443. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  444. int index)
  445. {
  446. struct ib_gid_attr attr;
  447. union ib_gid gid;
  448. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  449. return 0;
  450. if (!attr.ndev)
  451. return 0;
  452. dev_put(attr.ndev);
  453. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  454. return 0;
  455. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  456. }
  457. int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
  458. int index, enum ib_gid_type *gid_type)
  459. {
  460. struct ib_gid_attr attr;
  461. union ib_gid gid;
  462. int ret;
  463. ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
  464. if (ret)
  465. return ret;
  466. if (!attr.ndev)
  467. return -ENODEV;
  468. dev_put(attr.ndev);
  469. *gid_type = attr.gid_type;
  470. return 0;
  471. }
  472. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  473. {
  474. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  475. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  476. return 0;
  477. }
  478. enum {
  479. MLX5_VPORT_ACCESS_METHOD_MAD,
  480. MLX5_VPORT_ACCESS_METHOD_HCA,
  481. MLX5_VPORT_ACCESS_METHOD_NIC,
  482. };
  483. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  484. {
  485. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  486. return MLX5_VPORT_ACCESS_METHOD_MAD;
  487. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  488. IB_LINK_LAYER_ETHERNET)
  489. return MLX5_VPORT_ACCESS_METHOD_NIC;
  490. return MLX5_VPORT_ACCESS_METHOD_HCA;
  491. }
  492. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  493. u8 atomic_size_qp,
  494. struct ib_device_attr *props)
  495. {
  496. u8 tmp;
  497. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  498. u8 atomic_req_8B_endianness_mode =
  499. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
  500. /* Check if HW supports 8 bytes standard atomic operations and capable
  501. * of host endianness respond
  502. */
  503. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  504. if (((atomic_operations & tmp) == tmp) &&
  505. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  506. (atomic_req_8B_endianness_mode)) {
  507. props->atomic_cap = IB_ATOMIC_HCA;
  508. } else {
  509. props->atomic_cap = IB_ATOMIC_NONE;
  510. }
  511. }
  512. static void get_atomic_caps_qp(struct mlx5_ib_dev *dev,
  513. struct ib_device_attr *props)
  514. {
  515. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  516. get_atomic_caps(dev, atomic_size_qp, props);
  517. }
  518. static void get_atomic_caps_dc(struct mlx5_ib_dev *dev,
  519. struct ib_device_attr *props)
  520. {
  521. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc);
  522. get_atomic_caps(dev, atomic_size_qp, props);
  523. }
  524. bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev)
  525. {
  526. struct ib_device_attr props = {};
  527. get_atomic_caps_dc(dev, &props);
  528. return (props.atomic_cap == IB_ATOMIC_HCA) ? true : false;
  529. }
  530. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  531. __be64 *sys_image_guid)
  532. {
  533. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  534. struct mlx5_core_dev *mdev = dev->mdev;
  535. u64 tmp;
  536. int err;
  537. switch (mlx5_get_vport_access_method(ibdev)) {
  538. case MLX5_VPORT_ACCESS_METHOD_MAD:
  539. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  540. sys_image_guid);
  541. case MLX5_VPORT_ACCESS_METHOD_HCA:
  542. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  543. break;
  544. case MLX5_VPORT_ACCESS_METHOD_NIC:
  545. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  546. break;
  547. default:
  548. return -EINVAL;
  549. }
  550. if (!err)
  551. *sys_image_guid = cpu_to_be64(tmp);
  552. return err;
  553. }
  554. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  555. u16 *max_pkeys)
  556. {
  557. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  558. struct mlx5_core_dev *mdev = dev->mdev;
  559. switch (mlx5_get_vport_access_method(ibdev)) {
  560. case MLX5_VPORT_ACCESS_METHOD_MAD:
  561. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  562. case MLX5_VPORT_ACCESS_METHOD_HCA:
  563. case MLX5_VPORT_ACCESS_METHOD_NIC:
  564. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  565. pkey_table_size));
  566. return 0;
  567. default:
  568. return -EINVAL;
  569. }
  570. }
  571. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  572. u32 *vendor_id)
  573. {
  574. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  575. switch (mlx5_get_vport_access_method(ibdev)) {
  576. case MLX5_VPORT_ACCESS_METHOD_MAD:
  577. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  578. case MLX5_VPORT_ACCESS_METHOD_HCA:
  579. case MLX5_VPORT_ACCESS_METHOD_NIC:
  580. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  581. default:
  582. return -EINVAL;
  583. }
  584. }
  585. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  586. __be64 *node_guid)
  587. {
  588. u64 tmp;
  589. int err;
  590. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  591. case MLX5_VPORT_ACCESS_METHOD_MAD:
  592. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  593. case MLX5_VPORT_ACCESS_METHOD_HCA:
  594. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  595. break;
  596. case MLX5_VPORT_ACCESS_METHOD_NIC:
  597. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  598. break;
  599. default:
  600. return -EINVAL;
  601. }
  602. if (!err)
  603. *node_guid = cpu_to_be64(tmp);
  604. return err;
  605. }
  606. struct mlx5_reg_node_desc {
  607. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  608. };
  609. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  610. {
  611. struct mlx5_reg_node_desc in;
  612. if (mlx5_use_mad_ifc(dev))
  613. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  614. memset(&in, 0, sizeof(in));
  615. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  616. sizeof(struct mlx5_reg_node_desc),
  617. MLX5_REG_NODE_DESC, 0, 0);
  618. }
  619. static int mlx5_ib_query_device(struct ib_device *ibdev,
  620. struct ib_device_attr *props,
  621. struct ib_udata *uhw)
  622. {
  623. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  624. struct mlx5_core_dev *mdev = dev->mdev;
  625. int err = -ENOMEM;
  626. int max_sq_desc;
  627. int max_rq_sg;
  628. int max_sq_sg;
  629. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  630. bool raw_support = !mlx5_core_mp_enabled(mdev);
  631. struct mlx5_ib_query_device_resp resp = {};
  632. size_t resp_len;
  633. u64 max_tso;
  634. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  635. if (uhw->outlen && uhw->outlen < resp_len)
  636. return -EINVAL;
  637. else
  638. resp.response_length = resp_len;
  639. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  640. return -EINVAL;
  641. memset(props, 0, sizeof(*props));
  642. err = mlx5_query_system_image_guid(ibdev,
  643. &props->sys_image_guid);
  644. if (err)
  645. return err;
  646. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  647. if (err)
  648. return err;
  649. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  650. if (err)
  651. return err;
  652. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  653. (fw_rev_min(dev->mdev) << 16) |
  654. fw_rev_sub(dev->mdev);
  655. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  656. IB_DEVICE_PORT_ACTIVE_EVENT |
  657. IB_DEVICE_SYS_IMAGE_GUID |
  658. IB_DEVICE_RC_RNR_NAK_GEN;
  659. if (MLX5_CAP_GEN(mdev, pkv))
  660. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  661. if (MLX5_CAP_GEN(mdev, qkv))
  662. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  663. if (MLX5_CAP_GEN(mdev, apm))
  664. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  665. if (MLX5_CAP_GEN(mdev, xrc))
  666. props->device_cap_flags |= IB_DEVICE_XRC;
  667. if (MLX5_CAP_GEN(mdev, imaicl)) {
  668. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  669. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  670. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  671. /* We support 'Gappy' memory registration too */
  672. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  673. }
  674. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  675. if (MLX5_CAP_GEN(mdev, sho)) {
  676. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  677. /* At this stage no support for signature handover */
  678. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  679. IB_PROT_T10DIF_TYPE_2 |
  680. IB_PROT_T10DIF_TYPE_3;
  681. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  682. IB_GUARD_T10DIF_CSUM;
  683. }
  684. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  685. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  686. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && raw_support) {
  687. if (MLX5_CAP_ETH(mdev, csum_cap)) {
  688. /* Legacy bit to support old userspace libraries */
  689. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  690. props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
  691. }
  692. if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
  693. props->raw_packet_caps |=
  694. IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
  695. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  696. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  697. if (max_tso) {
  698. resp.tso_caps.max_tso = 1 << max_tso;
  699. resp.tso_caps.supported_qpts |=
  700. 1 << IB_QPT_RAW_PACKET;
  701. resp.response_length += sizeof(resp.tso_caps);
  702. }
  703. }
  704. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  705. resp.rss_caps.rx_hash_function =
  706. MLX5_RX_HASH_FUNC_TOEPLITZ;
  707. resp.rss_caps.rx_hash_fields_mask =
  708. MLX5_RX_HASH_SRC_IPV4 |
  709. MLX5_RX_HASH_DST_IPV4 |
  710. MLX5_RX_HASH_SRC_IPV6 |
  711. MLX5_RX_HASH_DST_IPV6 |
  712. MLX5_RX_HASH_SRC_PORT_TCP |
  713. MLX5_RX_HASH_DST_PORT_TCP |
  714. MLX5_RX_HASH_SRC_PORT_UDP |
  715. MLX5_RX_HASH_DST_PORT_UDP |
  716. MLX5_RX_HASH_INNER;
  717. resp.response_length += sizeof(resp.rss_caps);
  718. }
  719. } else {
  720. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  721. resp.response_length += sizeof(resp.tso_caps);
  722. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  723. resp.response_length += sizeof(resp.rss_caps);
  724. }
  725. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  726. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  727. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  728. }
  729. if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
  730. MLX5_CAP_GEN(dev->mdev, general_notification_event) &&
  731. raw_support)
  732. props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
  733. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
  734. MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
  735. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  736. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  737. MLX5_CAP_ETH(dev->mdev, scatter_fcs) &&
  738. raw_support) {
  739. /* Legacy bit to support old userspace libraries */
  740. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  741. props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
  742. }
  743. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  744. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  745. if (MLX5_CAP_GEN(mdev, end_pad))
  746. props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING;
  747. props->vendor_part_id = mdev->pdev->device;
  748. props->hw_ver = mdev->pdev->revision;
  749. props->max_mr_size = ~0ull;
  750. props->page_size_cap = ~(min_page_size - 1);
  751. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  752. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  753. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  754. sizeof(struct mlx5_wqe_data_seg);
  755. max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
  756. max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
  757. sizeof(struct mlx5_wqe_raddr_seg)) /
  758. sizeof(struct mlx5_wqe_data_seg);
  759. props->max_sge = min(max_rq_sg, max_sq_sg);
  760. props->max_sge_rd = MLX5_MAX_SGE_RD;
  761. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  762. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  763. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  764. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  765. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  766. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  767. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  768. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  769. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  770. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  771. props->max_srq_sge = max_rq_sg - 1;
  772. props->max_fast_reg_page_list_len =
  773. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  774. get_atomic_caps_qp(dev, props);
  775. props->masked_atomic_cap = IB_ATOMIC_NONE;
  776. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  777. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  778. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  779. props->max_mcast_grp;
  780. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  781. props->max_ah = INT_MAX;
  782. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  783. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  784. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  785. if (MLX5_CAP_GEN(mdev, pg))
  786. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  787. props->odp_caps = dev->odp_caps;
  788. #endif
  789. if (MLX5_CAP_GEN(mdev, cd))
  790. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  791. if (!mlx5_core_is_pf(mdev))
  792. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  793. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  794. IB_LINK_LAYER_ETHERNET && raw_support) {
  795. props->rss_caps.max_rwq_indirection_tables =
  796. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  797. props->rss_caps.max_rwq_indirection_table_size =
  798. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  799. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  800. props->max_wq_type_rq =
  801. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  802. }
  803. if (MLX5_CAP_GEN(mdev, tag_matching)) {
  804. props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE;
  805. props->tm_caps.max_num_tags =
  806. (1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1;
  807. props->tm_caps.flags = IB_TM_CAP_RC;
  808. props->tm_caps.max_ops =
  809. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  810. props->tm_caps.max_sge = MLX5_TM_MAX_SGE;
  811. }
  812. if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) {
  813. props->cq_caps.max_cq_moderation_count =
  814. MLX5_MAX_CQ_COUNT;
  815. props->cq_caps.max_cq_moderation_period =
  816. MLX5_MAX_CQ_PERIOD;
  817. }
  818. if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
  819. resp.cqe_comp_caps.max_num =
  820. MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
  821. MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
  822. resp.cqe_comp_caps.supported_format =
  823. MLX5_IB_CQE_RES_FORMAT_HASH |
  824. MLX5_IB_CQE_RES_FORMAT_CSUM;
  825. resp.response_length += sizeof(resp.cqe_comp_caps);
  826. }
  827. if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen) &&
  828. raw_support) {
  829. if (MLX5_CAP_QOS(mdev, packet_pacing) &&
  830. MLX5_CAP_GEN(mdev, qos)) {
  831. resp.packet_pacing_caps.qp_rate_limit_max =
  832. MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
  833. resp.packet_pacing_caps.qp_rate_limit_min =
  834. MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
  835. resp.packet_pacing_caps.supported_qpts |=
  836. 1 << IB_QPT_RAW_PACKET;
  837. }
  838. resp.response_length += sizeof(resp.packet_pacing_caps);
  839. }
  840. if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
  841. uhw->outlen)) {
  842. if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
  843. resp.mlx5_ib_support_multi_pkt_send_wqes =
  844. MLX5_IB_ALLOW_MPW;
  845. if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe))
  846. resp.mlx5_ib_support_multi_pkt_send_wqes |=
  847. MLX5_IB_SUPPORT_EMPW;
  848. resp.response_length +=
  849. sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
  850. }
  851. if (field_avail(typeof(resp), flags, uhw->outlen)) {
  852. resp.response_length += sizeof(resp.flags);
  853. if (MLX5_CAP_GEN(mdev, cqe_compression_128))
  854. resp.flags |=
  855. MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP;
  856. if (MLX5_CAP_GEN(mdev, cqe_128_always))
  857. resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD;
  858. }
  859. if (field_avail(typeof(resp), sw_parsing_caps,
  860. uhw->outlen)) {
  861. resp.response_length += sizeof(resp.sw_parsing_caps);
  862. if (MLX5_CAP_ETH(mdev, swp)) {
  863. resp.sw_parsing_caps.sw_parsing_offloads |=
  864. MLX5_IB_SW_PARSING;
  865. if (MLX5_CAP_ETH(mdev, swp_csum))
  866. resp.sw_parsing_caps.sw_parsing_offloads |=
  867. MLX5_IB_SW_PARSING_CSUM;
  868. if (MLX5_CAP_ETH(mdev, swp_lso))
  869. resp.sw_parsing_caps.sw_parsing_offloads |=
  870. MLX5_IB_SW_PARSING_LSO;
  871. if (resp.sw_parsing_caps.sw_parsing_offloads)
  872. resp.sw_parsing_caps.supported_qpts =
  873. BIT(IB_QPT_RAW_PACKET);
  874. }
  875. }
  876. if (field_avail(typeof(resp), striding_rq_caps, uhw->outlen) &&
  877. raw_support) {
  878. resp.response_length += sizeof(resp.striding_rq_caps);
  879. if (MLX5_CAP_GEN(mdev, striding_rq)) {
  880. resp.striding_rq_caps.min_single_stride_log_num_of_bytes =
  881. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
  882. resp.striding_rq_caps.max_single_stride_log_num_of_bytes =
  883. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES;
  884. resp.striding_rq_caps.min_single_wqe_log_num_of_strides =
  885. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
  886. resp.striding_rq_caps.max_single_wqe_log_num_of_strides =
  887. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES;
  888. resp.striding_rq_caps.supported_qpts =
  889. BIT(IB_QPT_RAW_PACKET);
  890. }
  891. }
  892. if (field_avail(typeof(resp), tunnel_offloads_caps,
  893. uhw->outlen)) {
  894. resp.response_length += sizeof(resp.tunnel_offloads_caps);
  895. if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan))
  896. resp.tunnel_offloads_caps |=
  897. MLX5_IB_TUNNELED_OFFLOADS_VXLAN;
  898. if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx))
  899. resp.tunnel_offloads_caps |=
  900. MLX5_IB_TUNNELED_OFFLOADS_GENEVE;
  901. if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre))
  902. resp.tunnel_offloads_caps |=
  903. MLX5_IB_TUNNELED_OFFLOADS_GRE;
  904. }
  905. if (uhw->outlen) {
  906. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  907. if (err)
  908. return err;
  909. }
  910. return 0;
  911. }
  912. enum mlx5_ib_width {
  913. MLX5_IB_WIDTH_1X = 1 << 0,
  914. MLX5_IB_WIDTH_2X = 1 << 1,
  915. MLX5_IB_WIDTH_4X = 1 << 2,
  916. MLX5_IB_WIDTH_8X = 1 << 3,
  917. MLX5_IB_WIDTH_12X = 1 << 4
  918. };
  919. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  920. u8 *ib_width)
  921. {
  922. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  923. int err = 0;
  924. if (active_width & MLX5_IB_WIDTH_1X) {
  925. *ib_width = IB_WIDTH_1X;
  926. } else if (active_width & MLX5_IB_WIDTH_2X) {
  927. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  928. (int)active_width);
  929. err = -EINVAL;
  930. } else if (active_width & MLX5_IB_WIDTH_4X) {
  931. *ib_width = IB_WIDTH_4X;
  932. } else if (active_width & MLX5_IB_WIDTH_8X) {
  933. *ib_width = IB_WIDTH_8X;
  934. } else if (active_width & MLX5_IB_WIDTH_12X) {
  935. *ib_width = IB_WIDTH_12X;
  936. } else {
  937. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  938. (int)active_width);
  939. err = -EINVAL;
  940. }
  941. return err;
  942. }
  943. static int mlx5_mtu_to_ib_mtu(int mtu)
  944. {
  945. switch (mtu) {
  946. case 256: return 1;
  947. case 512: return 2;
  948. case 1024: return 3;
  949. case 2048: return 4;
  950. case 4096: return 5;
  951. default:
  952. pr_warn("invalid mtu\n");
  953. return -1;
  954. }
  955. }
  956. enum ib_max_vl_num {
  957. __IB_MAX_VL_0 = 1,
  958. __IB_MAX_VL_0_1 = 2,
  959. __IB_MAX_VL_0_3 = 3,
  960. __IB_MAX_VL_0_7 = 4,
  961. __IB_MAX_VL_0_14 = 5,
  962. };
  963. enum mlx5_vl_hw_cap {
  964. MLX5_VL_HW_0 = 1,
  965. MLX5_VL_HW_0_1 = 2,
  966. MLX5_VL_HW_0_2 = 3,
  967. MLX5_VL_HW_0_3 = 4,
  968. MLX5_VL_HW_0_4 = 5,
  969. MLX5_VL_HW_0_5 = 6,
  970. MLX5_VL_HW_0_6 = 7,
  971. MLX5_VL_HW_0_7 = 8,
  972. MLX5_VL_HW_0_14 = 15
  973. };
  974. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  975. u8 *max_vl_num)
  976. {
  977. switch (vl_hw_cap) {
  978. case MLX5_VL_HW_0:
  979. *max_vl_num = __IB_MAX_VL_0;
  980. break;
  981. case MLX5_VL_HW_0_1:
  982. *max_vl_num = __IB_MAX_VL_0_1;
  983. break;
  984. case MLX5_VL_HW_0_3:
  985. *max_vl_num = __IB_MAX_VL_0_3;
  986. break;
  987. case MLX5_VL_HW_0_7:
  988. *max_vl_num = __IB_MAX_VL_0_7;
  989. break;
  990. case MLX5_VL_HW_0_14:
  991. *max_vl_num = __IB_MAX_VL_0_14;
  992. break;
  993. default:
  994. return -EINVAL;
  995. }
  996. return 0;
  997. }
  998. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  999. struct ib_port_attr *props)
  1000. {
  1001. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1002. struct mlx5_core_dev *mdev = dev->mdev;
  1003. struct mlx5_hca_vport_context *rep;
  1004. u16 max_mtu;
  1005. u16 oper_mtu;
  1006. int err;
  1007. u8 ib_link_width_oper;
  1008. u8 vl_hw_cap;
  1009. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  1010. if (!rep) {
  1011. err = -ENOMEM;
  1012. goto out;
  1013. }
  1014. /* props being zeroed by the caller, avoid zeroing it here */
  1015. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  1016. if (err)
  1017. goto out;
  1018. props->lid = rep->lid;
  1019. props->lmc = rep->lmc;
  1020. props->sm_lid = rep->sm_lid;
  1021. props->sm_sl = rep->sm_sl;
  1022. props->state = rep->vport_state;
  1023. props->phys_state = rep->port_physical_state;
  1024. props->port_cap_flags = rep->cap_mask1;
  1025. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  1026. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  1027. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  1028. props->bad_pkey_cntr = rep->pkey_violation_counter;
  1029. props->qkey_viol_cntr = rep->qkey_violation_counter;
  1030. props->subnet_timeout = rep->subnet_timeout;
  1031. props->init_type_reply = rep->init_type_reply;
  1032. props->grh_required = rep->grh_required;
  1033. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  1034. if (err)
  1035. goto out;
  1036. err = translate_active_width(ibdev, ib_link_width_oper,
  1037. &props->active_width);
  1038. if (err)
  1039. goto out;
  1040. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  1041. if (err)
  1042. goto out;
  1043. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  1044. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  1045. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  1046. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  1047. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  1048. if (err)
  1049. goto out;
  1050. err = translate_max_vl_num(ibdev, vl_hw_cap,
  1051. &props->max_vl_num);
  1052. out:
  1053. kfree(rep);
  1054. return err;
  1055. }
  1056. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  1057. struct ib_port_attr *props)
  1058. {
  1059. unsigned int count;
  1060. int ret;
  1061. switch (mlx5_get_vport_access_method(ibdev)) {
  1062. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1063. ret = mlx5_query_mad_ifc_port(ibdev, port, props);
  1064. break;
  1065. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1066. ret = mlx5_query_hca_port(ibdev, port, props);
  1067. break;
  1068. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1069. ret = mlx5_query_port_roce(ibdev, port, props);
  1070. break;
  1071. default:
  1072. ret = -EINVAL;
  1073. }
  1074. if (!ret && props) {
  1075. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1076. struct mlx5_core_dev *mdev;
  1077. bool put_mdev = true;
  1078. mdev = mlx5_ib_get_native_port_mdev(dev, port, NULL);
  1079. if (!mdev) {
  1080. /* If the port isn't affiliated yet query the master.
  1081. * The master and slave will have the same values.
  1082. */
  1083. mdev = dev->mdev;
  1084. port = 1;
  1085. put_mdev = false;
  1086. }
  1087. count = mlx5_core_reserved_gids_count(mdev);
  1088. if (put_mdev)
  1089. mlx5_ib_put_native_port_mdev(dev, port);
  1090. props->gid_tbl_len -= count;
  1091. }
  1092. return ret;
  1093. }
  1094. static int mlx5_ib_rep_query_port(struct ib_device *ibdev, u8 port,
  1095. struct ib_port_attr *props)
  1096. {
  1097. int ret;
  1098. /* Only link layer == ethernet is valid for representors */
  1099. ret = mlx5_query_port_roce(ibdev, port, props);
  1100. if (ret || !props)
  1101. return ret;
  1102. /* We don't support GIDS */
  1103. props->gid_tbl_len = 0;
  1104. return ret;
  1105. }
  1106. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  1107. union ib_gid *gid)
  1108. {
  1109. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1110. struct mlx5_core_dev *mdev = dev->mdev;
  1111. switch (mlx5_get_vport_access_method(ibdev)) {
  1112. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1113. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  1114. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1115. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  1116. default:
  1117. return -EINVAL;
  1118. }
  1119. }
  1120. static int mlx5_query_hca_nic_pkey(struct ib_device *ibdev, u8 port,
  1121. u16 index, u16 *pkey)
  1122. {
  1123. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1124. struct mlx5_core_dev *mdev;
  1125. bool put_mdev = true;
  1126. u8 mdev_port_num;
  1127. int err;
  1128. mdev = mlx5_ib_get_native_port_mdev(dev, port, &mdev_port_num);
  1129. if (!mdev) {
  1130. /* The port isn't affiliated yet, get the PKey from the master
  1131. * port. For RoCE the PKey tables will be the same.
  1132. */
  1133. put_mdev = false;
  1134. mdev = dev->mdev;
  1135. mdev_port_num = 1;
  1136. }
  1137. err = mlx5_query_hca_vport_pkey(mdev, 0, mdev_port_num, 0,
  1138. index, pkey);
  1139. if (put_mdev)
  1140. mlx5_ib_put_native_port_mdev(dev, port);
  1141. return err;
  1142. }
  1143. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  1144. u16 *pkey)
  1145. {
  1146. switch (mlx5_get_vport_access_method(ibdev)) {
  1147. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1148. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  1149. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1150. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1151. return mlx5_query_hca_nic_pkey(ibdev, port, index, pkey);
  1152. default:
  1153. return -EINVAL;
  1154. }
  1155. }
  1156. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  1157. struct ib_device_modify *props)
  1158. {
  1159. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1160. struct mlx5_reg_node_desc in;
  1161. struct mlx5_reg_node_desc out;
  1162. int err;
  1163. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  1164. return -EOPNOTSUPP;
  1165. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  1166. return 0;
  1167. /*
  1168. * If possible, pass node desc to FW, so it can generate
  1169. * a 144 trap. If cmd fails, just ignore.
  1170. */
  1171. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1172. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  1173. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  1174. if (err)
  1175. return err;
  1176. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1177. return err;
  1178. }
  1179. static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
  1180. u32 value)
  1181. {
  1182. struct mlx5_hca_vport_context ctx = {};
  1183. struct mlx5_core_dev *mdev;
  1184. u8 mdev_port_num;
  1185. int err;
  1186. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  1187. if (!mdev)
  1188. return -ENODEV;
  1189. err = mlx5_query_hca_vport_context(mdev, 0, mdev_port_num, 0, &ctx);
  1190. if (err)
  1191. goto out;
  1192. if (~ctx.cap_mask1_perm & mask) {
  1193. mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
  1194. mask, ctx.cap_mask1_perm);
  1195. err = -EINVAL;
  1196. goto out;
  1197. }
  1198. ctx.cap_mask1 = value;
  1199. ctx.cap_mask1_perm = mask;
  1200. err = mlx5_core_modify_hca_vport_context(mdev, 0, mdev_port_num,
  1201. 0, &ctx);
  1202. out:
  1203. mlx5_ib_put_native_port_mdev(dev, port_num);
  1204. return err;
  1205. }
  1206. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  1207. struct ib_port_modify *props)
  1208. {
  1209. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1210. struct ib_port_attr attr;
  1211. u32 tmp;
  1212. int err;
  1213. u32 change_mask;
  1214. u32 value;
  1215. bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
  1216. IB_LINK_LAYER_INFINIBAND);
  1217. /* CM layer calls ib_modify_port() regardless of the link layer. For
  1218. * Ethernet ports, qkey violation and Port capabilities are meaningless.
  1219. */
  1220. if (!is_ib)
  1221. return 0;
  1222. if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
  1223. change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
  1224. value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
  1225. return set_port_caps_atomic(dev, port, change_mask, value);
  1226. }
  1227. mutex_lock(&dev->cap_mask_mutex);
  1228. err = ib_query_port(ibdev, port, &attr);
  1229. if (err)
  1230. goto out;
  1231. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  1232. ~props->clr_port_cap_mask;
  1233. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  1234. out:
  1235. mutex_unlock(&dev->cap_mask_mutex);
  1236. return err;
  1237. }
  1238. static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
  1239. {
  1240. mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
  1241. caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
  1242. }
  1243. static u16 calc_dynamic_bfregs(int uars_per_sys_page)
  1244. {
  1245. /* Large page with non 4k uar support might limit the dynamic size */
  1246. if (uars_per_sys_page == 1 && PAGE_SIZE > 4096)
  1247. return MLX5_MIN_DYN_BFREGS;
  1248. return MLX5_MAX_DYN_BFREGS;
  1249. }
  1250. static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
  1251. struct mlx5_ib_alloc_ucontext_req_v2 *req,
  1252. struct mlx5_bfreg_info *bfregi)
  1253. {
  1254. int uars_per_sys_page;
  1255. int bfregs_per_sys_page;
  1256. int ref_bfregs = req->total_num_bfregs;
  1257. if (req->total_num_bfregs == 0)
  1258. return -EINVAL;
  1259. BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
  1260. BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
  1261. if (req->total_num_bfregs > MLX5_MAX_BFREGS)
  1262. return -ENOMEM;
  1263. uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
  1264. bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
  1265. /* This holds the required static allocation asked by the user */
  1266. req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
  1267. if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
  1268. return -EINVAL;
  1269. bfregi->num_static_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
  1270. bfregi->num_dyn_bfregs = ALIGN(calc_dynamic_bfregs(uars_per_sys_page), bfregs_per_sys_page);
  1271. bfregi->total_num_bfregs = req->total_num_bfregs + bfregi->num_dyn_bfregs;
  1272. bfregi->num_sys_pages = bfregi->total_num_bfregs / bfregs_per_sys_page;
  1273. mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, total bfregs %d, using %d sys pages\n",
  1274. MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
  1275. lib_uar_4k ? "yes" : "no", ref_bfregs,
  1276. req->total_num_bfregs, bfregi->total_num_bfregs,
  1277. bfregi->num_sys_pages);
  1278. return 0;
  1279. }
  1280. static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  1281. {
  1282. struct mlx5_bfreg_info *bfregi;
  1283. int err;
  1284. int i;
  1285. bfregi = &context->bfregi;
  1286. for (i = 0; i < bfregi->num_static_sys_pages; i++) {
  1287. err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
  1288. if (err)
  1289. goto error;
  1290. mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
  1291. }
  1292. for (i = bfregi->num_static_sys_pages; i < bfregi->num_sys_pages; i++)
  1293. bfregi->sys_pages[i] = MLX5_IB_INVALID_UAR_INDEX;
  1294. return 0;
  1295. error:
  1296. for (--i; i >= 0; i--)
  1297. if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
  1298. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  1299. return err;
  1300. }
  1301. static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  1302. {
  1303. struct mlx5_bfreg_info *bfregi;
  1304. int err;
  1305. int i;
  1306. bfregi = &context->bfregi;
  1307. for (i = 0; i < bfregi->num_sys_pages; i++) {
  1308. if (i < bfregi->num_static_sys_pages ||
  1309. bfregi->sys_pages[i] != MLX5_IB_INVALID_UAR_INDEX) {
  1310. err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
  1311. if (err) {
  1312. mlx5_ib_warn(dev, "failed to free uar %d, err=%d\n", i, err);
  1313. return err;
  1314. }
  1315. }
  1316. }
  1317. return 0;
  1318. }
  1319. static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
  1320. {
  1321. int err;
  1322. err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
  1323. if (err)
  1324. return err;
  1325. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1326. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1327. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1328. return err;
  1329. mutex_lock(&dev->lb_mutex);
  1330. dev->user_td++;
  1331. if (dev->user_td == 2)
  1332. err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
  1333. mutex_unlock(&dev->lb_mutex);
  1334. return err;
  1335. }
  1336. static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
  1337. {
  1338. mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
  1339. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1340. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1341. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1342. return;
  1343. mutex_lock(&dev->lb_mutex);
  1344. dev->user_td--;
  1345. if (dev->user_td < 2)
  1346. mlx5_nic_vport_update_local_lb(dev->mdev, false);
  1347. mutex_unlock(&dev->lb_mutex);
  1348. }
  1349. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  1350. struct ib_udata *udata)
  1351. {
  1352. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1353. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  1354. struct mlx5_ib_alloc_ucontext_resp resp = {};
  1355. struct mlx5_core_dev *mdev = dev->mdev;
  1356. struct mlx5_ib_ucontext *context;
  1357. struct mlx5_bfreg_info *bfregi;
  1358. int ver;
  1359. int err;
  1360. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  1361. max_cqe_version);
  1362. bool lib_uar_4k;
  1363. if (!dev->ib_active)
  1364. return ERR_PTR(-EAGAIN);
  1365. if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  1366. ver = 0;
  1367. else if (udata->inlen >= min_req_v2)
  1368. ver = 2;
  1369. else
  1370. return ERR_PTR(-EINVAL);
  1371. err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
  1372. if (err)
  1373. return ERR_PTR(err);
  1374. if (req.flags)
  1375. return ERR_PTR(-EINVAL);
  1376. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  1377. return ERR_PTR(-EOPNOTSUPP);
  1378. req.total_num_bfregs = ALIGN(req.total_num_bfregs,
  1379. MLX5_NON_FP_BFREGS_PER_UAR);
  1380. if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
  1381. return ERR_PTR(-EINVAL);
  1382. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  1383. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  1384. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  1385. resp.cache_line_size = cache_line_size();
  1386. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  1387. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  1388. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1389. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1390. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  1391. resp.cqe_version = min_t(__u8,
  1392. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  1393. req.max_cqe_version);
  1394. resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1395. MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
  1396. resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1397. MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
  1398. resp.response_length = min(offsetof(typeof(resp), response_length) +
  1399. sizeof(resp.response_length), udata->outlen);
  1400. context = kzalloc(sizeof(*context), GFP_KERNEL);
  1401. if (!context)
  1402. return ERR_PTR(-ENOMEM);
  1403. lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
  1404. bfregi = &context->bfregi;
  1405. /* updates req->total_num_bfregs */
  1406. err = calc_total_bfregs(dev, lib_uar_4k, &req, bfregi);
  1407. if (err)
  1408. goto out_ctx;
  1409. mutex_init(&bfregi->lock);
  1410. bfregi->lib_uar_4k = lib_uar_4k;
  1411. bfregi->count = kcalloc(bfregi->total_num_bfregs, sizeof(*bfregi->count),
  1412. GFP_KERNEL);
  1413. if (!bfregi->count) {
  1414. err = -ENOMEM;
  1415. goto out_ctx;
  1416. }
  1417. bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
  1418. sizeof(*bfregi->sys_pages),
  1419. GFP_KERNEL);
  1420. if (!bfregi->sys_pages) {
  1421. err = -ENOMEM;
  1422. goto out_count;
  1423. }
  1424. err = allocate_uars(dev, context);
  1425. if (err)
  1426. goto out_sys_pages;
  1427. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  1428. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  1429. #endif
  1430. context->upd_xlt_page = __get_free_page(GFP_KERNEL);
  1431. if (!context->upd_xlt_page) {
  1432. err = -ENOMEM;
  1433. goto out_uars;
  1434. }
  1435. mutex_init(&context->upd_xlt_page_mutex);
  1436. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  1437. err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
  1438. if (err)
  1439. goto out_page;
  1440. }
  1441. INIT_LIST_HEAD(&context->vma_private_list);
  1442. mutex_init(&context->vma_private_list_mutex);
  1443. INIT_LIST_HEAD(&context->db_page_list);
  1444. mutex_init(&context->db_page_mutex);
  1445. resp.tot_bfregs = req.total_num_bfregs;
  1446. resp.num_ports = dev->num_ports;
  1447. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  1448. resp.response_length += sizeof(resp.cqe_version);
  1449. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  1450. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
  1451. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
  1452. resp.response_length += sizeof(resp.cmds_supp_uhw);
  1453. }
  1454. if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
  1455. if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
  1456. mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
  1457. resp.eth_min_inline++;
  1458. }
  1459. resp.response_length += sizeof(resp.eth_min_inline);
  1460. }
  1461. if (field_avail(typeof(resp), clock_info_versions, udata->outlen)) {
  1462. if (mdev->clock_info)
  1463. resp.clock_info_versions = BIT(MLX5_IB_CLOCK_INFO_V1);
  1464. resp.response_length += sizeof(resp.clock_info_versions);
  1465. }
  1466. /*
  1467. * We don't want to expose information from the PCI bar that is located
  1468. * after 4096 bytes, so if the arch only supports larger pages, let's
  1469. * pretend we don't support reading the HCA's core clock. This is also
  1470. * forced by mmap function.
  1471. */
  1472. if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  1473. if (PAGE_SIZE <= 4096) {
  1474. resp.comp_mask |=
  1475. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  1476. resp.hca_core_clock_offset =
  1477. offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
  1478. }
  1479. resp.response_length += sizeof(resp.hca_core_clock_offset);
  1480. }
  1481. if (field_avail(typeof(resp), log_uar_size, udata->outlen))
  1482. resp.response_length += sizeof(resp.log_uar_size);
  1483. if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
  1484. resp.response_length += sizeof(resp.num_uars_per_page);
  1485. if (field_avail(typeof(resp), num_dyn_bfregs, udata->outlen)) {
  1486. resp.num_dyn_bfregs = bfregi->num_dyn_bfregs;
  1487. resp.response_length += sizeof(resp.num_dyn_bfregs);
  1488. }
  1489. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  1490. if (err)
  1491. goto out_td;
  1492. bfregi->ver = ver;
  1493. bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
  1494. context->cqe_version = resp.cqe_version;
  1495. context->lib_caps = req.lib_caps;
  1496. print_lib_caps(dev, context->lib_caps);
  1497. return &context->ibucontext;
  1498. out_td:
  1499. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1500. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1501. out_page:
  1502. free_page(context->upd_xlt_page);
  1503. out_uars:
  1504. deallocate_uars(dev, context);
  1505. out_sys_pages:
  1506. kfree(bfregi->sys_pages);
  1507. out_count:
  1508. kfree(bfregi->count);
  1509. out_ctx:
  1510. kfree(context);
  1511. return ERR_PTR(err);
  1512. }
  1513. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  1514. {
  1515. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1516. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1517. struct mlx5_bfreg_info *bfregi;
  1518. bfregi = &context->bfregi;
  1519. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1520. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1521. free_page(context->upd_xlt_page);
  1522. deallocate_uars(dev, context);
  1523. kfree(bfregi->sys_pages);
  1524. kfree(bfregi->count);
  1525. kfree(context);
  1526. return 0;
  1527. }
  1528. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
  1529. int uar_idx)
  1530. {
  1531. int fw_uars_per_page;
  1532. fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
  1533. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + uar_idx / fw_uars_per_page;
  1534. }
  1535. static int get_command(unsigned long offset)
  1536. {
  1537. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  1538. }
  1539. static int get_arg(unsigned long offset)
  1540. {
  1541. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  1542. }
  1543. static int get_index(unsigned long offset)
  1544. {
  1545. return get_arg(offset);
  1546. }
  1547. /* Index resides in an extra byte to enable larger values than 255 */
  1548. static int get_extended_index(unsigned long offset)
  1549. {
  1550. return get_arg(offset) | ((offset >> 16) & 0xff) << 8;
  1551. }
  1552. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  1553. {
  1554. /* vma_open is called when a new VMA is created on top of our VMA. This
  1555. * is done through either mremap flow or split_vma (usually due to
  1556. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  1557. * as this VMA is strongly hardware related. Therefore we set the
  1558. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  1559. * calling us again and trying to do incorrect actions. We assume that
  1560. * the original VMA size is exactly a single page, and therefore all
  1561. * "splitting" operation will not happen to it.
  1562. */
  1563. area->vm_ops = NULL;
  1564. }
  1565. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  1566. {
  1567. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  1568. /* It's guaranteed that all VMAs opened on a FD are closed before the
  1569. * file itself is closed, therefore no sync is needed with the regular
  1570. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  1571. * However need a sync with accessing the vma as part of
  1572. * mlx5_ib_disassociate_ucontext.
  1573. * The close operation is usually called under mm->mmap_sem except when
  1574. * process is exiting.
  1575. * The exiting case is handled explicitly as part of
  1576. * mlx5_ib_disassociate_ucontext.
  1577. */
  1578. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  1579. /* setting the vma context pointer to null in the mlx5_ib driver's
  1580. * private data, to protect a race condition in
  1581. * mlx5_ib_disassociate_ucontext().
  1582. */
  1583. mlx5_ib_vma_priv_data->vma = NULL;
  1584. mutex_lock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
  1585. list_del(&mlx5_ib_vma_priv_data->list);
  1586. mutex_unlock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
  1587. kfree(mlx5_ib_vma_priv_data);
  1588. }
  1589. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  1590. .open = mlx5_ib_vma_open,
  1591. .close = mlx5_ib_vma_close
  1592. };
  1593. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  1594. struct mlx5_ib_ucontext *ctx)
  1595. {
  1596. struct mlx5_ib_vma_private_data *vma_prv;
  1597. struct list_head *vma_head = &ctx->vma_private_list;
  1598. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  1599. if (!vma_prv)
  1600. return -ENOMEM;
  1601. vma_prv->vma = vma;
  1602. vma_prv->vma_private_list_mutex = &ctx->vma_private_list_mutex;
  1603. vma->vm_private_data = vma_prv;
  1604. vma->vm_ops = &mlx5_ib_vm_ops;
  1605. mutex_lock(&ctx->vma_private_list_mutex);
  1606. list_add(&vma_prv->list, vma_head);
  1607. mutex_unlock(&ctx->vma_private_list_mutex);
  1608. return 0;
  1609. }
  1610. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1611. {
  1612. int ret;
  1613. struct vm_area_struct *vma;
  1614. struct mlx5_ib_vma_private_data *vma_private, *n;
  1615. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1616. struct task_struct *owning_process = NULL;
  1617. struct mm_struct *owning_mm = NULL;
  1618. owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
  1619. if (!owning_process)
  1620. return;
  1621. owning_mm = get_task_mm(owning_process);
  1622. if (!owning_mm) {
  1623. pr_info("no mm, disassociate ucontext is pending task termination\n");
  1624. while (1) {
  1625. put_task_struct(owning_process);
  1626. usleep_range(1000, 2000);
  1627. owning_process = get_pid_task(ibcontext->tgid,
  1628. PIDTYPE_PID);
  1629. if (!owning_process ||
  1630. owning_process->state == TASK_DEAD) {
  1631. pr_info("disassociate ucontext done, task was terminated\n");
  1632. /* in case task was dead need to release the
  1633. * task struct.
  1634. */
  1635. if (owning_process)
  1636. put_task_struct(owning_process);
  1637. return;
  1638. }
  1639. }
  1640. }
  1641. /* need to protect from a race on closing the vma as part of
  1642. * mlx5_ib_vma_close.
  1643. */
  1644. down_write(&owning_mm->mmap_sem);
  1645. mutex_lock(&context->vma_private_list_mutex);
  1646. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1647. list) {
  1648. vma = vma_private->vma;
  1649. ret = zap_vma_ptes(vma, vma->vm_start,
  1650. PAGE_SIZE);
  1651. WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
  1652. /* context going to be destroyed, should
  1653. * not access ops any more.
  1654. */
  1655. vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
  1656. vma->vm_ops = NULL;
  1657. list_del(&vma_private->list);
  1658. kfree(vma_private);
  1659. }
  1660. mutex_unlock(&context->vma_private_list_mutex);
  1661. up_write(&owning_mm->mmap_sem);
  1662. mmput(owning_mm);
  1663. put_task_struct(owning_process);
  1664. }
  1665. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1666. {
  1667. switch (cmd) {
  1668. case MLX5_IB_MMAP_WC_PAGE:
  1669. return "WC";
  1670. case MLX5_IB_MMAP_REGULAR_PAGE:
  1671. return "best effort WC";
  1672. case MLX5_IB_MMAP_NC_PAGE:
  1673. return "NC";
  1674. default:
  1675. return NULL;
  1676. }
  1677. }
  1678. static int mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev *dev,
  1679. struct vm_area_struct *vma,
  1680. struct mlx5_ib_ucontext *context)
  1681. {
  1682. phys_addr_t pfn;
  1683. int err;
  1684. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1685. return -EINVAL;
  1686. if (get_index(vma->vm_pgoff) != MLX5_IB_CLOCK_INFO_V1)
  1687. return -EOPNOTSUPP;
  1688. if (vma->vm_flags & VM_WRITE)
  1689. return -EPERM;
  1690. if (!dev->mdev->clock_info_page)
  1691. return -EOPNOTSUPP;
  1692. pfn = page_to_pfn(dev->mdev->clock_info_page);
  1693. err = remap_pfn_range(vma, vma->vm_start, pfn, PAGE_SIZE,
  1694. vma->vm_page_prot);
  1695. if (err)
  1696. return err;
  1697. mlx5_ib_dbg(dev, "mapped clock info at 0x%lx, PA 0x%llx\n",
  1698. vma->vm_start,
  1699. (unsigned long long)pfn << PAGE_SHIFT);
  1700. return mlx5_ib_set_vma_data(vma, context);
  1701. }
  1702. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1703. struct vm_area_struct *vma,
  1704. struct mlx5_ib_ucontext *context)
  1705. {
  1706. struct mlx5_bfreg_info *bfregi = &context->bfregi;
  1707. int err;
  1708. unsigned long idx;
  1709. phys_addr_t pfn, pa;
  1710. pgprot_t prot;
  1711. u32 bfreg_dyn_idx = 0;
  1712. u32 uar_index;
  1713. int dyn_uar = (cmd == MLX5_IB_MMAP_ALLOC_WC);
  1714. int max_valid_idx = dyn_uar ? bfregi->num_sys_pages :
  1715. bfregi->num_static_sys_pages;
  1716. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1717. return -EINVAL;
  1718. if (dyn_uar)
  1719. idx = get_extended_index(vma->vm_pgoff) + bfregi->num_static_sys_pages;
  1720. else
  1721. idx = get_index(vma->vm_pgoff);
  1722. if (idx >= max_valid_idx) {
  1723. mlx5_ib_warn(dev, "invalid uar index %lu, max=%d\n",
  1724. idx, max_valid_idx);
  1725. return -EINVAL;
  1726. }
  1727. switch (cmd) {
  1728. case MLX5_IB_MMAP_WC_PAGE:
  1729. case MLX5_IB_MMAP_ALLOC_WC:
  1730. /* Some architectures don't support WC memory */
  1731. #if defined(CONFIG_X86)
  1732. if (!pat_enabled())
  1733. return -EPERM;
  1734. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1735. return -EPERM;
  1736. #endif
  1737. /* fall through */
  1738. case MLX5_IB_MMAP_REGULAR_PAGE:
  1739. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1740. prot = pgprot_writecombine(vma->vm_page_prot);
  1741. break;
  1742. case MLX5_IB_MMAP_NC_PAGE:
  1743. prot = pgprot_noncached(vma->vm_page_prot);
  1744. break;
  1745. default:
  1746. return -EINVAL;
  1747. }
  1748. if (dyn_uar) {
  1749. int uars_per_page;
  1750. uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
  1751. bfreg_dyn_idx = idx * (uars_per_page * MLX5_NON_FP_BFREGS_PER_UAR);
  1752. if (bfreg_dyn_idx >= bfregi->total_num_bfregs) {
  1753. mlx5_ib_warn(dev, "invalid bfreg_dyn_idx %u, max=%u\n",
  1754. bfreg_dyn_idx, bfregi->total_num_bfregs);
  1755. return -EINVAL;
  1756. }
  1757. mutex_lock(&bfregi->lock);
  1758. /* Fail if uar already allocated, first bfreg index of each
  1759. * page holds its count.
  1760. */
  1761. if (bfregi->count[bfreg_dyn_idx]) {
  1762. mlx5_ib_warn(dev, "wrong offset, idx %lu is busy, bfregn=%u\n", idx, bfreg_dyn_idx);
  1763. mutex_unlock(&bfregi->lock);
  1764. return -EINVAL;
  1765. }
  1766. bfregi->count[bfreg_dyn_idx]++;
  1767. mutex_unlock(&bfregi->lock);
  1768. err = mlx5_cmd_alloc_uar(dev->mdev, &uar_index);
  1769. if (err) {
  1770. mlx5_ib_warn(dev, "UAR alloc failed\n");
  1771. goto free_bfreg;
  1772. }
  1773. } else {
  1774. uar_index = bfregi->sys_pages[idx];
  1775. }
  1776. pfn = uar_index2pfn(dev, uar_index);
  1777. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1778. vma->vm_page_prot = prot;
  1779. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1780. PAGE_SIZE, vma->vm_page_prot);
  1781. if (err) {
  1782. mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
  1783. err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
  1784. err = -EAGAIN;
  1785. goto err;
  1786. }
  1787. pa = pfn << PAGE_SHIFT;
  1788. mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
  1789. vma->vm_start, &pa);
  1790. err = mlx5_ib_set_vma_data(vma, context);
  1791. if (err)
  1792. goto err;
  1793. if (dyn_uar)
  1794. bfregi->sys_pages[idx] = uar_index;
  1795. return 0;
  1796. err:
  1797. if (!dyn_uar)
  1798. return err;
  1799. mlx5_cmd_free_uar(dev->mdev, idx);
  1800. free_bfreg:
  1801. mlx5_ib_free_bfreg(dev, bfregi, bfreg_dyn_idx);
  1802. return err;
  1803. }
  1804. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1805. {
  1806. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1807. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1808. unsigned long command;
  1809. phys_addr_t pfn;
  1810. command = get_command(vma->vm_pgoff);
  1811. switch (command) {
  1812. case MLX5_IB_MMAP_WC_PAGE:
  1813. case MLX5_IB_MMAP_NC_PAGE:
  1814. case MLX5_IB_MMAP_REGULAR_PAGE:
  1815. case MLX5_IB_MMAP_ALLOC_WC:
  1816. return uar_mmap(dev, command, vma, context);
  1817. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1818. return -ENOSYS;
  1819. case MLX5_IB_MMAP_CORE_CLOCK:
  1820. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1821. return -EINVAL;
  1822. if (vma->vm_flags & VM_WRITE)
  1823. return -EPERM;
  1824. /* Don't expose to user-space information it shouldn't have */
  1825. if (PAGE_SIZE > 4096)
  1826. return -EOPNOTSUPP;
  1827. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1828. pfn = (dev->mdev->iseg_base +
  1829. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1830. PAGE_SHIFT;
  1831. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1832. PAGE_SIZE, vma->vm_page_prot))
  1833. return -EAGAIN;
  1834. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  1835. vma->vm_start,
  1836. (unsigned long long)pfn << PAGE_SHIFT);
  1837. break;
  1838. case MLX5_IB_MMAP_CLOCK_INFO:
  1839. return mlx5_ib_mmap_clock_info_page(dev, vma, context);
  1840. default:
  1841. return -EINVAL;
  1842. }
  1843. return 0;
  1844. }
  1845. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1846. struct ib_ucontext *context,
  1847. struct ib_udata *udata)
  1848. {
  1849. struct mlx5_ib_alloc_pd_resp resp;
  1850. struct mlx5_ib_pd *pd;
  1851. int err;
  1852. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1853. if (!pd)
  1854. return ERR_PTR(-ENOMEM);
  1855. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1856. if (err) {
  1857. kfree(pd);
  1858. return ERR_PTR(err);
  1859. }
  1860. if (context) {
  1861. resp.pdn = pd->pdn;
  1862. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1863. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1864. kfree(pd);
  1865. return ERR_PTR(-EFAULT);
  1866. }
  1867. }
  1868. return &pd->ibpd;
  1869. }
  1870. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1871. {
  1872. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1873. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1874. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1875. kfree(mpd);
  1876. return 0;
  1877. }
  1878. enum {
  1879. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1880. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1881. MATCH_CRITERIA_ENABLE_INNER_BIT
  1882. };
  1883. #define HEADER_IS_ZERO(match_criteria, headers) \
  1884. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  1885. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  1886. static u8 get_match_criteria_enable(u32 *match_criteria)
  1887. {
  1888. u8 match_criteria_enable;
  1889. match_criteria_enable =
  1890. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  1891. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  1892. match_criteria_enable |=
  1893. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  1894. MATCH_CRITERIA_ENABLE_MISC_BIT;
  1895. match_criteria_enable |=
  1896. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  1897. MATCH_CRITERIA_ENABLE_INNER_BIT;
  1898. return match_criteria_enable;
  1899. }
  1900. static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  1901. {
  1902. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  1903. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  1904. }
  1905. static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
  1906. bool inner)
  1907. {
  1908. if (inner) {
  1909. MLX5_SET(fte_match_set_misc,
  1910. misc_c, inner_ipv6_flow_label, mask);
  1911. MLX5_SET(fte_match_set_misc,
  1912. misc_v, inner_ipv6_flow_label, val);
  1913. } else {
  1914. MLX5_SET(fte_match_set_misc,
  1915. misc_c, outer_ipv6_flow_label, mask);
  1916. MLX5_SET(fte_match_set_misc,
  1917. misc_v, outer_ipv6_flow_label, val);
  1918. }
  1919. }
  1920. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  1921. {
  1922. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  1923. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  1924. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  1925. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  1926. }
  1927. #define LAST_ETH_FIELD vlan_tag
  1928. #define LAST_IB_FIELD sl
  1929. #define LAST_IPV4_FIELD tos
  1930. #define LAST_IPV6_FIELD traffic_class
  1931. #define LAST_TCP_UDP_FIELD src_port
  1932. #define LAST_TUNNEL_FIELD tunnel_id
  1933. #define LAST_FLOW_TAG_FIELD tag_id
  1934. #define LAST_DROP_FIELD size
  1935. /* Field is the last supported field */
  1936. #define FIELDS_NOT_SUPPORTED(filter, field)\
  1937. memchr_inv((void *)&filter.field +\
  1938. sizeof(filter.field), 0,\
  1939. sizeof(filter) -\
  1940. offsetof(typeof(filter), field) -\
  1941. sizeof(filter.field))
  1942. static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
  1943. u32 *match_v, const union ib_flow_spec *ib_spec,
  1944. struct mlx5_flow_act *action)
  1945. {
  1946. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1947. misc_parameters);
  1948. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1949. misc_parameters);
  1950. void *headers_c;
  1951. void *headers_v;
  1952. int match_ipv;
  1953. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  1954. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1955. inner_headers);
  1956. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1957. inner_headers);
  1958. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  1959. ft_field_support.inner_ip_version);
  1960. } else {
  1961. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1962. outer_headers);
  1963. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1964. outer_headers);
  1965. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  1966. ft_field_support.outer_ip_version);
  1967. }
  1968. switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
  1969. case IB_FLOW_SPEC_ETH:
  1970. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  1971. return -EOPNOTSUPP;
  1972. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1973. dmac_47_16),
  1974. ib_spec->eth.mask.dst_mac);
  1975. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1976. dmac_47_16),
  1977. ib_spec->eth.val.dst_mac);
  1978. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1979. smac_47_16),
  1980. ib_spec->eth.mask.src_mac);
  1981. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1982. smac_47_16),
  1983. ib_spec->eth.val.src_mac);
  1984. if (ib_spec->eth.mask.vlan_tag) {
  1985. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1986. cvlan_tag, 1);
  1987. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1988. cvlan_tag, 1);
  1989. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1990. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  1991. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1992. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  1993. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1994. first_cfi,
  1995. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  1996. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1997. first_cfi,
  1998. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  1999. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2000. first_prio,
  2001. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  2002. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2003. first_prio,
  2004. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  2005. }
  2006. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2007. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  2008. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2009. ethertype, ntohs(ib_spec->eth.val.ether_type));
  2010. break;
  2011. case IB_FLOW_SPEC_IPV4:
  2012. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  2013. return -EOPNOTSUPP;
  2014. if (match_ipv) {
  2015. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2016. ip_version, 0xf);
  2017. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2018. ip_version, MLX5_FS_IPV4_VERSION);
  2019. } else {
  2020. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2021. ethertype, 0xffff);
  2022. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2023. ethertype, ETH_P_IP);
  2024. }
  2025. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2026. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2027. &ib_spec->ipv4.mask.src_ip,
  2028. sizeof(ib_spec->ipv4.mask.src_ip));
  2029. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2030. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2031. &ib_spec->ipv4.val.src_ip,
  2032. sizeof(ib_spec->ipv4.val.src_ip));
  2033. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2034. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2035. &ib_spec->ipv4.mask.dst_ip,
  2036. sizeof(ib_spec->ipv4.mask.dst_ip));
  2037. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2038. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2039. &ib_spec->ipv4.val.dst_ip,
  2040. sizeof(ib_spec->ipv4.val.dst_ip));
  2041. set_tos(headers_c, headers_v,
  2042. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  2043. set_proto(headers_c, headers_v,
  2044. ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
  2045. break;
  2046. case IB_FLOW_SPEC_IPV6:
  2047. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  2048. return -EOPNOTSUPP;
  2049. if (match_ipv) {
  2050. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2051. ip_version, 0xf);
  2052. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2053. ip_version, MLX5_FS_IPV6_VERSION);
  2054. } else {
  2055. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2056. ethertype, 0xffff);
  2057. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2058. ethertype, ETH_P_IPV6);
  2059. }
  2060. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2061. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2062. &ib_spec->ipv6.mask.src_ip,
  2063. sizeof(ib_spec->ipv6.mask.src_ip));
  2064. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2065. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2066. &ib_spec->ipv6.val.src_ip,
  2067. sizeof(ib_spec->ipv6.val.src_ip));
  2068. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2069. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2070. &ib_spec->ipv6.mask.dst_ip,
  2071. sizeof(ib_spec->ipv6.mask.dst_ip));
  2072. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2073. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2074. &ib_spec->ipv6.val.dst_ip,
  2075. sizeof(ib_spec->ipv6.val.dst_ip));
  2076. set_tos(headers_c, headers_v,
  2077. ib_spec->ipv6.mask.traffic_class,
  2078. ib_spec->ipv6.val.traffic_class);
  2079. set_proto(headers_c, headers_v,
  2080. ib_spec->ipv6.mask.next_hdr,
  2081. ib_spec->ipv6.val.next_hdr);
  2082. set_flow_label(misc_params_c, misc_params_v,
  2083. ntohl(ib_spec->ipv6.mask.flow_label),
  2084. ntohl(ib_spec->ipv6.val.flow_label),
  2085. ib_spec->type & IB_FLOW_SPEC_INNER);
  2086. break;
  2087. case IB_FLOW_SPEC_TCP:
  2088. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2089. LAST_TCP_UDP_FIELD))
  2090. return -EOPNOTSUPP;
  2091. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2092. 0xff);
  2093. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2094. IPPROTO_TCP);
  2095. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
  2096. ntohs(ib_spec->tcp_udp.mask.src_port));
  2097. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
  2098. ntohs(ib_spec->tcp_udp.val.src_port));
  2099. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
  2100. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2101. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
  2102. ntohs(ib_spec->tcp_udp.val.dst_port));
  2103. break;
  2104. case IB_FLOW_SPEC_UDP:
  2105. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2106. LAST_TCP_UDP_FIELD))
  2107. return -EOPNOTSUPP;
  2108. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2109. 0xff);
  2110. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2111. IPPROTO_UDP);
  2112. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
  2113. ntohs(ib_spec->tcp_udp.mask.src_port));
  2114. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
  2115. ntohs(ib_spec->tcp_udp.val.src_port));
  2116. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
  2117. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2118. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
  2119. ntohs(ib_spec->tcp_udp.val.dst_port));
  2120. break;
  2121. case IB_FLOW_SPEC_VXLAN_TUNNEL:
  2122. if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
  2123. LAST_TUNNEL_FIELD))
  2124. return -EOPNOTSUPP;
  2125. MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
  2126. ntohl(ib_spec->tunnel.mask.tunnel_id));
  2127. MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
  2128. ntohl(ib_spec->tunnel.val.tunnel_id));
  2129. break;
  2130. case IB_FLOW_SPEC_ACTION_TAG:
  2131. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
  2132. LAST_FLOW_TAG_FIELD))
  2133. return -EOPNOTSUPP;
  2134. if (ib_spec->flow_tag.tag_id >= BIT(24))
  2135. return -EINVAL;
  2136. action->flow_tag = ib_spec->flow_tag.tag_id;
  2137. action->has_flow_tag = true;
  2138. break;
  2139. case IB_FLOW_SPEC_ACTION_DROP:
  2140. if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
  2141. LAST_DROP_FIELD))
  2142. return -EOPNOTSUPP;
  2143. action->action |= MLX5_FLOW_CONTEXT_ACTION_DROP;
  2144. break;
  2145. default:
  2146. return -EINVAL;
  2147. }
  2148. return 0;
  2149. }
  2150. /* If a flow could catch both multicast and unicast packets,
  2151. * it won't fall into the multicast flow steering table and this rule
  2152. * could steal other multicast packets.
  2153. */
  2154. static bool flow_is_multicast_only(const struct ib_flow_attr *ib_attr)
  2155. {
  2156. union ib_flow_spec *flow_spec;
  2157. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  2158. ib_attr->num_of_specs < 1)
  2159. return false;
  2160. flow_spec = (union ib_flow_spec *)(ib_attr + 1);
  2161. if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
  2162. struct ib_flow_spec_ipv4 *ipv4_spec;
  2163. ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
  2164. if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
  2165. return true;
  2166. return false;
  2167. }
  2168. if (flow_spec->type == IB_FLOW_SPEC_ETH) {
  2169. struct ib_flow_spec_eth *eth_spec;
  2170. eth_spec = (struct ib_flow_spec_eth *)flow_spec;
  2171. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  2172. is_multicast_ether_addr(eth_spec->val.dst_mac);
  2173. }
  2174. return false;
  2175. }
  2176. static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
  2177. const struct ib_flow_attr *flow_attr,
  2178. bool check_inner)
  2179. {
  2180. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  2181. int match_ipv = check_inner ?
  2182. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2183. ft_field_support.inner_ip_version) :
  2184. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2185. ft_field_support.outer_ip_version);
  2186. int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
  2187. bool ipv4_spec_valid, ipv6_spec_valid;
  2188. unsigned int ip_spec_type = 0;
  2189. bool has_ethertype = false;
  2190. unsigned int spec_index;
  2191. bool mask_valid = true;
  2192. u16 eth_type = 0;
  2193. bool type_valid;
  2194. /* Validate that ethertype is correct */
  2195. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2196. if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
  2197. ib_spec->eth.mask.ether_type) {
  2198. mask_valid = (ib_spec->eth.mask.ether_type ==
  2199. htons(0xffff));
  2200. has_ethertype = true;
  2201. eth_type = ntohs(ib_spec->eth.val.ether_type);
  2202. } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
  2203. (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
  2204. ip_spec_type = ib_spec->type;
  2205. }
  2206. ib_spec = (void *)ib_spec + ib_spec->size;
  2207. }
  2208. type_valid = (!has_ethertype) || (!ip_spec_type);
  2209. if (!type_valid && mask_valid) {
  2210. ipv4_spec_valid = (eth_type == ETH_P_IP) &&
  2211. (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
  2212. ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
  2213. (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
  2214. type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
  2215. (((eth_type == ETH_P_MPLS_UC) ||
  2216. (eth_type == ETH_P_MPLS_MC)) && match_ipv);
  2217. }
  2218. return type_valid;
  2219. }
  2220. static bool is_valid_attr(struct mlx5_core_dev *mdev,
  2221. const struct ib_flow_attr *flow_attr)
  2222. {
  2223. return is_valid_ethertype(mdev, flow_attr, false) &&
  2224. is_valid_ethertype(mdev, flow_attr, true);
  2225. }
  2226. static void put_flow_table(struct mlx5_ib_dev *dev,
  2227. struct mlx5_ib_flow_prio *prio, bool ft_added)
  2228. {
  2229. prio->refcount -= !!ft_added;
  2230. if (!prio->refcount) {
  2231. mlx5_destroy_flow_table(prio->flow_table);
  2232. prio->flow_table = NULL;
  2233. }
  2234. }
  2235. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  2236. {
  2237. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  2238. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  2239. struct mlx5_ib_flow_handler,
  2240. ibflow);
  2241. struct mlx5_ib_flow_handler *iter, *tmp;
  2242. mutex_lock(&dev->flow_db->lock);
  2243. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  2244. mlx5_del_flow_rules(iter->rule);
  2245. put_flow_table(dev, iter->prio, true);
  2246. list_del(&iter->list);
  2247. kfree(iter);
  2248. }
  2249. mlx5_del_flow_rules(handler->rule);
  2250. put_flow_table(dev, handler->prio, true);
  2251. mutex_unlock(&dev->flow_db->lock);
  2252. kfree(handler);
  2253. return 0;
  2254. }
  2255. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  2256. {
  2257. priority *= 2;
  2258. if (!dont_trap)
  2259. priority++;
  2260. return priority;
  2261. }
  2262. enum flow_table_type {
  2263. MLX5_IB_FT_RX,
  2264. MLX5_IB_FT_TX
  2265. };
  2266. #define MLX5_FS_MAX_TYPES 6
  2267. #define MLX5_FS_MAX_ENTRIES BIT(16)
  2268. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  2269. struct ib_flow_attr *flow_attr,
  2270. enum flow_table_type ft_type)
  2271. {
  2272. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  2273. struct mlx5_flow_namespace *ns = NULL;
  2274. struct mlx5_ib_flow_prio *prio;
  2275. struct mlx5_flow_table *ft;
  2276. int max_table_size;
  2277. int num_entries;
  2278. int num_groups;
  2279. int priority;
  2280. int err = 0;
  2281. max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2282. log_max_ft_size));
  2283. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  2284. if (flow_is_multicast_only(flow_attr) &&
  2285. !dont_trap)
  2286. priority = MLX5_IB_FLOW_MCAST_PRIO;
  2287. else
  2288. priority = ib_prio_to_core_prio(flow_attr->priority,
  2289. dont_trap);
  2290. ns = mlx5_get_flow_namespace(dev->mdev,
  2291. MLX5_FLOW_NAMESPACE_BYPASS);
  2292. num_entries = MLX5_FS_MAX_ENTRIES;
  2293. num_groups = MLX5_FS_MAX_TYPES;
  2294. prio = &dev->flow_db->prios[priority];
  2295. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2296. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  2297. ns = mlx5_get_flow_namespace(dev->mdev,
  2298. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  2299. build_leftovers_ft_param(&priority,
  2300. &num_entries,
  2301. &num_groups);
  2302. prio = &dev->flow_db->prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  2303. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2304. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  2305. allow_sniffer_and_nic_rx_shared_tir))
  2306. return ERR_PTR(-ENOTSUPP);
  2307. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  2308. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  2309. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  2310. prio = &dev->flow_db->sniffer[ft_type];
  2311. priority = 0;
  2312. num_entries = 1;
  2313. num_groups = 1;
  2314. }
  2315. if (!ns)
  2316. return ERR_PTR(-ENOTSUPP);
  2317. if (num_entries > max_table_size)
  2318. return ERR_PTR(-ENOMEM);
  2319. ft = prio->flow_table;
  2320. if (!ft) {
  2321. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  2322. num_entries,
  2323. num_groups,
  2324. 0, 0);
  2325. if (!IS_ERR(ft)) {
  2326. prio->refcount = 0;
  2327. prio->flow_table = ft;
  2328. } else {
  2329. err = PTR_ERR(ft);
  2330. }
  2331. }
  2332. return err ? ERR_PTR(err) : prio;
  2333. }
  2334. static void set_underlay_qp(struct mlx5_ib_dev *dev,
  2335. struct mlx5_flow_spec *spec,
  2336. u32 underlay_qpn)
  2337. {
  2338. void *misc_params_c = MLX5_ADDR_OF(fte_match_param,
  2339. spec->match_criteria,
  2340. misc_parameters);
  2341. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2342. misc_parameters);
  2343. if (underlay_qpn &&
  2344. MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2345. ft_field_support.bth_dst_qp)) {
  2346. MLX5_SET(fte_match_set_misc,
  2347. misc_params_v, bth_dst_qp, underlay_qpn);
  2348. MLX5_SET(fte_match_set_misc,
  2349. misc_params_c, bth_dst_qp, 0xffffff);
  2350. }
  2351. }
  2352. static struct mlx5_ib_flow_handler *_create_flow_rule(struct mlx5_ib_dev *dev,
  2353. struct mlx5_ib_flow_prio *ft_prio,
  2354. const struct ib_flow_attr *flow_attr,
  2355. struct mlx5_flow_destination *dst,
  2356. u32 underlay_qpn)
  2357. {
  2358. struct mlx5_flow_table *ft = ft_prio->flow_table;
  2359. struct mlx5_ib_flow_handler *handler;
  2360. struct mlx5_flow_act flow_act = {.flow_tag = MLX5_FS_DEFAULT_FLOW_TAG};
  2361. struct mlx5_flow_spec *spec;
  2362. struct mlx5_flow_destination *rule_dst = dst;
  2363. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  2364. unsigned int spec_index;
  2365. int err = 0;
  2366. int dest_num = 1;
  2367. if (!is_valid_attr(dev->mdev, flow_attr))
  2368. return ERR_PTR(-EINVAL);
  2369. spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
  2370. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  2371. if (!handler || !spec) {
  2372. err = -ENOMEM;
  2373. goto free;
  2374. }
  2375. INIT_LIST_HEAD(&handler->list);
  2376. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2377. err = parse_flow_attr(dev->mdev, spec->match_criteria,
  2378. spec->match_value,
  2379. ib_flow, &flow_act);
  2380. if (err < 0)
  2381. goto free;
  2382. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  2383. }
  2384. if (!flow_is_multicast_only(flow_attr))
  2385. set_underlay_qp(dev, spec, underlay_qpn);
  2386. if (dev->rep) {
  2387. void *misc;
  2388. misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2389. misc_parameters);
  2390. MLX5_SET(fte_match_set_misc, misc, source_port,
  2391. dev->rep->vport);
  2392. misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria,
  2393. misc_parameters);
  2394. MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port);
  2395. }
  2396. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  2397. if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_DROP) {
  2398. rule_dst = NULL;
  2399. dest_num = 0;
  2400. } else {
  2401. flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  2402. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  2403. }
  2404. if (flow_act.has_flow_tag &&
  2405. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2406. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  2407. mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
  2408. flow_act.flow_tag, flow_attr->type);
  2409. err = -EINVAL;
  2410. goto free;
  2411. }
  2412. handler->rule = mlx5_add_flow_rules(ft, spec,
  2413. &flow_act,
  2414. rule_dst, dest_num);
  2415. if (IS_ERR(handler->rule)) {
  2416. err = PTR_ERR(handler->rule);
  2417. goto free;
  2418. }
  2419. ft_prio->refcount++;
  2420. handler->prio = ft_prio;
  2421. ft_prio->flow_table = ft;
  2422. free:
  2423. if (err)
  2424. kfree(handler);
  2425. kvfree(spec);
  2426. return err ? ERR_PTR(err) : handler;
  2427. }
  2428. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  2429. struct mlx5_ib_flow_prio *ft_prio,
  2430. const struct ib_flow_attr *flow_attr,
  2431. struct mlx5_flow_destination *dst)
  2432. {
  2433. return _create_flow_rule(dev, ft_prio, flow_attr, dst, 0);
  2434. }
  2435. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  2436. struct mlx5_ib_flow_prio *ft_prio,
  2437. struct ib_flow_attr *flow_attr,
  2438. struct mlx5_flow_destination *dst)
  2439. {
  2440. struct mlx5_ib_flow_handler *handler_dst = NULL;
  2441. struct mlx5_ib_flow_handler *handler = NULL;
  2442. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  2443. if (!IS_ERR(handler)) {
  2444. handler_dst = create_flow_rule(dev, ft_prio,
  2445. flow_attr, dst);
  2446. if (IS_ERR(handler_dst)) {
  2447. mlx5_del_flow_rules(handler->rule);
  2448. ft_prio->refcount--;
  2449. kfree(handler);
  2450. handler = handler_dst;
  2451. } else {
  2452. list_add(&handler_dst->list, &handler->list);
  2453. }
  2454. }
  2455. return handler;
  2456. }
  2457. enum {
  2458. LEFTOVERS_MC,
  2459. LEFTOVERS_UC,
  2460. };
  2461. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  2462. struct mlx5_ib_flow_prio *ft_prio,
  2463. struct ib_flow_attr *flow_attr,
  2464. struct mlx5_flow_destination *dst)
  2465. {
  2466. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  2467. struct mlx5_ib_flow_handler *handler = NULL;
  2468. static struct {
  2469. struct ib_flow_attr flow_attr;
  2470. struct ib_flow_spec_eth eth_flow;
  2471. } leftovers_specs[] = {
  2472. [LEFTOVERS_MC] = {
  2473. .flow_attr = {
  2474. .num_of_specs = 1,
  2475. .size = sizeof(leftovers_specs[0])
  2476. },
  2477. .eth_flow = {
  2478. .type = IB_FLOW_SPEC_ETH,
  2479. .size = sizeof(struct ib_flow_spec_eth),
  2480. .mask = {.dst_mac = {0x1} },
  2481. .val = {.dst_mac = {0x1} }
  2482. }
  2483. },
  2484. [LEFTOVERS_UC] = {
  2485. .flow_attr = {
  2486. .num_of_specs = 1,
  2487. .size = sizeof(leftovers_specs[0])
  2488. },
  2489. .eth_flow = {
  2490. .type = IB_FLOW_SPEC_ETH,
  2491. .size = sizeof(struct ib_flow_spec_eth),
  2492. .mask = {.dst_mac = {0x1} },
  2493. .val = {.dst_mac = {} }
  2494. }
  2495. }
  2496. };
  2497. handler = create_flow_rule(dev, ft_prio,
  2498. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  2499. dst);
  2500. if (!IS_ERR(handler) &&
  2501. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  2502. handler_ucast = create_flow_rule(dev, ft_prio,
  2503. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  2504. dst);
  2505. if (IS_ERR(handler_ucast)) {
  2506. mlx5_del_flow_rules(handler->rule);
  2507. ft_prio->refcount--;
  2508. kfree(handler);
  2509. handler = handler_ucast;
  2510. } else {
  2511. list_add(&handler_ucast->list, &handler->list);
  2512. }
  2513. }
  2514. return handler;
  2515. }
  2516. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  2517. struct mlx5_ib_flow_prio *ft_rx,
  2518. struct mlx5_ib_flow_prio *ft_tx,
  2519. struct mlx5_flow_destination *dst)
  2520. {
  2521. struct mlx5_ib_flow_handler *handler_rx;
  2522. struct mlx5_ib_flow_handler *handler_tx;
  2523. int err;
  2524. static const struct ib_flow_attr flow_attr = {
  2525. .num_of_specs = 0,
  2526. .size = sizeof(flow_attr)
  2527. };
  2528. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  2529. if (IS_ERR(handler_rx)) {
  2530. err = PTR_ERR(handler_rx);
  2531. goto err;
  2532. }
  2533. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  2534. if (IS_ERR(handler_tx)) {
  2535. err = PTR_ERR(handler_tx);
  2536. goto err_tx;
  2537. }
  2538. list_add(&handler_tx->list, &handler_rx->list);
  2539. return handler_rx;
  2540. err_tx:
  2541. mlx5_del_flow_rules(handler_rx->rule);
  2542. ft_rx->refcount--;
  2543. kfree(handler_rx);
  2544. err:
  2545. return ERR_PTR(err);
  2546. }
  2547. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  2548. struct ib_flow_attr *flow_attr,
  2549. int domain)
  2550. {
  2551. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2552. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2553. struct mlx5_ib_flow_handler *handler = NULL;
  2554. struct mlx5_flow_destination *dst = NULL;
  2555. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  2556. struct mlx5_ib_flow_prio *ft_prio;
  2557. int err;
  2558. int underlay_qpn;
  2559. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  2560. return ERR_PTR(-ENOMEM);
  2561. if (domain != IB_FLOW_DOMAIN_USER ||
  2562. flow_attr->port > dev->num_ports ||
  2563. (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
  2564. return ERR_PTR(-EINVAL);
  2565. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  2566. if (!dst)
  2567. return ERR_PTR(-ENOMEM);
  2568. mutex_lock(&dev->flow_db->lock);
  2569. ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
  2570. if (IS_ERR(ft_prio)) {
  2571. err = PTR_ERR(ft_prio);
  2572. goto unlock;
  2573. }
  2574. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2575. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  2576. if (IS_ERR(ft_prio_tx)) {
  2577. err = PTR_ERR(ft_prio_tx);
  2578. ft_prio_tx = NULL;
  2579. goto destroy_ft;
  2580. }
  2581. }
  2582. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  2583. if (mqp->flags & MLX5_IB_QP_RSS)
  2584. dst->tir_num = mqp->rss_qp.tirn;
  2585. else
  2586. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  2587. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  2588. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  2589. handler = create_dont_trap_rule(dev, ft_prio,
  2590. flow_attr, dst);
  2591. } else {
  2592. underlay_qpn = (mqp->flags & MLX5_IB_QP_UNDERLAY) ?
  2593. mqp->underlay_qpn : 0;
  2594. handler = _create_flow_rule(dev, ft_prio, flow_attr,
  2595. dst, underlay_qpn);
  2596. }
  2597. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2598. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  2599. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  2600. dst);
  2601. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2602. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  2603. } else {
  2604. err = -EINVAL;
  2605. goto destroy_ft;
  2606. }
  2607. if (IS_ERR(handler)) {
  2608. err = PTR_ERR(handler);
  2609. handler = NULL;
  2610. goto destroy_ft;
  2611. }
  2612. mutex_unlock(&dev->flow_db->lock);
  2613. kfree(dst);
  2614. return &handler->ibflow;
  2615. destroy_ft:
  2616. put_flow_table(dev, ft_prio, false);
  2617. if (ft_prio_tx)
  2618. put_flow_table(dev, ft_prio_tx, false);
  2619. unlock:
  2620. mutex_unlock(&dev->flow_db->lock);
  2621. kfree(dst);
  2622. kfree(handler);
  2623. return ERR_PTR(err);
  2624. }
  2625. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2626. {
  2627. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2628. struct mlx5_ib_qp *mqp = to_mqp(ibqp);
  2629. int err;
  2630. if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
  2631. mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
  2632. return -EOPNOTSUPP;
  2633. }
  2634. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  2635. if (err)
  2636. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  2637. ibqp->qp_num, gid->raw);
  2638. return err;
  2639. }
  2640. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2641. {
  2642. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2643. int err;
  2644. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  2645. if (err)
  2646. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  2647. ibqp->qp_num, gid->raw);
  2648. return err;
  2649. }
  2650. static int init_node_data(struct mlx5_ib_dev *dev)
  2651. {
  2652. int err;
  2653. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  2654. if (err)
  2655. return err;
  2656. dev->mdev->rev_id = dev->mdev->pdev->revision;
  2657. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  2658. }
  2659. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  2660. char *buf)
  2661. {
  2662. struct mlx5_ib_dev *dev =
  2663. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2664. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  2665. }
  2666. static ssize_t show_reg_pages(struct device *device,
  2667. struct device_attribute *attr, char *buf)
  2668. {
  2669. struct mlx5_ib_dev *dev =
  2670. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2671. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  2672. }
  2673. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  2674. char *buf)
  2675. {
  2676. struct mlx5_ib_dev *dev =
  2677. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2678. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  2679. }
  2680. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  2681. char *buf)
  2682. {
  2683. struct mlx5_ib_dev *dev =
  2684. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2685. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  2686. }
  2687. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  2688. char *buf)
  2689. {
  2690. struct mlx5_ib_dev *dev =
  2691. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2692. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  2693. dev->mdev->board_id);
  2694. }
  2695. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  2696. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  2697. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  2698. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  2699. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  2700. static struct device_attribute *mlx5_class_attributes[] = {
  2701. &dev_attr_hw_rev,
  2702. &dev_attr_hca_type,
  2703. &dev_attr_board_id,
  2704. &dev_attr_fw_pages,
  2705. &dev_attr_reg_pages,
  2706. };
  2707. static void pkey_change_handler(struct work_struct *work)
  2708. {
  2709. struct mlx5_ib_port_resources *ports =
  2710. container_of(work, struct mlx5_ib_port_resources,
  2711. pkey_change_work);
  2712. mutex_lock(&ports->devr->mutex);
  2713. mlx5_ib_gsi_pkey_change(ports->gsi);
  2714. mutex_unlock(&ports->devr->mutex);
  2715. }
  2716. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  2717. {
  2718. struct mlx5_ib_qp *mqp;
  2719. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  2720. struct mlx5_core_cq *mcq;
  2721. struct list_head cq_armed_list;
  2722. unsigned long flags_qp;
  2723. unsigned long flags_cq;
  2724. unsigned long flags;
  2725. INIT_LIST_HEAD(&cq_armed_list);
  2726. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  2727. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  2728. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  2729. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  2730. if (mqp->sq.tail != mqp->sq.head) {
  2731. send_mcq = to_mcq(mqp->ibqp.send_cq);
  2732. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  2733. if (send_mcq->mcq.comp &&
  2734. mqp->ibqp.send_cq->comp_handler) {
  2735. if (!send_mcq->mcq.reset_notify_added) {
  2736. send_mcq->mcq.reset_notify_added = 1;
  2737. list_add_tail(&send_mcq->mcq.reset_notify,
  2738. &cq_armed_list);
  2739. }
  2740. }
  2741. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  2742. }
  2743. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  2744. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  2745. /* no handling is needed for SRQ */
  2746. if (!mqp->ibqp.srq) {
  2747. if (mqp->rq.tail != mqp->rq.head) {
  2748. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  2749. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  2750. if (recv_mcq->mcq.comp &&
  2751. mqp->ibqp.recv_cq->comp_handler) {
  2752. if (!recv_mcq->mcq.reset_notify_added) {
  2753. recv_mcq->mcq.reset_notify_added = 1;
  2754. list_add_tail(&recv_mcq->mcq.reset_notify,
  2755. &cq_armed_list);
  2756. }
  2757. }
  2758. spin_unlock_irqrestore(&recv_mcq->lock,
  2759. flags_cq);
  2760. }
  2761. }
  2762. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  2763. }
  2764. /*At that point all inflight post send were put to be executed as of we
  2765. * lock/unlock above locks Now need to arm all involved CQs.
  2766. */
  2767. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  2768. mcq->comp(mcq);
  2769. }
  2770. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  2771. }
  2772. static void delay_drop_handler(struct work_struct *work)
  2773. {
  2774. int err;
  2775. struct mlx5_ib_delay_drop *delay_drop =
  2776. container_of(work, struct mlx5_ib_delay_drop,
  2777. delay_drop_work);
  2778. atomic_inc(&delay_drop->events_cnt);
  2779. mutex_lock(&delay_drop->lock);
  2780. err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
  2781. delay_drop->timeout);
  2782. if (err) {
  2783. mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
  2784. delay_drop->timeout);
  2785. delay_drop->activate = false;
  2786. }
  2787. mutex_unlock(&delay_drop->lock);
  2788. }
  2789. static void mlx5_ib_handle_event(struct work_struct *_work)
  2790. {
  2791. struct mlx5_ib_event_work *work =
  2792. container_of(_work, struct mlx5_ib_event_work, work);
  2793. struct mlx5_ib_dev *ibdev;
  2794. struct ib_event ibev;
  2795. bool fatal = false;
  2796. u8 port = (u8)work->param;
  2797. if (mlx5_core_is_mp_slave(work->dev)) {
  2798. ibdev = mlx5_ib_get_ibdev_from_mpi(work->context);
  2799. if (!ibdev)
  2800. goto out;
  2801. } else {
  2802. ibdev = work->context;
  2803. }
  2804. switch (work->event) {
  2805. case MLX5_DEV_EVENT_SYS_ERROR:
  2806. ibev.event = IB_EVENT_DEVICE_FATAL;
  2807. mlx5_ib_handle_internal_error(ibdev);
  2808. fatal = true;
  2809. break;
  2810. case MLX5_DEV_EVENT_PORT_UP:
  2811. case MLX5_DEV_EVENT_PORT_DOWN:
  2812. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  2813. /* In RoCE, port up/down events are handled in
  2814. * mlx5_netdev_event().
  2815. */
  2816. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  2817. IB_LINK_LAYER_ETHERNET)
  2818. goto out;
  2819. ibev.event = (work->event == MLX5_DEV_EVENT_PORT_UP) ?
  2820. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  2821. break;
  2822. case MLX5_DEV_EVENT_LID_CHANGE:
  2823. ibev.event = IB_EVENT_LID_CHANGE;
  2824. break;
  2825. case MLX5_DEV_EVENT_PKEY_CHANGE:
  2826. ibev.event = IB_EVENT_PKEY_CHANGE;
  2827. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  2828. break;
  2829. case MLX5_DEV_EVENT_GUID_CHANGE:
  2830. ibev.event = IB_EVENT_GID_CHANGE;
  2831. break;
  2832. case MLX5_DEV_EVENT_CLIENT_REREG:
  2833. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  2834. break;
  2835. case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
  2836. schedule_work(&ibdev->delay_drop.delay_drop_work);
  2837. goto out;
  2838. default:
  2839. goto out;
  2840. }
  2841. ibev.device = &ibdev->ib_dev;
  2842. ibev.element.port_num = port;
  2843. if (!rdma_is_port_valid(&ibdev->ib_dev, port)) {
  2844. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  2845. goto out;
  2846. }
  2847. if (ibdev->ib_active)
  2848. ib_dispatch_event(&ibev);
  2849. if (fatal)
  2850. ibdev->ib_active = false;
  2851. out:
  2852. kfree(work);
  2853. }
  2854. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  2855. enum mlx5_dev_event event, unsigned long param)
  2856. {
  2857. struct mlx5_ib_event_work *work;
  2858. work = kmalloc(sizeof(*work), GFP_ATOMIC);
  2859. if (!work)
  2860. return;
  2861. INIT_WORK(&work->work, mlx5_ib_handle_event);
  2862. work->dev = dev;
  2863. work->param = param;
  2864. work->context = context;
  2865. work->event = event;
  2866. queue_work(mlx5_ib_event_wq, &work->work);
  2867. }
  2868. static int set_has_smi_cap(struct mlx5_ib_dev *dev)
  2869. {
  2870. struct mlx5_hca_vport_context vport_ctx;
  2871. int err;
  2872. int port;
  2873. for (port = 1; port <= dev->num_ports; port++) {
  2874. dev->mdev->port_caps[port - 1].has_smi = false;
  2875. if (MLX5_CAP_GEN(dev->mdev, port_type) ==
  2876. MLX5_CAP_PORT_TYPE_IB) {
  2877. if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
  2878. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  2879. port, 0,
  2880. &vport_ctx);
  2881. if (err) {
  2882. mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
  2883. port, err);
  2884. return err;
  2885. }
  2886. dev->mdev->port_caps[port - 1].has_smi =
  2887. vport_ctx.has_smi;
  2888. } else {
  2889. dev->mdev->port_caps[port - 1].has_smi = true;
  2890. }
  2891. }
  2892. }
  2893. return 0;
  2894. }
  2895. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  2896. {
  2897. int port;
  2898. for (port = 1; port <= dev->num_ports; port++)
  2899. mlx5_query_ext_port_caps(dev, port);
  2900. }
  2901. static int get_port_caps(struct mlx5_ib_dev *dev, u8 port)
  2902. {
  2903. struct ib_device_attr *dprops = NULL;
  2904. struct ib_port_attr *pprops = NULL;
  2905. int err = -ENOMEM;
  2906. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  2907. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  2908. if (!pprops)
  2909. goto out;
  2910. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  2911. if (!dprops)
  2912. goto out;
  2913. err = set_has_smi_cap(dev);
  2914. if (err)
  2915. goto out;
  2916. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  2917. if (err) {
  2918. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  2919. goto out;
  2920. }
  2921. memset(pprops, 0, sizeof(*pprops));
  2922. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  2923. if (err) {
  2924. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  2925. port, err);
  2926. goto out;
  2927. }
  2928. dev->mdev->port_caps[port - 1].pkey_table_len =
  2929. dprops->max_pkeys;
  2930. dev->mdev->port_caps[port - 1].gid_table_len =
  2931. pprops->gid_tbl_len;
  2932. mlx5_ib_dbg(dev, "port %d: pkey_table_len %d, gid_table_len %d\n",
  2933. port, dprops->max_pkeys, pprops->gid_tbl_len);
  2934. out:
  2935. kfree(pprops);
  2936. kfree(dprops);
  2937. return err;
  2938. }
  2939. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  2940. {
  2941. int err;
  2942. err = mlx5_mr_cache_cleanup(dev);
  2943. if (err)
  2944. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  2945. if (dev->umrc.qp)
  2946. mlx5_ib_destroy_qp(dev->umrc.qp);
  2947. if (dev->umrc.cq)
  2948. ib_free_cq(dev->umrc.cq);
  2949. if (dev->umrc.pd)
  2950. ib_dealloc_pd(dev->umrc.pd);
  2951. }
  2952. enum {
  2953. MAX_UMR_WR = 128,
  2954. };
  2955. static int create_umr_res(struct mlx5_ib_dev *dev)
  2956. {
  2957. struct ib_qp_init_attr *init_attr = NULL;
  2958. struct ib_qp_attr *attr = NULL;
  2959. struct ib_pd *pd;
  2960. struct ib_cq *cq;
  2961. struct ib_qp *qp;
  2962. int ret;
  2963. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  2964. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  2965. if (!attr || !init_attr) {
  2966. ret = -ENOMEM;
  2967. goto error_0;
  2968. }
  2969. pd = ib_alloc_pd(&dev->ib_dev, 0);
  2970. if (IS_ERR(pd)) {
  2971. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  2972. ret = PTR_ERR(pd);
  2973. goto error_0;
  2974. }
  2975. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  2976. if (IS_ERR(cq)) {
  2977. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  2978. ret = PTR_ERR(cq);
  2979. goto error_2;
  2980. }
  2981. init_attr->send_cq = cq;
  2982. init_attr->recv_cq = cq;
  2983. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  2984. init_attr->cap.max_send_wr = MAX_UMR_WR;
  2985. init_attr->cap.max_send_sge = 1;
  2986. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  2987. init_attr->port_num = 1;
  2988. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  2989. if (IS_ERR(qp)) {
  2990. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  2991. ret = PTR_ERR(qp);
  2992. goto error_3;
  2993. }
  2994. qp->device = &dev->ib_dev;
  2995. qp->real_qp = qp;
  2996. qp->uobject = NULL;
  2997. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  2998. qp->send_cq = init_attr->send_cq;
  2999. qp->recv_cq = init_attr->recv_cq;
  3000. attr->qp_state = IB_QPS_INIT;
  3001. attr->port_num = 1;
  3002. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  3003. IB_QP_PORT, NULL);
  3004. if (ret) {
  3005. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  3006. goto error_4;
  3007. }
  3008. memset(attr, 0, sizeof(*attr));
  3009. attr->qp_state = IB_QPS_RTR;
  3010. attr->path_mtu = IB_MTU_256;
  3011. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3012. if (ret) {
  3013. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  3014. goto error_4;
  3015. }
  3016. memset(attr, 0, sizeof(*attr));
  3017. attr->qp_state = IB_QPS_RTS;
  3018. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3019. if (ret) {
  3020. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  3021. goto error_4;
  3022. }
  3023. dev->umrc.qp = qp;
  3024. dev->umrc.cq = cq;
  3025. dev->umrc.pd = pd;
  3026. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  3027. ret = mlx5_mr_cache_init(dev);
  3028. if (ret) {
  3029. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  3030. goto error_4;
  3031. }
  3032. kfree(attr);
  3033. kfree(init_attr);
  3034. return 0;
  3035. error_4:
  3036. mlx5_ib_destroy_qp(qp);
  3037. dev->umrc.qp = NULL;
  3038. error_3:
  3039. ib_free_cq(cq);
  3040. dev->umrc.cq = NULL;
  3041. error_2:
  3042. ib_dealloc_pd(pd);
  3043. dev->umrc.pd = NULL;
  3044. error_0:
  3045. kfree(attr);
  3046. kfree(init_attr);
  3047. return ret;
  3048. }
  3049. static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
  3050. {
  3051. switch (umr_fence_cap) {
  3052. case MLX5_CAP_UMR_FENCE_NONE:
  3053. return MLX5_FENCE_MODE_NONE;
  3054. case MLX5_CAP_UMR_FENCE_SMALL:
  3055. return MLX5_FENCE_MODE_INITIATOR_SMALL;
  3056. default:
  3057. return MLX5_FENCE_MODE_STRONG_ORDERING;
  3058. }
  3059. }
  3060. static int create_dev_resources(struct mlx5_ib_resources *devr)
  3061. {
  3062. struct ib_srq_init_attr attr;
  3063. struct mlx5_ib_dev *dev;
  3064. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  3065. int port;
  3066. int ret = 0;
  3067. dev = container_of(devr, struct mlx5_ib_dev, devr);
  3068. mutex_init(&devr->mutex);
  3069. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  3070. if (IS_ERR(devr->p0)) {
  3071. ret = PTR_ERR(devr->p0);
  3072. goto error0;
  3073. }
  3074. devr->p0->device = &dev->ib_dev;
  3075. devr->p0->uobject = NULL;
  3076. atomic_set(&devr->p0->usecnt, 0);
  3077. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  3078. if (IS_ERR(devr->c0)) {
  3079. ret = PTR_ERR(devr->c0);
  3080. goto error1;
  3081. }
  3082. devr->c0->device = &dev->ib_dev;
  3083. devr->c0->uobject = NULL;
  3084. devr->c0->comp_handler = NULL;
  3085. devr->c0->event_handler = NULL;
  3086. devr->c0->cq_context = NULL;
  3087. atomic_set(&devr->c0->usecnt, 0);
  3088. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3089. if (IS_ERR(devr->x0)) {
  3090. ret = PTR_ERR(devr->x0);
  3091. goto error2;
  3092. }
  3093. devr->x0->device = &dev->ib_dev;
  3094. devr->x0->inode = NULL;
  3095. atomic_set(&devr->x0->usecnt, 0);
  3096. mutex_init(&devr->x0->tgt_qp_mutex);
  3097. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  3098. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3099. if (IS_ERR(devr->x1)) {
  3100. ret = PTR_ERR(devr->x1);
  3101. goto error3;
  3102. }
  3103. devr->x1->device = &dev->ib_dev;
  3104. devr->x1->inode = NULL;
  3105. atomic_set(&devr->x1->usecnt, 0);
  3106. mutex_init(&devr->x1->tgt_qp_mutex);
  3107. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  3108. memset(&attr, 0, sizeof(attr));
  3109. attr.attr.max_sge = 1;
  3110. attr.attr.max_wr = 1;
  3111. attr.srq_type = IB_SRQT_XRC;
  3112. attr.ext.cq = devr->c0;
  3113. attr.ext.xrc.xrcd = devr->x0;
  3114. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3115. if (IS_ERR(devr->s0)) {
  3116. ret = PTR_ERR(devr->s0);
  3117. goto error4;
  3118. }
  3119. devr->s0->device = &dev->ib_dev;
  3120. devr->s0->pd = devr->p0;
  3121. devr->s0->uobject = NULL;
  3122. devr->s0->event_handler = NULL;
  3123. devr->s0->srq_context = NULL;
  3124. devr->s0->srq_type = IB_SRQT_XRC;
  3125. devr->s0->ext.xrc.xrcd = devr->x0;
  3126. devr->s0->ext.cq = devr->c0;
  3127. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  3128. atomic_inc(&devr->s0->ext.cq->usecnt);
  3129. atomic_inc(&devr->p0->usecnt);
  3130. atomic_set(&devr->s0->usecnt, 0);
  3131. memset(&attr, 0, sizeof(attr));
  3132. attr.attr.max_sge = 1;
  3133. attr.attr.max_wr = 1;
  3134. attr.srq_type = IB_SRQT_BASIC;
  3135. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3136. if (IS_ERR(devr->s1)) {
  3137. ret = PTR_ERR(devr->s1);
  3138. goto error5;
  3139. }
  3140. devr->s1->device = &dev->ib_dev;
  3141. devr->s1->pd = devr->p0;
  3142. devr->s1->uobject = NULL;
  3143. devr->s1->event_handler = NULL;
  3144. devr->s1->srq_context = NULL;
  3145. devr->s1->srq_type = IB_SRQT_BASIC;
  3146. devr->s1->ext.cq = devr->c0;
  3147. atomic_inc(&devr->p0->usecnt);
  3148. atomic_set(&devr->s1->usecnt, 0);
  3149. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  3150. INIT_WORK(&devr->ports[port].pkey_change_work,
  3151. pkey_change_handler);
  3152. devr->ports[port].devr = devr;
  3153. }
  3154. return 0;
  3155. error5:
  3156. mlx5_ib_destroy_srq(devr->s0);
  3157. error4:
  3158. mlx5_ib_dealloc_xrcd(devr->x1);
  3159. error3:
  3160. mlx5_ib_dealloc_xrcd(devr->x0);
  3161. error2:
  3162. mlx5_ib_destroy_cq(devr->c0);
  3163. error1:
  3164. mlx5_ib_dealloc_pd(devr->p0);
  3165. error0:
  3166. return ret;
  3167. }
  3168. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  3169. {
  3170. struct mlx5_ib_dev *dev =
  3171. container_of(devr, struct mlx5_ib_dev, devr);
  3172. int port;
  3173. mlx5_ib_destroy_srq(devr->s1);
  3174. mlx5_ib_destroy_srq(devr->s0);
  3175. mlx5_ib_dealloc_xrcd(devr->x0);
  3176. mlx5_ib_dealloc_xrcd(devr->x1);
  3177. mlx5_ib_destroy_cq(devr->c0);
  3178. mlx5_ib_dealloc_pd(devr->p0);
  3179. /* Make sure no change P_Key work items are still executing */
  3180. for (port = 0; port < dev->num_ports; ++port)
  3181. cancel_work_sync(&devr->ports[port].pkey_change_work);
  3182. }
  3183. static u32 get_core_cap_flags(struct ib_device *ibdev)
  3184. {
  3185. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3186. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  3187. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  3188. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  3189. bool raw_support = !mlx5_core_mp_enabled(dev->mdev);
  3190. u32 ret = 0;
  3191. if (ll == IB_LINK_LAYER_INFINIBAND)
  3192. return RDMA_CORE_PORT_IBA_IB;
  3193. if (raw_support)
  3194. ret = RDMA_CORE_PORT_RAW_PACKET;
  3195. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  3196. return ret;
  3197. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  3198. return ret;
  3199. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  3200. ret |= RDMA_CORE_PORT_IBA_ROCE;
  3201. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  3202. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  3203. return ret;
  3204. }
  3205. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  3206. struct ib_port_immutable *immutable)
  3207. {
  3208. struct ib_port_attr attr;
  3209. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3210. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
  3211. int err;
  3212. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  3213. err = ib_query_port(ibdev, port_num, &attr);
  3214. if (err)
  3215. return err;
  3216. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  3217. immutable->gid_tbl_len = attr.gid_tbl_len;
  3218. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  3219. if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
  3220. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  3221. return 0;
  3222. }
  3223. static int mlx5_port_rep_immutable(struct ib_device *ibdev, u8 port_num,
  3224. struct ib_port_immutable *immutable)
  3225. {
  3226. struct ib_port_attr attr;
  3227. int err;
  3228. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  3229. err = ib_query_port(ibdev, port_num, &attr);
  3230. if (err)
  3231. return err;
  3232. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  3233. immutable->gid_tbl_len = attr.gid_tbl_len;
  3234. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  3235. return 0;
  3236. }
  3237. static void get_dev_fw_str(struct ib_device *ibdev, char *str)
  3238. {
  3239. struct mlx5_ib_dev *dev =
  3240. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  3241. snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
  3242. fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
  3243. fw_rev_sub(dev->mdev));
  3244. }
  3245. static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
  3246. {
  3247. struct mlx5_core_dev *mdev = dev->mdev;
  3248. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  3249. MLX5_FLOW_NAMESPACE_LAG);
  3250. struct mlx5_flow_table *ft;
  3251. int err;
  3252. if (!ns || !mlx5_lag_is_active(mdev))
  3253. return 0;
  3254. err = mlx5_cmd_create_vport_lag(mdev);
  3255. if (err)
  3256. return err;
  3257. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  3258. if (IS_ERR(ft)) {
  3259. err = PTR_ERR(ft);
  3260. goto err_destroy_vport_lag;
  3261. }
  3262. dev->flow_db->lag_demux_ft = ft;
  3263. return 0;
  3264. err_destroy_vport_lag:
  3265. mlx5_cmd_destroy_vport_lag(mdev);
  3266. return err;
  3267. }
  3268. static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
  3269. {
  3270. struct mlx5_core_dev *mdev = dev->mdev;
  3271. if (dev->flow_db->lag_demux_ft) {
  3272. mlx5_destroy_flow_table(dev->flow_db->lag_demux_ft);
  3273. dev->flow_db->lag_demux_ft = NULL;
  3274. mlx5_cmd_destroy_vport_lag(mdev);
  3275. }
  3276. }
  3277. static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  3278. {
  3279. int err;
  3280. dev->roce[port_num].nb.notifier_call = mlx5_netdev_event;
  3281. err = register_netdevice_notifier(&dev->roce[port_num].nb);
  3282. if (err) {
  3283. dev->roce[port_num].nb.notifier_call = NULL;
  3284. return err;
  3285. }
  3286. return 0;
  3287. }
  3288. static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  3289. {
  3290. if (dev->roce[port_num].nb.notifier_call) {
  3291. unregister_netdevice_notifier(&dev->roce[port_num].nb);
  3292. dev->roce[port_num].nb.notifier_call = NULL;
  3293. }
  3294. }
  3295. static int mlx5_enable_eth(struct mlx5_ib_dev *dev, u8 port_num)
  3296. {
  3297. int err;
  3298. if (MLX5_CAP_GEN(dev->mdev, roce)) {
  3299. err = mlx5_nic_vport_enable_roce(dev->mdev);
  3300. if (err)
  3301. return err;
  3302. }
  3303. err = mlx5_eth_lag_init(dev);
  3304. if (err)
  3305. goto err_disable_roce;
  3306. return 0;
  3307. err_disable_roce:
  3308. if (MLX5_CAP_GEN(dev->mdev, roce))
  3309. mlx5_nic_vport_disable_roce(dev->mdev);
  3310. return err;
  3311. }
  3312. static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
  3313. {
  3314. mlx5_eth_lag_cleanup(dev);
  3315. if (MLX5_CAP_GEN(dev->mdev, roce))
  3316. mlx5_nic_vport_disable_roce(dev->mdev);
  3317. }
  3318. struct mlx5_ib_counter {
  3319. const char *name;
  3320. size_t offset;
  3321. };
  3322. #define INIT_Q_COUNTER(_name) \
  3323. { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
  3324. static const struct mlx5_ib_counter basic_q_cnts[] = {
  3325. INIT_Q_COUNTER(rx_write_requests),
  3326. INIT_Q_COUNTER(rx_read_requests),
  3327. INIT_Q_COUNTER(rx_atomic_requests),
  3328. INIT_Q_COUNTER(out_of_buffer),
  3329. };
  3330. static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
  3331. INIT_Q_COUNTER(out_of_sequence),
  3332. };
  3333. static const struct mlx5_ib_counter retrans_q_cnts[] = {
  3334. INIT_Q_COUNTER(duplicate_request),
  3335. INIT_Q_COUNTER(rnr_nak_retry_err),
  3336. INIT_Q_COUNTER(packet_seq_err),
  3337. INIT_Q_COUNTER(implied_nak_seq_err),
  3338. INIT_Q_COUNTER(local_ack_timeout_err),
  3339. };
  3340. #define INIT_CONG_COUNTER(_name) \
  3341. { .name = #_name, .offset = \
  3342. MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
  3343. static const struct mlx5_ib_counter cong_cnts[] = {
  3344. INIT_CONG_COUNTER(rp_cnp_ignored),
  3345. INIT_CONG_COUNTER(rp_cnp_handled),
  3346. INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
  3347. INIT_CONG_COUNTER(np_cnp_sent),
  3348. };
  3349. static const struct mlx5_ib_counter extended_err_cnts[] = {
  3350. INIT_Q_COUNTER(resp_local_length_error),
  3351. INIT_Q_COUNTER(resp_cqe_error),
  3352. INIT_Q_COUNTER(req_cqe_error),
  3353. INIT_Q_COUNTER(req_remote_invalid_request),
  3354. INIT_Q_COUNTER(req_remote_access_errors),
  3355. INIT_Q_COUNTER(resp_remote_access_errors),
  3356. INIT_Q_COUNTER(resp_cqe_flush_error),
  3357. INIT_Q_COUNTER(req_cqe_flush_error),
  3358. };
  3359. static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
  3360. {
  3361. int i;
  3362. for (i = 0; i < dev->num_ports; i++) {
  3363. if (dev->port[i].cnts.set_id)
  3364. mlx5_core_dealloc_q_counter(dev->mdev,
  3365. dev->port[i].cnts.set_id);
  3366. kfree(dev->port[i].cnts.names);
  3367. kfree(dev->port[i].cnts.offsets);
  3368. }
  3369. }
  3370. static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
  3371. struct mlx5_ib_counters *cnts)
  3372. {
  3373. u32 num_counters;
  3374. num_counters = ARRAY_SIZE(basic_q_cnts);
  3375. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
  3376. num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
  3377. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
  3378. num_counters += ARRAY_SIZE(retrans_q_cnts);
  3379. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
  3380. num_counters += ARRAY_SIZE(extended_err_cnts);
  3381. cnts->num_q_counters = num_counters;
  3382. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  3383. cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
  3384. num_counters += ARRAY_SIZE(cong_cnts);
  3385. }
  3386. cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
  3387. if (!cnts->names)
  3388. return -ENOMEM;
  3389. cnts->offsets = kcalloc(num_counters,
  3390. sizeof(cnts->offsets), GFP_KERNEL);
  3391. if (!cnts->offsets)
  3392. goto err_names;
  3393. return 0;
  3394. err_names:
  3395. kfree(cnts->names);
  3396. cnts->names = NULL;
  3397. return -ENOMEM;
  3398. }
  3399. static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
  3400. const char **names,
  3401. size_t *offsets)
  3402. {
  3403. int i;
  3404. int j = 0;
  3405. for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
  3406. names[j] = basic_q_cnts[i].name;
  3407. offsets[j] = basic_q_cnts[i].offset;
  3408. }
  3409. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
  3410. for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
  3411. names[j] = out_of_seq_q_cnts[i].name;
  3412. offsets[j] = out_of_seq_q_cnts[i].offset;
  3413. }
  3414. }
  3415. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  3416. for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
  3417. names[j] = retrans_q_cnts[i].name;
  3418. offsets[j] = retrans_q_cnts[i].offset;
  3419. }
  3420. }
  3421. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
  3422. for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
  3423. names[j] = extended_err_cnts[i].name;
  3424. offsets[j] = extended_err_cnts[i].offset;
  3425. }
  3426. }
  3427. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  3428. for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
  3429. names[j] = cong_cnts[i].name;
  3430. offsets[j] = cong_cnts[i].offset;
  3431. }
  3432. }
  3433. }
  3434. static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
  3435. {
  3436. int err = 0;
  3437. int i;
  3438. for (i = 0; i < dev->num_ports; i++) {
  3439. err = __mlx5_ib_alloc_counters(dev, &dev->port[i].cnts);
  3440. if (err)
  3441. goto err_alloc;
  3442. mlx5_ib_fill_counters(dev, dev->port[i].cnts.names,
  3443. dev->port[i].cnts.offsets);
  3444. err = mlx5_core_alloc_q_counter(dev->mdev,
  3445. &dev->port[i].cnts.set_id);
  3446. if (err) {
  3447. mlx5_ib_warn(dev,
  3448. "couldn't allocate queue counter for port %d, err %d\n",
  3449. i + 1, err);
  3450. goto err_alloc;
  3451. }
  3452. dev->port[i].cnts.set_id_valid = true;
  3453. }
  3454. return 0;
  3455. err_alloc:
  3456. mlx5_ib_dealloc_counters(dev);
  3457. return err;
  3458. }
  3459. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  3460. u8 port_num)
  3461. {
  3462. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3463. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  3464. /* We support only per port stats */
  3465. if (port_num == 0)
  3466. return NULL;
  3467. return rdma_alloc_hw_stats_struct(port->cnts.names,
  3468. port->cnts.num_q_counters +
  3469. port->cnts.num_cong_counters,
  3470. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  3471. }
  3472. static int mlx5_ib_query_q_counters(struct mlx5_core_dev *mdev,
  3473. struct mlx5_ib_port *port,
  3474. struct rdma_hw_stats *stats)
  3475. {
  3476. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  3477. void *out;
  3478. __be32 val;
  3479. int ret, i;
  3480. out = kvzalloc(outlen, GFP_KERNEL);
  3481. if (!out)
  3482. return -ENOMEM;
  3483. ret = mlx5_core_query_q_counter(mdev,
  3484. port->cnts.set_id, 0,
  3485. out, outlen);
  3486. if (ret)
  3487. goto free;
  3488. for (i = 0; i < port->cnts.num_q_counters; i++) {
  3489. val = *(__be32 *)(out + port->cnts.offsets[i]);
  3490. stats->value[i] = (u64)be32_to_cpu(val);
  3491. }
  3492. free:
  3493. kvfree(out);
  3494. return ret;
  3495. }
  3496. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  3497. struct rdma_hw_stats *stats,
  3498. u8 port_num, int index)
  3499. {
  3500. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3501. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  3502. struct mlx5_core_dev *mdev;
  3503. int ret, num_counters;
  3504. u8 mdev_port_num;
  3505. if (!stats)
  3506. return -EINVAL;
  3507. num_counters = port->cnts.num_q_counters + port->cnts.num_cong_counters;
  3508. /* q_counters are per IB device, query the master mdev */
  3509. ret = mlx5_ib_query_q_counters(dev->mdev, port, stats);
  3510. if (ret)
  3511. return ret;
  3512. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  3513. mdev = mlx5_ib_get_native_port_mdev(dev, port_num,
  3514. &mdev_port_num);
  3515. if (!mdev) {
  3516. /* If port is not affiliated yet, its in down state
  3517. * which doesn't have any counters yet, so it would be
  3518. * zero. So no need to read from the HCA.
  3519. */
  3520. goto done;
  3521. }
  3522. ret = mlx5_lag_query_cong_counters(dev->mdev,
  3523. stats->value +
  3524. port->cnts.num_q_counters,
  3525. port->cnts.num_cong_counters,
  3526. port->cnts.offsets +
  3527. port->cnts.num_q_counters);
  3528. mlx5_ib_put_native_port_mdev(dev, port_num);
  3529. if (ret)
  3530. return ret;
  3531. }
  3532. done:
  3533. return num_counters;
  3534. }
  3535. static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
  3536. {
  3537. return mlx5_rdma_netdev_free(netdev);
  3538. }
  3539. static struct net_device*
  3540. mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
  3541. u8 port_num,
  3542. enum rdma_netdev_t type,
  3543. const char *name,
  3544. unsigned char name_assign_type,
  3545. void (*setup)(struct net_device *))
  3546. {
  3547. struct net_device *netdev;
  3548. struct rdma_netdev *rn;
  3549. if (type != RDMA_NETDEV_IPOIB)
  3550. return ERR_PTR(-EOPNOTSUPP);
  3551. netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
  3552. name, setup);
  3553. if (likely(!IS_ERR_OR_NULL(netdev))) {
  3554. rn = netdev_priv(netdev);
  3555. rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
  3556. }
  3557. return netdev;
  3558. }
  3559. static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
  3560. {
  3561. if (!dev->delay_drop.dbg)
  3562. return;
  3563. debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
  3564. kfree(dev->delay_drop.dbg);
  3565. dev->delay_drop.dbg = NULL;
  3566. }
  3567. static void cancel_delay_drop(struct mlx5_ib_dev *dev)
  3568. {
  3569. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  3570. return;
  3571. cancel_work_sync(&dev->delay_drop.delay_drop_work);
  3572. delay_drop_debugfs_cleanup(dev);
  3573. }
  3574. static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
  3575. size_t count, loff_t *pos)
  3576. {
  3577. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  3578. char lbuf[20];
  3579. int len;
  3580. len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
  3581. return simple_read_from_buffer(buf, count, pos, lbuf, len);
  3582. }
  3583. static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
  3584. size_t count, loff_t *pos)
  3585. {
  3586. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  3587. u32 timeout;
  3588. u32 var;
  3589. if (kstrtouint_from_user(buf, count, 0, &var))
  3590. return -EFAULT;
  3591. timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
  3592. 1000);
  3593. if (timeout != var)
  3594. mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
  3595. timeout);
  3596. delay_drop->timeout = timeout;
  3597. return count;
  3598. }
  3599. static const struct file_operations fops_delay_drop_timeout = {
  3600. .owner = THIS_MODULE,
  3601. .open = simple_open,
  3602. .write = delay_drop_timeout_write,
  3603. .read = delay_drop_timeout_read,
  3604. };
  3605. static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
  3606. {
  3607. struct mlx5_ib_dbg_delay_drop *dbg;
  3608. if (!mlx5_debugfs_root)
  3609. return 0;
  3610. dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
  3611. if (!dbg)
  3612. return -ENOMEM;
  3613. dev->delay_drop.dbg = dbg;
  3614. dbg->dir_debugfs =
  3615. debugfs_create_dir("delay_drop",
  3616. dev->mdev->priv.dbg_root);
  3617. if (!dbg->dir_debugfs)
  3618. goto out_debugfs;
  3619. dbg->events_cnt_debugfs =
  3620. debugfs_create_atomic_t("num_timeout_events", 0400,
  3621. dbg->dir_debugfs,
  3622. &dev->delay_drop.events_cnt);
  3623. if (!dbg->events_cnt_debugfs)
  3624. goto out_debugfs;
  3625. dbg->rqs_cnt_debugfs =
  3626. debugfs_create_atomic_t("num_rqs", 0400,
  3627. dbg->dir_debugfs,
  3628. &dev->delay_drop.rqs_cnt);
  3629. if (!dbg->rqs_cnt_debugfs)
  3630. goto out_debugfs;
  3631. dbg->timeout_debugfs =
  3632. debugfs_create_file("timeout", 0600,
  3633. dbg->dir_debugfs,
  3634. &dev->delay_drop,
  3635. &fops_delay_drop_timeout);
  3636. if (!dbg->timeout_debugfs)
  3637. goto out_debugfs;
  3638. return 0;
  3639. out_debugfs:
  3640. delay_drop_debugfs_cleanup(dev);
  3641. return -ENOMEM;
  3642. }
  3643. static void init_delay_drop(struct mlx5_ib_dev *dev)
  3644. {
  3645. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  3646. return;
  3647. mutex_init(&dev->delay_drop.lock);
  3648. dev->delay_drop.dev = dev;
  3649. dev->delay_drop.activate = false;
  3650. dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
  3651. INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
  3652. atomic_set(&dev->delay_drop.rqs_cnt, 0);
  3653. atomic_set(&dev->delay_drop.events_cnt, 0);
  3654. if (delay_drop_debugfs_init(dev))
  3655. mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
  3656. }
  3657. static const struct cpumask *
  3658. mlx5_ib_get_vector_affinity(struct ib_device *ibdev, int comp_vector)
  3659. {
  3660. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3661. return mlx5_get_vector_affinity(dev->mdev, comp_vector);
  3662. }
  3663. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  3664. static void mlx5_ib_unbind_slave_port(struct mlx5_ib_dev *ibdev,
  3665. struct mlx5_ib_multiport_info *mpi)
  3666. {
  3667. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  3668. struct mlx5_ib_port *port = &ibdev->port[port_num];
  3669. int comps;
  3670. int err;
  3671. int i;
  3672. mlx5_ib_cleanup_cong_debugfs(ibdev, port_num);
  3673. spin_lock(&port->mp.mpi_lock);
  3674. if (!mpi->ibdev) {
  3675. spin_unlock(&port->mp.mpi_lock);
  3676. return;
  3677. }
  3678. mpi->ibdev = NULL;
  3679. spin_unlock(&port->mp.mpi_lock);
  3680. mlx5_remove_netdev_notifier(ibdev, port_num);
  3681. spin_lock(&port->mp.mpi_lock);
  3682. comps = mpi->mdev_refcnt;
  3683. if (comps) {
  3684. mpi->unaffiliate = true;
  3685. init_completion(&mpi->unref_comp);
  3686. spin_unlock(&port->mp.mpi_lock);
  3687. for (i = 0; i < comps; i++)
  3688. wait_for_completion(&mpi->unref_comp);
  3689. spin_lock(&port->mp.mpi_lock);
  3690. mpi->unaffiliate = false;
  3691. }
  3692. port->mp.mpi = NULL;
  3693. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  3694. spin_unlock(&port->mp.mpi_lock);
  3695. err = mlx5_nic_vport_unaffiliate_multiport(mpi->mdev);
  3696. mlx5_ib_dbg(ibdev, "unaffiliated port %d\n", port_num + 1);
  3697. /* Log an error, still needed to cleanup the pointers and add
  3698. * it back to the list.
  3699. */
  3700. if (err)
  3701. mlx5_ib_err(ibdev, "Failed to unaffiliate port %u\n",
  3702. port_num + 1);
  3703. ibdev->roce[port_num].last_port_state = IB_PORT_DOWN;
  3704. }
  3705. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  3706. static bool mlx5_ib_bind_slave_port(struct mlx5_ib_dev *ibdev,
  3707. struct mlx5_ib_multiport_info *mpi)
  3708. {
  3709. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  3710. int err;
  3711. spin_lock(&ibdev->port[port_num].mp.mpi_lock);
  3712. if (ibdev->port[port_num].mp.mpi) {
  3713. mlx5_ib_warn(ibdev, "port %d already affiliated.\n",
  3714. port_num + 1);
  3715. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  3716. return false;
  3717. }
  3718. ibdev->port[port_num].mp.mpi = mpi;
  3719. mpi->ibdev = ibdev;
  3720. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  3721. err = mlx5_nic_vport_affiliate_multiport(ibdev->mdev, mpi->mdev);
  3722. if (err)
  3723. goto unbind;
  3724. err = get_port_caps(ibdev, mlx5_core_native_port_num(mpi->mdev));
  3725. if (err)
  3726. goto unbind;
  3727. err = mlx5_add_netdev_notifier(ibdev, port_num);
  3728. if (err) {
  3729. mlx5_ib_err(ibdev, "failed adding netdev notifier for port %u\n",
  3730. port_num + 1);
  3731. goto unbind;
  3732. }
  3733. err = mlx5_ib_init_cong_debugfs(ibdev, port_num);
  3734. if (err)
  3735. goto unbind;
  3736. return true;
  3737. unbind:
  3738. mlx5_ib_unbind_slave_port(ibdev, mpi);
  3739. return false;
  3740. }
  3741. static int mlx5_ib_init_multiport_master(struct mlx5_ib_dev *dev)
  3742. {
  3743. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  3744. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  3745. port_num + 1);
  3746. struct mlx5_ib_multiport_info *mpi;
  3747. int err;
  3748. int i;
  3749. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  3750. return 0;
  3751. err = mlx5_query_nic_vport_system_image_guid(dev->mdev,
  3752. &dev->sys_image_guid);
  3753. if (err)
  3754. return err;
  3755. err = mlx5_nic_vport_enable_roce(dev->mdev);
  3756. if (err)
  3757. return err;
  3758. mutex_lock(&mlx5_ib_multiport_mutex);
  3759. for (i = 0; i < dev->num_ports; i++) {
  3760. bool bound = false;
  3761. /* build a stub multiport info struct for the native port. */
  3762. if (i == port_num) {
  3763. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  3764. if (!mpi) {
  3765. mutex_unlock(&mlx5_ib_multiport_mutex);
  3766. mlx5_nic_vport_disable_roce(dev->mdev);
  3767. return -ENOMEM;
  3768. }
  3769. mpi->is_master = true;
  3770. mpi->mdev = dev->mdev;
  3771. mpi->sys_image_guid = dev->sys_image_guid;
  3772. dev->port[i].mp.mpi = mpi;
  3773. mpi->ibdev = dev;
  3774. mpi = NULL;
  3775. continue;
  3776. }
  3777. list_for_each_entry(mpi, &mlx5_ib_unaffiliated_port_list,
  3778. list) {
  3779. if (dev->sys_image_guid == mpi->sys_image_guid &&
  3780. (mlx5_core_native_port_num(mpi->mdev) - 1) == i) {
  3781. bound = mlx5_ib_bind_slave_port(dev, mpi);
  3782. }
  3783. if (bound) {
  3784. dev_dbg(&mpi->mdev->pdev->dev, "removing port from unaffiliated list.\n");
  3785. mlx5_ib_dbg(dev, "port %d bound\n", i + 1);
  3786. list_del(&mpi->list);
  3787. break;
  3788. }
  3789. }
  3790. if (!bound) {
  3791. get_port_caps(dev, i + 1);
  3792. mlx5_ib_dbg(dev, "no free port found for port %d\n",
  3793. i + 1);
  3794. }
  3795. }
  3796. list_add_tail(&dev->ib_dev_list, &mlx5_ib_dev_list);
  3797. mutex_unlock(&mlx5_ib_multiport_mutex);
  3798. return err;
  3799. }
  3800. static void mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev *dev)
  3801. {
  3802. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  3803. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  3804. port_num + 1);
  3805. int i;
  3806. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  3807. return;
  3808. mutex_lock(&mlx5_ib_multiport_mutex);
  3809. for (i = 0; i < dev->num_ports; i++) {
  3810. if (dev->port[i].mp.mpi) {
  3811. /* Destroy the native port stub */
  3812. if (i == port_num) {
  3813. kfree(dev->port[i].mp.mpi);
  3814. dev->port[i].mp.mpi = NULL;
  3815. } else {
  3816. mlx5_ib_dbg(dev, "unbinding port_num: %d\n", i + 1);
  3817. mlx5_ib_unbind_slave_port(dev, dev->port[i].mp.mpi);
  3818. }
  3819. }
  3820. }
  3821. mlx5_ib_dbg(dev, "removing from devlist\n");
  3822. list_del(&dev->ib_dev_list);
  3823. mutex_unlock(&mlx5_ib_multiport_mutex);
  3824. mlx5_nic_vport_disable_roce(dev->mdev);
  3825. }
  3826. void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev)
  3827. {
  3828. mlx5_ib_cleanup_multiport_master(dev);
  3829. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  3830. cleanup_srcu_struct(&dev->mr_srcu);
  3831. #endif
  3832. kfree(dev->port);
  3833. }
  3834. int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev)
  3835. {
  3836. struct mlx5_core_dev *mdev = dev->mdev;
  3837. const char *name;
  3838. int err;
  3839. int i;
  3840. dev->port = kcalloc(dev->num_ports, sizeof(*dev->port),
  3841. GFP_KERNEL);
  3842. if (!dev->port)
  3843. return -ENOMEM;
  3844. for (i = 0; i < dev->num_ports; i++) {
  3845. spin_lock_init(&dev->port[i].mp.mpi_lock);
  3846. rwlock_init(&dev->roce[i].netdev_lock);
  3847. }
  3848. err = mlx5_ib_init_multiport_master(dev);
  3849. if (err)
  3850. goto err_free_port;
  3851. if (!mlx5_core_mp_enabled(mdev)) {
  3852. for (i = 1; i <= dev->num_ports; i++) {
  3853. err = get_port_caps(dev, i);
  3854. if (err)
  3855. break;
  3856. }
  3857. } else {
  3858. err = get_port_caps(dev, mlx5_core_native_port_num(mdev));
  3859. }
  3860. if (err)
  3861. goto err_mp;
  3862. if (mlx5_use_mad_ifc(dev))
  3863. get_ext_port_caps(dev);
  3864. if (!mlx5_lag_is_active(mdev))
  3865. name = "mlx5_%d";
  3866. else
  3867. name = "mlx5_bond_%d";
  3868. strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
  3869. dev->ib_dev.owner = THIS_MODULE;
  3870. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  3871. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  3872. dev->ib_dev.phys_port_cnt = dev->num_ports;
  3873. dev->ib_dev.num_comp_vectors =
  3874. dev->mdev->priv.eq_table.num_comp_vectors;
  3875. dev->ib_dev.dev.parent = &mdev->pdev->dev;
  3876. mutex_init(&dev->cap_mask_mutex);
  3877. INIT_LIST_HEAD(&dev->qp_list);
  3878. spin_lock_init(&dev->reset_flow_resource_lock);
  3879. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  3880. err = init_srcu_struct(&dev->mr_srcu);
  3881. if (err)
  3882. goto err_free_port;
  3883. #endif
  3884. return 0;
  3885. err_mp:
  3886. mlx5_ib_cleanup_multiport_master(dev);
  3887. err_free_port:
  3888. kfree(dev->port);
  3889. return -ENOMEM;
  3890. }
  3891. static int mlx5_ib_stage_flow_db_init(struct mlx5_ib_dev *dev)
  3892. {
  3893. dev->flow_db = kzalloc(sizeof(*dev->flow_db), GFP_KERNEL);
  3894. if (!dev->flow_db)
  3895. return -ENOMEM;
  3896. mutex_init(&dev->flow_db->lock);
  3897. return 0;
  3898. }
  3899. int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev)
  3900. {
  3901. struct mlx5_ib_dev *nic_dev;
  3902. nic_dev = mlx5_ib_get_uplink_ibdev(dev->mdev->priv.eswitch);
  3903. if (!nic_dev)
  3904. return -EINVAL;
  3905. dev->flow_db = nic_dev->flow_db;
  3906. return 0;
  3907. }
  3908. static void mlx5_ib_stage_flow_db_cleanup(struct mlx5_ib_dev *dev)
  3909. {
  3910. kfree(dev->flow_db);
  3911. }
  3912. int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev)
  3913. {
  3914. struct mlx5_core_dev *mdev = dev->mdev;
  3915. int err;
  3916. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  3917. dev->ib_dev.uverbs_cmd_mask =
  3918. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  3919. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  3920. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  3921. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  3922. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  3923. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  3924. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  3925. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  3926. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  3927. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  3928. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  3929. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  3930. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  3931. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  3932. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  3933. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  3934. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  3935. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  3936. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  3937. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  3938. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  3939. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  3940. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  3941. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  3942. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  3943. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  3944. dev->ib_dev.uverbs_ex_cmd_mask =
  3945. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  3946. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  3947. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
  3948. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP) |
  3949. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_CQ);
  3950. dev->ib_dev.query_device = mlx5_ib_query_device;
  3951. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  3952. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  3953. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  3954. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  3955. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  3956. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  3957. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  3958. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  3959. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  3960. dev->ib_dev.mmap = mlx5_ib_mmap;
  3961. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  3962. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  3963. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  3964. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  3965. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  3966. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  3967. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  3968. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  3969. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  3970. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  3971. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  3972. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  3973. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  3974. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  3975. dev->ib_dev.post_send = mlx5_ib_post_send;
  3976. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  3977. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  3978. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  3979. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  3980. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  3981. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  3982. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  3983. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  3984. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  3985. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  3986. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  3987. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  3988. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  3989. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  3990. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  3991. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  3992. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  3993. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  3994. dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
  3995. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
  3996. dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
  3997. if (mlx5_core_is_pf(mdev)) {
  3998. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  3999. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  4000. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  4001. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  4002. }
  4003. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  4004. dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
  4005. if (MLX5_CAP_GEN(mdev, imaicl)) {
  4006. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  4007. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  4008. dev->ib_dev.uverbs_cmd_mask |=
  4009. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  4010. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  4011. }
  4012. if (MLX5_CAP_GEN(mdev, xrc)) {
  4013. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  4014. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  4015. dev->ib_dev.uverbs_cmd_mask |=
  4016. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  4017. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  4018. }
  4019. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  4020. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  4021. dev->ib_dev.uverbs_ex_cmd_mask |=
  4022. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  4023. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
  4024. err = init_node_data(dev);
  4025. if (err)
  4026. return err;
  4027. if ((MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
  4028. (MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) ||
  4029. MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  4030. mutex_init(&dev->lb_mutex);
  4031. return 0;
  4032. }
  4033. static int mlx5_ib_stage_non_default_cb(struct mlx5_ib_dev *dev)
  4034. {
  4035. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  4036. dev->ib_dev.query_port = mlx5_ib_query_port;
  4037. return 0;
  4038. }
  4039. int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev)
  4040. {
  4041. dev->ib_dev.get_port_immutable = mlx5_port_rep_immutable;
  4042. dev->ib_dev.query_port = mlx5_ib_rep_query_port;
  4043. return 0;
  4044. }
  4045. static int mlx5_ib_stage_common_roce_init(struct mlx5_ib_dev *dev,
  4046. u8 port_num)
  4047. {
  4048. int i;
  4049. for (i = 0; i < dev->num_ports; i++) {
  4050. dev->roce[i].dev = dev;
  4051. dev->roce[i].native_port_num = i + 1;
  4052. dev->roce[i].last_port_state = IB_PORT_DOWN;
  4053. }
  4054. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  4055. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  4056. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  4057. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  4058. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  4059. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  4060. dev->ib_dev.uverbs_ex_cmd_mask |=
  4061. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  4062. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  4063. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  4064. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  4065. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  4066. return mlx5_add_netdev_notifier(dev, port_num);
  4067. }
  4068. static void mlx5_ib_stage_common_roce_cleanup(struct mlx5_ib_dev *dev)
  4069. {
  4070. u8 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4071. mlx5_remove_netdev_notifier(dev, port_num);
  4072. }
  4073. int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev)
  4074. {
  4075. struct mlx5_core_dev *mdev = dev->mdev;
  4076. enum rdma_link_layer ll;
  4077. int port_type_cap;
  4078. int err = 0;
  4079. u8 port_num;
  4080. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4081. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4082. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4083. if (ll == IB_LINK_LAYER_ETHERNET)
  4084. err = mlx5_ib_stage_common_roce_init(dev, port_num);
  4085. return err;
  4086. }
  4087. void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev)
  4088. {
  4089. mlx5_ib_stage_common_roce_cleanup(dev);
  4090. }
  4091. static int mlx5_ib_stage_roce_init(struct mlx5_ib_dev *dev)
  4092. {
  4093. struct mlx5_core_dev *mdev = dev->mdev;
  4094. enum rdma_link_layer ll;
  4095. int port_type_cap;
  4096. u8 port_num;
  4097. int err;
  4098. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4099. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4100. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4101. if (ll == IB_LINK_LAYER_ETHERNET) {
  4102. err = mlx5_ib_stage_common_roce_init(dev, port_num);
  4103. if (err)
  4104. return err;
  4105. err = mlx5_enable_eth(dev, port_num);
  4106. if (err)
  4107. goto cleanup;
  4108. }
  4109. return 0;
  4110. cleanup:
  4111. mlx5_ib_stage_common_roce_cleanup(dev);
  4112. return err;
  4113. }
  4114. static void mlx5_ib_stage_roce_cleanup(struct mlx5_ib_dev *dev)
  4115. {
  4116. struct mlx5_core_dev *mdev = dev->mdev;
  4117. enum rdma_link_layer ll;
  4118. int port_type_cap;
  4119. u8 port_num;
  4120. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4121. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4122. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4123. if (ll == IB_LINK_LAYER_ETHERNET) {
  4124. mlx5_disable_eth(dev);
  4125. mlx5_ib_stage_common_roce_cleanup(dev);
  4126. }
  4127. }
  4128. int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev)
  4129. {
  4130. return create_dev_resources(&dev->devr);
  4131. }
  4132. void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev)
  4133. {
  4134. destroy_dev_resources(&dev->devr);
  4135. }
  4136. static int mlx5_ib_stage_odp_init(struct mlx5_ib_dev *dev)
  4137. {
  4138. mlx5_ib_internal_fill_odp_caps(dev);
  4139. return mlx5_ib_odp_init_one(dev);
  4140. }
  4141. int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev)
  4142. {
  4143. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  4144. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  4145. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  4146. return mlx5_ib_alloc_counters(dev);
  4147. }
  4148. return 0;
  4149. }
  4150. void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev)
  4151. {
  4152. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  4153. mlx5_ib_dealloc_counters(dev);
  4154. }
  4155. static int mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev *dev)
  4156. {
  4157. return mlx5_ib_init_cong_debugfs(dev,
  4158. mlx5_core_native_port_num(dev->mdev) - 1);
  4159. }
  4160. static void mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev *dev)
  4161. {
  4162. mlx5_ib_cleanup_cong_debugfs(dev,
  4163. mlx5_core_native_port_num(dev->mdev) - 1);
  4164. }
  4165. static int mlx5_ib_stage_uar_init(struct mlx5_ib_dev *dev)
  4166. {
  4167. dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
  4168. if (!dev->mdev->priv.uar)
  4169. return -ENOMEM;
  4170. return 0;
  4171. }
  4172. static void mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev *dev)
  4173. {
  4174. mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
  4175. }
  4176. int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev)
  4177. {
  4178. int err;
  4179. err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
  4180. if (err)
  4181. return err;
  4182. err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
  4183. if (err)
  4184. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  4185. return err;
  4186. }
  4187. void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev)
  4188. {
  4189. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  4190. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  4191. }
  4192. int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev)
  4193. {
  4194. return ib_register_device(&dev->ib_dev, NULL);
  4195. }
  4196. void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev)
  4197. {
  4198. destroy_umrc_res(dev);
  4199. }
  4200. void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev)
  4201. {
  4202. ib_unregister_device(&dev->ib_dev);
  4203. }
  4204. int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev)
  4205. {
  4206. return create_umr_res(dev);
  4207. }
  4208. static int mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev *dev)
  4209. {
  4210. init_delay_drop(dev);
  4211. return 0;
  4212. }
  4213. static void mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev *dev)
  4214. {
  4215. cancel_delay_drop(dev);
  4216. }
  4217. int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev)
  4218. {
  4219. int err;
  4220. int i;
  4221. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  4222. err = device_create_file(&dev->ib_dev.dev,
  4223. mlx5_class_attributes[i]);
  4224. if (err)
  4225. return err;
  4226. }
  4227. return 0;
  4228. }
  4229. static int mlx5_ib_stage_rep_reg_init(struct mlx5_ib_dev *dev)
  4230. {
  4231. mlx5_ib_register_vport_reps(dev);
  4232. return 0;
  4233. }
  4234. static void mlx5_ib_stage_rep_reg_cleanup(struct mlx5_ib_dev *dev)
  4235. {
  4236. mlx5_ib_unregister_vport_reps(dev);
  4237. }
  4238. void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
  4239. const struct mlx5_ib_profile *profile,
  4240. int stage)
  4241. {
  4242. /* Number of stages to cleanup */
  4243. while (stage) {
  4244. stage--;
  4245. if (profile->stage[stage].cleanup)
  4246. profile->stage[stage].cleanup(dev);
  4247. }
  4248. ib_dealloc_device((struct ib_device *)dev);
  4249. }
  4250. static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num);
  4251. void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
  4252. const struct mlx5_ib_profile *profile)
  4253. {
  4254. int err;
  4255. int i;
  4256. printk_once(KERN_INFO "%s", mlx5_version);
  4257. for (i = 0; i < MLX5_IB_STAGE_MAX; i++) {
  4258. if (profile->stage[i].init) {
  4259. err = profile->stage[i].init(dev);
  4260. if (err)
  4261. goto err_out;
  4262. }
  4263. }
  4264. dev->profile = profile;
  4265. dev->ib_active = true;
  4266. return dev;
  4267. err_out:
  4268. __mlx5_ib_remove(dev, profile, i);
  4269. return NULL;
  4270. }
  4271. static const struct mlx5_ib_profile pf_profile = {
  4272. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  4273. mlx5_ib_stage_init_init,
  4274. mlx5_ib_stage_init_cleanup),
  4275. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  4276. mlx5_ib_stage_flow_db_init,
  4277. mlx5_ib_stage_flow_db_cleanup),
  4278. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  4279. mlx5_ib_stage_caps_init,
  4280. NULL),
  4281. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  4282. mlx5_ib_stage_non_default_cb,
  4283. NULL),
  4284. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  4285. mlx5_ib_stage_roce_init,
  4286. mlx5_ib_stage_roce_cleanup),
  4287. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  4288. mlx5_ib_stage_dev_res_init,
  4289. mlx5_ib_stage_dev_res_cleanup),
  4290. STAGE_CREATE(MLX5_IB_STAGE_ODP,
  4291. mlx5_ib_stage_odp_init,
  4292. NULL),
  4293. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  4294. mlx5_ib_stage_counters_init,
  4295. mlx5_ib_stage_counters_cleanup),
  4296. STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
  4297. mlx5_ib_stage_cong_debugfs_init,
  4298. mlx5_ib_stage_cong_debugfs_cleanup),
  4299. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  4300. mlx5_ib_stage_uar_init,
  4301. mlx5_ib_stage_uar_cleanup),
  4302. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  4303. mlx5_ib_stage_bfrag_init,
  4304. mlx5_ib_stage_bfrag_cleanup),
  4305. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  4306. NULL,
  4307. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  4308. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  4309. mlx5_ib_stage_ib_reg_init,
  4310. mlx5_ib_stage_ib_reg_cleanup),
  4311. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  4312. mlx5_ib_stage_post_ib_reg_umr_init,
  4313. NULL),
  4314. STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP,
  4315. mlx5_ib_stage_delay_drop_init,
  4316. mlx5_ib_stage_delay_drop_cleanup),
  4317. STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
  4318. mlx5_ib_stage_class_attr_init,
  4319. NULL),
  4320. };
  4321. static const struct mlx5_ib_profile nic_rep_profile = {
  4322. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  4323. mlx5_ib_stage_init_init,
  4324. mlx5_ib_stage_init_cleanup),
  4325. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  4326. mlx5_ib_stage_flow_db_init,
  4327. mlx5_ib_stage_flow_db_cleanup),
  4328. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  4329. mlx5_ib_stage_caps_init,
  4330. NULL),
  4331. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  4332. mlx5_ib_stage_rep_non_default_cb,
  4333. NULL),
  4334. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  4335. mlx5_ib_stage_rep_roce_init,
  4336. mlx5_ib_stage_rep_roce_cleanup),
  4337. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  4338. mlx5_ib_stage_dev_res_init,
  4339. mlx5_ib_stage_dev_res_cleanup),
  4340. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  4341. mlx5_ib_stage_counters_init,
  4342. mlx5_ib_stage_counters_cleanup),
  4343. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  4344. mlx5_ib_stage_uar_init,
  4345. mlx5_ib_stage_uar_cleanup),
  4346. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  4347. mlx5_ib_stage_bfrag_init,
  4348. mlx5_ib_stage_bfrag_cleanup),
  4349. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  4350. NULL,
  4351. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  4352. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  4353. mlx5_ib_stage_ib_reg_init,
  4354. mlx5_ib_stage_ib_reg_cleanup),
  4355. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  4356. mlx5_ib_stage_post_ib_reg_umr_init,
  4357. NULL),
  4358. STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
  4359. mlx5_ib_stage_class_attr_init,
  4360. NULL),
  4361. STAGE_CREATE(MLX5_IB_STAGE_REP_REG,
  4362. mlx5_ib_stage_rep_reg_init,
  4363. mlx5_ib_stage_rep_reg_cleanup),
  4364. };
  4365. static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num)
  4366. {
  4367. struct mlx5_ib_multiport_info *mpi;
  4368. struct mlx5_ib_dev *dev;
  4369. bool bound = false;
  4370. int err;
  4371. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  4372. if (!mpi)
  4373. return NULL;
  4374. mpi->mdev = mdev;
  4375. err = mlx5_query_nic_vport_system_image_guid(mdev,
  4376. &mpi->sys_image_guid);
  4377. if (err) {
  4378. kfree(mpi);
  4379. return NULL;
  4380. }
  4381. mutex_lock(&mlx5_ib_multiport_mutex);
  4382. list_for_each_entry(dev, &mlx5_ib_dev_list, ib_dev_list) {
  4383. if (dev->sys_image_guid == mpi->sys_image_guid)
  4384. bound = mlx5_ib_bind_slave_port(dev, mpi);
  4385. if (bound) {
  4386. rdma_roce_rescan_device(&dev->ib_dev);
  4387. break;
  4388. }
  4389. }
  4390. if (!bound) {
  4391. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  4392. dev_dbg(&mdev->pdev->dev, "no suitable IB device found to bind to, added to unaffiliated list.\n");
  4393. } else {
  4394. mlx5_ib_dbg(dev, "bound port %u\n", port_num + 1);
  4395. }
  4396. mutex_unlock(&mlx5_ib_multiport_mutex);
  4397. return mpi;
  4398. }
  4399. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  4400. {
  4401. enum rdma_link_layer ll;
  4402. struct mlx5_ib_dev *dev;
  4403. int port_type_cap;
  4404. printk_once(KERN_INFO "%s", mlx5_version);
  4405. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4406. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4407. if (mlx5_core_is_mp_slave(mdev) && ll == IB_LINK_LAYER_ETHERNET) {
  4408. u8 port_num = mlx5_core_native_port_num(mdev) - 1;
  4409. return mlx5_ib_add_slave_port(mdev, port_num);
  4410. }
  4411. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  4412. if (!dev)
  4413. return NULL;
  4414. dev->mdev = mdev;
  4415. dev->num_ports = max(MLX5_CAP_GEN(mdev, num_ports),
  4416. MLX5_CAP_GEN(mdev, num_vhca_ports));
  4417. if (MLX5_VPORT_MANAGER(mdev) &&
  4418. mlx5_ib_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
  4419. dev->rep = mlx5_ib_vport_rep(mdev->priv.eswitch, 0);
  4420. return __mlx5_ib_add(dev, &nic_rep_profile);
  4421. }
  4422. return __mlx5_ib_add(dev, &pf_profile);
  4423. }
  4424. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  4425. {
  4426. struct mlx5_ib_multiport_info *mpi;
  4427. struct mlx5_ib_dev *dev;
  4428. if (mlx5_core_is_mp_slave(mdev)) {
  4429. mpi = context;
  4430. mutex_lock(&mlx5_ib_multiport_mutex);
  4431. if (mpi->ibdev)
  4432. mlx5_ib_unbind_slave_port(mpi->ibdev, mpi);
  4433. list_del(&mpi->list);
  4434. mutex_unlock(&mlx5_ib_multiport_mutex);
  4435. return;
  4436. }
  4437. dev = context;
  4438. __mlx5_ib_remove(dev, dev->profile, MLX5_IB_STAGE_MAX);
  4439. }
  4440. static struct mlx5_interface mlx5_ib_interface = {
  4441. .add = mlx5_ib_add,
  4442. .remove = mlx5_ib_remove,
  4443. .event = mlx5_ib_event,
  4444. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4445. .pfault = mlx5_ib_pfault,
  4446. #endif
  4447. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  4448. };
  4449. static int __init mlx5_ib_init(void)
  4450. {
  4451. int err;
  4452. mlx5_ib_event_wq = alloc_ordered_workqueue("mlx5_ib_event_wq", 0);
  4453. if (!mlx5_ib_event_wq)
  4454. return -ENOMEM;
  4455. mlx5_ib_odp_init();
  4456. err = mlx5_register_interface(&mlx5_ib_interface);
  4457. return err;
  4458. }
  4459. static void __exit mlx5_ib_cleanup(void)
  4460. {
  4461. mlx5_unregister_interface(&mlx5_ib_interface);
  4462. destroy_workqueue(mlx5_ib_event_wq);
  4463. }
  4464. module_init(mlx5_ib_init);
  4465. module_exit(mlx5_ib_cleanup);