bcm_sf2.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235
  1. /*
  2. * Broadcom Starfighter 2 DSA switch driver
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/list.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/phy.h>
  17. #include <linux/phy_fixed.h>
  18. #include <linux/phylink.h>
  19. #include <linux/mii.h>
  20. #include <linux/of.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_net.h>
  24. #include <linux/of_mdio.h>
  25. #include <net/dsa.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/if_bridge.h>
  28. #include <linux/brcmphy.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/platform_data/b53.h>
  31. #include "bcm_sf2.h"
  32. #include "bcm_sf2_regs.h"
  33. #include "b53/b53_priv.h"
  34. #include "b53/b53_regs.h"
  35. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  36. {
  37. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  38. unsigned int i;
  39. u32 reg, offset;
  40. if (priv->type == BCM7445_DEVICE_ID)
  41. offset = CORE_STS_OVERRIDE_IMP;
  42. else
  43. offset = CORE_STS_OVERRIDE_IMP2;
  44. /* Enable the port memories */
  45. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  46. reg &= ~P_TXQ_PSM_VDD(port);
  47. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  48. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  49. reg = core_readl(priv, CORE_IMP_CTL);
  50. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  51. reg &= ~(RX_DIS | TX_DIS);
  52. core_writel(priv, reg, CORE_IMP_CTL);
  53. /* Enable forwarding */
  54. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  55. /* Enable IMP port in dumb mode */
  56. reg = core_readl(priv, CORE_SWITCH_CTRL);
  57. reg |= MII_DUMB_FWDG_EN;
  58. core_writel(priv, reg, CORE_SWITCH_CTRL);
  59. /* Configure Traffic Class to QoS mapping, allow each priority to map
  60. * to a different queue number
  61. */
  62. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  63. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  64. reg |= i << (PRT_TO_QID_SHIFT * i);
  65. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  66. b53_brcm_hdr_setup(ds, port);
  67. /* Force link status for IMP port */
  68. reg = core_readl(priv, offset);
  69. reg |= (MII_SW_OR | LINK_STS);
  70. core_writel(priv, reg, offset);
  71. }
  72. static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
  73. {
  74. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  75. u32 reg;
  76. reg = reg_readl(priv, REG_SPHY_CNTRL);
  77. if (enable) {
  78. reg |= PHY_RESET;
  79. reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | IDDQ_GLOBAL_PWR | CK25_DIS);
  80. reg_writel(priv, reg, REG_SPHY_CNTRL);
  81. udelay(21);
  82. reg = reg_readl(priv, REG_SPHY_CNTRL);
  83. reg &= ~PHY_RESET;
  84. } else {
  85. reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
  86. reg_writel(priv, reg, REG_SPHY_CNTRL);
  87. mdelay(1);
  88. reg |= CK25_DIS;
  89. }
  90. reg_writel(priv, reg, REG_SPHY_CNTRL);
  91. /* Use PHY-driven LED signaling */
  92. if (!enable) {
  93. reg = reg_readl(priv, REG_LED_CNTRL(0));
  94. reg |= SPDLNK_SRC_SEL;
  95. reg_writel(priv, reg, REG_LED_CNTRL(0));
  96. }
  97. }
  98. static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
  99. int port)
  100. {
  101. unsigned int off;
  102. switch (port) {
  103. case 7:
  104. off = P7_IRQ_OFF;
  105. break;
  106. case 0:
  107. /* Port 0 interrupts are located on the first bank */
  108. intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
  109. return;
  110. default:
  111. off = P_IRQ_OFF(port);
  112. break;
  113. }
  114. intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
  115. }
  116. static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
  117. int port)
  118. {
  119. unsigned int off;
  120. switch (port) {
  121. case 7:
  122. off = P7_IRQ_OFF;
  123. break;
  124. case 0:
  125. /* Port 0 interrupts are located on the first bank */
  126. intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
  127. intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
  128. return;
  129. default:
  130. off = P_IRQ_OFF(port);
  131. break;
  132. }
  133. intrl2_1_mask_set(priv, P_IRQ_MASK(off));
  134. intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
  135. }
  136. static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
  137. struct phy_device *phy)
  138. {
  139. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  140. unsigned int i;
  141. u32 reg;
  142. /* Clear the memory power down */
  143. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  144. reg &= ~P_TXQ_PSM_VDD(port);
  145. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  146. /* Enable Broadcom tags for that port if requested */
  147. if (priv->brcm_tag_mask & BIT(port))
  148. b53_brcm_hdr_setup(ds, port);
  149. /* Configure Traffic Class to QoS mapping, allow each priority to map
  150. * to a different queue number
  151. */
  152. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  153. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  154. reg |= i << (PRT_TO_QID_SHIFT * i);
  155. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  156. /* Re-enable the GPHY and re-apply workarounds */
  157. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
  158. bcm_sf2_gphy_enable_set(ds, true);
  159. if (phy) {
  160. /* if phy_stop() has been called before, phy
  161. * will be in halted state, and phy_start()
  162. * will call resume.
  163. *
  164. * the resume path does not configure back
  165. * autoneg settings, and since we hard reset
  166. * the phy manually here, we need to reset the
  167. * state machine also.
  168. */
  169. phy->state = PHY_READY;
  170. phy_init_hw(phy);
  171. }
  172. }
  173. /* Enable MoCA port interrupts to get notified */
  174. if (port == priv->moca_port)
  175. bcm_sf2_port_intr_enable(priv, port);
  176. /* Set per-queue pause threshold to 32 */
  177. core_writel(priv, 32, CORE_TXQ_THD_PAUSE_QN_PORT(port));
  178. /* Set ACB threshold to 24 */
  179. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++) {
  180. reg = acb_readl(priv, ACB_QUEUE_CFG(port *
  181. SF2_NUM_EGRESS_QUEUES + i));
  182. reg &= ~XOFF_THRESHOLD_MASK;
  183. reg |= 24;
  184. acb_writel(priv, reg, ACB_QUEUE_CFG(port *
  185. SF2_NUM_EGRESS_QUEUES + i));
  186. }
  187. return b53_enable_port(ds, port, phy);
  188. }
  189. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port,
  190. struct phy_device *phy)
  191. {
  192. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  193. u32 off, reg;
  194. if (priv->wol_ports_mask & (1 << port))
  195. return;
  196. if (port == priv->moca_port)
  197. bcm_sf2_port_intr_disable(priv, port);
  198. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
  199. bcm_sf2_gphy_enable_set(ds, false);
  200. if (dsa_is_cpu_port(ds, port))
  201. off = CORE_IMP_CTL;
  202. else
  203. off = CORE_G_PCTL_PORT(port);
  204. b53_disable_port(ds, port, phy);
  205. /* Power down the port memory */
  206. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  207. reg |= P_TXQ_PSM_VDD(port);
  208. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  209. }
  210. static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
  211. int regnum, u16 val)
  212. {
  213. int ret = 0;
  214. u32 reg;
  215. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  216. reg |= MDIO_MASTER_SEL;
  217. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  218. /* Page << 8 | offset */
  219. reg = 0x70;
  220. reg <<= 2;
  221. core_writel(priv, addr, reg);
  222. /* Page << 8 | offset */
  223. reg = 0x80 << 8 | regnum << 1;
  224. reg <<= 2;
  225. if (op)
  226. ret = core_readl(priv, reg);
  227. else
  228. core_writel(priv, val, reg);
  229. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  230. reg &= ~MDIO_MASTER_SEL;
  231. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  232. return ret & 0xffff;
  233. }
  234. static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
  235. {
  236. struct bcm_sf2_priv *priv = bus->priv;
  237. /* Intercept reads from Broadcom pseudo-PHY address, else, send
  238. * them to our master MDIO bus controller
  239. */
  240. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  241. return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
  242. else
  243. return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
  244. }
  245. static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
  246. u16 val)
  247. {
  248. struct bcm_sf2_priv *priv = bus->priv;
  249. /* Intercept writes to the Broadcom pseudo-PHY address, else,
  250. * send them to our master MDIO bus controller
  251. */
  252. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  253. bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
  254. else
  255. mdiobus_write_nested(priv->master_mii_bus, addr, regnum, val);
  256. return 0;
  257. }
  258. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  259. {
  260. struct dsa_switch *ds = dev_id;
  261. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  262. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  263. ~priv->irq0_mask;
  264. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  265. return IRQ_HANDLED;
  266. }
  267. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  268. {
  269. struct dsa_switch *ds = dev_id;
  270. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  271. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  272. ~priv->irq1_mask;
  273. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  274. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF)) {
  275. priv->port_sts[7].link = true;
  276. dsa_port_phylink_mac_change(ds, 7, true);
  277. }
  278. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF)) {
  279. priv->port_sts[7].link = false;
  280. dsa_port_phylink_mac_change(ds, 7, false);
  281. }
  282. return IRQ_HANDLED;
  283. }
  284. static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
  285. {
  286. unsigned int timeout = 1000;
  287. u32 reg;
  288. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  289. reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
  290. core_writel(priv, reg, CORE_WATCHDOG_CTRL);
  291. do {
  292. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  293. if (!(reg & SOFTWARE_RESET))
  294. break;
  295. usleep_range(1000, 2000);
  296. } while (timeout-- > 0);
  297. if (timeout == 0)
  298. return -ETIMEDOUT;
  299. return 0;
  300. }
  301. static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
  302. {
  303. intrl2_0_mask_set(priv, 0xffffffff);
  304. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  305. intrl2_1_mask_set(priv, 0xffffffff);
  306. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  307. }
  308. static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
  309. struct device_node *dn)
  310. {
  311. struct device_node *port;
  312. int mode;
  313. unsigned int port_num;
  314. priv->moca_port = -1;
  315. for_each_available_child_of_node(dn, port) {
  316. if (of_property_read_u32(port, "reg", &port_num))
  317. continue;
  318. /* Internal PHYs get assigned a specific 'phy-mode' property
  319. * value: "internal" to help flag them before MDIO probing
  320. * has completed, since they might be turned off at that
  321. * time
  322. */
  323. mode = of_get_phy_mode(port);
  324. if (mode < 0)
  325. continue;
  326. if (mode == PHY_INTERFACE_MODE_INTERNAL)
  327. priv->int_phy_mask |= 1 << port_num;
  328. if (mode == PHY_INTERFACE_MODE_MOCA)
  329. priv->moca_port = port_num;
  330. if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
  331. priv->brcm_tag_mask |= 1 << port_num;
  332. }
  333. }
  334. static int bcm_sf2_mdio_register(struct dsa_switch *ds)
  335. {
  336. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  337. struct device_node *dn;
  338. static int index;
  339. int err;
  340. /* Find our integrated MDIO bus node */
  341. dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
  342. priv->master_mii_bus = of_mdio_find_bus(dn);
  343. if (!priv->master_mii_bus)
  344. return -EPROBE_DEFER;
  345. get_device(&priv->master_mii_bus->dev);
  346. priv->master_mii_dn = dn;
  347. priv->slave_mii_bus = devm_mdiobus_alloc(ds->dev);
  348. if (!priv->slave_mii_bus)
  349. return -ENOMEM;
  350. priv->slave_mii_bus->priv = priv;
  351. priv->slave_mii_bus->name = "sf2 slave mii";
  352. priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
  353. priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
  354. snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
  355. index++);
  356. priv->slave_mii_bus->dev.of_node = dn;
  357. /* Include the pseudo-PHY address to divert reads towards our
  358. * workaround. This is only required for 7445D0, since 7445E0
  359. * disconnects the internal switch pseudo-PHY such that we can use the
  360. * regular SWITCH_MDIO master controller instead.
  361. *
  362. * Here we flag the pseudo PHY as needing special treatment and would
  363. * otherwise make all other PHY read/writes go to the master MDIO bus
  364. * controller that comes with this switch backed by the "mdio-unimac"
  365. * driver.
  366. */
  367. if (of_machine_is_compatible("brcm,bcm7445d0"))
  368. priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR);
  369. else
  370. priv->indir_phy_mask = 0;
  371. ds->phys_mii_mask = priv->indir_phy_mask;
  372. ds->slave_mii_bus = priv->slave_mii_bus;
  373. priv->slave_mii_bus->parent = ds->dev->parent;
  374. priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
  375. if (dn)
  376. err = of_mdiobus_register(priv->slave_mii_bus, dn);
  377. else
  378. err = mdiobus_register(priv->slave_mii_bus);
  379. if (err)
  380. of_node_put(dn);
  381. return err;
  382. }
  383. static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
  384. {
  385. mdiobus_unregister(priv->slave_mii_bus);
  386. if (priv->master_mii_dn)
  387. of_node_put(priv->master_mii_dn);
  388. }
  389. static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
  390. {
  391. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  392. /* The BCM7xxx PHY driver expects to find the integrated PHY revision
  393. * in bits 15:8 and the patch level in bits 7:0 which is exactly what
  394. * the REG_PHY_REVISION register layout is.
  395. */
  396. return priv->hw_params.gphy_rev;
  397. }
  398. static void bcm_sf2_sw_validate(struct dsa_switch *ds, int port,
  399. unsigned long *supported,
  400. struct phylink_link_state *state)
  401. {
  402. __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
  403. if (!phy_interface_mode_is_rgmii(state->interface) &&
  404. state->interface != PHY_INTERFACE_MODE_MII &&
  405. state->interface != PHY_INTERFACE_MODE_REVMII &&
  406. state->interface != PHY_INTERFACE_MODE_GMII &&
  407. state->interface != PHY_INTERFACE_MODE_INTERNAL &&
  408. state->interface != PHY_INTERFACE_MODE_MOCA) {
  409. bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
  410. dev_err(ds->dev,
  411. "Unsupported interface: %d\n", state->interface);
  412. return;
  413. }
  414. /* Allow all the expected bits */
  415. phylink_set(mask, Autoneg);
  416. phylink_set_port_modes(mask);
  417. phylink_set(mask, Pause);
  418. phylink_set(mask, Asym_Pause);
  419. /* With the exclusion of MII and Reverse MII, we support Gigabit,
  420. * including Half duplex
  421. */
  422. if (state->interface != PHY_INTERFACE_MODE_MII &&
  423. state->interface != PHY_INTERFACE_MODE_REVMII) {
  424. phylink_set(mask, 1000baseT_Full);
  425. phylink_set(mask, 1000baseT_Half);
  426. }
  427. phylink_set(mask, 10baseT_Half);
  428. phylink_set(mask, 10baseT_Full);
  429. phylink_set(mask, 100baseT_Half);
  430. phylink_set(mask, 100baseT_Full);
  431. bitmap_and(supported, supported, mask,
  432. __ETHTOOL_LINK_MODE_MASK_NBITS);
  433. bitmap_and(state->advertising, state->advertising, mask,
  434. __ETHTOOL_LINK_MODE_MASK_NBITS);
  435. }
  436. static void bcm_sf2_sw_mac_config(struct dsa_switch *ds, int port,
  437. unsigned int mode,
  438. const struct phylink_link_state *state)
  439. {
  440. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  441. u32 id_mode_dis = 0, port_mode;
  442. u32 reg, offset;
  443. if (priv->type == BCM7445_DEVICE_ID)
  444. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  445. else
  446. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  447. switch (state->interface) {
  448. case PHY_INTERFACE_MODE_RGMII:
  449. id_mode_dis = 1;
  450. /* fallthrough */
  451. case PHY_INTERFACE_MODE_RGMII_TXID:
  452. port_mode = EXT_GPHY;
  453. break;
  454. case PHY_INTERFACE_MODE_MII:
  455. port_mode = EXT_EPHY;
  456. break;
  457. case PHY_INTERFACE_MODE_REVMII:
  458. port_mode = EXT_REVMII;
  459. break;
  460. default:
  461. /* all other PHYs: internal and MoCA */
  462. goto force_link;
  463. }
  464. /* Clear id_mode_dis bit, and the existing port mode, let
  465. * RGMII_MODE_EN bet set by mac_link_{up,down}
  466. */
  467. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  468. reg &= ~ID_MODE_DIS;
  469. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  470. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  471. reg |= port_mode;
  472. if (id_mode_dis)
  473. reg |= ID_MODE_DIS;
  474. if (state->pause & MLO_PAUSE_TXRX_MASK) {
  475. if (state->pause & MLO_PAUSE_TX)
  476. reg |= TX_PAUSE_EN;
  477. reg |= RX_PAUSE_EN;
  478. }
  479. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  480. force_link:
  481. /* Force link settings detected from the PHY */
  482. reg = SW_OVERRIDE;
  483. switch (state->speed) {
  484. case SPEED_1000:
  485. reg |= SPDSTS_1000 << SPEED_SHIFT;
  486. break;
  487. case SPEED_100:
  488. reg |= SPDSTS_100 << SPEED_SHIFT;
  489. break;
  490. }
  491. if (state->link)
  492. reg |= LINK_STS;
  493. if (state->duplex == DUPLEX_FULL)
  494. reg |= DUPLX_MODE;
  495. core_writel(priv, reg, offset);
  496. }
  497. static void bcm_sf2_sw_mac_link_set(struct dsa_switch *ds, int port,
  498. phy_interface_t interface, bool link)
  499. {
  500. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  501. u32 reg;
  502. if (!phy_interface_mode_is_rgmii(interface) &&
  503. interface != PHY_INTERFACE_MODE_MII &&
  504. interface != PHY_INTERFACE_MODE_REVMII)
  505. return;
  506. /* If the link is down, just disable the interface to conserve power */
  507. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  508. if (link)
  509. reg |= RGMII_MODE_EN;
  510. else
  511. reg &= ~RGMII_MODE_EN;
  512. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  513. }
  514. static void bcm_sf2_sw_mac_link_down(struct dsa_switch *ds, int port,
  515. unsigned int mode,
  516. phy_interface_t interface)
  517. {
  518. bcm_sf2_sw_mac_link_set(ds, port, interface, false);
  519. }
  520. static void bcm_sf2_sw_mac_link_up(struct dsa_switch *ds, int port,
  521. unsigned int mode,
  522. phy_interface_t interface,
  523. struct phy_device *phydev)
  524. {
  525. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  526. struct ethtool_eee *p = &priv->dev->ports[port].eee;
  527. bcm_sf2_sw_mac_link_set(ds, port, interface, true);
  528. if (mode == MLO_AN_PHY && phydev)
  529. p->eee_enabled = b53_eee_init(ds, port, phydev);
  530. }
  531. static void bcm_sf2_sw_fixed_state(struct dsa_switch *ds, int port,
  532. struct phylink_link_state *status)
  533. {
  534. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  535. status->link = false;
  536. /* MoCA port is special as we do not get link status from CORE_LNKSTS,
  537. * which means that we need to force the link at the port override
  538. * level to get the data to flow. We do use what the interrupt handler
  539. * did determine before.
  540. *
  541. * For the other ports, we just force the link status, since this is
  542. * a fixed PHY device.
  543. */
  544. if (port == priv->moca_port) {
  545. status->link = priv->port_sts[port].link;
  546. /* For MoCA interfaces, also force a link down notification
  547. * since some version of the user-space daemon (mocad) use
  548. * cmd->autoneg to force the link, which messes up the PHY
  549. * state machine and make it go in PHY_FORCING state instead.
  550. */
  551. if (!status->link)
  552. netif_carrier_off(ds->ports[port].slave);
  553. status->duplex = DUPLEX_FULL;
  554. } else {
  555. status->link = true;
  556. }
  557. }
  558. static void bcm_sf2_enable_acb(struct dsa_switch *ds)
  559. {
  560. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  561. u32 reg;
  562. /* Enable ACB globally */
  563. reg = acb_readl(priv, ACB_CONTROL);
  564. reg |= (ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  565. acb_writel(priv, reg, ACB_CONTROL);
  566. reg &= ~(ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  567. reg |= ACB_EN | ACB_ALGORITHM;
  568. acb_writel(priv, reg, ACB_CONTROL);
  569. }
  570. static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
  571. {
  572. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  573. unsigned int port;
  574. bcm_sf2_intr_disable(priv);
  575. /* Disable all ports physically present including the IMP
  576. * port, the other ones have already been disabled during
  577. * bcm_sf2_sw_setup
  578. */
  579. for (port = 0; port < DSA_MAX_PORTS; port++) {
  580. if (dsa_is_user_port(ds, port) || dsa_is_cpu_port(ds, port))
  581. bcm_sf2_port_disable(ds, port, NULL);
  582. }
  583. return 0;
  584. }
  585. static int bcm_sf2_sw_resume(struct dsa_switch *ds)
  586. {
  587. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  588. unsigned int port;
  589. int ret;
  590. ret = bcm_sf2_sw_rst(priv);
  591. if (ret) {
  592. pr_err("%s: failed to software reset switch\n", __func__);
  593. return ret;
  594. }
  595. if (priv->hw_params.num_gphy == 1)
  596. bcm_sf2_gphy_enable_set(ds, true);
  597. for (port = 0; port < DSA_MAX_PORTS; port++) {
  598. if (dsa_is_user_port(ds, port))
  599. bcm_sf2_port_setup(ds, port, NULL);
  600. else if (dsa_is_cpu_port(ds, port))
  601. bcm_sf2_imp_setup(ds, port);
  602. }
  603. bcm_sf2_enable_acb(ds);
  604. return 0;
  605. }
  606. static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
  607. struct ethtool_wolinfo *wol)
  608. {
  609. struct net_device *p = ds->ports[port].cpu_dp->master;
  610. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  611. struct ethtool_wolinfo pwol;
  612. /* Get the parent device WoL settings */
  613. p->ethtool_ops->get_wol(p, &pwol);
  614. /* Advertise the parent device supported settings */
  615. wol->supported = pwol.supported;
  616. memset(&wol->sopass, 0, sizeof(wol->sopass));
  617. if (pwol.wolopts & WAKE_MAGICSECURE)
  618. memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
  619. if (priv->wol_ports_mask & (1 << port))
  620. wol->wolopts = pwol.wolopts;
  621. else
  622. wol->wolopts = 0;
  623. }
  624. static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
  625. struct ethtool_wolinfo *wol)
  626. {
  627. struct net_device *p = ds->ports[port].cpu_dp->master;
  628. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  629. s8 cpu_port = ds->ports[port].cpu_dp->index;
  630. struct ethtool_wolinfo pwol;
  631. p->ethtool_ops->get_wol(p, &pwol);
  632. if (wol->wolopts & ~pwol.supported)
  633. return -EINVAL;
  634. if (wol->wolopts)
  635. priv->wol_ports_mask |= (1 << port);
  636. else
  637. priv->wol_ports_mask &= ~(1 << port);
  638. /* If we have at least one port enabled, make sure the CPU port
  639. * is also enabled. If the CPU port is the last one enabled, we disable
  640. * it since this configuration does not make sense.
  641. */
  642. if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
  643. priv->wol_ports_mask |= (1 << cpu_port);
  644. else
  645. priv->wol_ports_mask &= ~(1 << cpu_port);
  646. return p->ethtool_ops->set_wol(p, wol);
  647. }
  648. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  649. {
  650. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  651. unsigned int port;
  652. /* Enable all valid ports and disable those unused */
  653. for (port = 0; port < priv->hw_params.num_ports; port++) {
  654. /* IMP port receives special treatment */
  655. if (dsa_is_user_port(ds, port))
  656. bcm_sf2_port_setup(ds, port, NULL);
  657. else if (dsa_is_cpu_port(ds, port))
  658. bcm_sf2_imp_setup(ds, port);
  659. else
  660. bcm_sf2_port_disable(ds, port, NULL);
  661. }
  662. b53_configure_vlan(ds);
  663. bcm_sf2_enable_acb(ds);
  664. return 0;
  665. }
  666. /* The SWITCH_CORE register space is managed by b53 but operates on a page +
  667. * register basis so we need to translate that into an address that the
  668. * bus-glue understands.
  669. */
  670. #define SF2_PAGE_REG_MKADDR(page, reg) ((page) << 10 | (reg) << 2)
  671. static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
  672. u8 *val)
  673. {
  674. struct bcm_sf2_priv *priv = dev->priv;
  675. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  676. return 0;
  677. }
  678. static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
  679. u16 *val)
  680. {
  681. struct bcm_sf2_priv *priv = dev->priv;
  682. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  683. return 0;
  684. }
  685. static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
  686. u32 *val)
  687. {
  688. struct bcm_sf2_priv *priv = dev->priv;
  689. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  690. return 0;
  691. }
  692. static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
  693. u64 *val)
  694. {
  695. struct bcm_sf2_priv *priv = dev->priv;
  696. *val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
  697. return 0;
  698. }
  699. static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
  700. u8 value)
  701. {
  702. struct bcm_sf2_priv *priv = dev->priv;
  703. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  704. return 0;
  705. }
  706. static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
  707. u16 value)
  708. {
  709. struct bcm_sf2_priv *priv = dev->priv;
  710. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  711. return 0;
  712. }
  713. static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
  714. u32 value)
  715. {
  716. struct bcm_sf2_priv *priv = dev->priv;
  717. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  718. return 0;
  719. }
  720. static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
  721. u64 value)
  722. {
  723. struct bcm_sf2_priv *priv = dev->priv;
  724. core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  725. return 0;
  726. }
  727. static const struct b53_io_ops bcm_sf2_io_ops = {
  728. .read8 = bcm_sf2_core_read8,
  729. .read16 = bcm_sf2_core_read16,
  730. .read32 = bcm_sf2_core_read32,
  731. .read48 = bcm_sf2_core_read64,
  732. .read64 = bcm_sf2_core_read64,
  733. .write8 = bcm_sf2_core_write8,
  734. .write16 = bcm_sf2_core_write16,
  735. .write32 = bcm_sf2_core_write32,
  736. .write48 = bcm_sf2_core_write64,
  737. .write64 = bcm_sf2_core_write64,
  738. };
  739. static const struct dsa_switch_ops bcm_sf2_ops = {
  740. .get_tag_protocol = b53_get_tag_protocol,
  741. .setup = bcm_sf2_sw_setup,
  742. .get_strings = b53_get_strings,
  743. .get_ethtool_stats = b53_get_ethtool_stats,
  744. .get_sset_count = b53_get_sset_count,
  745. .get_ethtool_phy_stats = b53_get_ethtool_phy_stats,
  746. .get_phy_flags = bcm_sf2_sw_get_phy_flags,
  747. .phylink_validate = bcm_sf2_sw_validate,
  748. .phylink_mac_config = bcm_sf2_sw_mac_config,
  749. .phylink_mac_link_down = bcm_sf2_sw_mac_link_down,
  750. .phylink_mac_link_up = bcm_sf2_sw_mac_link_up,
  751. .phylink_fixed_state = bcm_sf2_sw_fixed_state,
  752. .suspend = bcm_sf2_sw_suspend,
  753. .resume = bcm_sf2_sw_resume,
  754. .get_wol = bcm_sf2_sw_get_wol,
  755. .set_wol = bcm_sf2_sw_set_wol,
  756. .port_enable = bcm_sf2_port_setup,
  757. .port_disable = bcm_sf2_port_disable,
  758. .get_mac_eee = b53_get_mac_eee,
  759. .set_mac_eee = b53_set_mac_eee,
  760. .port_bridge_join = b53_br_join,
  761. .port_bridge_leave = b53_br_leave,
  762. .port_stp_state_set = b53_br_set_stp_state,
  763. .port_fast_age = b53_br_fast_age,
  764. .port_vlan_filtering = b53_vlan_filtering,
  765. .port_vlan_prepare = b53_vlan_prepare,
  766. .port_vlan_add = b53_vlan_add,
  767. .port_vlan_del = b53_vlan_del,
  768. .port_fdb_dump = b53_fdb_dump,
  769. .port_fdb_add = b53_fdb_add,
  770. .port_fdb_del = b53_fdb_del,
  771. .get_rxnfc = bcm_sf2_get_rxnfc,
  772. .set_rxnfc = bcm_sf2_set_rxnfc,
  773. .port_mirror_add = b53_mirror_add,
  774. .port_mirror_del = b53_mirror_del,
  775. };
  776. struct bcm_sf2_of_data {
  777. u32 type;
  778. const u16 *reg_offsets;
  779. unsigned int core_reg_align;
  780. unsigned int num_cfp_rules;
  781. };
  782. /* Register offsets for the SWITCH_REG_* block */
  783. static const u16 bcm_sf2_7445_reg_offsets[] = {
  784. [REG_SWITCH_CNTRL] = 0x00,
  785. [REG_SWITCH_STATUS] = 0x04,
  786. [REG_DIR_DATA_WRITE] = 0x08,
  787. [REG_DIR_DATA_READ] = 0x0C,
  788. [REG_SWITCH_REVISION] = 0x18,
  789. [REG_PHY_REVISION] = 0x1C,
  790. [REG_SPHY_CNTRL] = 0x2C,
  791. [REG_RGMII_0_CNTRL] = 0x34,
  792. [REG_RGMII_1_CNTRL] = 0x40,
  793. [REG_RGMII_2_CNTRL] = 0x4c,
  794. [REG_LED_0_CNTRL] = 0x90,
  795. [REG_LED_1_CNTRL] = 0x94,
  796. [REG_LED_2_CNTRL] = 0x98,
  797. };
  798. static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
  799. .type = BCM7445_DEVICE_ID,
  800. .core_reg_align = 0,
  801. .reg_offsets = bcm_sf2_7445_reg_offsets,
  802. .num_cfp_rules = 256,
  803. };
  804. static const u16 bcm_sf2_7278_reg_offsets[] = {
  805. [REG_SWITCH_CNTRL] = 0x00,
  806. [REG_SWITCH_STATUS] = 0x04,
  807. [REG_DIR_DATA_WRITE] = 0x08,
  808. [REG_DIR_DATA_READ] = 0x0c,
  809. [REG_SWITCH_REVISION] = 0x10,
  810. [REG_PHY_REVISION] = 0x14,
  811. [REG_SPHY_CNTRL] = 0x24,
  812. [REG_RGMII_0_CNTRL] = 0xe0,
  813. [REG_RGMII_1_CNTRL] = 0xec,
  814. [REG_RGMII_2_CNTRL] = 0xf8,
  815. [REG_LED_0_CNTRL] = 0x40,
  816. [REG_LED_1_CNTRL] = 0x4c,
  817. [REG_LED_2_CNTRL] = 0x58,
  818. };
  819. static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
  820. .type = BCM7278_DEVICE_ID,
  821. .core_reg_align = 1,
  822. .reg_offsets = bcm_sf2_7278_reg_offsets,
  823. .num_cfp_rules = 128,
  824. };
  825. static const struct of_device_id bcm_sf2_of_match[] = {
  826. { .compatible = "brcm,bcm7445-switch-v4.0",
  827. .data = &bcm_sf2_7445_data
  828. },
  829. { .compatible = "brcm,bcm7278-switch-v4.0",
  830. .data = &bcm_sf2_7278_data
  831. },
  832. { .compatible = "brcm,bcm7278-switch-v4.8",
  833. .data = &bcm_sf2_7278_data
  834. },
  835. { /* sentinel */ },
  836. };
  837. MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
  838. static int bcm_sf2_sw_probe(struct platform_device *pdev)
  839. {
  840. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  841. struct device_node *dn = pdev->dev.of_node;
  842. const struct of_device_id *of_id = NULL;
  843. const struct bcm_sf2_of_data *data;
  844. struct b53_platform_data *pdata;
  845. struct dsa_switch_ops *ops;
  846. struct bcm_sf2_priv *priv;
  847. struct b53_device *dev;
  848. struct dsa_switch *ds;
  849. void __iomem **base;
  850. struct resource *r;
  851. unsigned int i;
  852. u32 reg, rev;
  853. int ret;
  854. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  855. if (!priv)
  856. return -ENOMEM;
  857. ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
  858. if (!ops)
  859. return -ENOMEM;
  860. dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
  861. if (!dev)
  862. return -ENOMEM;
  863. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  864. if (!pdata)
  865. return -ENOMEM;
  866. of_id = of_match_node(bcm_sf2_of_match, dn);
  867. if (!of_id || !of_id->data)
  868. return -EINVAL;
  869. data = of_id->data;
  870. /* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
  871. priv->type = data->type;
  872. priv->reg_offsets = data->reg_offsets;
  873. priv->core_reg_align = data->core_reg_align;
  874. priv->num_cfp_rules = data->num_cfp_rules;
  875. /* Auto-detection using standard registers will not work, so
  876. * provide an indication of what kind of device we are for
  877. * b53_common to work with
  878. */
  879. pdata->chip_id = priv->type;
  880. dev->pdata = pdata;
  881. priv->dev = dev;
  882. ds = dev->ds;
  883. ds->ops = &bcm_sf2_ops;
  884. /* Advertise the 8 egress queues */
  885. ds->num_tx_queues = SF2_NUM_EGRESS_QUEUES;
  886. dev_set_drvdata(&pdev->dev, priv);
  887. spin_lock_init(&priv->indir_lock);
  888. mutex_init(&priv->stats_mutex);
  889. mutex_init(&priv->cfp.lock);
  890. /* CFP rule #0 cannot be used for specific classifications, flag it as
  891. * permanently used
  892. */
  893. set_bit(0, priv->cfp.used);
  894. set_bit(0, priv->cfp.unique);
  895. bcm_sf2_identify_ports(priv, dn->child);
  896. priv->irq0 = irq_of_parse_and_map(dn, 0);
  897. priv->irq1 = irq_of_parse_and_map(dn, 1);
  898. base = &priv->core;
  899. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  900. r = platform_get_resource(pdev, IORESOURCE_MEM, i);
  901. *base = devm_ioremap_resource(&pdev->dev, r);
  902. if (IS_ERR(*base)) {
  903. pr_err("unable to find register: %s\n", reg_names[i]);
  904. return PTR_ERR(*base);
  905. }
  906. base++;
  907. }
  908. ret = bcm_sf2_sw_rst(priv);
  909. if (ret) {
  910. pr_err("unable to software reset switch: %d\n", ret);
  911. return ret;
  912. }
  913. ret = bcm_sf2_mdio_register(ds);
  914. if (ret) {
  915. pr_err("failed to register MDIO bus\n");
  916. return ret;
  917. }
  918. ret = bcm_sf2_cfp_rst(priv);
  919. if (ret) {
  920. pr_err("failed to reset CFP\n");
  921. goto out_mdio;
  922. }
  923. /* Disable all interrupts and request them */
  924. bcm_sf2_intr_disable(priv);
  925. ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
  926. "switch_0", ds);
  927. if (ret < 0) {
  928. pr_err("failed to request switch_0 IRQ\n");
  929. goto out_mdio;
  930. }
  931. ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
  932. "switch_1", ds);
  933. if (ret < 0) {
  934. pr_err("failed to request switch_1 IRQ\n");
  935. goto out_mdio;
  936. }
  937. /* Reset the MIB counters */
  938. reg = core_readl(priv, CORE_GMNCFGCFG);
  939. reg |= RST_MIB_CNT;
  940. core_writel(priv, reg, CORE_GMNCFGCFG);
  941. reg &= ~RST_MIB_CNT;
  942. core_writel(priv, reg, CORE_GMNCFGCFG);
  943. /* Get the maximum number of ports for this switch */
  944. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  945. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  946. priv->hw_params.num_ports = DSA_MAX_PORTS;
  947. /* Assume a single GPHY setup if we can't read that property */
  948. if (of_property_read_u32(dn, "brcm,num-gphy",
  949. &priv->hw_params.num_gphy))
  950. priv->hw_params.num_gphy = 1;
  951. rev = reg_readl(priv, REG_SWITCH_REVISION);
  952. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  953. SWITCH_TOP_REV_MASK;
  954. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  955. rev = reg_readl(priv, REG_PHY_REVISION);
  956. priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
  957. ret = b53_switch_register(dev);
  958. if (ret)
  959. goto out_mdio;
  960. pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
  961. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  962. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  963. priv->core, priv->irq0, priv->irq1);
  964. return 0;
  965. out_mdio:
  966. bcm_sf2_mdio_unregister(priv);
  967. return ret;
  968. }
  969. static int bcm_sf2_sw_remove(struct platform_device *pdev)
  970. {
  971. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  972. /* Disable all ports and interrupts */
  973. priv->wol_ports_mask = 0;
  974. bcm_sf2_sw_suspend(priv->dev->ds);
  975. dsa_unregister_switch(priv->dev->ds);
  976. bcm_sf2_mdio_unregister(priv);
  977. return 0;
  978. }
  979. static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
  980. {
  981. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  982. /* For a kernel about to be kexec'd we want to keep the GPHY on for a
  983. * successful MDIO bus scan to occur. If we did turn off the GPHY
  984. * before (e.g: port_disable), this will also power it back on.
  985. *
  986. * Do not rely on kexec_in_progress, just power the PHY on.
  987. */
  988. if (priv->hw_params.num_gphy == 1)
  989. bcm_sf2_gphy_enable_set(priv->dev->ds, true);
  990. }
  991. #ifdef CONFIG_PM_SLEEP
  992. static int bcm_sf2_suspend(struct device *dev)
  993. {
  994. struct platform_device *pdev = to_platform_device(dev);
  995. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  996. return dsa_switch_suspend(priv->dev->ds);
  997. }
  998. static int bcm_sf2_resume(struct device *dev)
  999. {
  1000. struct platform_device *pdev = to_platform_device(dev);
  1001. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  1002. return dsa_switch_resume(priv->dev->ds);
  1003. }
  1004. #endif /* CONFIG_PM_SLEEP */
  1005. static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
  1006. bcm_sf2_suspend, bcm_sf2_resume);
  1007. static struct platform_driver bcm_sf2_driver = {
  1008. .probe = bcm_sf2_sw_probe,
  1009. .remove = bcm_sf2_sw_remove,
  1010. .shutdown = bcm_sf2_sw_shutdown,
  1011. .driver = {
  1012. .name = "brcm-sf2",
  1013. .of_match_table = bcm_sf2_of_match,
  1014. .pm = &bcm_sf2_pm_ops,
  1015. },
  1016. };
  1017. module_platform_driver(bcm_sf2_driver);
  1018. MODULE_AUTHOR("Broadcom Corporation");
  1019. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  1020. MODULE_LICENSE("GPL");
  1021. MODULE_ALIAS("platform:brcm-sf2");