qp.c 129 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_cache.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include "mlx5_ib.h"
  37. /* not supported currently */
  38. static int wq_signature;
  39. enum {
  40. MLX5_IB_ACK_REQ_FREQ = 8,
  41. };
  42. enum {
  43. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  44. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  45. MLX5_IB_LINK_TYPE_IB = 0,
  46. MLX5_IB_LINK_TYPE_ETH = 1
  47. };
  48. enum {
  49. MLX5_IB_SQ_STRIDE = 6,
  50. };
  51. static const u32 mlx5_ib_opcode[] = {
  52. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  53. [IB_WR_LSO] = MLX5_OPCODE_LSO,
  54. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  55. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  56. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  57. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  58. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  59. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  60. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  61. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  62. [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
  63. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  64. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  65. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  66. };
  67. struct mlx5_wqe_eth_pad {
  68. u8 rsvd0[16];
  69. };
  70. enum raw_qp_set_mask_map {
  71. MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
  72. };
  73. struct mlx5_modify_raw_qp_param {
  74. u16 operation;
  75. u32 set_mask; /* raw_qp_set_mask_map */
  76. u8 rq_q_ctr_id;
  77. };
  78. static void get_cqs(enum ib_qp_type qp_type,
  79. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  80. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
  81. static int is_qp0(enum ib_qp_type qp_type)
  82. {
  83. return qp_type == IB_QPT_SMI;
  84. }
  85. static int is_sqp(enum ib_qp_type qp_type)
  86. {
  87. return is_qp0(qp_type) || is_qp1(qp_type);
  88. }
  89. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  90. {
  91. return mlx5_buf_offset(&qp->buf, offset);
  92. }
  93. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  94. {
  95. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  96. }
  97. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  98. {
  99. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  100. }
  101. /**
  102. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  103. *
  104. * @qp: QP to copy from.
  105. * @send: copy from the send queue when non-zero, use the receive queue
  106. * otherwise.
  107. * @wqe_index: index to start copying from. For send work queues, the
  108. * wqe_index is in units of MLX5_SEND_WQE_BB.
  109. * For receive work queue, it is the number of work queue
  110. * element in the queue.
  111. * @buffer: destination buffer.
  112. * @length: maximum number of bytes to copy.
  113. *
  114. * Copies at least a single WQE, but may copy more data.
  115. *
  116. * Return: the number of bytes copied, or an error code.
  117. */
  118. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  119. void *buffer, u32 length,
  120. struct mlx5_ib_qp_base *base)
  121. {
  122. struct ib_device *ibdev = qp->ibqp.device;
  123. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  124. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  125. size_t offset;
  126. size_t wq_end;
  127. struct ib_umem *umem = base->ubuffer.umem;
  128. u32 first_copy_length;
  129. int wqe_length;
  130. int ret;
  131. if (wq->wqe_cnt == 0) {
  132. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  133. qp->ibqp.qp_type);
  134. return -EINVAL;
  135. }
  136. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  137. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  138. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  139. return -EINVAL;
  140. if (offset > umem->length ||
  141. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  142. return -EINVAL;
  143. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  144. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  145. if (ret)
  146. return ret;
  147. if (send) {
  148. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  149. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  150. wqe_length = ds * MLX5_WQE_DS_UNITS;
  151. } else {
  152. wqe_length = 1 << wq->wqe_shift;
  153. }
  154. if (wqe_length <= first_copy_length)
  155. return first_copy_length;
  156. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  157. wqe_length - first_copy_length);
  158. if (ret)
  159. return ret;
  160. return wqe_length;
  161. }
  162. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  163. {
  164. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  165. struct ib_event event;
  166. if (type == MLX5_EVENT_TYPE_PATH_MIG) {
  167. /* This event is only valid for trans_qps */
  168. to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
  169. }
  170. if (ibqp->event_handler) {
  171. event.device = ibqp->device;
  172. event.element.qp = ibqp;
  173. switch (type) {
  174. case MLX5_EVENT_TYPE_PATH_MIG:
  175. event.event = IB_EVENT_PATH_MIG;
  176. break;
  177. case MLX5_EVENT_TYPE_COMM_EST:
  178. event.event = IB_EVENT_COMM_EST;
  179. break;
  180. case MLX5_EVENT_TYPE_SQ_DRAINED:
  181. event.event = IB_EVENT_SQ_DRAINED;
  182. break;
  183. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  184. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  185. break;
  186. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  187. event.event = IB_EVENT_QP_FATAL;
  188. break;
  189. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  190. event.event = IB_EVENT_PATH_MIG_ERR;
  191. break;
  192. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  193. event.event = IB_EVENT_QP_REQ_ERR;
  194. break;
  195. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  196. event.event = IB_EVENT_QP_ACCESS_ERR;
  197. break;
  198. default:
  199. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  200. return;
  201. }
  202. ibqp->event_handler(&event, ibqp->qp_context);
  203. }
  204. }
  205. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  206. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  207. {
  208. int wqe_size;
  209. int wq_size;
  210. /* Sanity check RQ size before proceeding */
  211. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  212. return -EINVAL;
  213. if (!has_rq) {
  214. qp->rq.max_gs = 0;
  215. qp->rq.wqe_cnt = 0;
  216. qp->rq.wqe_shift = 0;
  217. cap->max_recv_wr = 0;
  218. cap->max_recv_sge = 0;
  219. } else {
  220. if (ucmd) {
  221. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  222. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  223. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  224. qp->rq.max_post = qp->rq.wqe_cnt;
  225. } else {
  226. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  227. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  228. wqe_size = roundup_pow_of_two(wqe_size);
  229. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  230. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  231. qp->rq.wqe_cnt = wq_size / wqe_size;
  232. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  233. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  234. wqe_size,
  235. MLX5_CAP_GEN(dev->mdev,
  236. max_wqe_sz_rq));
  237. return -EINVAL;
  238. }
  239. qp->rq.wqe_shift = ilog2(wqe_size);
  240. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  241. qp->rq.max_post = qp->rq.wqe_cnt;
  242. }
  243. }
  244. return 0;
  245. }
  246. static int sq_overhead(struct ib_qp_init_attr *attr)
  247. {
  248. int size = 0;
  249. switch (attr->qp_type) {
  250. case IB_QPT_XRC_INI:
  251. size += sizeof(struct mlx5_wqe_xrc_seg);
  252. /* fall through */
  253. case IB_QPT_RC:
  254. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  255. max(sizeof(struct mlx5_wqe_atomic_seg) +
  256. sizeof(struct mlx5_wqe_raddr_seg),
  257. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  258. sizeof(struct mlx5_mkey_seg));
  259. break;
  260. case IB_QPT_XRC_TGT:
  261. return 0;
  262. case IB_QPT_UC:
  263. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  264. max(sizeof(struct mlx5_wqe_raddr_seg),
  265. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  266. sizeof(struct mlx5_mkey_seg));
  267. break;
  268. case IB_QPT_UD:
  269. if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  270. size += sizeof(struct mlx5_wqe_eth_pad) +
  271. sizeof(struct mlx5_wqe_eth_seg);
  272. /* fall through */
  273. case IB_QPT_SMI:
  274. case MLX5_IB_QPT_HW_GSI:
  275. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  276. sizeof(struct mlx5_wqe_datagram_seg);
  277. break;
  278. case MLX5_IB_QPT_REG_UMR:
  279. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  280. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  281. sizeof(struct mlx5_mkey_seg);
  282. break;
  283. default:
  284. return -EINVAL;
  285. }
  286. return size;
  287. }
  288. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  289. {
  290. int inl_size = 0;
  291. int size;
  292. size = sq_overhead(attr);
  293. if (size < 0)
  294. return size;
  295. if (attr->cap.max_inline_data) {
  296. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  297. attr->cap.max_inline_data;
  298. }
  299. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  300. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  301. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  302. return MLX5_SIG_WQE_SIZE;
  303. else
  304. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  305. }
  306. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  307. struct mlx5_ib_qp *qp)
  308. {
  309. int wqe_size;
  310. int wq_size;
  311. if (!attr->cap.max_send_wr)
  312. return 0;
  313. wqe_size = calc_send_wqe(attr);
  314. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  315. if (wqe_size < 0)
  316. return wqe_size;
  317. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  318. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  319. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  320. return -EINVAL;
  321. }
  322. qp->max_inline_data = wqe_size - sq_overhead(attr) -
  323. sizeof(struct mlx5_wqe_inline_seg);
  324. attr->cap.max_inline_data = qp->max_inline_data;
  325. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  326. qp->signature_en = true;
  327. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  328. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  329. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  330. mlx5_ib_dbg(dev, "wqe count(%d) exceeds limits(%d)\n",
  331. qp->sq.wqe_cnt,
  332. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  333. return -ENOMEM;
  334. }
  335. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  336. qp->sq.max_gs = attr->cap.max_send_sge;
  337. qp->sq.max_post = wq_size / wqe_size;
  338. attr->cap.max_send_wr = qp->sq.max_post;
  339. return wq_size;
  340. }
  341. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  342. struct mlx5_ib_qp *qp,
  343. struct mlx5_ib_create_qp *ucmd,
  344. struct mlx5_ib_qp_base *base,
  345. struct ib_qp_init_attr *attr)
  346. {
  347. int desc_sz = 1 << qp->sq.wqe_shift;
  348. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  349. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  350. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  351. return -EINVAL;
  352. }
  353. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  354. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  355. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  356. return -EINVAL;
  357. }
  358. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  359. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  360. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  361. qp->sq.wqe_cnt,
  362. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  363. return -EINVAL;
  364. }
  365. if (attr->qp_type == IB_QPT_RAW_PACKET) {
  366. base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  367. qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
  368. } else {
  369. base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  370. (qp->sq.wqe_cnt << 6);
  371. }
  372. return 0;
  373. }
  374. static int qp_has_rq(struct ib_qp_init_attr *attr)
  375. {
  376. if (attr->qp_type == IB_QPT_XRC_INI ||
  377. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  378. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  379. !attr->cap.max_recv_wr)
  380. return 0;
  381. return 1;
  382. }
  383. static int first_med_uuar(void)
  384. {
  385. return 1;
  386. }
  387. static int next_uuar(int n)
  388. {
  389. n++;
  390. while (((n % 4) & 2))
  391. n++;
  392. return n;
  393. }
  394. static int num_med_uuar(struct mlx5_uuar_info *uuari)
  395. {
  396. int n;
  397. n = uuari->num_uars * MLX5_NON_FP_BF_REGS_PER_PAGE -
  398. uuari->num_low_latency_uuars - 1;
  399. return n >= 0 ? n : 0;
  400. }
  401. static int max_uuari(struct mlx5_uuar_info *uuari)
  402. {
  403. return uuari->num_uars * 4;
  404. }
  405. static int first_hi_uuar(struct mlx5_uuar_info *uuari)
  406. {
  407. int med;
  408. int i;
  409. int t;
  410. med = num_med_uuar(uuari);
  411. for (t = 0, i = first_med_uuar();; i = next_uuar(i)) {
  412. t++;
  413. if (t == med)
  414. return next_uuar(i);
  415. }
  416. return 0;
  417. }
  418. static int alloc_high_class_uuar(struct mlx5_uuar_info *uuari)
  419. {
  420. int i;
  421. for (i = first_hi_uuar(uuari); i < max_uuari(uuari); i = next_uuar(i)) {
  422. if (!test_bit(i, uuari->bitmap)) {
  423. set_bit(i, uuari->bitmap);
  424. uuari->count[i]++;
  425. return i;
  426. }
  427. }
  428. return -ENOMEM;
  429. }
  430. static int alloc_med_class_uuar(struct mlx5_uuar_info *uuari)
  431. {
  432. int minidx = first_med_uuar();
  433. int i;
  434. for (i = first_med_uuar(); i < first_hi_uuar(uuari); i = next_uuar(i)) {
  435. if (uuari->count[i] < uuari->count[minidx])
  436. minidx = i;
  437. }
  438. uuari->count[minidx]++;
  439. return minidx;
  440. }
  441. static int alloc_uuar(struct mlx5_uuar_info *uuari,
  442. enum mlx5_ib_latency_class lat)
  443. {
  444. int uuarn = -EINVAL;
  445. mutex_lock(&uuari->lock);
  446. switch (lat) {
  447. case MLX5_IB_LATENCY_CLASS_LOW:
  448. uuarn = 0;
  449. uuari->count[uuarn]++;
  450. break;
  451. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  452. if (uuari->ver < 2)
  453. uuarn = -ENOMEM;
  454. else
  455. uuarn = alloc_med_class_uuar(uuari);
  456. break;
  457. case MLX5_IB_LATENCY_CLASS_HIGH:
  458. if (uuari->ver < 2)
  459. uuarn = -ENOMEM;
  460. else
  461. uuarn = alloc_high_class_uuar(uuari);
  462. break;
  463. case MLX5_IB_LATENCY_CLASS_FAST_PATH:
  464. uuarn = 2;
  465. break;
  466. }
  467. mutex_unlock(&uuari->lock);
  468. return uuarn;
  469. }
  470. static void free_med_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  471. {
  472. clear_bit(uuarn, uuari->bitmap);
  473. --uuari->count[uuarn];
  474. }
  475. static void free_high_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  476. {
  477. clear_bit(uuarn, uuari->bitmap);
  478. --uuari->count[uuarn];
  479. }
  480. static void free_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  481. {
  482. int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
  483. int high_uuar = nuuars - uuari->num_low_latency_uuars;
  484. mutex_lock(&uuari->lock);
  485. if (uuarn == 0) {
  486. --uuari->count[uuarn];
  487. goto out;
  488. }
  489. if (uuarn < high_uuar) {
  490. free_med_class_uuar(uuari, uuarn);
  491. goto out;
  492. }
  493. free_high_class_uuar(uuari, uuarn);
  494. out:
  495. mutex_unlock(&uuari->lock);
  496. }
  497. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  498. {
  499. switch (state) {
  500. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  501. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  502. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  503. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  504. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  505. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  506. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  507. default: return -1;
  508. }
  509. }
  510. static int to_mlx5_st(enum ib_qp_type type)
  511. {
  512. switch (type) {
  513. case IB_QPT_RC: return MLX5_QP_ST_RC;
  514. case IB_QPT_UC: return MLX5_QP_ST_UC;
  515. case IB_QPT_UD: return MLX5_QP_ST_UD;
  516. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  517. case IB_QPT_XRC_INI:
  518. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  519. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  520. case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
  521. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  522. case IB_QPT_RAW_PACKET:
  523. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  524. case IB_QPT_MAX:
  525. default: return -EINVAL;
  526. }
  527. }
  528. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
  529. struct mlx5_ib_cq *recv_cq);
  530. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
  531. struct mlx5_ib_cq *recv_cq);
  532. static int uuarn_to_uar_index(struct mlx5_uuar_info *uuari, int uuarn)
  533. {
  534. return uuari->uars[uuarn / MLX5_BF_REGS_PER_PAGE].index;
  535. }
  536. static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
  537. struct ib_pd *pd,
  538. unsigned long addr, size_t size,
  539. struct ib_umem **umem,
  540. int *npages, int *page_shift, int *ncont,
  541. u32 *offset)
  542. {
  543. int err;
  544. *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
  545. if (IS_ERR(*umem)) {
  546. mlx5_ib_dbg(dev, "umem_get failed\n");
  547. return PTR_ERR(*umem);
  548. }
  549. mlx5_ib_cont_pages(*umem, addr, npages, page_shift, ncont, NULL);
  550. err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
  551. if (err) {
  552. mlx5_ib_warn(dev, "bad offset\n");
  553. goto err_umem;
  554. }
  555. mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
  556. addr, size, *npages, *page_shift, *ncont, *offset);
  557. return 0;
  558. err_umem:
  559. ib_umem_release(*umem);
  560. *umem = NULL;
  561. return err;
  562. }
  563. static void destroy_user_rq(struct ib_pd *pd, struct mlx5_ib_rwq *rwq)
  564. {
  565. struct mlx5_ib_ucontext *context;
  566. context = to_mucontext(pd->uobject->context);
  567. mlx5_ib_db_unmap_user(context, &rwq->db);
  568. if (rwq->umem)
  569. ib_umem_release(rwq->umem);
  570. }
  571. static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  572. struct mlx5_ib_rwq *rwq,
  573. struct mlx5_ib_create_wq *ucmd)
  574. {
  575. struct mlx5_ib_ucontext *context;
  576. int page_shift = 0;
  577. int npages;
  578. u32 offset = 0;
  579. int ncont = 0;
  580. int err;
  581. if (!ucmd->buf_addr)
  582. return -EINVAL;
  583. context = to_mucontext(pd->uobject->context);
  584. rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
  585. rwq->buf_size, 0, 0);
  586. if (IS_ERR(rwq->umem)) {
  587. mlx5_ib_dbg(dev, "umem_get failed\n");
  588. err = PTR_ERR(rwq->umem);
  589. return err;
  590. }
  591. mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, &npages, &page_shift,
  592. &ncont, NULL);
  593. err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
  594. &rwq->rq_page_offset);
  595. if (err) {
  596. mlx5_ib_warn(dev, "bad offset\n");
  597. goto err_umem;
  598. }
  599. rwq->rq_num_pas = ncont;
  600. rwq->page_shift = page_shift;
  601. rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  602. rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
  603. mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
  604. (unsigned long long)ucmd->buf_addr, rwq->buf_size,
  605. npages, page_shift, ncont, offset);
  606. err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
  607. if (err) {
  608. mlx5_ib_dbg(dev, "map failed\n");
  609. goto err_umem;
  610. }
  611. rwq->create_type = MLX5_WQ_USER;
  612. return 0;
  613. err_umem:
  614. ib_umem_release(rwq->umem);
  615. return err;
  616. }
  617. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  618. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  619. struct ib_qp_init_attr *attr,
  620. u32 **in,
  621. struct mlx5_ib_create_qp_resp *resp, int *inlen,
  622. struct mlx5_ib_qp_base *base)
  623. {
  624. struct mlx5_ib_ucontext *context;
  625. struct mlx5_ib_create_qp ucmd;
  626. struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
  627. int page_shift = 0;
  628. int uar_index;
  629. int npages;
  630. u32 offset = 0;
  631. int uuarn;
  632. int ncont = 0;
  633. __be64 *pas;
  634. void *qpc;
  635. int err;
  636. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  637. if (err) {
  638. mlx5_ib_dbg(dev, "copy failed\n");
  639. return err;
  640. }
  641. context = to_mucontext(pd->uobject->context);
  642. /*
  643. * TBD: should come from the verbs when we have the API
  644. */
  645. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  646. /* In CROSS_CHANNEL CQ and QP must use the same UAR */
  647. uuarn = MLX5_CROSS_CHANNEL_UUAR;
  648. else {
  649. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_HIGH);
  650. if (uuarn < 0) {
  651. mlx5_ib_dbg(dev, "failed to allocate low latency UUAR\n");
  652. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  653. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_MEDIUM);
  654. if (uuarn < 0) {
  655. mlx5_ib_dbg(dev, "failed to allocate medium latency UUAR\n");
  656. mlx5_ib_dbg(dev, "reverting to high latency\n");
  657. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_LOW);
  658. if (uuarn < 0) {
  659. mlx5_ib_warn(dev, "uuar allocation failed\n");
  660. return uuarn;
  661. }
  662. }
  663. }
  664. }
  665. uar_index = uuarn_to_uar_index(&context->uuari, uuarn);
  666. mlx5_ib_dbg(dev, "uuarn 0x%x, uar_index 0x%x\n", uuarn, uar_index);
  667. qp->rq.offset = 0;
  668. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  669. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  670. err = set_user_buf_size(dev, qp, &ucmd, base, attr);
  671. if (err)
  672. goto err_uuar;
  673. if (ucmd.buf_addr && ubuffer->buf_size) {
  674. ubuffer->buf_addr = ucmd.buf_addr;
  675. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
  676. ubuffer->buf_size,
  677. &ubuffer->umem, &npages, &page_shift,
  678. &ncont, &offset);
  679. if (err)
  680. goto err_uuar;
  681. } else {
  682. ubuffer->umem = NULL;
  683. }
  684. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  685. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
  686. *in = mlx5_vzalloc(*inlen);
  687. if (!*in) {
  688. err = -ENOMEM;
  689. goto err_umem;
  690. }
  691. pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
  692. if (ubuffer->umem)
  693. mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
  694. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  695. MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  696. MLX5_SET(qpc, qpc, page_offset, offset);
  697. MLX5_SET(qpc, qpc, uar_page, uar_index);
  698. resp->uuar_index = uuarn;
  699. qp->uuarn = uuarn;
  700. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  701. if (err) {
  702. mlx5_ib_dbg(dev, "map failed\n");
  703. goto err_free;
  704. }
  705. err = ib_copy_to_udata(udata, resp, sizeof(*resp));
  706. if (err) {
  707. mlx5_ib_dbg(dev, "copy failed\n");
  708. goto err_unmap;
  709. }
  710. qp->create_type = MLX5_QP_USER;
  711. return 0;
  712. err_unmap:
  713. mlx5_ib_db_unmap_user(context, &qp->db);
  714. err_free:
  715. kvfree(*in);
  716. err_umem:
  717. if (ubuffer->umem)
  718. ib_umem_release(ubuffer->umem);
  719. err_uuar:
  720. free_uuar(&context->uuari, uuarn);
  721. return err;
  722. }
  723. static void destroy_qp_user(struct ib_pd *pd, struct mlx5_ib_qp *qp,
  724. struct mlx5_ib_qp_base *base)
  725. {
  726. struct mlx5_ib_ucontext *context;
  727. context = to_mucontext(pd->uobject->context);
  728. mlx5_ib_db_unmap_user(context, &qp->db);
  729. if (base->ubuffer.umem)
  730. ib_umem_release(base->ubuffer.umem);
  731. free_uuar(&context->uuari, qp->uuarn);
  732. }
  733. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  734. struct ib_qp_init_attr *init_attr,
  735. struct mlx5_ib_qp *qp,
  736. u32 **in, int *inlen,
  737. struct mlx5_ib_qp_base *base)
  738. {
  739. enum mlx5_ib_latency_class lc = MLX5_IB_LATENCY_CLASS_LOW;
  740. struct mlx5_uuar_info *uuari;
  741. int uar_index;
  742. void *qpc;
  743. int uuarn;
  744. int err;
  745. uuari = &dev->mdev->priv.uuari;
  746. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
  747. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
  748. IB_QP_CREATE_IPOIB_UD_LSO |
  749. mlx5_ib_create_qp_sqpn_qp1()))
  750. return -EINVAL;
  751. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  752. lc = MLX5_IB_LATENCY_CLASS_FAST_PATH;
  753. uuarn = alloc_uuar(uuari, lc);
  754. if (uuarn < 0) {
  755. mlx5_ib_dbg(dev, "\n");
  756. return -ENOMEM;
  757. }
  758. qp->bf = &uuari->bfs[uuarn];
  759. uar_index = qp->bf->uar->index;
  760. err = calc_sq_size(dev, init_attr, qp);
  761. if (err < 0) {
  762. mlx5_ib_dbg(dev, "err %d\n", err);
  763. goto err_uuar;
  764. }
  765. qp->rq.offset = 0;
  766. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  767. base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  768. err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
  769. if (err) {
  770. mlx5_ib_dbg(dev, "err %d\n", err);
  771. goto err_uuar;
  772. }
  773. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  774. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  775. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
  776. *in = mlx5_vzalloc(*inlen);
  777. if (!*in) {
  778. err = -ENOMEM;
  779. goto err_buf;
  780. }
  781. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  782. MLX5_SET(qpc, qpc, uar_page, uar_index);
  783. MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  784. /* Set "fast registration enabled" for all kernel QPs */
  785. MLX5_SET(qpc, qpc, fre, 1);
  786. MLX5_SET(qpc, qpc, rlky, 1);
  787. if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
  788. MLX5_SET(qpc, qpc, deth_sqpn, 1);
  789. qp->flags |= MLX5_IB_QP_SQPN_QP1;
  790. }
  791. mlx5_fill_page_array(&qp->buf,
  792. (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
  793. err = mlx5_db_alloc(dev->mdev, &qp->db);
  794. if (err) {
  795. mlx5_ib_dbg(dev, "err %d\n", err);
  796. goto err_free;
  797. }
  798. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
  799. qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
  800. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
  801. qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
  802. qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  803. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  804. !qp->sq.w_list || !qp->sq.wqe_head) {
  805. err = -ENOMEM;
  806. goto err_wrid;
  807. }
  808. qp->create_type = MLX5_QP_KERNEL;
  809. return 0;
  810. err_wrid:
  811. mlx5_db_free(dev->mdev, &qp->db);
  812. kfree(qp->sq.wqe_head);
  813. kfree(qp->sq.w_list);
  814. kfree(qp->sq.wrid);
  815. kfree(qp->sq.wr_data);
  816. kfree(qp->rq.wrid);
  817. err_free:
  818. kvfree(*in);
  819. err_buf:
  820. mlx5_buf_free(dev->mdev, &qp->buf);
  821. err_uuar:
  822. free_uuar(&dev->mdev->priv.uuari, uuarn);
  823. return err;
  824. }
  825. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  826. {
  827. mlx5_db_free(dev->mdev, &qp->db);
  828. kfree(qp->sq.wqe_head);
  829. kfree(qp->sq.w_list);
  830. kfree(qp->sq.wrid);
  831. kfree(qp->sq.wr_data);
  832. kfree(qp->rq.wrid);
  833. mlx5_buf_free(dev->mdev, &qp->buf);
  834. free_uuar(&dev->mdev->priv.uuari, qp->bf->uuarn);
  835. }
  836. static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  837. {
  838. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  839. (attr->qp_type == IB_QPT_XRC_INI))
  840. return MLX5_SRQ_RQ;
  841. else if (!qp->has_rq)
  842. return MLX5_ZERO_LEN_RQ;
  843. else
  844. return MLX5_NON_ZERO_RQ;
  845. }
  846. static int is_connected(enum ib_qp_type qp_type)
  847. {
  848. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  849. return 1;
  850. return 0;
  851. }
  852. static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  853. struct mlx5_ib_sq *sq, u32 tdn)
  854. {
  855. u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
  856. void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
  857. MLX5_SET(tisc, tisc, transport_domain, tdn);
  858. return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
  859. }
  860. static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  861. struct mlx5_ib_sq *sq)
  862. {
  863. mlx5_core_destroy_tis(dev->mdev, sq->tisn);
  864. }
  865. static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  866. struct mlx5_ib_sq *sq, void *qpin,
  867. struct ib_pd *pd)
  868. {
  869. struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
  870. __be64 *pas;
  871. void *in;
  872. void *sqc;
  873. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  874. void *wq;
  875. int inlen;
  876. int err;
  877. int page_shift = 0;
  878. int npages;
  879. int ncont = 0;
  880. u32 offset = 0;
  881. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
  882. &sq->ubuffer.umem, &npages, &page_shift,
  883. &ncont, &offset);
  884. if (err)
  885. return err;
  886. inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
  887. in = mlx5_vzalloc(inlen);
  888. if (!in) {
  889. err = -ENOMEM;
  890. goto err_umem;
  891. }
  892. sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
  893. MLX5_SET(sqc, sqc, flush_in_error_en, 1);
  894. MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
  895. MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
  896. MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
  897. MLX5_SET(sqc, sqc, tis_lst_sz, 1);
  898. MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
  899. wq = MLX5_ADDR_OF(sqc, sqc, wq);
  900. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  901. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  902. MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
  903. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  904. MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
  905. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
  906. MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  907. MLX5_SET(wq, wq, page_offset, offset);
  908. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  909. mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
  910. err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
  911. kvfree(in);
  912. if (err)
  913. goto err_umem;
  914. return 0;
  915. err_umem:
  916. ib_umem_release(sq->ubuffer.umem);
  917. sq->ubuffer.umem = NULL;
  918. return err;
  919. }
  920. static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  921. struct mlx5_ib_sq *sq)
  922. {
  923. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  924. ib_umem_release(sq->ubuffer.umem);
  925. }
  926. static int get_rq_pas_size(void *qpc)
  927. {
  928. u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
  929. u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
  930. u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
  931. u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
  932. u32 po_quanta = 1 << (log_page_size - 6);
  933. u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
  934. u32 page_size = 1 << log_page_size;
  935. u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
  936. u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
  937. return rq_num_pas * sizeof(u64);
  938. }
  939. static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  940. struct mlx5_ib_rq *rq, void *qpin)
  941. {
  942. struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
  943. __be64 *pas;
  944. __be64 *qp_pas;
  945. void *in;
  946. void *rqc;
  947. void *wq;
  948. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  949. int inlen;
  950. int err;
  951. u32 rq_pas_size = get_rq_pas_size(qpc);
  952. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
  953. in = mlx5_vzalloc(inlen);
  954. if (!in)
  955. return -ENOMEM;
  956. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  957. MLX5_SET(rqc, rqc, vsd, 1);
  958. MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  959. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  960. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  961. MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
  962. MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
  963. if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
  964. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  965. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  966. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  967. MLX5_SET(wq, wq, end_padding_mode,
  968. MLX5_GET(qpc, qpc, end_padding_mode));
  969. MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
  970. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  971. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  972. MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
  973. MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
  974. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
  975. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  976. qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
  977. memcpy(pas, qp_pas, rq_pas_size);
  978. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
  979. kvfree(in);
  980. return err;
  981. }
  982. static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  983. struct mlx5_ib_rq *rq)
  984. {
  985. mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
  986. }
  987. static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  988. struct mlx5_ib_rq *rq, u32 tdn)
  989. {
  990. u32 *in;
  991. void *tirc;
  992. int inlen;
  993. int err;
  994. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  995. in = mlx5_vzalloc(inlen);
  996. if (!in)
  997. return -ENOMEM;
  998. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  999. MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
  1000. MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
  1001. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1002. err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
  1003. kvfree(in);
  1004. return err;
  1005. }
  1006. static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1007. struct mlx5_ib_rq *rq)
  1008. {
  1009. mlx5_core_destroy_tir(dev->mdev, rq->tirn);
  1010. }
  1011. static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1012. u32 *in,
  1013. struct ib_pd *pd)
  1014. {
  1015. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1016. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1017. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1018. struct ib_uobject *uobj = pd->uobject;
  1019. struct ib_ucontext *ucontext = uobj->context;
  1020. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1021. int err;
  1022. u32 tdn = mucontext->tdn;
  1023. if (qp->sq.wqe_cnt) {
  1024. err = create_raw_packet_qp_tis(dev, sq, tdn);
  1025. if (err)
  1026. return err;
  1027. err = create_raw_packet_qp_sq(dev, sq, in, pd);
  1028. if (err)
  1029. goto err_destroy_tis;
  1030. sq->base.container_mibqp = qp;
  1031. }
  1032. if (qp->rq.wqe_cnt) {
  1033. rq->base.container_mibqp = qp;
  1034. err = create_raw_packet_qp_rq(dev, rq, in);
  1035. if (err)
  1036. goto err_destroy_sq;
  1037. err = create_raw_packet_qp_tir(dev, rq, tdn);
  1038. if (err)
  1039. goto err_destroy_rq;
  1040. }
  1041. qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
  1042. rq->base.mqp.qpn;
  1043. return 0;
  1044. err_destroy_rq:
  1045. destroy_raw_packet_qp_rq(dev, rq);
  1046. err_destroy_sq:
  1047. if (!qp->sq.wqe_cnt)
  1048. return err;
  1049. destroy_raw_packet_qp_sq(dev, sq);
  1050. err_destroy_tis:
  1051. destroy_raw_packet_qp_tis(dev, sq);
  1052. return err;
  1053. }
  1054. static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
  1055. struct mlx5_ib_qp *qp)
  1056. {
  1057. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1058. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1059. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1060. if (qp->rq.wqe_cnt) {
  1061. destroy_raw_packet_qp_tir(dev, rq);
  1062. destroy_raw_packet_qp_rq(dev, rq);
  1063. }
  1064. if (qp->sq.wqe_cnt) {
  1065. destroy_raw_packet_qp_sq(dev, sq);
  1066. destroy_raw_packet_qp_tis(dev, sq);
  1067. }
  1068. }
  1069. static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
  1070. struct mlx5_ib_raw_packet_qp *raw_packet_qp)
  1071. {
  1072. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1073. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1074. sq->sq = &qp->sq;
  1075. rq->rq = &qp->rq;
  1076. sq->doorbell = &qp->db;
  1077. rq->doorbell = &qp->db;
  1078. }
  1079. static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1080. {
  1081. mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
  1082. }
  1083. static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1084. struct ib_pd *pd,
  1085. struct ib_qp_init_attr *init_attr,
  1086. struct ib_udata *udata)
  1087. {
  1088. struct ib_uobject *uobj = pd->uobject;
  1089. struct ib_ucontext *ucontext = uobj->context;
  1090. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1091. struct mlx5_ib_create_qp_resp resp = {};
  1092. int inlen;
  1093. int err;
  1094. u32 *in;
  1095. void *tirc;
  1096. void *hfso;
  1097. u32 selected_fields = 0;
  1098. size_t min_resp_len;
  1099. u32 tdn = mucontext->tdn;
  1100. struct mlx5_ib_create_qp_rss ucmd = {};
  1101. size_t required_cmd_sz;
  1102. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1103. return -EOPNOTSUPP;
  1104. if (init_attr->create_flags || init_attr->send_cq)
  1105. return -EINVAL;
  1106. min_resp_len = offsetof(typeof(resp), uuar_index) + sizeof(resp.uuar_index);
  1107. if (udata->outlen < min_resp_len)
  1108. return -EINVAL;
  1109. required_cmd_sz = offsetof(typeof(ucmd), reserved1) + sizeof(ucmd.reserved1);
  1110. if (udata->inlen < required_cmd_sz) {
  1111. mlx5_ib_dbg(dev, "invalid inlen\n");
  1112. return -EINVAL;
  1113. }
  1114. if (udata->inlen > sizeof(ucmd) &&
  1115. !ib_is_udata_cleared(udata, sizeof(ucmd),
  1116. udata->inlen - sizeof(ucmd))) {
  1117. mlx5_ib_dbg(dev, "inlen is not supported\n");
  1118. return -EOPNOTSUPP;
  1119. }
  1120. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  1121. mlx5_ib_dbg(dev, "copy failed\n");
  1122. return -EFAULT;
  1123. }
  1124. if (ucmd.comp_mask) {
  1125. mlx5_ib_dbg(dev, "invalid comp mask\n");
  1126. return -EOPNOTSUPP;
  1127. }
  1128. if (memchr_inv(ucmd.reserved, 0, sizeof(ucmd.reserved)) || ucmd.reserved1) {
  1129. mlx5_ib_dbg(dev, "invalid reserved\n");
  1130. return -EOPNOTSUPP;
  1131. }
  1132. err = ib_copy_to_udata(udata, &resp, min_resp_len);
  1133. if (err) {
  1134. mlx5_ib_dbg(dev, "copy failed\n");
  1135. return -EINVAL;
  1136. }
  1137. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1138. in = mlx5_vzalloc(inlen);
  1139. if (!in)
  1140. return -ENOMEM;
  1141. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1142. MLX5_SET(tirc, tirc, disp_type,
  1143. MLX5_TIRC_DISP_TYPE_INDIRECT);
  1144. MLX5_SET(tirc, tirc, indirect_table,
  1145. init_attr->rwq_ind_tbl->ind_tbl_num);
  1146. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1147. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1148. switch (ucmd.rx_hash_function) {
  1149. case MLX5_RX_HASH_FUNC_TOEPLITZ:
  1150. {
  1151. void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
  1152. size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
  1153. if (len != ucmd.rx_key_len) {
  1154. err = -EINVAL;
  1155. goto err;
  1156. }
  1157. MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
  1158. MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
  1159. memcpy(rss_key, ucmd.rx_hash_key, len);
  1160. break;
  1161. }
  1162. default:
  1163. err = -EOPNOTSUPP;
  1164. goto err;
  1165. }
  1166. if (!ucmd.rx_hash_fields_mask) {
  1167. /* special case when this TIR serves as steering entry without hashing */
  1168. if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
  1169. goto create_tir;
  1170. err = -EINVAL;
  1171. goto err;
  1172. }
  1173. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1174. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
  1175. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1176. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
  1177. err = -EINVAL;
  1178. goto err;
  1179. }
  1180. /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
  1181. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1182. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
  1183. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1184. MLX5_L3_PROT_TYPE_IPV4);
  1185. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1186. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1187. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1188. MLX5_L3_PROT_TYPE_IPV6);
  1189. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1190. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) &&
  1191. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1192. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))) {
  1193. err = -EINVAL;
  1194. goto err;
  1195. }
  1196. /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
  1197. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1198. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
  1199. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1200. MLX5_L4_PROT_TYPE_TCP);
  1201. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1202. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1203. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1204. MLX5_L4_PROT_TYPE_UDP);
  1205. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1206. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
  1207. selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
  1208. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
  1209. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1210. selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
  1211. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1212. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
  1213. selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
  1214. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
  1215. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1216. selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
  1217. MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
  1218. create_tir:
  1219. err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
  1220. if (err)
  1221. goto err;
  1222. kvfree(in);
  1223. /* qpn is reserved for that QP */
  1224. qp->trans_qp.base.mqp.qpn = 0;
  1225. qp->flags |= MLX5_IB_QP_RSS;
  1226. return 0;
  1227. err:
  1228. kvfree(in);
  1229. return err;
  1230. }
  1231. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1232. struct ib_qp_init_attr *init_attr,
  1233. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  1234. {
  1235. struct mlx5_ib_resources *devr = &dev->devr;
  1236. int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
  1237. struct mlx5_core_dev *mdev = dev->mdev;
  1238. struct mlx5_ib_create_qp_resp resp;
  1239. struct mlx5_ib_cq *send_cq;
  1240. struct mlx5_ib_cq *recv_cq;
  1241. unsigned long flags;
  1242. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1243. struct mlx5_ib_create_qp ucmd;
  1244. struct mlx5_ib_qp_base *base;
  1245. void *qpc;
  1246. u32 *in;
  1247. int err;
  1248. base = init_attr->qp_type == IB_QPT_RAW_PACKET ?
  1249. &qp->raw_packet_qp.rq.base :
  1250. &qp->trans_qp.base;
  1251. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1252. mlx5_ib_odp_create_qp(qp);
  1253. mutex_init(&qp->mutex);
  1254. spin_lock_init(&qp->sq.lock);
  1255. spin_lock_init(&qp->rq.lock);
  1256. if (init_attr->rwq_ind_tbl) {
  1257. if (!udata)
  1258. return -ENOSYS;
  1259. err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
  1260. return err;
  1261. }
  1262. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  1263. if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
  1264. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  1265. return -EINVAL;
  1266. } else {
  1267. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  1268. }
  1269. }
  1270. if (init_attr->create_flags &
  1271. (IB_QP_CREATE_CROSS_CHANNEL |
  1272. IB_QP_CREATE_MANAGED_SEND |
  1273. IB_QP_CREATE_MANAGED_RECV)) {
  1274. if (!MLX5_CAP_GEN(mdev, cd)) {
  1275. mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
  1276. return -EINVAL;
  1277. }
  1278. if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
  1279. qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
  1280. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
  1281. qp->flags |= MLX5_IB_QP_MANAGED_SEND;
  1282. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
  1283. qp->flags |= MLX5_IB_QP_MANAGED_RECV;
  1284. }
  1285. if (init_attr->qp_type == IB_QPT_UD &&
  1286. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
  1287. if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  1288. mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
  1289. return -EOPNOTSUPP;
  1290. }
  1291. if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
  1292. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1293. mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
  1294. return -EOPNOTSUPP;
  1295. }
  1296. if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
  1297. !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  1298. mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
  1299. return -EOPNOTSUPP;
  1300. }
  1301. qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
  1302. }
  1303. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1304. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1305. if (pd && pd->uobject) {
  1306. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  1307. mlx5_ib_dbg(dev, "copy failed\n");
  1308. return -EFAULT;
  1309. }
  1310. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1311. &ucmd, udata->inlen, &uidx);
  1312. if (err)
  1313. return err;
  1314. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  1315. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  1316. } else {
  1317. qp->wq_sig = !!wq_signature;
  1318. }
  1319. qp->has_rq = qp_has_rq(init_attr);
  1320. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  1321. qp, (pd && pd->uobject) ? &ucmd : NULL);
  1322. if (err) {
  1323. mlx5_ib_dbg(dev, "err %d\n", err);
  1324. return err;
  1325. }
  1326. if (pd) {
  1327. if (pd->uobject) {
  1328. __u32 max_wqes =
  1329. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  1330. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  1331. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  1332. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  1333. mlx5_ib_dbg(dev, "invalid rq params\n");
  1334. return -EINVAL;
  1335. }
  1336. if (ucmd.sq_wqe_count > max_wqes) {
  1337. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  1338. ucmd.sq_wqe_count, max_wqes);
  1339. return -EINVAL;
  1340. }
  1341. if (init_attr->create_flags &
  1342. mlx5_ib_create_qp_sqpn_qp1()) {
  1343. mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
  1344. return -EINVAL;
  1345. }
  1346. err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
  1347. &resp, &inlen, base);
  1348. if (err)
  1349. mlx5_ib_dbg(dev, "err %d\n", err);
  1350. } else {
  1351. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
  1352. base);
  1353. if (err)
  1354. mlx5_ib_dbg(dev, "err %d\n", err);
  1355. }
  1356. if (err)
  1357. return err;
  1358. } else {
  1359. in = mlx5_vzalloc(inlen);
  1360. if (!in)
  1361. return -ENOMEM;
  1362. qp->create_type = MLX5_QP_EMPTY;
  1363. }
  1364. if (is_sqp(init_attr->qp_type))
  1365. qp->port = init_attr->port_num;
  1366. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1367. MLX5_SET(qpc, qpc, st, to_mlx5_st(init_attr->qp_type));
  1368. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  1369. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  1370. MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
  1371. else
  1372. MLX5_SET(qpc, qpc, latency_sensitive, 1);
  1373. if (qp->wq_sig)
  1374. MLX5_SET(qpc, qpc, wq_signature, 1);
  1375. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1376. MLX5_SET(qpc, qpc, block_lb_mc, 1);
  1377. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  1378. MLX5_SET(qpc, qpc, cd_master, 1);
  1379. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  1380. MLX5_SET(qpc, qpc, cd_slave_send, 1);
  1381. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  1382. MLX5_SET(qpc, qpc, cd_slave_receive, 1);
  1383. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  1384. int rcqe_sz;
  1385. int scqe_sz;
  1386. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  1387. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  1388. if (rcqe_sz == 128)
  1389. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
  1390. else
  1391. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
  1392. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  1393. if (scqe_sz == 128)
  1394. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
  1395. else
  1396. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
  1397. }
  1398. }
  1399. if (qp->rq.wqe_cnt) {
  1400. MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
  1401. MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
  1402. }
  1403. MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
  1404. if (qp->sq.wqe_cnt)
  1405. MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
  1406. else
  1407. MLX5_SET(qpc, qpc, no_sq, 1);
  1408. /* Set default resources */
  1409. switch (init_attr->qp_type) {
  1410. case IB_QPT_XRC_TGT:
  1411. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1412. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
  1413. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1414. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
  1415. break;
  1416. case IB_QPT_XRC_INI:
  1417. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1418. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1419. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1420. break;
  1421. default:
  1422. if (init_attr->srq) {
  1423. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
  1424. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
  1425. } else {
  1426. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1427. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
  1428. }
  1429. }
  1430. if (init_attr->send_cq)
  1431. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
  1432. if (init_attr->recv_cq)
  1433. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
  1434. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  1435. /* 0xffffff means we ask to work with cqe version 0 */
  1436. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
  1437. MLX5_SET(qpc, qpc, user_index, uidx);
  1438. /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
  1439. if (init_attr->qp_type == IB_QPT_UD &&
  1440. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
  1441. MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
  1442. qp->flags |= MLX5_IB_QP_LSO;
  1443. }
  1444. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1445. qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
  1446. raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
  1447. err = create_raw_packet_qp(dev, qp, in, pd);
  1448. } else {
  1449. err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
  1450. }
  1451. if (err) {
  1452. mlx5_ib_dbg(dev, "create qp failed\n");
  1453. goto err_create;
  1454. }
  1455. kvfree(in);
  1456. base->container_mibqp = qp;
  1457. base->mqp.event = mlx5_ib_qp_event;
  1458. get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
  1459. &send_cq, &recv_cq);
  1460. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1461. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1462. /* Maintain device to QPs access, needed for further handling via reset
  1463. * flow
  1464. */
  1465. list_add_tail(&qp->qps_list, &dev->qp_list);
  1466. /* Maintain CQ to QPs access, needed for further handling via reset flow
  1467. */
  1468. if (send_cq)
  1469. list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
  1470. if (recv_cq)
  1471. list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
  1472. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1473. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1474. return 0;
  1475. err_create:
  1476. if (qp->create_type == MLX5_QP_USER)
  1477. destroy_qp_user(pd, qp, base);
  1478. else if (qp->create_type == MLX5_QP_KERNEL)
  1479. destroy_qp_kernel(dev, qp);
  1480. kvfree(in);
  1481. return err;
  1482. }
  1483. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1484. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1485. {
  1486. if (send_cq) {
  1487. if (recv_cq) {
  1488. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1489. spin_lock(&send_cq->lock);
  1490. spin_lock_nested(&recv_cq->lock,
  1491. SINGLE_DEPTH_NESTING);
  1492. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1493. spin_lock(&send_cq->lock);
  1494. __acquire(&recv_cq->lock);
  1495. } else {
  1496. spin_lock(&recv_cq->lock);
  1497. spin_lock_nested(&send_cq->lock,
  1498. SINGLE_DEPTH_NESTING);
  1499. }
  1500. } else {
  1501. spin_lock(&send_cq->lock);
  1502. __acquire(&recv_cq->lock);
  1503. }
  1504. } else if (recv_cq) {
  1505. spin_lock(&recv_cq->lock);
  1506. __acquire(&send_cq->lock);
  1507. } else {
  1508. __acquire(&send_cq->lock);
  1509. __acquire(&recv_cq->lock);
  1510. }
  1511. }
  1512. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1513. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1514. {
  1515. if (send_cq) {
  1516. if (recv_cq) {
  1517. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1518. spin_unlock(&recv_cq->lock);
  1519. spin_unlock(&send_cq->lock);
  1520. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1521. __release(&recv_cq->lock);
  1522. spin_unlock(&send_cq->lock);
  1523. } else {
  1524. spin_unlock(&send_cq->lock);
  1525. spin_unlock(&recv_cq->lock);
  1526. }
  1527. } else {
  1528. __release(&recv_cq->lock);
  1529. spin_unlock(&send_cq->lock);
  1530. }
  1531. } else if (recv_cq) {
  1532. __release(&send_cq->lock);
  1533. spin_unlock(&recv_cq->lock);
  1534. } else {
  1535. __release(&recv_cq->lock);
  1536. __release(&send_cq->lock);
  1537. }
  1538. }
  1539. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  1540. {
  1541. return to_mpd(qp->ibqp.pd);
  1542. }
  1543. static void get_cqs(enum ib_qp_type qp_type,
  1544. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  1545. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  1546. {
  1547. switch (qp_type) {
  1548. case IB_QPT_XRC_TGT:
  1549. *send_cq = NULL;
  1550. *recv_cq = NULL;
  1551. break;
  1552. case MLX5_IB_QPT_REG_UMR:
  1553. case IB_QPT_XRC_INI:
  1554. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1555. *recv_cq = NULL;
  1556. break;
  1557. case IB_QPT_SMI:
  1558. case MLX5_IB_QPT_HW_GSI:
  1559. case IB_QPT_RC:
  1560. case IB_QPT_UC:
  1561. case IB_QPT_UD:
  1562. case IB_QPT_RAW_IPV6:
  1563. case IB_QPT_RAW_ETHERTYPE:
  1564. case IB_QPT_RAW_PACKET:
  1565. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1566. *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
  1567. break;
  1568. case IB_QPT_MAX:
  1569. default:
  1570. *send_cq = NULL;
  1571. *recv_cq = NULL;
  1572. break;
  1573. }
  1574. }
  1575. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1576. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  1577. u8 lag_tx_affinity);
  1578. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1579. {
  1580. struct mlx5_ib_cq *send_cq, *recv_cq;
  1581. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  1582. unsigned long flags;
  1583. int err;
  1584. if (qp->ibqp.rwq_ind_tbl) {
  1585. destroy_rss_raw_qp_tir(dev, qp);
  1586. return;
  1587. }
  1588. base = qp->ibqp.qp_type == IB_QPT_RAW_PACKET ?
  1589. &qp->raw_packet_qp.rq.base :
  1590. &qp->trans_qp.base;
  1591. if (qp->state != IB_QPS_RESET) {
  1592. if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET) {
  1593. mlx5_ib_qp_disable_pagefaults(qp);
  1594. err = mlx5_core_qp_modify(dev->mdev,
  1595. MLX5_CMD_OP_2RST_QP, 0,
  1596. NULL, &base->mqp);
  1597. } else {
  1598. struct mlx5_modify_raw_qp_param raw_qp_param = {
  1599. .operation = MLX5_CMD_OP_2RST_QP
  1600. };
  1601. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
  1602. }
  1603. if (err)
  1604. mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
  1605. base->mqp.qpn);
  1606. }
  1607. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  1608. &send_cq, &recv_cq);
  1609. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1610. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1611. /* del from lists under both locks above to protect reset flow paths */
  1612. list_del(&qp->qps_list);
  1613. if (send_cq)
  1614. list_del(&qp->cq_send_list);
  1615. if (recv_cq)
  1616. list_del(&qp->cq_recv_list);
  1617. if (qp->create_type == MLX5_QP_KERNEL) {
  1618. __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  1619. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1620. if (send_cq != recv_cq)
  1621. __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
  1622. NULL);
  1623. }
  1624. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1625. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1626. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  1627. destroy_raw_packet_qp(dev, qp);
  1628. } else {
  1629. err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
  1630. if (err)
  1631. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
  1632. base->mqp.qpn);
  1633. }
  1634. if (qp->create_type == MLX5_QP_KERNEL)
  1635. destroy_qp_kernel(dev, qp);
  1636. else if (qp->create_type == MLX5_QP_USER)
  1637. destroy_qp_user(&get_pd(qp)->ibpd, qp, base);
  1638. }
  1639. static const char *ib_qp_type_str(enum ib_qp_type type)
  1640. {
  1641. switch (type) {
  1642. case IB_QPT_SMI:
  1643. return "IB_QPT_SMI";
  1644. case IB_QPT_GSI:
  1645. return "IB_QPT_GSI";
  1646. case IB_QPT_RC:
  1647. return "IB_QPT_RC";
  1648. case IB_QPT_UC:
  1649. return "IB_QPT_UC";
  1650. case IB_QPT_UD:
  1651. return "IB_QPT_UD";
  1652. case IB_QPT_RAW_IPV6:
  1653. return "IB_QPT_RAW_IPV6";
  1654. case IB_QPT_RAW_ETHERTYPE:
  1655. return "IB_QPT_RAW_ETHERTYPE";
  1656. case IB_QPT_XRC_INI:
  1657. return "IB_QPT_XRC_INI";
  1658. case IB_QPT_XRC_TGT:
  1659. return "IB_QPT_XRC_TGT";
  1660. case IB_QPT_RAW_PACKET:
  1661. return "IB_QPT_RAW_PACKET";
  1662. case MLX5_IB_QPT_REG_UMR:
  1663. return "MLX5_IB_QPT_REG_UMR";
  1664. case IB_QPT_MAX:
  1665. default:
  1666. return "Invalid QP type";
  1667. }
  1668. }
  1669. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  1670. struct ib_qp_init_attr *init_attr,
  1671. struct ib_udata *udata)
  1672. {
  1673. struct mlx5_ib_dev *dev;
  1674. struct mlx5_ib_qp *qp;
  1675. u16 xrcdn = 0;
  1676. int err;
  1677. if (pd) {
  1678. dev = to_mdev(pd->device);
  1679. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1680. if (!pd->uobject) {
  1681. mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
  1682. return ERR_PTR(-EINVAL);
  1683. } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
  1684. mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
  1685. return ERR_PTR(-EINVAL);
  1686. }
  1687. }
  1688. } else {
  1689. /* being cautious here */
  1690. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  1691. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  1692. pr_warn("%s: no PD for transport %s\n", __func__,
  1693. ib_qp_type_str(init_attr->qp_type));
  1694. return ERR_PTR(-EINVAL);
  1695. }
  1696. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  1697. }
  1698. switch (init_attr->qp_type) {
  1699. case IB_QPT_XRC_TGT:
  1700. case IB_QPT_XRC_INI:
  1701. if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
  1702. mlx5_ib_dbg(dev, "XRC not supported\n");
  1703. return ERR_PTR(-ENOSYS);
  1704. }
  1705. init_attr->recv_cq = NULL;
  1706. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1707. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1708. init_attr->send_cq = NULL;
  1709. }
  1710. /* fall through */
  1711. case IB_QPT_RAW_PACKET:
  1712. case IB_QPT_RC:
  1713. case IB_QPT_UC:
  1714. case IB_QPT_UD:
  1715. case IB_QPT_SMI:
  1716. case MLX5_IB_QPT_HW_GSI:
  1717. case MLX5_IB_QPT_REG_UMR:
  1718. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1719. if (!qp)
  1720. return ERR_PTR(-ENOMEM);
  1721. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1722. if (err) {
  1723. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1724. kfree(qp);
  1725. return ERR_PTR(err);
  1726. }
  1727. if (is_qp0(init_attr->qp_type))
  1728. qp->ibqp.qp_num = 0;
  1729. else if (is_qp1(init_attr->qp_type))
  1730. qp->ibqp.qp_num = 1;
  1731. else
  1732. qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
  1733. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1734. qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
  1735. init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
  1736. init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
  1737. qp->trans_qp.xrcdn = xrcdn;
  1738. break;
  1739. case IB_QPT_GSI:
  1740. return mlx5_ib_gsi_create_qp(pd, init_attr);
  1741. case IB_QPT_RAW_IPV6:
  1742. case IB_QPT_RAW_ETHERTYPE:
  1743. case IB_QPT_MAX:
  1744. default:
  1745. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  1746. init_attr->qp_type);
  1747. /* Don't support raw QPs */
  1748. return ERR_PTR(-EINVAL);
  1749. }
  1750. return &qp->ibqp;
  1751. }
  1752. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  1753. {
  1754. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1755. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1756. if (unlikely(qp->qp_type == IB_QPT_GSI))
  1757. return mlx5_ib_gsi_destroy_qp(qp);
  1758. destroy_qp_common(dev, mqp);
  1759. kfree(mqp);
  1760. return 0;
  1761. }
  1762. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  1763. int attr_mask)
  1764. {
  1765. u32 hw_access_flags = 0;
  1766. u8 dest_rd_atomic;
  1767. u32 access_flags;
  1768. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1769. dest_rd_atomic = attr->max_dest_rd_atomic;
  1770. else
  1771. dest_rd_atomic = qp->trans_qp.resp_depth;
  1772. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1773. access_flags = attr->qp_access_flags;
  1774. else
  1775. access_flags = qp->trans_qp.atomic_rd_en;
  1776. if (!dest_rd_atomic)
  1777. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1778. if (access_flags & IB_ACCESS_REMOTE_READ)
  1779. hw_access_flags |= MLX5_QP_BIT_RRE;
  1780. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1781. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  1782. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  1783. hw_access_flags |= MLX5_QP_BIT_RWE;
  1784. return cpu_to_be32(hw_access_flags);
  1785. }
  1786. enum {
  1787. MLX5_PATH_FLAG_FL = 1 << 0,
  1788. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  1789. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  1790. };
  1791. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  1792. {
  1793. if (rate == IB_RATE_PORT_CURRENT) {
  1794. return 0;
  1795. } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
  1796. return -EINVAL;
  1797. } else {
  1798. while (rate != IB_RATE_2_5_GBPS &&
  1799. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  1800. MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
  1801. --rate;
  1802. }
  1803. return rate + MLX5_STAT_RATE_OFFSET;
  1804. }
  1805. static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
  1806. struct mlx5_ib_sq *sq, u8 sl)
  1807. {
  1808. void *in;
  1809. void *tisc;
  1810. int inlen;
  1811. int err;
  1812. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  1813. in = mlx5_vzalloc(inlen);
  1814. if (!in)
  1815. return -ENOMEM;
  1816. MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
  1817. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  1818. MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
  1819. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  1820. kvfree(in);
  1821. return err;
  1822. }
  1823. static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
  1824. struct mlx5_ib_sq *sq, u8 tx_affinity)
  1825. {
  1826. void *in;
  1827. void *tisc;
  1828. int inlen;
  1829. int err;
  1830. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  1831. in = mlx5_vzalloc(inlen);
  1832. if (!in)
  1833. return -ENOMEM;
  1834. MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
  1835. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  1836. MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
  1837. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  1838. kvfree(in);
  1839. return err;
  1840. }
  1841. static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1842. const struct ib_ah_attr *ah,
  1843. struct mlx5_qp_path *path, u8 port, int attr_mask,
  1844. u32 path_flags, const struct ib_qp_attr *attr,
  1845. bool alt)
  1846. {
  1847. enum rdma_link_layer ll = rdma_port_get_link_layer(&dev->ib_dev, port);
  1848. int err;
  1849. if (attr_mask & IB_QP_PKEY_INDEX)
  1850. path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
  1851. attr->pkey_index);
  1852. if (ah->ah_flags & IB_AH_GRH) {
  1853. if (ah->grh.sgid_index >=
  1854. dev->mdev->port_caps[port - 1].gid_table_len) {
  1855. pr_err("sgid_index (%u) too large. max is %d\n",
  1856. ah->grh.sgid_index,
  1857. dev->mdev->port_caps[port - 1].gid_table_len);
  1858. return -EINVAL;
  1859. }
  1860. }
  1861. if (ll == IB_LINK_LAYER_ETHERNET) {
  1862. if (!(ah->ah_flags & IB_AH_GRH))
  1863. return -EINVAL;
  1864. memcpy(path->rmac, ah->dmac, sizeof(ah->dmac));
  1865. path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
  1866. ah->grh.sgid_index);
  1867. path->dci_cfi_prio_sl = (ah->sl & 0x7) << 4;
  1868. } else {
  1869. path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  1870. path->fl_free_ar |=
  1871. (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
  1872. path->rlid = cpu_to_be16(ah->dlid);
  1873. path->grh_mlid = ah->src_path_bits & 0x7f;
  1874. if (ah->ah_flags & IB_AH_GRH)
  1875. path->grh_mlid |= 1 << 7;
  1876. path->dci_cfi_prio_sl = ah->sl & 0xf;
  1877. }
  1878. if (ah->ah_flags & IB_AH_GRH) {
  1879. path->mgid_index = ah->grh.sgid_index;
  1880. path->hop_limit = ah->grh.hop_limit;
  1881. path->tclass_flowlabel =
  1882. cpu_to_be32((ah->grh.traffic_class << 20) |
  1883. (ah->grh.flow_label));
  1884. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1885. }
  1886. err = ib_rate_to_mlx5(dev, ah->static_rate);
  1887. if (err < 0)
  1888. return err;
  1889. path->static_rate = err;
  1890. path->port = port;
  1891. if (attr_mask & IB_QP_TIMEOUT)
  1892. path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
  1893. if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
  1894. return modify_raw_packet_eth_prio(dev->mdev,
  1895. &qp->raw_packet_qp.sq,
  1896. ah->sl & 0xf);
  1897. return 0;
  1898. }
  1899. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  1900. [MLX5_QP_STATE_INIT] = {
  1901. [MLX5_QP_STATE_INIT] = {
  1902. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1903. MLX5_QP_OPTPAR_RAE |
  1904. MLX5_QP_OPTPAR_RWE |
  1905. MLX5_QP_OPTPAR_PKEY_INDEX |
  1906. MLX5_QP_OPTPAR_PRI_PORT,
  1907. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1908. MLX5_QP_OPTPAR_PKEY_INDEX |
  1909. MLX5_QP_OPTPAR_PRI_PORT,
  1910. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1911. MLX5_QP_OPTPAR_Q_KEY |
  1912. MLX5_QP_OPTPAR_PRI_PORT,
  1913. },
  1914. [MLX5_QP_STATE_RTR] = {
  1915. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1916. MLX5_QP_OPTPAR_RRE |
  1917. MLX5_QP_OPTPAR_RAE |
  1918. MLX5_QP_OPTPAR_RWE |
  1919. MLX5_QP_OPTPAR_PKEY_INDEX,
  1920. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1921. MLX5_QP_OPTPAR_RWE |
  1922. MLX5_QP_OPTPAR_PKEY_INDEX,
  1923. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1924. MLX5_QP_OPTPAR_Q_KEY,
  1925. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1926. MLX5_QP_OPTPAR_Q_KEY,
  1927. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1928. MLX5_QP_OPTPAR_RRE |
  1929. MLX5_QP_OPTPAR_RAE |
  1930. MLX5_QP_OPTPAR_RWE |
  1931. MLX5_QP_OPTPAR_PKEY_INDEX,
  1932. },
  1933. },
  1934. [MLX5_QP_STATE_RTR] = {
  1935. [MLX5_QP_STATE_RTS] = {
  1936. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1937. MLX5_QP_OPTPAR_RRE |
  1938. MLX5_QP_OPTPAR_RAE |
  1939. MLX5_QP_OPTPAR_RWE |
  1940. MLX5_QP_OPTPAR_PM_STATE |
  1941. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  1942. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1943. MLX5_QP_OPTPAR_RWE |
  1944. MLX5_QP_OPTPAR_PM_STATE,
  1945. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1946. },
  1947. },
  1948. [MLX5_QP_STATE_RTS] = {
  1949. [MLX5_QP_STATE_RTS] = {
  1950. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1951. MLX5_QP_OPTPAR_RAE |
  1952. MLX5_QP_OPTPAR_RWE |
  1953. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1954. MLX5_QP_OPTPAR_PM_STATE |
  1955. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1956. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1957. MLX5_QP_OPTPAR_PM_STATE |
  1958. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1959. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  1960. MLX5_QP_OPTPAR_SRQN |
  1961. MLX5_QP_OPTPAR_CQN_RCV,
  1962. },
  1963. },
  1964. [MLX5_QP_STATE_SQER] = {
  1965. [MLX5_QP_STATE_RTS] = {
  1966. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1967. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  1968. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  1969. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1970. MLX5_QP_OPTPAR_RWE |
  1971. MLX5_QP_OPTPAR_RAE |
  1972. MLX5_QP_OPTPAR_RRE,
  1973. },
  1974. },
  1975. };
  1976. static int ib_nr_to_mlx5_nr(int ib_mask)
  1977. {
  1978. switch (ib_mask) {
  1979. case IB_QP_STATE:
  1980. return 0;
  1981. case IB_QP_CUR_STATE:
  1982. return 0;
  1983. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  1984. return 0;
  1985. case IB_QP_ACCESS_FLAGS:
  1986. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  1987. MLX5_QP_OPTPAR_RAE;
  1988. case IB_QP_PKEY_INDEX:
  1989. return MLX5_QP_OPTPAR_PKEY_INDEX;
  1990. case IB_QP_PORT:
  1991. return MLX5_QP_OPTPAR_PRI_PORT;
  1992. case IB_QP_QKEY:
  1993. return MLX5_QP_OPTPAR_Q_KEY;
  1994. case IB_QP_AV:
  1995. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  1996. MLX5_QP_OPTPAR_PRI_PORT;
  1997. case IB_QP_PATH_MTU:
  1998. return 0;
  1999. case IB_QP_TIMEOUT:
  2000. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  2001. case IB_QP_RETRY_CNT:
  2002. return MLX5_QP_OPTPAR_RETRY_COUNT;
  2003. case IB_QP_RNR_RETRY:
  2004. return MLX5_QP_OPTPAR_RNR_RETRY;
  2005. case IB_QP_RQ_PSN:
  2006. return 0;
  2007. case IB_QP_MAX_QP_RD_ATOMIC:
  2008. return MLX5_QP_OPTPAR_SRA_MAX;
  2009. case IB_QP_ALT_PATH:
  2010. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  2011. case IB_QP_MIN_RNR_TIMER:
  2012. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  2013. case IB_QP_SQ_PSN:
  2014. return 0;
  2015. case IB_QP_MAX_DEST_RD_ATOMIC:
  2016. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  2017. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  2018. case IB_QP_PATH_MIG_STATE:
  2019. return MLX5_QP_OPTPAR_PM_STATE;
  2020. case IB_QP_CAP:
  2021. return 0;
  2022. case IB_QP_DEST_QPN:
  2023. return 0;
  2024. }
  2025. return 0;
  2026. }
  2027. static int ib_mask_to_mlx5_opt(int ib_mask)
  2028. {
  2029. int result = 0;
  2030. int i;
  2031. for (i = 0; i < 8 * sizeof(int); i++) {
  2032. if ((1 << i) & ib_mask)
  2033. result |= ib_nr_to_mlx5_nr(1 << i);
  2034. }
  2035. return result;
  2036. }
  2037. static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  2038. struct mlx5_ib_rq *rq, int new_state,
  2039. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2040. {
  2041. void *in;
  2042. void *rqc;
  2043. int inlen;
  2044. int err;
  2045. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  2046. in = mlx5_vzalloc(inlen);
  2047. if (!in)
  2048. return -ENOMEM;
  2049. MLX5_SET(modify_rq_in, in, rq_state, rq->state);
  2050. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  2051. MLX5_SET(rqc, rqc, state, new_state);
  2052. if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
  2053. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  2054. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  2055. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_MODIFY_RQ_COUNTER_SET_ID);
  2056. MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
  2057. } else
  2058. pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
  2059. dev->ib_dev.name);
  2060. }
  2061. err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
  2062. if (err)
  2063. goto out;
  2064. rq->state = new_state;
  2065. out:
  2066. kvfree(in);
  2067. return err;
  2068. }
  2069. static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
  2070. struct mlx5_ib_sq *sq, int new_state)
  2071. {
  2072. void *in;
  2073. void *sqc;
  2074. int inlen;
  2075. int err;
  2076. inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
  2077. in = mlx5_vzalloc(inlen);
  2078. if (!in)
  2079. return -ENOMEM;
  2080. MLX5_SET(modify_sq_in, in, sq_state, sq->state);
  2081. sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
  2082. MLX5_SET(sqc, sqc, state, new_state);
  2083. err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
  2084. if (err)
  2085. goto out;
  2086. sq->state = new_state;
  2087. out:
  2088. kvfree(in);
  2089. return err;
  2090. }
  2091. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2092. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  2093. u8 tx_affinity)
  2094. {
  2095. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  2096. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  2097. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  2098. int rq_state;
  2099. int sq_state;
  2100. int err;
  2101. switch (raw_qp_param->operation) {
  2102. case MLX5_CMD_OP_RST2INIT_QP:
  2103. rq_state = MLX5_RQC_STATE_RDY;
  2104. sq_state = MLX5_SQC_STATE_RDY;
  2105. break;
  2106. case MLX5_CMD_OP_2ERR_QP:
  2107. rq_state = MLX5_RQC_STATE_ERR;
  2108. sq_state = MLX5_SQC_STATE_ERR;
  2109. break;
  2110. case MLX5_CMD_OP_2RST_QP:
  2111. rq_state = MLX5_RQC_STATE_RST;
  2112. sq_state = MLX5_SQC_STATE_RST;
  2113. break;
  2114. case MLX5_CMD_OP_INIT2INIT_QP:
  2115. case MLX5_CMD_OP_INIT2RTR_QP:
  2116. case MLX5_CMD_OP_RTR2RTS_QP:
  2117. case MLX5_CMD_OP_RTS2RTS_QP:
  2118. if (raw_qp_param->set_mask)
  2119. return -EINVAL;
  2120. else
  2121. return 0;
  2122. default:
  2123. WARN_ON(1);
  2124. return -EINVAL;
  2125. }
  2126. if (qp->rq.wqe_cnt) {
  2127. err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
  2128. if (err)
  2129. return err;
  2130. }
  2131. if (qp->sq.wqe_cnt) {
  2132. if (tx_affinity) {
  2133. err = modify_raw_packet_tx_affinity(dev->mdev, sq,
  2134. tx_affinity);
  2135. if (err)
  2136. return err;
  2137. }
  2138. return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state);
  2139. }
  2140. return 0;
  2141. }
  2142. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  2143. const struct ib_qp_attr *attr, int attr_mask,
  2144. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  2145. {
  2146. static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
  2147. [MLX5_QP_STATE_RST] = {
  2148. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2149. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2150. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
  2151. },
  2152. [MLX5_QP_STATE_INIT] = {
  2153. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2154. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2155. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
  2156. [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
  2157. },
  2158. [MLX5_QP_STATE_RTR] = {
  2159. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2160. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2161. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
  2162. },
  2163. [MLX5_QP_STATE_RTS] = {
  2164. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2165. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2166. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
  2167. },
  2168. [MLX5_QP_STATE_SQD] = {
  2169. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2170. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2171. },
  2172. [MLX5_QP_STATE_SQER] = {
  2173. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2174. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2175. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
  2176. },
  2177. [MLX5_QP_STATE_ERR] = {
  2178. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2179. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2180. }
  2181. };
  2182. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2183. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2184. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  2185. struct mlx5_ib_cq *send_cq, *recv_cq;
  2186. struct mlx5_qp_context *context;
  2187. struct mlx5_ib_pd *pd;
  2188. struct mlx5_ib_port *mibport = NULL;
  2189. enum mlx5_qp_state mlx5_cur, mlx5_new;
  2190. enum mlx5_qp_optpar optpar;
  2191. int sqd_event;
  2192. int mlx5_st;
  2193. int err;
  2194. u16 op;
  2195. u8 tx_affinity = 0;
  2196. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2197. if (!context)
  2198. return -ENOMEM;
  2199. err = to_mlx5_st(ibqp->qp_type);
  2200. if (err < 0) {
  2201. mlx5_ib_dbg(dev, "unsupported qp type %d\n", ibqp->qp_type);
  2202. goto out;
  2203. }
  2204. context->flags = cpu_to_be32(err << 16);
  2205. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  2206. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2207. } else {
  2208. switch (attr->path_mig_state) {
  2209. case IB_MIG_MIGRATED:
  2210. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2211. break;
  2212. case IB_MIG_REARM:
  2213. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  2214. break;
  2215. case IB_MIG_ARMED:
  2216. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  2217. break;
  2218. }
  2219. }
  2220. if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
  2221. if ((ibqp->qp_type == IB_QPT_RC) ||
  2222. (ibqp->qp_type == IB_QPT_UD &&
  2223. !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
  2224. (ibqp->qp_type == IB_QPT_UC) ||
  2225. (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
  2226. (ibqp->qp_type == IB_QPT_XRC_INI) ||
  2227. (ibqp->qp_type == IB_QPT_XRC_TGT)) {
  2228. if (mlx5_lag_is_active(dev->mdev)) {
  2229. tx_affinity = (unsigned int)atomic_add_return(1,
  2230. &dev->roce.next_port) %
  2231. MLX5_MAX_PORTS + 1;
  2232. context->flags |= cpu_to_be32(tx_affinity << 24);
  2233. }
  2234. }
  2235. }
  2236. if (is_sqp(ibqp->qp_type)) {
  2237. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  2238. } else if (ibqp->qp_type == IB_QPT_UD ||
  2239. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  2240. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  2241. } else if (attr_mask & IB_QP_PATH_MTU) {
  2242. if (attr->path_mtu < IB_MTU_256 ||
  2243. attr->path_mtu > IB_MTU_4096) {
  2244. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  2245. err = -EINVAL;
  2246. goto out;
  2247. }
  2248. context->mtu_msgmax = (attr->path_mtu << 5) |
  2249. (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
  2250. }
  2251. if (attr_mask & IB_QP_DEST_QPN)
  2252. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  2253. if (attr_mask & IB_QP_PKEY_INDEX)
  2254. context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
  2255. /* todo implement counter_index functionality */
  2256. if (is_sqp(ibqp->qp_type))
  2257. context->pri_path.port = qp->port;
  2258. if (attr_mask & IB_QP_PORT)
  2259. context->pri_path.port = attr->port_num;
  2260. if (attr_mask & IB_QP_AV) {
  2261. err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
  2262. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  2263. attr_mask, 0, attr, false);
  2264. if (err)
  2265. goto out;
  2266. }
  2267. if (attr_mask & IB_QP_TIMEOUT)
  2268. context->pri_path.ackto_lt |= attr->timeout << 3;
  2269. if (attr_mask & IB_QP_ALT_PATH) {
  2270. err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
  2271. &context->alt_path,
  2272. attr->alt_port_num,
  2273. attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
  2274. 0, attr, true);
  2275. if (err)
  2276. goto out;
  2277. }
  2278. pd = get_pd(qp);
  2279. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  2280. &send_cq, &recv_cq);
  2281. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  2282. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  2283. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  2284. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  2285. if (attr_mask & IB_QP_RNR_RETRY)
  2286. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  2287. if (attr_mask & IB_QP_RETRY_CNT)
  2288. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  2289. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2290. if (attr->max_rd_atomic)
  2291. context->params1 |=
  2292. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  2293. }
  2294. if (attr_mask & IB_QP_SQ_PSN)
  2295. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  2296. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2297. if (attr->max_dest_rd_atomic)
  2298. context->params2 |=
  2299. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  2300. }
  2301. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  2302. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  2303. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  2304. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  2305. if (attr_mask & IB_QP_RQ_PSN)
  2306. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  2307. if (attr_mask & IB_QP_QKEY)
  2308. context->qkey = cpu_to_be32(attr->qkey);
  2309. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2310. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  2311. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  2312. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  2313. sqd_event = 1;
  2314. else
  2315. sqd_event = 0;
  2316. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2317. u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
  2318. qp->port) - 1;
  2319. mibport = &dev->port[port_num];
  2320. context->qp_counter_set_usr_page |=
  2321. cpu_to_be32((u32)(mibport->q_cnt_id) << 24);
  2322. }
  2323. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2324. context->sq_crq_size |= cpu_to_be16(1 << 4);
  2325. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  2326. context->deth_sqpn = cpu_to_be32(1);
  2327. mlx5_cur = to_mlx5_state(cur_state);
  2328. mlx5_new = to_mlx5_state(new_state);
  2329. mlx5_st = to_mlx5_st(ibqp->qp_type);
  2330. if (mlx5_st < 0)
  2331. goto out;
  2332. /* If moving to a reset or error state, we must disable page faults on
  2333. * this QP and flush all current page faults. Otherwise a stale page
  2334. * fault may attempt to work on this QP after it is reset and moved
  2335. * again to RTS, and may cause the driver and the device to get out of
  2336. * sync. */
  2337. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  2338. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR) &&
  2339. (qp->ibqp.qp_type != IB_QPT_RAW_PACKET))
  2340. mlx5_ib_qp_disable_pagefaults(qp);
  2341. if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
  2342. !optab[mlx5_cur][mlx5_new])
  2343. goto out;
  2344. op = optab[mlx5_cur][mlx5_new];
  2345. optpar = ib_mask_to_mlx5_opt(attr_mask);
  2346. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  2347. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  2348. struct mlx5_modify_raw_qp_param raw_qp_param = {};
  2349. raw_qp_param.operation = op;
  2350. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2351. raw_qp_param.rq_q_ctr_id = mibport->q_cnt_id;
  2352. raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
  2353. }
  2354. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
  2355. } else {
  2356. err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
  2357. &base->mqp);
  2358. }
  2359. if (err)
  2360. goto out;
  2361. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT &&
  2362. (qp->ibqp.qp_type != IB_QPT_RAW_PACKET))
  2363. mlx5_ib_qp_enable_pagefaults(qp);
  2364. qp->state = new_state;
  2365. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2366. qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
  2367. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2368. qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
  2369. if (attr_mask & IB_QP_PORT)
  2370. qp->port = attr->port_num;
  2371. if (attr_mask & IB_QP_ALT_PATH)
  2372. qp->trans_qp.alt_port = attr->alt_port_num;
  2373. /*
  2374. * If we moved a kernel QP to RESET, clean up all old CQ
  2375. * entries and reinitialize the QP.
  2376. */
  2377. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  2378. mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  2379. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  2380. if (send_cq != recv_cq)
  2381. mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
  2382. qp->rq.head = 0;
  2383. qp->rq.tail = 0;
  2384. qp->sq.head = 0;
  2385. qp->sq.tail = 0;
  2386. qp->sq.cur_post = 0;
  2387. qp->sq.last_poll = 0;
  2388. qp->db.db[MLX5_RCV_DBR] = 0;
  2389. qp->db.db[MLX5_SND_DBR] = 0;
  2390. }
  2391. out:
  2392. kfree(context);
  2393. return err;
  2394. }
  2395. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2396. int attr_mask, struct ib_udata *udata)
  2397. {
  2398. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2399. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2400. enum ib_qp_type qp_type;
  2401. enum ib_qp_state cur_state, new_state;
  2402. int err = -EINVAL;
  2403. int port;
  2404. enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
  2405. if (ibqp->rwq_ind_tbl)
  2406. return -ENOSYS;
  2407. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  2408. return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
  2409. qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
  2410. IB_QPT_GSI : ibqp->qp_type;
  2411. mutex_lock(&qp->mutex);
  2412. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  2413. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  2414. if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
  2415. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2416. ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
  2417. }
  2418. if (qp_type != MLX5_IB_QPT_REG_UMR &&
  2419. !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
  2420. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  2421. cur_state, new_state, ibqp->qp_type, attr_mask);
  2422. goto out;
  2423. }
  2424. if ((attr_mask & IB_QP_PORT) &&
  2425. (attr->port_num == 0 ||
  2426. attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports))) {
  2427. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2428. attr->port_num, dev->num_ports);
  2429. goto out;
  2430. }
  2431. if (attr_mask & IB_QP_PKEY_INDEX) {
  2432. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2433. if (attr->pkey_index >=
  2434. dev->mdev->port_caps[port - 1].pkey_table_len) {
  2435. mlx5_ib_dbg(dev, "invalid pkey index %d\n",
  2436. attr->pkey_index);
  2437. goto out;
  2438. }
  2439. }
  2440. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  2441. attr->max_rd_atomic >
  2442. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
  2443. mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
  2444. attr->max_rd_atomic);
  2445. goto out;
  2446. }
  2447. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  2448. attr->max_dest_rd_atomic >
  2449. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
  2450. mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
  2451. attr->max_dest_rd_atomic);
  2452. goto out;
  2453. }
  2454. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  2455. err = 0;
  2456. goto out;
  2457. }
  2458. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  2459. out:
  2460. mutex_unlock(&qp->mutex);
  2461. return err;
  2462. }
  2463. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  2464. {
  2465. struct mlx5_ib_cq *cq;
  2466. unsigned cur;
  2467. cur = wq->head - wq->tail;
  2468. if (likely(cur + nreq < wq->max_post))
  2469. return 0;
  2470. cq = to_mcq(ib_cq);
  2471. spin_lock(&cq->lock);
  2472. cur = wq->head - wq->tail;
  2473. spin_unlock(&cq->lock);
  2474. return cur + nreq >= wq->max_post;
  2475. }
  2476. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  2477. u64 remote_addr, u32 rkey)
  2478. {
  2479. rseg->raddr = cpu_to_be64(remote_addr);
  2480. rseg->rkey = cpu_to_be32(rkey);
  2481. rseg->reserved = 0;
  2482. }
  2483. static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
  2484. struct ib_send_wr *wr, void *qend,
  2485. struct mlx5_ib_qp *qp, int *size)
  2486. {
  2487. void *seg = eseg;
  2488. memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
  2489. if (wr->send_flags & IB_SEND_IP_CSUM)
  2490. eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
  2491. MLX5_ETH_WQE_L4_CSUM;
  2492. seg += sizeof(struct mlx5_wqe_eth_seg);
  2493. *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
  2494. if (wr->opcode == IB_WR_LSO) {
  2495. struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
  2496. int size_of_inl_hdr_start = sizeof(eseg->inline_hdr_start);
  2497. u64 left, leftlen, copysz;
  2498. void *pdata = ud_wr->header;
  2499. left = ud_wr->hlen;
  2500. eseg->mss = cpu_to_be16(ud_wr->mss);
  2501. eseg->inline_hdr_sz = cpu_to_be16(left);
  2502. /*
  2503. * check if there is space till the end of queue, if yes,
  2504. * copy all in one shot, otherwise copy till the end of queue,
  2505. * rollback and than the copy the left
  2506. */
  2507. leftlen = qend - (void *)eseg->inline_hdr_start;
  2508. copysz = min_t(u64, leftlen, left);
  2509. memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
  2510. if (likely(copysz > size_of_inl_hdr_start)) {
  2511. seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
  2512. *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
  2513. }
  2514. if (unlikely(copysz < left)) { /* the last wqe in the queue */
  2515. seg = mlx5_get_send_wqe(qp, 0);
  2516. left -= copysz;
  2517. pdata += copysz;
  2518. memcpy(seg, pdata, left);
  2519. seg += ALIGN(left, 16);
  2520. *size += ALIGN(left, 16) / 16;
  2521. }
  2522. }
  2523. return seg;
  2524. }
  2525. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  2526. struct ib_send_wr *wr)
  2527. {
  2528. memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
  2529. dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
  2530. dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
  2531. }
  2532. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  2533. {
  2534. dseg->byte_count = cpu_to_be32(sg->length);
  2535. dseg->lkey = cpu_to_be32(sg->lkey);
  2536. dseg->addr = cpu_to_be64(sg->addr);
  2537. }
  2538. static __be16 get_klm_octo(int npages)
  2539. {
  2540. return cpu_to_be16(ALIGN(npages, 8) / 2);
  2541. }
  2542. static __be64 frwr_mkey_mask(void)
  2543. {
  2544. u64 result;
  2545. result = MLX5_MKEY_MASK_LEN |
  2546. MLX5_MKEY_MASK_PAGE_SIZE |
  2547. MLX5_MKEY_MASK_START_ADDR |
  2548. MLX5_MKEY_MASK_EN_RINVAL |
  2549. MLX5_MKEY_MASK_KEY |
  2550. MLX5_MKEY_MASK_LR |
  2551. MLX5_MKEY_MASK_LW |
  2552. MLX5_MKEY_MASK_RR |
  2553. MLX5_MKEY_MASK_RW |
  2554. MLX5_MKEY_MASK_A |
  2555. MLX5_MKEY_MASK_SMALL_FENCE |
  2556. MLX5_MKEY_MASK_FREE;
  2557. return cpu_to_be64(result);
  2558. }
  2559. static __be64 sig_mkey_mask(void)
  2560. {
  2561. u64 result;
  2562. result = MLX5_MKEY_MASK_LEN |
  2563. MLX5_MKEY_MASK_PAGE_SIZE |
  2564. MLX5_MKEY_MASK_START_ADDR |
  2565. MLX5_MKEY_MASK_EN_SIGERR |
  2566. MLX5_MKEY_MASK_EN_RINVAL |
  2567. MLX5_MKEY_MASK_KEY |
  2568. MLX5_MKEY_MASK_LR |
  2569. MLX5_MKEY_MASK_LW |
  2570. MLX5_MKEY_MASK_RR |
  2571. MLX5_MKEY_MASK_RW |
  2572. MLX5_MKEY_MASK_SMALL_FENCE |
  2573. MLX5_MKEY_MASK_FREE |
  2574. MLX5_MKEY_MASK_BSF_EN;
  2575. return cpu_to_be64(result);
  2576. }
  2577. static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
  2578. struct mlx5_ib_mr *mr)
  2579. {
  2580. int ndescs = mr->ndescs;
  2581. memset(umr, 0, sizeof(*umr));
  2582. if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
  2583. /* KLMs take twice the size of MTTs */
  2584. ndescs *= 2;
  2585. umr->flags = MLX5_UMR_CHECK_NOT_FREE;
  2586. umr->klm_octowords = get_klm_octo(ndescs);
  2587. umr->mkey_mask = frwr_mkey_mask();
  2588. }
  2589. static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
  2590. {
  2591. memset(umr, 0, sizeof(*umr));
  2592. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  2593. umr->flags = 1 << 7;
  2594. }
  2595. static __be64 get_umr_reg_mr_mask(void)
  2596. {
  2597. u64 result;
  2598. result = MLX5_MKEY_MASK_LEN |
  2599. MLX5_MKEY_MASK_PAGE_SIZE |
  2600. MLX5_MKEY_MASK_START_ADDR |
  2601. MLX5_MKEY_MASK_PD |
  2602. MLX5_MKEY_MASK_LR |
  2603. MLX5_MKEY_MASK_LW |
  2604. MLX5_MKEY_MASK_KEY |
  2605. MLX5_MKEY_MASK_RR |
  2606. MLX5_MKEY_MASK_RW |
  2607. MLX5_MKEY_MASK_A |
  2608. MLX5_MKEY_MASK_FREE;
  2609. return cpu_to_be64(result);
  2610. }
  2611. static __be64 get_umr_unreg_mr_mask(void)
  2612. {
  2613. u64 result;
  2614. result = MLX5_MKEY_MASK_FREE;
  2615. return cpu_to_be64(result);
  2616. }
  2617. static __be64 get_umr_update_mtt_mask(void)
  2618. {
  2619. u64 result;
  2620. result = MLX5_MKEY_MASK_FREE;
  2621. return cpu_to_be64(result);
  2622. }
  2623. static __be64 get_umr_update_translation_mask(void)
  2624. {
  2625. u64 result;
  2626. result = MLX5_MKEY_MASK_LEN |
  2627. MLX5_MKEY_MASK_PAGE_SIZE |
  2628. MLX5_MKEY_MASK_START_ADDR |
  2629. MLX5_MKEY_MASK_KEY |
  2630. MLX5_MKEY_MASK_FREE;
  2631. return cpu_to_be64(result);
  2632. }
  2633. static __be64 get_umr_update_access_mask(void)
  2634. {
  2635. u64 result;
  2636. result = MLX5_MKEY_MASK_LW |
  2637. MLX5_MKEY_MASK_RR |
  2638. MLX5_MKEY_MASK_RW |
  2639. MLX5_MKEY_MASK_A |
  2640. MLX5_MKEY_MASK_KEY |
  2641. MLX5_MKEY_MASK_FREE;
  2642. return cpu_to_be64(result);
  2643. }
  2644. static __be64 get_umr_update_pd_mask(void)
  2645. {
  2646. u64 result;
  2647. result = MLX5_MKEY_MASK_PD |
  2648. MLX5_MKEY_MASK_KEY |
  2649. MLX5_MKEY_MASK_FREE;
  2650. return cpu_to_be64(result);
  2651. }
  2652. static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  2653. struct ib_send_wr *wr)
  2654. {
  2655. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2656. memset(umr, 0, sizeof(*umr));
  2657. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  2658. umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
  2659. else
  2660. umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
  2661. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UNREG)) {
  2662. umr->klm_octowords = get_klm_octo(umrwr->npages);
  2663. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT) {
  2664. umr->mkey_mask = get_umr_update_mtt_mask();
  2665. umr->bsf_octowords = get_klm_octo(umrwr->target.offset);
  2666. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  2667. }
  2668. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
  2669. umr->mkey_mask |= get_umr_update_translation_mask();
  2670. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_ACCESS)
  2671. umr->mkey_mask |= get_umr_update_access_mask();
  2672. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD)
  2673. umr->mkey_mask |= get_umr_update_pd_mask();
  2674. if (!umr->mkey_mask)
  2675. umr->mkey_mask = get_umr_reg_mr_mask();
  2676. } else {
  2677. umr->mkey_mask = get_umr_unreg_mr_mask();
  2678. }
  2679. if (!wr->num_sge)
  2680. umr->flags |= MLX5_UMR_INLINE;
  2681. }
  2682. static u8 get_umr_flags(int acc)
  2683. {
  2684. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  2685. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  2686. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  2687. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  2688. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  2689. }
  2690. static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
  2691. struct mlx5_ib_mr *mr,
  2692. u32 key, int access)
  2693. {
  2694. int ndescs = ALIGN(mr->ndescs, 8) >> 1;
  2695. memset(seg, 0, sizeof(*seg));
  2696. if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
  2697. seg->log2_page_size = ilog2(mr->ibmr.page_size);
  2698. else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
  2699. /* KLMs take twice the size of MTTs */
  2700. ndescs *= 2;
  2701. seg->flags = get_umr_flags(access) | mr->access_mode;
  2702. seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
  2703. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  2704. seg->start_addr = cpu_to_be64(mr->ibmr.iova);
  2705. seg->len = cpu_to_be64(mr->ibmr.length);
  2706. seg->xlt_oct_size = cpu_to_be32(ndescs);
  2707. }
  2708. static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
  2709. {
  2710. memset(seg, 0, sizeof(*seg));
  2711. seg->status = MLX5_MKEY_STATUS_FREE;
  2712. }
  2713. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  2714. {
  2715. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2716. memset(seg, 0, sizeof(*seg));
  2717. if (wr->send_flags & MLX5_IB_SEND_UMR_UNREG) {
  2718. seg->status = MLX5_MKEY_STATUS_FREE;
  2719. return;
  2720. }
  2721. seg->flags = convert_access(umrwr->access_flags);
  2722. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT)) {
  2723. if (umrwr->pd)
  2724. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  2725. seg->start_addr = cpu_to_be64(umrwr->target.virt_addr);
  2726. }
  2727. seg->len = cpu_to_be64(umrwr->length);
  2728. seg->log2_page_size = umrwr->page_shift;
  2729. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  2730. mlx5_mkey_variant(umrwr->mkey));
  2731. }
  2732. static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
  2733. struct mlx5_ib_mr *mr,
  2734. struct mlx5_ib_pd *pd)
  2735. {
  2736. int bcount = mr->desc_size * mr->ndescs;
  2737. dseg->addr = cpu_to_be64(mr->desc_map);
  2738. dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
  2739. dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
  2740. }
  2741. static __be32 send_ieth(struct ib_send_wr *wr)
  2742. {
  2743. switch (wr->opcode) {
  2744. case IB_WR_SEND_WITH_IMM:
  2745. case IB_WR_RDMA_WRITE_WITH_IMM:
  2746. return wr->ex.imm_data;
  2747. case IB_WR_SEND_WITH_INV:
  2748. return cpu_to_be32(wr->ex.invalidate_rkey);
  2749. default:
  2750. return 0;
  2751. }
  2752. }
  2753. static u8 calc_sig(void *wqe, int size)
  2754. {
  2755. u8 *p = wqe;
  2756. u8 res = 0;
  2757. int i;
  2758. for (i = 0; i < size; i++)
  2759. res ^= p[i];
  2760. return ~res;
  2761. }
  2762. static u8 wq_sig(void *wqe)
  2763. {
  2764. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  2765. }
  2766. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  2767. void *wqe, int *sz)
  2768. {
  2769. struct mlx5_wqe_inline_seg *seg;
  2770. void *qend = qp->sq.qend;
  2771. void *addr;
  2772. int inl = 0;
  2773. int copy;
  2774. int len;
  2775. int i;
  2776. seg = wqe;
  2777. wqe += sizeof(*seg);
  2778. for (i = 0; i < wr->num_sge; i++) {
  2779. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  2780. len = wr->sg_list[i].length;
  2781. inl += len;
  2782. if (unlikely(inl > qp->max_inline_data))
  2783. return -ENOMEM;
  2784. if (unlikely(wqe + len > qend)) {
  2785. copy = qend - wqe;
  2786. memcpy(wqe, addr, copy);
  2787. addr += copy;
  2788. len -= copy;
  2789. wqe = mlx5_get_send_wqe(qp, 0);
  2790. }
  2791. memcpy(wqe, addr, len);
  2792. wqe += len;
  2793. }
  2794. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  2795. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  2796. return 0;
  2797. }
  2798. static u16 prot_field_size(enum ib_signature_type type)
  2799. {
  2800. switch (type) {
  2801. case IB_SIG_TYPE_T10_DIF:
  2802. return MLX5_DIF_SIZE;
  2803. default:
  2804. return 0;
  2805. }
  2806. }
  2807. static u8 bs_selector(int block_size)
  2808. {
  2809. switch (block_size) {
  2810. case 512: return 0x1;
  2811. case 520: return 0x2;
  2812. case 4096: return 0x3;
  2813. case 4160: return 0x4;
  2814. case 1073741824: return 0x5;
  2815. default: return 0;
  2816. }
  2817. }
  2818. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  2819. struct mlx5_bsf_inl *inl)
  2820. {
  2821. /* Valid inline section and allow BSF refresh */
  2822. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  2823. MLX5_BSF_REFRESH_DIF);
  2824. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  2825. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  2826. /* repeating block */
  2827. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  2828. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  2829. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  2830. if (domain->sig.dif.ref_remap)
  2831. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  2832. if (domain->sig.dif.app_escape) {
  2833. if (domain->sig.dif.ref_escape)
  2834. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  2835. else
  2836. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  2837. }
  2838. inl->dif_app_bitmask_check =
  2839. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  2840. }
  2841. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  2842. struct ib_sig_attrs *sig_attrs,
  2843. struct mlx5_bsf *bsf, u32 data_size)
  2844. {
  2845. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  2846. struct mlx5_bsf_basic *basic = &bsf->basic;
  2847. struct ib_sig_domain *mem = &sig_attrs->mem;
  2848. struct ib_sig_domain *wire = &sig_attrs->wire;
  2849. memset(bsf, 0, sizeof(*bsf));
  2850. /* Basic + Extended + Inline */
  2851. basic->bsf_size_sbs = 1 << 7;
  2852. /* Input domain check byte mask */
  2853. basic->check_byte_mask = sig_attrs->check_mask;
  2854. basic->raw_data_size = cpu_to_be32(data_size);
  2855. /* Memory domain */
  2856. switch (sig_attrs->mem.sig_type) {
  2857. case IB_SIG_TYPE_NONE:
  2858. break;
  2859. case IB_SIG_TYPE_T10_DIF:
  2860. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  2861. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  2862. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  2863. break;
  2864. default:
  2865. return -EINVAL;
  2866. }
  2867. /* Wire domain */
  2868. switch (sig_attrs->wire.sig_type) {
  2869. case IB_SIG_TYPE_NONE:
  2870. break;
  2871. case IB_SIG_TYPE_T10_DIF:
  2872. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  2873. mem->sig_type == wire->sig_type) {
  2874. /* Same block structure */
  2875. basic->bsf_size_sbs |= 1 << 4;
  2876. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  2877. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  2878. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  2879. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  2880. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  2881. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  2882. } else
  2883. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  2884. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  2885. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  2886. break;
  2887. default:
  2888. return -EINVAL;
  2889. }
  2890. return 0;
  2891. }
  2892. static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
  2893. struct mlx5_ib_qp *qp, void **seg, int *size)
  2894. {
  2895. struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
  2896. struct ib_mr *sig_mr = wr->sig_mr;
  2897. struct mlx5_bsf *bsf;
  2898. u32 data_len = wr->wr.sg_list->length;
  2899. u32 data_key = wr->wr.sg_list->lkey;
  2900. u64 data_va = wr->wr.sg_list->addr;
  2901. int ret;
  2902. int wqe_size;
  2903. if (!wr->prot ||
  2904. (data_key == wr->prot->lkey &&
  2905. data_va == wr->prot->addr &&
  2906. data_len == wr->prot->length)) {
  2907. /**
  2908. * Source domain doesn't contain signature information
  2909. * or data and protection are interleaved in memory.
  2910. * So need construct:
  2911. * ------------------
  2912. * | data_klm |
  2913. * ------------------
  2914. * | BSF |
  2915. * ------------------
  2916. **/
  2917. struct mlx5_klm *data_klm = *seg;
  2918. data_klm->bcount = cpu_to_be32(data_len);
  2919. data_klm->key = cpu_to_be32(data_key);
  2920. data_klm->va = cpu_to_be64(data_va);
  2921. wqe_size = ALIGN(sizeof(*data_klm), 64);
  2922. } else {
  2923. /**
  2924. * Source domain contains signature information
  2925. * So need construct a strided block format:
  2926. * ---------------------------
  2927. * | stride_block_ctrl |
  2928. * ---------------------------
  2929. * | data_klm |
  2930. * ---------------------------
  2931. * | prot_klm |
  2932. * ---------------------------
  2933. * | BSF |
  2934. * ---------------------------
  2935. **/
  2936. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  2937. struct mlx5_stride_block_entry *data_sentry;
  2938. struct mlx5_stride_block_entry *prot_sentry;
  2939. u32 prot_key = wr->prot->lkey;
  2940. u64 prot_va = wr->prot->addr;
  2941. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  2942. int prot_size;
  2943. sblock_ctrl = *seg;
  2944. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  2945. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  2946. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  2947. if (!prot_size) {
  2948. pr_err("Bad block size given: %u\n", block_size);
  2949. return -EINVAL;
  2950. }
  2951. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  2952. prot_size);
  2953. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  2954. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  2955. sblock_ctrl->num_entries = cpu_to_be16(2);
  2956. data_sentry->bcount = cpu_to_be16(block_size);
  2957. data_sentry->key = cpu_to_be32(data_key);
  2958. data_sentry->va = cpu_to_be64(data_va);
  2959. data_sentry->stride = cpu_to_be16(block_size);
  2960. prot_sentry->bcount = cpu_to_be16(prot_size);
  2961. prot_sentry->key = cpu_to_be32(prot_key);
  2962. prot_sentry->va = cpu_to_be64(prot_va);
  2963. prot_sentry->stride = cpu_to_be16(prot_size);
  2964. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  2965. sizeof(*prot_sentry), 64);
  2966. }
  2967. *seg += wqe_size;
  2968. *size += wqe_size / 16;
  2969. if (unlikely((*seg == qp->sq.qend)))
  2970. *seg = mlx5_get_send_wqe(qp, 0);
  2971. bsf = *seg;
  2972. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  2973. if (ret)
  2974. return -EINVAL;
  2975. *seg += sizeof(*bsf);
  2976. *size += sizeof(*bsf) / 16;
  2977. if (unlikely((*seg == qp->sq.qend)))
  2978. *seg = mlx5_get_send_wqe(qp, 0);
  2979. return 0;
  2980. }
  2981. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  2982. struct ib_sig_handover_wr *wr, u32 nelements,
  2983. u32 length, u32 pdn)
  2984. {
  2985. struct ib_mr *sig_mr = wr->sig_mr;
  2986. u32 sig_key = sig_mr->rkey;
  2987. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  2988. memset(seg, 0, sizeof(*seg));
  2989. seg->flags = get_umr_flags(wr->access_flags) |
  2990. MLX5_MKC_ACCESS_MODE_KLMS;
  2991. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  2992. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  2993. MLX5_MKEY_BSF_EN | pdn);
  2994. seg->len = cpu_to_be64(length);
  2995. seg->xlt_oct_size = cpu_to_be32(be16_to_cpu(get_klm_octo(nelements)));
  2996. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  2997. }
  2998. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  2999. u32 nelements)
  3000. {
  3001. memset(umr, 0, sizeof(*umr));
  3002. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  3003. umr->klm_octowords = get_klm_octo(nelements);
  3004. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  3005. umr->mkey_mask = sig_mkey_mask();
  3006. }
  3007. static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
  3008. void **seg, int *size)
  3009. {
  3010. struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
  3011. struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
  3012. u32 pdn = get_pd(qp)->pdn;
  3013. u32 klm_oct_size;
  3014. int region_len, ret;
  3015. if (unlikely(wr->wr.num_sge != 1) ||
  3016. unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
  3017. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  3018. unlikely(!sig_mr->sig->sig_status_checked))
  3019. return -EINVAL;
  3020. /* length of the protected region, data + protection */
  3021. region_len = wr->wr.sg_list->length;
  3022. if (wr->prot &&
  3023. (wr->prot->lkey != wr->wr.sg_list->lkey ||
  3024. wr->prot->addr != wr->wr.sg_list->addr ||
  3025. wr->prot->length != wr->wr.sg_list->length))
  3026. region_len += wr->prot->length;
  3027. /**
  3028. * KLM octoword size - if protection was provided
  3029. * then we use strided block format (3 octowords),
  3030. * else we use single KLM (1 octoword)
  3031. **/
  3032. klm_oct_size = wr->prot ? 3 : 1;
  3033. set_sig_umr_segment(*seg, klm_oct_size);
  3034. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3035. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3036. if (unlikely((*seg == qp->sq.qend)))
  3037. *seg = mlx5_get_send_wqe(qp, 0);
  3038. set_sig_mkey_segment(*seg, wr, klm_oct_size, region_len, pdn);
  3039. *seg += sizeof(struct mlx5_mkey_seg);
  3040. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3041. if (unlikely((*seg == qp->sq.qend)))
  3042. *seg = mlx5_get_send_wqe(qp, 0);
  3043. ret = set_sig_data_segment(wr, qp, seg, size);
  3044. if (ret)
  3045. return ret;
  3046. sig_mr->sig->sig_status_checked = false;
  3047. return 0;
  3048. }
  3049. static int set_psv_wr(struct ib_sig_domain *domain,
  3050. u32 psv_idx, void **seg, int *size)
  3051. {
  3052. struct mlx5_seg_set_psv *psv_seg = *seg;
  3053. memset(psv_seg, 0, sizeof(*psv_seg));
  3054. psv_seg->psv_num = cpu_to_be32(psv_idx);
  3055. switch (domain->sig_type) {
  3056. case IB_SIG_TYPE_NONE:
  3057. break;
  3058. case IB_SIG_TYPE_T10_DIF:
  3059. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  3060. domain->sig.dif.app_tag);
  3061. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  3062. break;
  3063. default:
  3064. pr_err("Bad signature type given.\n");
  3065. return 1;
  3066. }
  3067. *seg += sizeof(*psv_seg);
  3068. *size += sizeof(*psv_seg) / 16;
  3069. return 0;
  3070. }
  3071. static int set_reg_wr(struct mlx5_ib_qp *qp,
  3072. struct ib_reg_wr *wr,
  3073. void **seg, int *size)
  3074. {
  3075. struct mlx5_ib_mr *mr = to_mmr(wr->mr);
  3076. struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
  3077. if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
  3078. mlx5_ib_warn(to_mdev(qp->ibqp.device),
  3079. "Invalid IB_SEND_INLINE send flag\n");
  3080. return -EINVAL;
  3081. }
  3082. set_reg_umr_seg(*seg, mr);
  3083. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3084. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3085. if (unlikely((*seg == qp->sq.qend)))
  3086. *seg = mlx5_get_send_wqe(qp, 0);
  3087. set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
  3088. *seg += sizeof(struct mlx5_mkey_seg);
  3089. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3090. if (unlikely((*seg == qp->sq.qend)))
  3091. *seg = mlx5_get_send_wqe(qp, 0);
  3092. set_reg_data_seg(*seg, mr, pd);
  3093. *seg += sizeof(struct mlx5_wqe_data_seg);
  3094. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  3095. return 0;
  3096. }
  3097. static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
  3098. {
  3099. set_linv_umr_seg(*seg);
  3100. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3101. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3102. if (unlikely((*seg == qp->sq.qend)))
  3103. *seg = mlx5_get_send_wqe(qp, 0);
  3104. set_linv_mkey_seg(*seg);
  3105. *seg += sizeof(struct mlx5_mkey_seg);
  3106. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3107. if (unlikely((*seg == qp->sq.qend)))
  3108. *seg = mlx5_get_send_wqe(qp, 0);
  3109. }
  3110. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  3111. {
  3112. __be32 *p = NULL;
  3113. int tidx = idx;
  3114. int i, j;
  3115. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  3116. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  3117. if ((i & 0xf) == 0) {
  3118. void *buf = mlx5_get_send_wqe(qp, tidx);
  3119. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  3120. p = buf;
  3121. j = 0;
  3122. }
  3123. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  3124. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  3125. be32_to_cpu(p[j + 3]));
  3126. }
  3127. }
  3128. static void mlx5_bf_copy(u64 __iomem *dst, u64 *src,
  3129. unsigned bytecnt, struct mlx5_ib_qp *qp)
  3130. {
  3131. while (bytecnt > 0) {
  3132. __iowrite64_copy(dst++, src++, 8);
  3133. __iowrite64_copy(dst++, src++, 8);
  3134. __iowrite64_copy(dst++, src++, 8);
  3135. __iowrite64_copy(dst++, src++, 8);
  3136. __iowrite64_copy(dst++, src++, 8);
  3137. __iowrite64_copy(dst++, src++, 8);
  3138. __iowrite64_copy(dst++, src++, 8);
  3139. __iowrite64_copy(dst++, src++, 8);
  3140. bytecnt -= 64;
  3141. if (unlikely(src == qp->sq.qend))
  3142. src = mlx5_get_send_wqe(qp, 0);
  3143. }
  3144. }
  3145. static u8 get_fence(u8 fence, struct ib_send_wr *wr)
  3146. {
  3147. if (unlikely(wr->opcode == IB_WR_LOCAL_INV &&
  3148. wr->send_flags & IB_SEND_FENCE))
  3149. return MLX5_FENCE_MODE_STRONG_ORDERING;
  3150. if (unlikely(fence)) {
  3151. if (wr->send_flags & IB_SEND_FENCE)
  3152. return MLX5_FENCE_MODE_SMALL_AND_FENCE;
  3153. else
  3154. return fence;
  3155. } else if (unlikely(wr->send_flags & IB_SEND_FENCE)) {
  3156. return MLX5_FENCE_MODE_FENCE;
  3157. }
  3158. return 0;
  3159. }
  3160. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  3161. struct mlx5_wqe_ctrl_seg **ctrl,
  3162. struct ib_send_wr *wr, unsigned *idx,
  3163. int *size, int nreq)
  3164. {
  3165. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
  3166. return -ENOMEM;
  3167. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  3168. *seg = mlx5_get_send_wqe(qp, *idx);
  3169. *ctrl = *seg;
  3170. *(uint32_t *)(*seg + 8) = 0;
  3171. (*ctrl)->imm = send_ieth(wr);
  3172. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  3173. (wr->send_flags & IB_SEND_SIGNALED ?
  3174. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  3175. (wr->send_flags & IB_SEND_SOLICITED ?
  3176. MLX5_WQE_CTRL_SOLICITED : 0);
  3177. *seg += sizeof(**ctrl);
  3178. *size = sizeof(**ctrl) / 16;
  3179. return 0;
  3180. }
  3181. static void finish_wqe(struct mlx5_ib_qp *qp,
  3182. struct mlx5_wqe_ctrl_seg *ctrl,
  3183. u8 size, unsigned idx, u64 wr_id,
  3184. int nreq, u8 fence, u8 next_fence,
  3185. u32 mlx5_opcode)
  3186. {
  3187. u8 opmod = 0;
  3188. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  3189. mlx5_opcode | ((u32)opmod << 24));
  3190. ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
  3191. ctrl->fm_ce_se |= fence;
  3192. qp->fm_cache = next_fence;
  3193. if (unlikely(qp->wq_sig))
  3194. ctrl->signature = wq_sig(ctrl);
  3195. qp->sq.wrid[idx] = wr_id;
  3196. qp->sq.w_list[idx].opcode = mlx5_opcode;
  3197. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  3198. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  3199. qp->sq.w_list[idx].next = qp->sq.cur_post;
  3200. }
  3201. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  3202. struct ib_send_wr **bad_wr)
  3203. {
  3204. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  3205. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3206. struct mlx5_core_dev *mdev = dev->mdev;
  3207. struct mlx5_ib_qp *qp;
  3208. struct mlx5_ib_mr *mr;
  3209. struct mlx5_wqe_data_seg *dpseg;
  3210. struct mlx5_wqe_xrc_seg *xrc;
  3211. struct mlx5_bf *bf;
  3212. int uninitialized_var(size);
  3213. void *qend;
  3214. unsigned long flags;
  3215. unsigned idx;
  3216. int err = 0;
  3217. int inl = 0;
  3218. int num_sge;
  3219. void *seg;
  3220. int nreq;
  3221. int i;
  3222. u8 next_fence = 0;
  3223. u8 fence;
  3224. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3225. return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
  3226. qp = to_mqp(ibqp);
  3227. bf = qp->bf;
  3228. qend = qp->sq.qend;
  3229. spin_lock_irqsave(&qp->sq.lock, flags);
  3230. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3231. err = -EIO;
  3232. *bad_wr = wr;
  3233. nreq = 0;
  3234. goto out;
  3235. }
  3236. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3237. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  3238. mlx5_ib_warn(dev, "\n");
  3239. err = -EINVAL;
  3240. *bad_wr = wr;
  3241. goto out;
  3242. }
  3243. fence = qp->fm_cache;
  3244. num_sge = wr->num_sge;
  3245. if (unlikely(num_sge > qp->sq.max_gs)) {
  3246. mlx5_ib_warn(dev, "\n");
  3247. err = -EINVAL;
  3248. *bad_wr = wr;
  3249. goto out;
  3250. }
  3251. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  3252. if (err) {
  3253. mlx5_ib_warn(dev, "\n");
  3254. err = -ENOMEM;
  3255. *bad_wr = wr;
  3256. goto out;
  3257. }
  3258. switch (ibqp->qp_type) {
  3259. case IB_QPT_XRC_INI:
  3260. xrc = seg;
  3261. seg += sizeof(*xrc);
  3262. size += sizeof(*xrc) / 16;
  3263. /* fall through */
  3264. case IB_QPT_RC:
  3265. switch (wr->opcode) {
  3266. case IB_WR_RDMA_READ:
  3267. case IB_WR_RDMA_WRITE:
  3268. case IB_WR_RDMA_WRITE_WITH_IMM:
  3269. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3270. rdma_wr(wr)->rkey);
  3271. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3272. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3273. break;
  3274. case IB_WR_ATOMIC_CMP_AND_SWP:
  3275. case IB_WR_ATOMIC_FETCH_AND_ADD:
  3276. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  3277. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  3278. err = -ENOSYS;
  3279. *bad_wr = wr;
  3280. goto out;
  3281. case IB_WR_LOCAL_INV:
  3282. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3283. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  3284. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  3285. set_linv_wr(qp, &seg, &size);
  3286. num_sge = 0;
  3287. break;
  3288. case IB_WR_REG_MR:
  3289. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3290. qp->sq.wr_data[idx] = IB_WR_REG_MR;
  3291. ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
  3292. err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
  3293. if (err) {
  3294. *bad_wr = wr;
  3295. goto out;
  3296. }
  3297. num_sge = 0;
  3298. break;
  3299. case IB_WR_REG_SIG_MR:
  3300. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  3301. mr = to_mmr(sig_handover_wr(wr)->sig_mr);
  3302. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  3303. err = set_sig_umr_wr(wr, qp, &seg, &size);
  3304. if (err) {
  3305. mlx5_ib_warn(dev, "\n");
  3306. *bad_wr = wr;
  3307. goto out;
  3308. }
  3309. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  3310. nreq, get_fence(fence, wr),
  3311. next_fence, MLX5_OPCODE_UMR);
  3312. /*
  3313. * SET_PSV WQEs are not signaled and solicited
  3314. * on error
  3315. */
  3316. wr->send_flags &= ~IB_SEND_SIGNALED;
  3317. wr->send_flags |= IB_SEND_SOLICITED;
  3318. err = begin_wqe(qp, &seg, &ctrl, wr,
  3319. &idx, &size, nreq);
  3320. if (err) {
  3321. mlx5_ib_warn(dev, "\n");
  3322. err = -ENOMEM;
  3323. *bad_wr = wr;
  3324. goto out;
  3325. }
  3326. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
  3327. mr->sig->psv_memory.psv_idx, &seg,
  3328. &size);
  3329. if (err) {
  3330. mlx5_ib_warn(dev, "\n");
  3331. *bad_wr = wr;
  3332. goto out;
  3333. }
  3334. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  3335. nreq, get_fence(fence, wr),
  3336. next_fence, MLX5_OPCODE_SET_PSV);
  3337. err = begin_wqe(qp, &seg, &ctrl, wr,
  3338. &idx, &size, nreq);
  3339. if (err) {
  3340. mlx5_ib_warn(dev, "\n");
  3341. err = -ENOMEM;
  3342. *bad_wr = wr;
  3343. goto out;
  3344. }
  3345. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3346. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
  3347. mr->sig->psv_wire.psv_idx, &seg,
  3348. &size);
  3349. if (err) {
  3350. mlx5_ib_warn(dev, "\n");
  3351. *bad_wr = wr;
  3352. goto out;
  3353. }
  3354. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  3355. nreq, get_fence(fence, wr),
  3356. next_fence, MLX5_OPCODE_SET_PSV);
  3357. num_sge = 0;
  3358. goto skip_psv;
  3359. default:
  3360. break;
  3361. }
  3362. break;
  3363. case IB_QPT_UC:
  3364. switch (wr->opcode) {
  3365. case IB_WR_RDMA_WRITE:
  3366. case IB_WR_RDMA_WRITE_WITH_IMM:
  3367. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3368. rdma_wr(wr)->rkey);
  3369. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3370. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3371. break;
  3372. default:
  3373. break;
  3374. }
  3375. break;
  3376. case IB_QPT_SMI:
  3377. case MLX5_IB_QPT_HW_GSI:
  3378. set_datagram_seg(seg, wr);
  3379. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3380. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3381. if (unlikely((seg == qend)))
  3382. seg = mlx5_get_send_wqe(qp, 0);
  3383. break;
  3384. case IB_QPT_UD:
  3385. set_datagram_seg(seg, wr);
  3386. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3387. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3388. if (unlikely((seg == qend)))
  3389. seg = mlx5_get_send_wqe(qp, 0);
  3390. /* handle qp that supports ud offload */
  3391. if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
  3392. struct mlx5_wqe_eth_pad *pad;
  3393. pad = seg;
  3394. memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
  3395. seg += sizeof(struct mlx5_wqe_eth_pad);
  3396. size += sizeof(struct mlx5_wqe_eth_pad) / 16;
  3397. seg = set_eth_seg(seg, wr, qend, qp, &size);
  3398. if (unlikely((seg == qend)))
  3399. seg = mlx5_get_send_wqe(qp, 0);
  3400. }
  3401. break;
  3402. case MLX5_IB_QPT_REG_UMR:
  3403. if (wr->opcode != MLX5_IB_WR_UMR) {
  3404. err = -EINVAL;
  3405. mlx5_ib_warn(dev, "bad opcode\n");
  3406. goto out;
  3407. }
  3408. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  3409. ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
  3410. set_reg_umr_segment(seg, wr);
  3411. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3412. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3413. if (unlikely((seg == qend)))
  3414. seg = mlx5_get_send_wqe(qp, 0);
  3415. set_reg_mkey_segment(seg, wr);
  3416. seg += sizeof(struct mlx5_mkey_seg);
  3417. size += sizeof(struct mlx5_mkey_seg) / 16;
  3418. if (unlikely((seg == qend)))
  3419. seg = mlx5_get_send_wqe(qp, 0);
  3420. break;
  3421. default:
  3422. break;
  3423. }
  3424. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  3425. int uninitialized_var(sz);
  3426. err = set_data_inl_seg(qp, wr, seg, &sz);
  3427. if (unlikely(err)) {
  3428. mlx5_ib_warn(dev, "\n");
  3429. *bad_wr = wr;
  3430. goto out;
  3431. }
  3432. inl = 1;
  3433. size += sz;
  3434. } else {
  3435. dpseg = seg;
  3436. for (i = 0; i < num_sge; i++) {
  3437. if (unlikely(dpseg == qend)) {
  3438. seg = mlx5_get_send_wqe(qp, 0);
  3439. dpseg = seg;
  3440. }
  3441. if (likely(wr->sg_list[i].length)) {
  3442. set_data_ptr_seg(dpseg, wr->sg_list + i);
  3443. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  3444. dpseg++;
  3445. }
  3446. }
  3447. }
  3448. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3449. get_fence(fence, wr), next_fence,
  3450. mlx5_ib_opcode[wr->opcode]);
  3451. skip_psv:
  3452. if (0)
  3453. dump_wqe(qp, idx, size);
  3454. }
  3455. out:
  3456. if (likely(nreq)) {
  3457. qp->sq.head += nreq;
  3458. /* Make sure that descriptors are written before
  3459. * updating doorbell record and ringing the doorbell
  3460. */
  3461. wmb();
  3462. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  3463. /* Make sure doorbell record is visible to the HCA before
  3464. * we hit doorbell */
  3465. wmb();
  3466. if (bf->need_lock)
  3467. spin_lock(&bf->lock);
  3468. else
  3469. __acquire(&bf->lock);
  3470. /* TBD enable WC */
  3471. if (0 && nreq == 1 && bf->uuarn && inl && size > 1 && size <= bf->buf_size / 16) {
  3472. mlx5_bf_copy(bf->reg + bf->offset, (u64 *)ctrl, ALIGN(size * 16, 64), qp);
  3473. /* wc_wmb(); */
  3474. } else {
  3475. mlx5_write64((__be32 *)ctrl, bf->regreg + bf->offset,
  3476. MLX5_GET_DOORBELL_LOCK(&bf->lock32));
  3477. /* Make sure doorbells don't leak out of SQ spinlock
  3478. * and reach the HCA out of order.
  3479. */
  3480. mmiowb();
  3481. }
  3482. bf->offset ^= bf->buf_size;
  3483. if (bf->need_lock)
  3484. spin_unlock(&bf->lock);
  3485. else
  3486. __release(&bf->lock);
  3487. }
  3488. spin_unlock_irqrestore(&qp->sq.lock, flags);
  3489. return err;
  3490. }
  3491. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  3492. {
  3493. sig->signature = calc_sig(sig, size);
  3494. }
  3495. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  3496. struct ib_recv_wr **bad_wr)
  3497. {
  3498. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3499. struct mlx5_wqe_data_seg *scat;
  3500. struct mlx5_rwqe_sig *sig;
  3501. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3502. struct mlx5_core_dev *mdev = dev->mdev;
  3503. unsigned long flags;
  3504. int err = 0;
  3505. int nreq;
  3506. int ind;
  3507. int i;
  3508. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3509. return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
  3510. spin_lock_irqsave(&qp->rq.lock, flags);
  3511. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3512. err = -EIO;
  3513. *bad_wr = wr;
  3514. nreq = 0;
  3515. goto out;
  3516. }
  3517. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  3518. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3519. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  3520. err = -ENOMEM;
  3521. *bad_wr = wr;
  3522. goto out;
  3523. }
  3524. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  3525. err = -EINVAL;
  3526. *bad_wr = wr;
  3527. goto out;
  3528. }
  3529. scat = get_recv_wqe(qp, ind);
  3530. if (qp->wq_sig)
  3531. scat++;
  3532. for (i = 0; i < wr->num_sge; i++)
  3533. set_data_ptr_seg(scat + i, wr->sg_list + i);
  3534. if (i < qp->rq.max_gs) {
  3535. scat[i].byte_count = 0;
  3536. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  3537. scat[i].addr = 0;
  3538. }
  3539. if (qp->wq_sig) {
  3540. sig = (struct mlx5_rwqe_sig *)scat;
  3541. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  3542. }
  3543. qp->rq.wrid[ind] = wr->wr_id;
  3544. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  3545. }
  3546. out:
  3547. if (likely(nreq)) {
  3548. qp->rq.head += nreq;
  3549. /* Make sure that descriptors are written before
  3550. * doorbell record.
  3551. */
  3552. wmb();
  3553. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  3554. }
  3555. spin_unlock_irqrestore(&qp->rq.lock, flags);
  3556. return err;
  3557. }
  3558. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  3559. {
  3560. switch (mlx5_state) {
  3561. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  3562. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  3563. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  3564. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  3565. case MLX5_QP_STATE_SQ_DRAINING:
  3566. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  3567. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  3568. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  3569. default: return -1;
  3570. }
  3571. }
  3572. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  3573. {
  3574. switch (mlx5_mig_state) {
  3575. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  3576. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  3577. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  3578. default: return -1;
  3579. }
  3580. }
  3581. static int to_ib_qp_access_flags(int mlx5_flags)
  3582. {
  3583. int ib_flags = 0;
  3584. if (mlx5_flags & MLX5_QP_BIT_RRE)
  3585. ib_flags |= IB_ACCESS_REMOTE_READ;
  3586. if (mlx5_flags & MLX5_QP_BIT_RWE)
  3587. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  3588. if (mlx5_flags & MLX5_QP_BIT_RAE)
  3589. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  3590. return ib_flags;
  3591. }
  3592. static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  3593. struct mlx5_qp_path *path)
  3594. {
  3595. struct mlx5_core_dev *dev = ibdev->mdev;
  3596. memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
  3597. ib_ah_attr->port_num = path->port;
  3598. if (ib_ah_attr->port_num == 0 ||
  3599. ib_ah_attr->port_num > MLX5_CAP_GEN(dev, num_ports))
  3600. return;
  3601. ib_ah_attr->sl = path->dci_cfi_prio_sl & 0xf;
  3602. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  3603. ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
  3604. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  3605. ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
  3606. if (ib_ah_attr->ah_flags) {
  3607. ib_ah_attr->grh.sgid_index = path->mgid_index;
  3608. ib_ah_attr->grh.hop_limit = path->hop_limit;
  3609. ib_ah_attr->grh.traffic_class =
  3610. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  3611. ib_ah_attr->grh.flow_label =
  3612. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  3613. memcpy(ib_ah_attr->grh.dgid.raw,
  3614. path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
  3615. }
  3616. }
  3617. static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
  3618. struct mlx5_ib_sq *sq,
  3619. u8 *sq_state)
  3620. {
  3621. void *out;
  3622. void *sqc;
  3623. int inlen;
  3624. int err;
  3625. inlen = MLX5_ST_SZ_BYTES(query_sq_out);
  3626. out = mlx5_vzalloc(inlen);
  3627. if (!out)
  3628. return -ENOMEM;
  3629. err = mlx5_core_query_sq(dev->mdev, sq->base.mqp.qpn, out);
  3630. if (err)
  3631. goto out;
  3632. sqc = MLX5_ADDR_OF(query_sq_out, out, sq_context);
  3633. *sq_state = MLX5_GET(sqc, sqc, state);
  3634. sq->state = *sq_state;
  3635. out:
  3636. kvfree(out);
  3637. return err;
  3638. }
  3639. static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
  3640. struct mlx5_ib_rq *rq,
  3641. u8 *rq_state)
  3642. {
  3643. void *out;
  3644. void *rqc;
  3645. int inlen;
  3646. int err;
  3647. inlen = MLX5_ST_SZ_BYTES(query_rq_out);
  3648. out = mlx5_vzalloc(inlen);
  3649. if (!out)
  3650. return -ENOMEM;
  3651. err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
  3652. if (err)
  3653. goto out;
  3654. rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
  3655. *rq_state = MLX5_GET(rqc, rqc, state);
  3656. rq->state = *rq_state;
  3657. out:
  3658. kvfree(out);
  3659. return err;
  3660. }
  3661. static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
  3662. struct mlx5_ib_qp *qp, u8 *qp_state)
  3663. {
  3664. static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
  3665. [MLX5_RQC_STATE_RST] = {
  3666. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3667. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3668. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
  3669. [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
  3670. },
  3671. [MLX5_RQC_STATE_RDY] = {
  3672. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3673. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3674. [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
  3675. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
  3676. },
  3677. [MLX5_RQC_STATE_ERR] = {
  3678. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3679. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3680. [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
  3681. [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
  3682. },
  3683. [MLX5_RQ_STATE_NA] = {
  3684. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3685. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3686. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
  3687. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
  3688. },
  3689. };
  3690. *qp_state = sqrq_trans[rq_state][sq_state];
  3691. if (*qp_state == MLX5_QP_STATE_BAD) {
  3692. WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
  3693. qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
  3694. qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
  3695. return -EINVAL;
  3696. }
  3697. if (*qp_state == MLX5_QP_STATE)
  3698. *qp_state = qp->state;
  3699. return 0;
  3700. }
  3701. static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
  3702. struct mlx5_ib_qp *qp,
  3703. u8 *raw_packet_qp_state)
  3704. {
  3705. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  3706. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  3707. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  3708. int err;
  3709. u8 sq_state = MLX5_SQ_STATE_NA;
  3710. u8 rq_state = MLX5_RQ_STATE_NA;
  3711. if (qp->sq.wqe_cnt) {
  3712. err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
  3713. if (err)
  3714. return err;
  3715. }
  3716. if (qp->rq.wqe_cnt) {
  3717. err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
  3718. if (err)
  3719. return err;
  3720. }
  3721. return sqrq_state_to_qp_state(sq_state, rq_state, qp,
  3722. raw_packet_qp_state);
  3723. }
  3724. static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  3725. struct ib_qp_attr *qp_attr)
  3726. {
  3727. int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
  3728. struct mlx5_qp_context *context;
  3729. int mlx5_state;
  3730. u32 *outb;
  3731. int err = 0;
  3732. outb = kzalloc(outlen, GFP_KERNEL);
  3733. if (!outb)
  3734. return -ENOMEM;
  3735. err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
  3736. outlen);
  3737. if (err)
  3738. goto out;
  3739. /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
  3740. context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
  3741. mlx5_state = be32_to_cpu(context->flags) >> 28;
  3742. qp->state = to_ib_qp_state(mlx5_state);
  3743. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  3744. qp_attr->path_mig_state =
  3745. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  3746. qp_attr->qkey = be32_to_cpu(context->qkey);
  3747. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  3748. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  3749. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  3750. qp_attr->qp_access_flags =
  3751. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  3752. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  3753. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  3754. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  3755. qp_attr->alt_pkey_index =
  3756. be16_to_cpu(context->alt_path.pkey_index);
  3757. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  3758. }
  3759. qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
  3760. qp_attr->port_num = context->pri_path.port;
  3761. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  3762. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  3763. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  3764. qp_attr->max_dest_rd_atomic =
  3765. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  3766. qp_attr->min_rnr_timer =
  3767. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  3768. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  3769. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  3770. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  3771. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  3772. out:
  3773. kfree(outb);
  3774. return err;
  3775. }
  3776. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  3777. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  3778. {
  3779. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3780. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3781. int err = 0;
  3782. u8 raw_packet_qp_state;
  3783. if (ibqp->rwq_ind_tbl)
  3784. return -ENOSYS;
  3785. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3786. return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
  3787. qp_init_attr);
  3788. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  3789. /*
  3790. * Wait for any outstanding page faults, in case the user frees memory
  3791. * based upon this query's result.
  3792. */
  3793. flush_workqueue(mlx5_ib_page_fault_wq);
  3794. #endif
  3795. mutex_lock(&qp->mutex);
  3796. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  3797. err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
  3798. if (err)
  3799. goto out;
  3800. qp->state = raw_packet_qp_state;
  3801. qp_attr->port_num = 1;
  3802. } else {
  3803. err = query_qp_attr(dev, qp, qp_attr);
  3804. if (err)
  3805. goto out;
  3806. }
  3807. qp_attr->qp_state = qp->state;
  3808. qp_attr->cur_qp_state = qp_attr->qp_state;
  3809. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  3810. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  3811. if (!ibqp->uobject) {
  3812. qp_attr->cap.max_send_wr = qp->sq.max_post;
  3813. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  3814. qp_init_attr->qp_context = ibqp->qp_context;
  3815. } else {
  3816. qp_attr->cap.max_send_wr = 0;
  3817. qp_attr->cap.max_send_sge = 0;
  3818. }
  3819. qp_init_attr->qp_type = ibqp->qp_type;
  3820. qp_init_attr->recv_cq = ibqp->recv_cq;
  3821. qp_init_attr->send_cq = ibqp->send_cq;
  3822. qp_init_attr->srq = ibqp->srq;
  3823. qp_attr->cap.max_inline_data = qp->max_inline_data;
  3824. qp_init_attr->cap = qp_attr->cap;
  3825. qp_init_attr->create_flags = 0;
  3826. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  3827. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  3828. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  3829. qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
  3830. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  3831. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
  3832. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  3833. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
  3834. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  3835. qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
  3836. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  3837. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  3838. out:
  3839. mutex_unlock(&qp->mutex);
  3840. return err;
  3841. }
  3842. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  3843. struct ib_ucontext *context,
  3844. struct ib_udata *udata)
  3845. {
  3846. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3847. struct mlx5_ib_xrcd *xrcd;
  3848. int err;
  3849. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  3850. return ERR_PTR(-ENOSYS);
  3851. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  3852. if (!xrcd)
  3853. return ERR_PTR(-ENOMEM);
  3854. err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
  3855. if (err) {
  3856. kfree(xrcd);
  3857. return ERR_PTR(-ENOMEM);
  3858. }
  3859. return &xrcd->ibxrcd;
  3860. }
  3861. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  3862. {
  3863. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  3864. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  3865. int err;
  3866. err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
  3867. if (err) {
  3868. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  3869. return err;
  3870. }
  3871. kfree(xrcd);
  3872. return 0;
  3873. }
  3874. static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
  3875. {
  3876. struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
  3877. struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
  3878. struct ib_event event;
  3879. if (rwq->ibwq.event_handler) {
  3880. event.device = rwq->ibwq.device;
  3881. event.element.wq = &rwq->ibwq;
  3882. switch (type) {
  3883. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  3884. event.event = IB_EVENT_WQ_FATAL;
  3885. break;
  3886. default:
  3887. mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
  3888. return;
  3889. }
  3890. rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
  3891. }
  3892. }
  3893. static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
  3894. struct ib_wq_init_attr *init_attr)
  3895. {
  3896. struct mlx5_ib_dev *dev;
  3897. __be64 *rq_pas0;
  3898. void *in;
  3899. void *rqc;
  3900. void *wq;
  3901. int inlen;
  3902. int err;
  3903. dev = to_mdev(pd->device);
  3904. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
  3905. in = mlx5_vzalloc(inlen);
  3906. if (!in)
  3907. return -ENOMEM;
  3908. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  3909. MLX5_SET(rqc, rqc, mem_rq_type,
  3910. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  3911. MLX5_SET(rqc, rqc, user_index, rwq->user_index);
  3912. MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
  3913. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  3914. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  3915. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  3916. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  3917. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  3918. MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
  3919. MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
  3920. MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
  3921. MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
  3922. MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
  3923. MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
  3924. MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
  3925. rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  3926. mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
  3927. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
  3928. kvfree(in);
  3929. return err;
  3930. }
  3931. static int set_user_rq_size(struct mlx5_ib_dev *dev,
  3932. struct ib_wq_init_attr *wq_init_attr,
  3933. struct mlx5_ib_create_wq *ucmd,
  3934. struct mlx5_ib_rwq *rwq)
  3935. {
  3936. /* Sanity check RQ size before proceeding */
  3937. if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
  3938. return -EINVAL;
  3939. if (!ucmd->rq_wqe_count)
  3940. return -EINVAL;
  3941. rwq->wqe_count = ucmd->rq_wqe_count;
  3942. rwq->wqe_shift = ucmd->rq_wqe_shift;
  3943. rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
  3944. rwq->log_rq_stride = rwq->wqe_shift;
  3945. rwq->log_rq_size = ilog2(rwq->wqe_count);
  3946. return 0;
  3947. }
  3948. static int prepare_user_rq(struct ib_pd *pd,
  3949. struct ib_wq_init_attr *init_attr,
  3950. struct ib_udata *udata,
  3951. struct mlx5_ib_rwq *rwq)
  3952. {
  3953. struct mlx5_ib_dev *dev = to_mdev(pd->device);
  3954. struct mlx5_ib_create_wq ucmd = {};
  3955. int err;
  3956. size_t required_cmd_sz;
  3957. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  3958. if (udata->inlen < required_cmd_sz) {
  3959. mlx5_ib_dbg(dev, "invalid inlen\n");
  3960. return -EINVAL;
  3961. }
  3962. if (udata->inlen > sizeof(ucmd) &&
  3963. !ib_is_udata_cleared(udata, sizeof(ucmd),
  3964. udata->inlen - sizeof(ucmd))) {
  3965. mlx5_ib_dbg(dev, "inlen is not supported\n");
  3966. return -EOPNOTSUPP;
  3967. }
  3968. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  3969. mlx5_ib_dbg(dev, "copy failed\n");
  3970. return -EFAULT;
  3971. }
  3972. if (ucmd.comp_mask) {
  3973. mlx5_ib_dbg(dev, "invalid comp mask\n");
  3974. return -EOPNOTSUPP;
  3975. }
  3976. if (ucmd.reserved) {
  3977. mlx5_ib_dbg(dev, "invalid reserved\n");
  3978. return -EOPNOTSUPP;
  3979. }
  3980. err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
  3981. if (err) {
  3982. mlx5_ib_dbg(dev, "err %d\n", err);
  3983. return err;
  3984. }
  3985. err = create_user_rq(dev, pd, rwq, &ucmd);
  3986. if (err) {
  3987. mlx5_ib_dbg(dev, "err %d\n", err);
  3988. if (err)
  3989. return err;
  3990. }
  3991. rwq->user_index = ucmd.user_index;
  3992. return 0;
  3993. }
  3994. struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
  3995. struct ib_wq_init_attr *init_attr,
  3996. struct ib_udata *udata)
  3997. {
  3998. struct mlx5_ib_dev *dev;
  3999. struct mlx5_ib_rwq *rwq;
  4000. struct mlx5_ib_create_wq_resp resp = {};
  4001. size_t min_resp_len;
  4002. int err;
  4003. if (!udata)
  4004. return ERR_PTR(-ENOSYS);
  4005. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4006. if (udata->outlen && udata->outlen < min_resp_len)
  4007. return ERR_PTR(-EINVAL);
  4008. dev = to_mdev(pd->device);
  4009. switch (init_attr->wq_type) {
  4010. case IB_WQT_RQ:
  4011. rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
  4012. if (!rwq)
  4013. return ERR_PTR(-ENOMEM);
  4014. err = prepare_user_rq(pd, init_attr, udata, rwq);
  4015. if (err)
  4016. goto err;
  4017. err = create_rq(rwq, pd, init_attr);
  4018. if (err)
  4019. goto err_user_rq;
  4020. break;
  4021. default:
  4022. mlx5_ib_dbg(dev, "unsupported wq type %d\n",
  4023. init_attr->wq_type);
  4024. return ERR_PTR(-EINVAL);
  4025. }
  4026. rwq->ibwq.wq_num = rwq->core_qp.qpn;
  4027. rwq->ibwq.state = IB_WQS_RESET;
  4028. if (udata->outlen) {
  4029. resp.response_length = offsetof(typeof(resp), response_length) +
  4030. sizeof(resp.response_length);
  4031. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4032. if (err)
  4033. goto err_copy;
  4034. }
  4035. rwq->core_qp.event = mlx5_ib_wq_event;
  4036. rwq->ibwq.event_handler = init_attr->event_handler;
  4037. return &rwq->ibwq;
  4038. err_copy:
  4039. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4040. err_user_rq:
  4041. destroy_user_rq(pd, rwq);
  4042. err:
  4043. kfree(rwq);
  4044. return ERR_PTR(err);
  4045. }
  4046. int mlx5_ib_destroy_wq(struct ib_wq *wq)
  4047. {
  4048. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4049. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4050. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4051. destroy_user_rq(wq->pd, rwq);
  4052. kfree(rwq);
  4053. return 0;
  4054. }
  4055. struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
  4056. struct ib_rwq_ind_table_init_attr *init_attr,
  4057. struct ib_udata *udata)
  4058. {
  4059. struct mlx5_ib_dev *dev = to_mdev(device);
  4060. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
  4061. int sz = 1 << init_attr->log_ind_tbl_size;
  4062. struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
  4063. size_t min_resp_len;
  4064. int inlen;
  4065. int err;
  4066. int i;
  4067. u32 *in;
  4068. void *rqtc;
  4069. if (udata->inlen > 0 &&
  4070. !ib_is_udata_cleared(udata, 0,
  4071. udata->inlen))
  4072. return ERR_PTR(-EOPNOTSUPP);
  4073. if (init_attr->log_ind_tbl_size >
  4074. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
  4075. mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
  4076. init_attr->log_ind_tbl_size,
  4077. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
  4078. return ERR_PTR(-EINVAL);
  4079. }
  4080. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4081. if (udata->outlen && udata->outlen < min_resp_len)
  4082. return ERR_PTR(-EINVAL);
  4083. rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
  4084. if (!rwq_ind_tbl)
  4085. return ERR_PTR(-ENOMEM);
  4086. inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
  4087. in = mlx5_vzalloc(inlen);
  4088. if (!in) {
  4089. err = -ENOMEM;
  4090. goto err;
  4091. }
  4092. rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
  4093. MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
  4094. MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
  4095. for (i = 0; i < sz; i++)
  4096. MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
  4097. err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
  4098. kvfree(in);
  4099. if (err)
  4100. goto err;
  4101. rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
  4102. if (udata->outlen) {
  4103. resp.response_length = offsetof(typeof(resp), response_length) +
  4104. sizeof(resp.response_length);
  4105. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4106. if (err)
  4107. goto err_copy;
  4108. }
  4109. return &rwq_ind_tbl->ib_rwq_ind_tbl;
  4110. err_copy:
  4111. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4112. err:
  4113. kfree(rwq_ind_tbl);
  4114. return ERR_PTR(err);
  4115. }
  4116. int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
  4117. {
  4118. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
  4119. struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
  4120. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4121. kfree(rwq_ind_tbl);
  4122. return 0;
  4123. }
  4124. int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  4125. u32 wq_attr_mask, struct ib_udata *udata)
  4126. {
  4127. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4128. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4129. struct mlx5_ib_modify_wq ucmd = {};
  4130. size_t required_cmd_sz;
  4131. int curr_wq_state;
  4132. int wq_state;
  4133. int inlen;
  4134. int err;
  4135. void *rqc;
  4136. void *in;
  4137. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  4138. if (udata->inlen < required_cmd_sz)
  4139. return -EINVAL;
  4140. if (udata->inlen > sizeof(ucmd) &&
  4141. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4142. udata->inlen - sizeof(ucmd)))
  4143. return -EOPNOTSUPP;
  4144. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
  4145. return -EFAULT;
  4146. if (ucmd.comp_mask || ucmd.reserved)
  4147. return -EOPNOTSUPP;
  4148. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  4149. in = mlx5_vzalloc(inlen);
  4150. if (!in)
  4151. return -ENOMEM;
  4152. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  4153. curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
  4154. wq_attr->curr_wq_state : wq->state;
  4155. wq_state = (wq_attr_mask & IB_WQ_STATE) ?
  4156. wq_attr->wq_state : curr_wq_state;
  4157. if (curr_wq_state == IB_WQS_ERR)
  4158. curr_wq_state = MLX5_RQC_STATE_ERR;
  4159. if (wq_state == IB_WQS_ERR)
  4160. wq_state = MLX5_RQC_STATE_ERR;
  4161. MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
  4162. MLX5_SET(rqc, rqc, state, wq_state);
  4163. err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
  4164. kvfree(in);
  4165. if (!err)
  4166. rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
  4167. return err;
  4168. }