spi-imx.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2008 Juergen Beisert
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the
  16. * Free Software Foundation
  17. * 51 Franklin Street, Fifth Floor
  18. * Boston, MA 02110-1301, USA.
  19. */
  20. #include <linux/clk.h>
  21. #include <linux/completion.h>
  22. #include <linux/delay.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/io.h>
  29. #include <linux/irq.h>
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/slab.h>
  34. #include <linux/spi/spi.h>
  35. #include <linux/spi/spi_bitbang.h>
  36. #include <linux/types.h>
  37. #include <linux/of.h>
  38. #include <linux/of_device.h>
  39. #include <linux/of_gpio.h>
  40. #include <linux/platform_data/dma-imx.h>
  41. #include <linux/platform_data/spi-imx.h>
  42. #define DRIVER_NAME "spi_imx"
  43. #define MXC_CSPIRXDATA 0x00
  44. #define MXC_CSPITXDATA 0x04
  45. #define MXC_CSPICTRL 0x08
  46. #define MXC_CSPIINT 0x0c
  47. #define MXC_RESET 0x1c
  48. /* generic defines to abstract from the different register layouts */
  49. #define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
  50. #define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
  51. /* The maximum bytes that a sdma BD can transfer.*/
  52. #define MAX_SDMA_BD_BYTES (1 << 15)
  53. #define IMX_DMA_TIMEOUT (msecs_to_jiffies(3000))
  54. struct spi_imx_config {
  55. unsigned int speed_hz;
  56. unsigned int bpw;
  57. unsigned int mode;
  58. u8 cs;
  59. };
  60. enum spi_imx_devtype {
  61. IMX1_CSPI,
  62. IMX21_CSPI,
  63. IMX27_CSPI,
  64. IMX31_CSPI,
  65. IMX35_CSPI, /* CSPI on all i.mx except above */
  66. IMX51_ECSPI, /* ECSPI on i.mx51 and later */
  67. };
  68. struct spi_imx_data;
  69. struct spi_imx_devtype_data {
  70. void (*intctrl)(struct spi_imx_data *, int);
  71. int (*config)(struct spi_imx_data *, struct spi_imx_config *);
  72. void (*trigger)(struct spi_imx_data *);
  73. int (*rx_available)(struct spi_imx_data *);
  74. void (*reset)(struct spi_imx_data *);
  75. enum spi_imx_devtype devtype;
  76. };
  77. struct spi_imx_data {
  78. struct spi_bitbang bitbang;
  79. struct completion xfer_done;
  80. void __iomem *base;
  81. struct clk *clk_per;
  82. struct clk *clk_ipg;
  83. unsigned long spi_clk;
  84. unsigned int count;
  85. void (*tx)(struct spi_imx_data *);
  86. void (*rx)(struct spi_imx_data *);
  87. void *rx_buf;
  88. const void *tx_buf;
  89. unsigned int txfifo; /* number of words pushed in tx FIFO */
  90. /* DMA */
  91. unsigned int dma_is_inited;
  92. unsigned int dma_finished;
  93. bool usedma;
  94. u32 rx_wml;
  95. u32 tx_wml;
  96. u32 rxt_wml;
  97. struct completion dma_rx_completion;
  98. struct completion dma_tx_completion;
  99. const struct spi_imx_devtype_data *devtype_data;
  100. int chipselect[0];
  101. };
  102. static inline int is_imx27_cspi(struct spi_imx_data *d)
  103. {
  104. return d->devtype_data->devtype == IMX27_CSPI;
  105. }
  106. static inline int is_imx35_cspi(struct spi_imx_data *d)
  107. {
  108. return d->devtype_data->devtype == IMX35_CSPI;
  109. }
  110. static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
  111. {
  112. return (d->devtype_data->devtype == IMX51_ECSPI) ? 64 : 8;
  113. }
  114. #define MXC_SPI_BUF_RX(type) \
  115. static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
  116. { \
  117. unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
  118. \
  119. if (spi_imx->rx_buf) { \
  120. *(type *)spi_imx->rx_buf = val; \
  121. spi_imx->rx_buf += sizeof(type); \
  122. } \
  123. }
  124. #define MXC_SPI_BUF_TX(type) \
  125. static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
  126. { \
  127. type val = 0; \
  128. \
  129. if (spi_imx->tx_buf) { \
  130. val = *(type *)spi_imx->tx_buf; \
  131. spi_imx->tx_buf += sizeof(type); \
  132. } \
  133. \
  134. spi_imx->count -= sizeof(type); \
  135. \
  136. writel(val, spi_imx->base + MXC_CSPITXDATA); \
  137. }
  138. MXC_SPI_BUF_RX(u8)
  139. MXC_SPI_BUF_TX(u8)
  140. MXC_SPI_BUF_RX(u16)
  141. MXC_SPI_BUF_TX(u16)
  142. MXC_SPI_BUF_RX(u32)
  143. MXC_SPI_BUF_TX(u32)
  144. /* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
  145. * (which is currently not the case in this driver)
  146. */
  147. static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
  148. 256, 384, 512, 768, 1024};
  149. /* MX21, MX27 */
  150. static unsigned int spi_imx_clkdiv_1(unsigned int fin,
  151. unsigned int fspi, unsigned int max)
  152. {
  153. int i;
  154. for (i = 2; i < max; i++)
  155. if (fspi * mxc_clkdivs[i] >= fin)
  156. return i;
  157. return max;
  158. }
  159. /* MX1, MX31, MX35, MX51 CSPI */
  160. static unsigned int spi_imx_clkdiv_2(unsigned int fin,
  161. unsigned int fspi)
  162. {
  163. int i, div = 4;
  164. for (i = 0; i < 7; i++) {
  165. if (fspi * div >= fin)
  166. return i;
  167. div <<= 1;
  168. }
  169. return 7;
  170. }
  171. static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
  172. struct spi_transfer *transfer)
  173. {
  174. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  175. if (spi_imx->dma_is_inited && (transfer->len > spi_imx->rx_wml)
  176. && (transfer->len > spi_imx->tx_wml))
  177. return true;
  178. return false;
  179. }
  180. #define MX51_ECSPI_CTRL 0x08
  181. #define MX51_ECSPI_CTRL_ENABLE (1 << 0)
  182. #define MX51_ECSPI_CTRL_XCH (1 << 2)
  183. #define MX51_ECSPI_CTRL_SMC (1 << 3)
  184. #define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
  185. #define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
  186. #define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
  187. #define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
  188. #define MX51_ECSPI_CTRL_BL_OFFSET 20
  189. #define MX51_ECSPI_CONFIG 0x0c
  190. #define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
  191. #define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
  192. #define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
  193. #define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
  194. #define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
  195. #define MX51_ECSPI_INT 0x10
  196. #define MX51_ECSPI_INT_TEEN (1 << 0)
  197. #define MX51_ECSPI_INT_RREN (1 << 3)
  198. #define MX51_ECSPI_DMA 0x14
  199. #define MX51_ECSPI_DMA_TX_WML_OFFSET 0
  200. #define MX51_ECSPI_DMA_TX_WML_MASK 0x3F
  201. #define MX51_ECSPI_DMA_RX_WML_OFFSET 16
  202. #define MX51_ECSPI_DMA_RX_WML_MASK (0x3F << 16)
  203. #define MX51_ECSPI_DMA_RXT_WML_OFFSET 24
  204. #define MX51_ECSPI_DMA_RXT_WML_MASK (0x3F << 24)
  205. #define MX51_ECSPI_DMA_TEDEN_OFFSET 7
  206. #define MX51_ECSPI_DMA_RXDEN_OFFSET 23
  207. #define MX51_ECSPI_DMA_RXTDEN_OFFSET 31
  208. #define MX51_ECSPI_STAT 0x18
  209. #define MX51_ECSPI_STAT_RR (1 << 3)
  210. /* MX51 eCSPI */
  211. static unsigned int mx51_ecspi_clkdiv(unsigned int fin, unsigned int fspi,
  212. unsigned int *fres)
  213. {
  214. /*
  215. * there are two 4-bit dividers, the pre-divider divides by
  216. * $pre, the post-divider by 2^$post
  217. */
  218. unsigned int pre, post;
  219. if (unlikely(fspi > fin))
  220. return 0;
  221. post = fls(fin) - fls(fspi);
  222. if (fin > fspi << post)
  223. post++;
  224. /* now we have: (fin <= fspi << post) with post being minimal */
  225. post = max(4U, post) - 4;
  226. if (unlikely(post > 0xf)) {
  227. pr_err("%s: cannot set clock freq: %u (base freq: %u)\n",
  228. __func__, fspi, fin);
  229. return 0xff;
  230. }
  231. pre = DIV_ROUND_UP(fin, fspi << post) - 1;
  232. pr_debug("%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
  233. __func__, fin, fspi, post, pre);
  234. /* Resulting frequency for the SCLK line. */
  235. *fres = (fin / (pre + 1)) >> post;
  236. return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
  237. (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
  238. }
  239. static void __maybe_unused mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
  240. {
  241. unsigned val = 0;
  242. if (enable & MXC_INT_TE)
  243. val |= MX51_ECSPI_INT_TEEN;
  244. if (enable & MXC_INT_RR)
  245. val |= MX51_ECSPI_INT_RREN;
  246. writel(val, spi_imx->base + MX51_ECSPI_INT);
  247. }
  248. static void __maybe_unused mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
  249. {
  250. u32 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
  251. if (!spi_imx->usedma)
  252. reg |= MX51_ECSPI_CTRL_XCH;
  253. else if (!spi_imx->dma_finished)
  254. reg |= MX51_ECSPI_CTRL_SMC;
  255. else
  256. reg &= ~MX51_ECSPI_CTRL_SMC;
  257. writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
  258. }
  259. static int __maybe_unused mx51_ecspi_config(struct spi_imx_data *spi_imx,
  260. struct spi_imx_config *config)
  261. {
  262. u32 ctrl = MX51_ECSPI_CTRL_ENABLE, cfg = 0, dma = 0;
  263. u32 tx_wml_cfg, rx_wml_cfg, rxt_wml_cfg;
  264. u32 clk = config->speed_hz, delay;
  265. /*
  266. * The hardware seems to have a race condition when changing modes. The
  267. * current assumption is that the selection of the channel arrives
  268. * earlier in the hardware than the mode bits when they are written at
  269. * the same time.
  270. * So set master mode for all channels as we do not support slave mode.
  271. */
  272. ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
  273. /* set clock speed */
  274. ctrl |= mx51_ecspi_clkdiv(spi_imx->spi_clk, config->speed_hz, &clk);
  275. /* set chip select to use */
  276. ctrl |= MX51_ECSPI_CTRL_CS(config->cs);
  277. ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
  278. cfg |= MX51_ECSPI_CONFIG_SBBCTRL(config->cs);
  279. if (config->mode & SPI_CPHA)
  280. cfg |= MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
  281. if (config->mode & SPI_CPOL) {
  282. cfg |= MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
  283. cfg |= MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
  284. }
  285. if (config->mode & SPI_CS_HIGH)
  286. cfg |= MX51_ECSPI_CONFIG_SSBPOL(config->cs);
  287. writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
  288. writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
  289. /*
  290. * Wait until the changes in the configuration register CONFIGREG
  291. * propagate into the hardware. It takes exactly one tick of the
  292. * SCLK clock, but we will wait two SCLK clock just to be sure. The
  293. * effect of the delay it takes for the hardware to apply changes
  294. * is noticable if the SCLK clock run very slow. In such a case, if
  295. * the polarity of SCLK should be inverted, the GPIO ChipSelect might
  296. * be asserted before the SCLK polarity changes, which would disrupt
  297. * the SPI communication as the device on the other end would consider
  298. * the change of SCLK polarity as a clock tick already.
  299. */
  300. delay = (2 * 1000000) / clk;
  301. if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
  302. udelay(delay);
  303. else /* SCLK is _very_ slow */
  304. usleep_range(delay, delay + 10);
  305. /*
  306. * Configure the DMA register: setup the watermark
  307. * and enable DMA request.
  308. */
  309. if (spi_imx->dma_is_inited) {
  310. dma = readl(spi_imx->base + MX51_ECSPI_DMA);
  311. spi_imx->tx_wml = spi_imx_get_fifosize(spi_imx) / 2;
  312. spi_imx->rx_wml = spi_imx_get_fifosize(spi_imx) / 2;
  313. spi_imx->rxt_wml = spi_imx_get_fifosize(spi_imx) / 2;
  314. rx_wml_cfg = spi_imx->rx_wml << MX51_ECSPI_DMA_RX_WML_OFFSET;
  315. tx_wml_cfg = spi_imx->tx_wml << MX51_ECSPI_DMA_TX_WML_OFFSET;
  316. rxt_wml_cfg = spi_imx->rxt_wml << MX51_ECSPI_DMA_RXT_WML_OFFSET;
  317. dma = (dma & ~MX51_ECSPI_DMA_TX_WML_MASK
  318. & ~MX51_ECSPI_DMA_RX_WML_MASK
  319. & ~MX51_ECSPI_DMA_RXT_WML_MASK)
  320. | rx_wml_cfg | tx_wml_cfg | rxt_wml_cfg
  321. |(1 << MX51_ECSPI_DMA_TEDEN_OFFSET)
  322. |(1 << MX51_ECSPI_DMA_RXDEN_OFFSET)
  323. |(1 << MX51_ECSPI_DMA_RXTDEN_OFFSET);
  324. writel(dma, spi_imx->base + MX51_ECSPI_DMA);
  325. }
  326. return 0;
  327. }
  328. static int __maybe_unused mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
  329. {
  330. return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
  331. }
  332. static void __maybe_unused mx51_ecspi_reset(struct spi_imx_data *spi_imx)
  333. {
  334. /* drain receive buffer */
  335. while (mx51_ecspi_rx_available(spi_imx))
  336. readl(spi_imx->base + MXC_CSPIRXDATA);
  337. }
  338. #define MX31_INTREG_TEEN (1 << 0)
  339. #define MX31_INTREG_RREN (1 << 3)
  340. #define MX31_CSPICTRL_ENABLE (1 << 0)
  341. #define MX31_CSPICTRL_MASTER (1 << 1)
  342. #define MX31_CSPICTRL_XCH (1 << 2)
  343. #define MX31_CSPICTRL_POL (1 << 4)
  344. #define MX31_CSPICTRL_PHA (1 << 5)
  345. #define MX31_CSPICTRL_SSCTL (1 << 6)
  346. #define MX31_CSPICTRL_SSPOL (1 << 7)
  347. #define MX31_CSPICTRL_BC_SHIFT 8
  348. #define MX35_CSPICTRL_BL_SHIFT 20
  349. #define MX31_CSPICTRL_CS_SHIFT 24
  350. #define MX35_CSPICTRL_CS_SHIFT 12
  351. #define MX31_CSPICTRL_DR_SHIFT 16
  352. #define MX31_CSPISTATUS 0x14
  353. #define MX31_STATUS_RR (1 << 3)
  354. /* These functions also work for the i.MX35, but be aware that
  355. * the i.MX35 has a slightly different register layout for bits
  356. * we do not use here.
  357. */
  358. static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
  359. {
  360. unsigned int val = 0;
  361. if (enable & MXC_INT_TE)
  362. val |= MX31_INTREG_TEEN;
  363. if (enable & MXC_INT_RR)
  364. val |= MX31_INTREG_RREN;
  365. writel(val, spi_imx->base + MXC_CSPIINT);
  366. }
  367. static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
  368. {
  369. unsigned int reg;
  370. reg = readl(spi_imx->base + MXC_CSPICTRL);
  371. reg |= MX31_CSPICTRL_XCH;
  372. writel(reg, spi_imx->base + MXC_CSPICTRL);
  373. }
  374. static int __maybe_unused mx31_config(struct spi_imx_data *spi_imx,
  375. struct spi_imx_config *config)
  376. {
  377. unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
  378. int cs = spi_imx->chipselect[config->cs];
  379. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  380. MX31_CSPICTRL_DR_SHIFT;
  381. if (is_imx35_cspi(spi_imx)) {
  382. reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
  383. reg |= MX31_CSPICTRL_SSCTL;
  384. } else {
  385. reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
  386. }
  387. if (config->mode & SPI_CPHA)
  388. reg |= MX31_CSPICTRL_PHA;
  389. if (config->mode & SPI_CPOL)
  390. reg |= MX31_CSPICTRL_POL;
  391. if (config->mode & SPI_CS_HIGH)
  392. reg |= MX31_CSPICTRL_SSPOL;
  393. if (cs < 0)
  394. reg |= (cs + 32) <<
  395. (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
  396. MX31_CSPICTRL_CS_SHIFT);
  397. writel(reg, spi_imx->base + MXC_CSPICTRL);
  398. return 0;
  399. }
  400. static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
  401. {
  402. return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
  403. }
  404. static void __maybe_unused mx31_reset(struct spi_imx_data *spi_imx)
  405. {
  406. /* drain receive buffer */
  407. while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
  408. readl(spi_imx->base + MXC_CSPIRXDATA);
  409. }
  410. #define MX21_INTREG_RR (1 << 4)
  411. #define MX21_INTREG_TEEN (1 << 9)
  412. #define MX21_INTREG_RREN (1 << 13)
  413. #define MX21_CSPICTRL_POL (1 << 5)
  414. #define MX21_CSPICTRL_PHA (1 << 6)
  415. #define MX21_CSPICTRL_SSPOL (1 << 8)
  416. #define MX21_CSPICTRL_XCH (1 << 9)
  417. #define MX21_CSPICTRL_ENABLE (1 << 10)
  418. #define MX21_CSPICTRL_MASTER (1 << 11)
  419. #define MX21_CSPICTRL_DR_SHIFT 14
  420. #define MX21_CSPICTRL_CS_SHIFT 19
  421. static void __maybe_unused mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
  422. {
  423. unsigned int val = 0;
  424. if (enable & MXC_INT_TE)
  425. val |= MX21_INTREG_TEEN;
  426. if (enable & MXC_INT_RR)
  427. val |= MX21_INTREG_RREN;
  428. writel(val, spi_imx->base + MXC_CSPIINT);
  429. }
  430. static void __maybe_unused mx21_trigger(struct spi_imx_data *spi_imx)
  431. {
  432. unsigned int reg;
  433. reg = readl(spi_imx->base + MXC_CSPICTRL);
  434. reg |= MX21_CSPICTRL_XCH;
  435. writel(reg, spi_imx->base + MXC_CSPICTRL);
  436. }
  437. static int __maybe_unused mx21_config(struct spi_imx_data *spi_imx,
  438. struct spi_imx_config *config)
  439. {
  440. unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
  441. int cs = spi_imx->chipselect[config->cs];
  442. unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
  443. reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
  444. MX21_CSPICTRL_DR_SHIFT;
  445. reg |= config->bpw - 1;
  446. if (config->mode & SPI_CPHA)
  447. reg |= MX21_CSPICTRL_PHA;
  448. if (config->mode & SPI_CPOL)
  449. reg |= MX21_CSPICTRL_POL;
  450. if (config->mode & SPI_CS_HIGH)
  451. reg |= MX21_CSPICTRL_SSPOL;
  452. if (cs < 0)
  453. reg |= (cs + 32) << MX21_CSPICTRL_CS_SHIFT;
  454. writel(reg, spi_imx->base + MXC_CSPICTRL);
  455. return 0;
  456. }
  457. static int __maybe_unused mx21_rx_available(struct spi_imx_data *spi_imx)
  458. {
  459. return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
  460. }
  461. static void __maybe_unused mx21_reset(struct spi_imx_data *spi_imx)
  462. {
  463. writel(1, spi_imx->base + MXC_RESET);
  464. }
  465. #define MX1_INTREG_RR (1 << 3)
  466. #define MX1_INTREG_TEEN (1 << 8)
  467. #define MX1_INTREG_RREN (1 << 11)
  468. #define MX1_CSPICTRL_POL (1 << 4)
  469. #define MX1_CSPICTRL_PHA (1 << 5)
  470. #define MX1_CSPICTRL_XCH (1 << 8)
  471. #define MX1_CSPICTRL_ENABLE (1 << 9)
  472. #define MX1_CSPICTRL_MASTER (1 << 10)
  473. #define MX1_CSPICTRL_DR_SHIFT 13
  474. static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
  475. {
  476. unsigned int val = 0;
  477. if (enable & MXC_INT_TE)
  478. val |= MX1_INTREG_TEEN;
  479. if (enable & MXC_INT_RR)
  480. val |= MX1_INTREG_RREN;
  481. writel(val, spi_imx->base + MXC_CSPIINT);
  482. }
  483. static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
  484. {
  485. unsigned int reg;
  486. reg = readl(spi_imx->base + MXC_CSPICTRL);
  487. reg |= MX1_CSPICTRL_XCH;
  488. writel(reg, spi_imx->base + MXC_CSPICTRL);
  489. }
  490. static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
  491. struct spi_imx_config *config)
  492. {
  493. unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
  494. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  495. MX1_CSPICTRL_DR_SHIFT;
  496. reg |= config->bpw - 1;
  497. if (config->mode & SPI_CPHA)
  498. reg |= MX1_CSPICTRL_PHA;
  499. if (config->mode & SPI_CPOL)
  500. reg |= MX1_CSPICTRL_POL;
  501. writel(reg, spi_imx->base + MXC_CSPICTRL);
  502. return 0;
  503. }
  504. static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
  505. {
  506. return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
  507. }
  508. static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
  509. {
  510. writel(1, spi_imx->base + MXC_RESET);
  511. }
  512. static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
  513. .intctrl = mx1_intctrl,
  514. .config = mx1_config,
  515. .trigger = mx1_trigger,
  516. .rx_available = mx1_rx_available,
  517. .reset = mx1_reset,
  518. .devtype = IMX1_CSPI,
  519. };
  520. static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
  521. .intctrl = mx21_intctrl,
  522. .config = mx21_config,
  523. .trigger = mx21_trigger,
  524. .rx_available = mx21_rx_available,
  525. .reset = mx21_reset,
  526. .devtype = IMX21_CSPI,
  527. };
  528. static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
  529. /* i.mx27 cspi shares the functions with i.mx21 one */
  530. .intctrl = mx21_intctrl,
  531. .config = mx21_config,
  532. .trigger = mx21_trigger,
  533. .rx_available = mx21_rx_available,
  534. .reset = mx21_reset,
  535. .devtype = IMX27_CSPI,
  536. };
  537. static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
  538. .intctrl = mx31_intctrl,
  539. .config = mx31_config,
  540. .trigger = mx31_trigger,
  541. .rx_available = mx31_rx_available,
  542. .reset = mx31_reset,
  543. .devtype = IMX31_CSPI,
  544. };
  545. static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
  546. /* i.mx35 and later cspi shares the functions with i.mx31 one */
  547. .intctrl = mx31_intctrl,
  548. .config = mx31_config,
  549. .trigger = mx31_trigger,
  550. .rx_available = mx31_rx_available,
  551. .reset = mx31_reset,
  552. .devtype = IMX35_CSPI,
  553. };
  554. static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
  555. .intctrl = mx51_ecspi_intctrl,
  556. .config = mx51_ecspi_config,
  557. .trigger = mx51_ecspi_trigger,
  558. .rx_available = mx51_ecspi_rx_available,
  559. .reset = mx51_ecspi_reset,
  560. .devtype = IMX51_ECSPI,
  561. };
  562. static struct platform_device_id spi_imx_devtype[] = {
  563. {
  564. .name = "imx1-cspi",
  565. .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
  566. }, {
  567. .name = "imx21-cspi",
  568. .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
  569. }, {
  570. .name = "imx27-cspi",
  571. .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
  572. }, {
  573. .name = "imx31-cspi",
  574. .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
  575. }, {
  576. .name = "imx35-cspi",
  577. .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
  578. }, {
  579. .name = "imx51-ecspi",
  580. .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
  581. }, {
  582. /* sentinel */
  583. }
  584. };
  585. static const struct of_device_id spi_imx_dt_ids[] = {
  586. { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
  587. { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
  588. { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
  589. { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
  590. { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
  591. { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
  592. { /* sentinel */ }
  593. };
  594. MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
  595. static void spi_imx_chipselect(struct spi_device *spi, int is_active)
  596. {
  597. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  598. int gpio = spi_imx->chipselect[spi->chip_select];
  599. int active = is_active != BITBANG_CS_INACTIVE;
  600. int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
  601. if (!gpio_is_valid(gpio))
  602. return;
  603. gpio_set_value(gpio, dev_is_lowactive ^ active);
  604. }
  605. static void spi_imx_push(struct spi_imx_data *spi_imx)
  606. {
  607. while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
  608. if (!spi_imx->count)
  609. break;
  610. spi_imx->tx(spi_imx);
  611. spi_imx->txfifo++;
  612. }
  613. spi_imx->devtype_data->trigger(spi_imx);
  614. }
  615. static irqreturn_t spi_imx_isr(int irq, void *dev_id)
  616. {
  617. struct spi_imx_data *spi_imx = dev_id;
  618. while (spi_imx->devtype_data->rx_available(spi_imx)) {
  619. spi_imx->rx(spi_imx);
  620. spi_imx->txfifo--;
  621. }
  622. if (spi_imx->count) {
  623. spi_imx_push(spi_imx);
  624. return IRQ_HANDLED;
  625. }
  626. if (spi_imx->txfifo) {
  627. /* No data left to push, but still waiting for rx data,
  628. * enable receive data available interrupt.
  629. */
  630. spi_imx->devtype_data->intctrl(
  631. spi_imx, MXC_INT_RR);
  632. return IRQ_HANDLED;
  633. }
  634. spi_imx->devtype_data->intctrl(spi_imx, 0);
  635. complete(&spi_imx->xfer_done);
  636. return IRQ_HANDLED;
  637. }
  638. static int spi_imx_setupxfer(struct spi_device *spi,
  639. struct spi_transfer *t)
  640. {
  641. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  642. struct spi_imx_config config;
  643. config.bpw = t ? t->bits_per_word : spi->bits_per_word;
  644. config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
  645. config.mode = spi->mode;
  646. config.cs = spi->chip_select;
  647. if (!config.speed_hz)
  648. config.speed_hz = spi->max_speed_hz;
  649. if (!config.bpw)
  650. config.bpw = spi->bits_per_word;
  651. /* Initialize the functions for transfer */
  652. if (config.bpw <= 8) {
  653. spi_imx->rx = spi_imx_buf_rx_u8;
  654. spi_imx->tx = spi_imx_buf_tx_u8;
  655. } else if (config.bpw <= 16) {
  656. spi_imx->rx = spi_imx_buf_rx_u16;
  657. spi_imx->tx = spi_imx_buf_tx_u16;
  658. } else {
  659. spi_imx->rx = spi_imx_buf_rx_u32;
  660. spi_imx->tx = spi_imx_buf_tx_u32;
  661. }
  662. spi_imx->devtype_data->config(spi_imx, &config);
  663. return 0;
  664. }
  665. static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
  666. {
  667. struct spi_master *master = spi_imx->bitbang.master;
  668. if (master->dma_rx) {
  669. dma_release_channel(master->dma_rx);
  670. master->dma_rx = NULL;
  671. }
  672. if (master->dma_tx) {
  673. dma_release_channel(master->dma_tx);
  674. master->dma_tx = NULL;
  675. }
  676. spi_imx->dma_is_inited = 0;
  677. }
  678. static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
  679. struct spi_master *master,
  680. const struct resource *res)
  681. {
  682. struct dma_slave_config slave_config = {};
  683. int ret;
  684. /* Prepare for TX DMA: */
  685. master->dma_tx = dma_request_slave_channel(dev, "tx");
  686. if (!master->dma_tx) {
  687. dev_err(dev, "cannot get the TX DMA channel!\n");
  688. ret = -EINVAL;
  689. goto err;
  690. }
  691. slave_config.direction = DMA_MEM_TO_DEV;
  692. slave_config.dst_addr = res->start + MXC_CSPITXDATA;
  693. slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  694. slave_config.dst_maxburst = spi_imx_get_fifosize(spi_imx) / 2;
  695. ret = dmaengine_slave_config(master->dma_tx, &slave_config);
  696. if (ret) {
  697. dev_err(dev, "error in TX dma configuration.\n");
  698. goto err;
  699. }
  700. /* Prepare for RX : */
  701. master->dma_rx = dma_request_slave_channel(dev, "rx");
  702. if (!master->dma_rx) {
  703. dev_dbg(dev, "cannot get the DMA channel.\n");
  704. ret = -EINVAL;
  705. goto err;
  706. }
  707. slave_config.direction = DMA_DEV_TO_MEM;
  708. slave_config.src_addr = res->start + MXC_CSPIRXDATA;
  709. slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  710. slave_config.src_maxburst = spi_imx_get_fifosize(spi_imx) / 2;
  711. ret = dmaengine_slave_config(master->dma_rx, &slave_config);
  712. if (ret) {
  713. dev_err(dev, "error in RX dma configuration.\n");
  714. goto err;
  715. }
  716. init_completion(&spi_imx->dma_rx_completion);
  717. init_completion(&spi_imx->dma_tx_completion);
  718. master->can_dma = spi_imx_can_dma;
  719. master->max_dma_len = MAX_SDMA_BD_BYTES;
  720. spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
  721. SPI_MASTER_MUST_TX;
  722. spi_imx->dma_is_inited = 1;
  723. return 0;
  724. err:
  725. spi_imx_sdma_exit(spi_imx);
  726. return ret;
  727. }
  728. static void spi_imx_dma_rx_callback(void *cookie)
  729. {
  730. struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
  731. complete(&spi_imx->dma_rx_completion);
  732. }
  733. static void spi_imx_dma_tx_callback(void *cookie)
  734. {
  735. struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
  736. complete(&spi_imx->dma_tx_completion);
  737. }
  738. static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
  739. struct spi_transfer *transfer)
  740. {
  741. struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
  742. int ret;
  743. unsigned long timeout;
  744. u32 dma;
  745. int left;
  746. struct spi_master *master = spi_imx->bitbang.master;
  747. struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
  748. if (tx) {
  749. desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
  750. tx->sgl, tx->nents, DMA_TO_DEVICE,
  751. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  752. if (!desc_tx)
  753. goto no_dma;
  754. desc_tx->callback = spi_imx_dma_tx_callback;
  755. desc_tx->callback_param = (void *)spi_imx;
  756. dmaengine_submit(desc_tx);
  757. }
  758. if (rx) {
  759. desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
  760. rx->sgl, rx->nents, DMA_FROM_DEVICE,
  761. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  762. if (!desc_rx)
  763. goto no_dma;
  764. desc_rx->callback = spi_imx_dma_rx_callback;
  765. desc_rx->callback_param = (void *)spi_imx;
  766. dmaengine_submit(desc_rx);
  767. }
  768. reinit_completion(&spi_imx->dma_rx_completion);
  769. reinit_completion(&spi_imx->dma_tx_completion);
  770. /* Trigger the cspi module. */
  771. spi_imx->dma_finished = 0;
  772. dma = readl(spi_imx->base + MX51_ECSPI_DMA);
  773. dma = dma & (~MX51_ECSPI_DMA_RXT_WML_MASK);
  774. /* Change RX_DMA_LENGTH trigger dma fetch tail data */
  775. left = transfer->len % spi_imx->rxt_wml;
  776. if (left)
  777. writel(dma | (left << MX51_ECSPI_DMA_RXT_WML_OFFSET),
  778. spi_imx->base + MX51_ECSPI_DMA);
  779. spi_imx->devtype_data->trigger(spi_imx);
  780. dma_async_issue_pending(master->dma_tx);
  781. dma_async_issue_pending(master->dma_rx);
  782. /* Wait SDMA to finish the data transfer.*/
  783. timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
  784. IMX_DMA_TIMEOUT);
  785. if (!timeout) {
  786. pr_warn("%s %s: I/O Error in DMA TX\n",
  787. dev_driver_string(&master->dev),
  788. dev_name(&master->dev));
  789. dmaengine_terminate_all(master->dma_tx);
  790. } else {
  791. timeout = wait_for_completion_timeout(
  792. &spi_imx->dma_rx_completion, IMX_DMA_TIMEOUT);
  793. if (!timeout) {
  794. pr_warn("%s %s: I/O Error in DMA RX\n",
  795. dev_driver_string(&master->dev),
  796. dev_name(&master->dev));
  797. spi_imx->devtype_data->reset(spi_imx);
  798. dmaengine_terminate_all(master->dma_rx);
  799. }
  800. writel(dma |
  801. spi_imx->rxt_wml << MX51_ECSPI_DMA_RXT_WML_OFFSET,
  802. spi_imx->base + MX51_ECSPI_DMA);
  803. }
  804. spi_imx->dma_finished = 1;
  805. spi_imx->devtype_data->trigger(spi_imx);
  806. if (!timeout)
  807. ret = -ETIMEDOUT;
  808. else
  809. ret = transfer->len;
  810. return ret;
  811. no_dma:
  812. pr_warn_once("%s %s: DMA not available, falling back to PIO\n",
  813. dev_driver_string(&master->dev),
  814. dev_name(&master->dev));
  815. return -EAGAIN;
  816. }
  817. static int spi_imx_pio_transfer(struct spi_device *spi,
  818. struct spi_transfer *transfer)
  819. {
  820. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  821. spi_imx->tx_buf = transfer->tx_buf;
  822. spi_imx->rx_buf = transfer->rx_buf;
  823. spi_imx->count = transfer->len;
  824. spi_imx->txfifo = 0;
  825. reinit_completion(&spi_imx->xfer_done);
  826. spi_imx_push(spi_imx);
  827. spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
  828. wait_for_completion(&spi_imx->xfer_done);
  829. return transfer->len;
  830. }
  831. static int spi_imx_transfer(struct spi_device *spi,
  832. struct spi_transfer *transfer)
  833. {
  834. int ret;
  835. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  836. if (spi_imx->bitbang.master->can_dma &&
  837. spi_imx_can_dma(spi_imx->bitbang.master, spi, transfer)) {
  838. spi_imx->usedma = true;
  839. ret = spi_imx_dma_transfer(spi_imx, transfer);
  840. if (ret != -EAGAIN)
  841. return ret;
  842. }
  843. spi_imx->usedma = false;
  844. return spi_imx_pio_transfer(spi, transfer);
  845. }
  846. static int spi_imx_setup(struct spi_device *spi)
  847. {
  848. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  849. int gpio = spi_imx->chipselect[spi->chip_select];
  850. dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
  851. spi->mode, spi->bits_per_word, spi->max_speed_hz);
  852. if (gpio_is_valid(gpio))
  853. gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
  854. spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
  855. return 0;
  856. }
  857. static void spi_imx_cleanup(struct spi_device *spi)
  858. {
  859. }
  860. static int
  861. spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
  862. {
  863. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  864. int ret;
  865. ret = clk_enable(spi_imx->clk_per);
  866. if (ret)
  867. return ret;
  868. ret = clk_enable(spi_imx->clk_ipg);
  869. if (ret) {
  870. clk_disable(spi_imx->clk_per);
  871. return ret;
  872. }
  873. return 0;
  874. }
  875. static int
  876. spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
  877. {
  878. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  879. clk_disable(spi_imx->clk_ipg);
  880. clk_disable(spi_imx->clk_per);
  881. return 0;
  882. }
  883. static int spi_imx_probe(struct platform_device *pdev)
  884. {
  885. struct device_node *np = pdev->dev.of_node;
  886. const struct of_device_id *of_id =
  887. of_match_device(spi_imx_dt_ids, &pdev->dev);
  888. struct spi_imx_master *mxc_platform_info =
  889. dev_get_platdata(&pdev->dev);
  890. struct spi_master *master;
  891. struct spi_imx_data *spi_imx;
  892. struct resource *res;
  893. int i, ret, num_cs, irq;
  894. if (!np && !mxc_platform_info) {
  895. dev_err(&pdev->dev, "can't get the platform data\n");
  896. return -EINVAL;
  897. }
  898. ret = of_property_read_u32(np, "fsl,spi-num-chipselects", &num_cs);
  899. if (ret < 0) {
  900. if (mxc_platform_info)
  901. num_cs = mxc_platform_info->num_chipselect;
  902. else
  903. return ret;
  904. }
  905. master = spi_alloc_master(&pdev->dev,
  906. sizeof(struct spi_imx_data) + sizeof(int) * num_cs);
  907. if (!master)
  908. return -ENOMEM;
  909. platform_set_drvdata(pdev, master);
  910. master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
  911. master->bus_num = pdev->id;
  912. master->num_chipselect = num_cs;
  913. spi_imx = spi_master_get_devdata(master);
  914. spi_imx->bitbang.master = master;
  915. for (i = 0; i < master->num_chipselect; i++) {
  916. int cs_gpio = of_get_named_gpio(np, "cs-gpios", i);
  917. if (!gpio_is_valid(cs_gpio) && mxc_platform_info)
  918. cs_gpio = mxc_platform_info->chipselect[i];
  919. spi_imx->chipselect[i] = cs_gpio;
  920. if (!gpio_is_valid(cs_gpio))
  921. continue;
  922. ret = devm_gpio_request(&pdev->dev, spi_imx->chipselect[i],
  923. DRIVER_NAME);
  924. if (ret) {
  925. dev_err(&pdev->dev, "can't get cs gpios\n");
  926. goto out_master_put;
  927. }
  928. }
  929. spi_imx->bitbang.chipselect = spi_imx_chipselect;
  930. spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
  931. spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
  932. spi_imx->bitbang.master->setup = spi_imx_setup;
  933. spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
  934. spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
  935. spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
  936. spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  937. init_completion(&spi_imx->xfer_done);
  938. spi_imx->devtype_data = of_id ? of_id->data :
  939. (struct spi_imx_devtype_data *) pdev->id_entry->driver_data;
  940. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  941. spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
  942. if (IS_ERR(spi_imx->base)) {
  943. ret = PTR_ERR(spi_imx->base);
  944. goto out_master_put;
  945. }
  946. irq = platform_get_irq(pdev, 0);
  947. if (irq < 0) {
  948. ret = irq;
  949. goto out_master_put;
  950. }
  951. ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
  952. dev_name(&pdev->dev), spi_imx);
  953. if (ret) {
  954. dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
  955. goto out_master_put;
  956. }
  957. spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  958. if (IS_ERR(spi_imx->clk_ipg)) {
  959. ret = PTR_ERR(spi_imx->clk_ipg);
  960. goto out_master_put;
  961. }
  962. spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
  963. if (IS_ERR(spi_imx->clk_per)) {
  964. ret = PTR_ERR(spi_imx->clk_per);
  965. goto out_master_put;
  966. }
  967. ret = clk_prepare_enable(spi_imx->clk_per);
  968. if (ret)
  969. goto out_master_put;
  970. ret = clk_prepare_enable(spi_imx->clk_ipg);
  971. if (ret)
  972. goto out_put_per;
  973. spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
  974. /*
  975. * Only validated on i.mx6 now, can remove the constrain if validated on
  976. * other chips.
  977. */
  978. if (spi_imx->devtype_data == &imx51_ecspi_devtype_data
  979. && spi_imx_sdma_init(&pdev->dev, spi_imx, master, res))
  980. dev_err(&pdev->dev, "dma setup error,use pio instead\n");
  981. spi_imx->devtype_data->reset(spi_imx);
  982. spi_imx->devtype_data->intctrl(spi_imx, 0);
  983. master->dev.of_node = pdev->dev.of_node;
  984. ret = spi_bitbang_start(&spi_imx->bitbang);
  985. if (ret) {
  986. dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
  987. goto out_clk_put;
  988. }
  989. dev_info(&pdev->dev, "probed\n");
  990. clk_disable(spi_imx->clk_ipg);
  991. clk_disable(spi_imx->clk_per);
  992. return ret;
  993. out_clk_put:
  994. clk_disable_unprepare(spi_imx->clk_ipg);
  995. out_put_per:
  996. clk_disable_unprepare(spi_imx->clk_per);
  997. out_master_put:
  998. spi_master_put(master);
  999. return ret;
  1000. }
  1001. static int spi_imx_remove(struct platform_device *pdev)
  1002. {
  1003. struct spi_master *master = platform_get_drvdata(pdev);
  1004. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  1005. spi_bitbang_stop(&spi_imx->bitbang);
  1006. writel(0, spi_imx->base + MXC_CSPICTRL);
  1007. clk_unprepare(spi_imx->clk_ipg);
  1008. clk_unprepare(spi_imx->clk_per);
  1009. spi_imx_sdma_exit(spi_imx);
  1010. spi_master_put(master);
  1011. return 0;
  1012. }
  1013. static struct platform_driver spi_imx_driver = {
  1014. .driver = {
  1015. .name = DRIVER_NAME,
  1016. .of_match_table = spi_imx_dt_ids,
  1017. },
  1018. .id_table = spi_imx_devtype,
  1019. .probe = spi_imx_probe,
  1020. .remove = spi_imx_remove,
  1021. };
  1022. module_platform_driver(spi_imx_driver);
  1023. MODULE_DESCRIPTION("SPI Master Controller driver");
  1024. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  1025. MODULE_LICENSE("GPL");
  1026. MODULE_ALIAS("platform:" DRIVER_NAME);