gpio-f7188x.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523
  1. /*
  2. * GPIO driver for Fintek Super-I/O F71869, F71869A, F71882, F71889 and F81866
  3. *
  4. * Copyright (C) 2010-2013 LaCie
  5. *
  6. * Author: Simon Guinot <simon.guinot@sequanux.org>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/io.h>
  17. #include <linux/gpio/driver.h>
  18. #include <linux/bitops.h>
  19. #define DRVNAME "gpio-f7188x"
  20. /*
  21. * Super-I/O registers
  22. */
  23. #define SIO_LDSEL 0x07 /* Logical device select */
  24. #define SIO_DEVID 0x20 /* Device ID (2 bytes) */
  25. #define SIO_DEVREV 0x22 /* Device revision */
  26. #define SIO_MANID 0x23 /* Fintek ID (2 bytes) */
  27. #define SIO_LD_GPIO 0x06 /* GPIO logical device */
  28. #define SIO_UNLOCK_KEY 0x87 /* Key to enable Super-I/O */
  29. #define SIO_LOCK_KEY 0xAA /* Key to disable Super-I/O */
  30. #define SIO_FINTEK_ID 0x1934 /* Manufacturer ID */
  31. #define SIO_F71869_ID 0x0814 /* F71869 chipset ID */
  32. #define SIO_F71869A_ID 0x1007 /* F71869A chipset ID */
  33. #define SIO_F71882_ID 0x0541 /* F71882 chipset ID */
  34. #define SIO_F71889_ID 0x0909 /* F71889 chipset ID */
  35. #define SIO_F81866_ID 0x1010 /* F81866 chipset ID */
  36. enum chips { f71869, f71869a, f71882fg, f71889f, f81866 };
  37. static const char * const f7188x_names[] = {
  38. "f71869",
  39. "f71869a",
  40. "f71882fg",
  41. "f71889f",
  42. "f81866",
  43. };
  44. struct f7188x_sio {
  45. int addr;
  46. enum chips type;
  47. };
  48. struct f7188x_gpio_bank {
  49. struct gpio_chip chip;
  50. unsigned int regbase;
  51. struct f7188x_gpio_data *data;
  52. };
  53. struct f7188x_gpio_data {
  54. struct f7188x_sio *sio;
  55. int nr_bank;
  56. struct f7188x_gpio_bank *bank;
  57. };
  58. /*
  59. * Super-I/O functions.
  60. */
  61. static inline int superio_inb(int base, int reg)
  62. {
  63. outb(reg, base);
  64. return inb(base + 1);
  65. }
  66. static int superio_inw(int base, int reg)
  67. {
  68. int val;
  69. outb(reg++, base);
  70. val = inb(base + 1) << 8;
  71. outb(reg, base);
  72. val |= inb(base + 1);
  73. return val;
  74. }
  75. static inline void superio_outb(int base, int reg, int val)
  76. {
  77. outb(reg, base);
  78. outb(val, base + 1);
  79. }
  80. static inline int superio_enter(int base)
  81. {
  82. /* Don't step on other drivers' I/O space by accident. */
  83. if (!request_muxed_region(base, 2, DRVNAME)) {
  84. pr_err(DRVNAME "I/O address 0x%04x already in use\n", base);
  85. return -EBUSY;
  86. }
  87. /* According to the datasheet the key must be send twice. */
  88. outb(SIO_UNLOCK_KEY, base);
  89. outb(SIO_UNLOCK_KEY, base);
  90. return 0;
  91. }
  92. static inline void superio_select(int base, int ld)
  93. {
  94. outb(SIO_LDSEL, base);
  95. outb(ld, base + 1);
  96. }
  97. static inline void superio_exit(int base)
  98. {
  99. outb(SIO_LOCK_KEY, base);
  100. release_region(base, 2);
  101. }
  102. /*
  103. * GPIO chip.
  104. */
  105. static int f7188x_gpio_direction_in(struct gpio_chip *chip, unsigned offset);
  106. static int f7188x_gpio_get(struct gpio_chip *chip, unsigned offset);
  107. static int f7188x_gpio_direction_out(struct gpio_chip *chip,
  108. unsigned offset, int value);
  109. static void f7188x_gpio_set(struct gpio_chip *chip, unsigned offset, int value);
  110. static int f7188x_gpio_set_single_ended(struct gpio_chip *gc,
  111. unsigned offset,
  112. enum single_ended_mode mode);
  113. #define F7188X_GPIO_BANK(_base, _ngpio, _regbase) \
  114. { \
  115. .chip = { \
  116. .label = DRVNAME, \
  117. .owner = THIS_MODULE, \
  118. .direction_input = f7188x_gpio_direction_in, \
  119. .get = f7188x_gpio_get, \
  120. .direction_output = f7188x_gpio_direction_out, \
  121. .set = f7188x_gpio_set, \
  122. .set_single_ended = f7188x_gpio_set_single_ended, \
  123. .base = _base, \
  124. .ngpio = _ngpio, \
  125. .can_sleep = true, \
  126. }, \
  127. .regbase = _regbase, \
  128. }
  129. #define gpio_dir(base) (base + 0)
  130. #define gpio_data_out(base) (base + 1)
  131. #define gpio_data_in(base) (base + 2)
  132. /* Output mode register (0:open drain 1:push-pull). */
  133. #define gpio_out_mode(base) (base + 3)
  134. static struct f7188x_gpio_bank f71869_gpio_bank[] = {
  135. F7188X_GPIO_BANK(0, 6, 0xF0),
  136. F7188X_GPIO_BANK(10, 8, 0xE0),
  137. F7188X_GPIO_BANK(20, 8, 0xD0),
  138. F7188X_GPIO_BANK(30, 8, 0xC0),
  139. F7188X_GPIO_BANK(40, 8, 0xB0),
  140. F7188X_GPIO_BANK(50, 5, 0xA0),
  141. F7188X_GPIO_BANK(60, 6, 0x90),
  142. };
  143. static struct f7188x_gpio_bank f71869a_gpio_bank[] = {
  144. F7188X_GPIO_BANK(0, 6, 0xF0),
  145. F7188X_GPIO_BANK(10, 8, 0xE0),
  146. F7188X_GPIO_BANK(20, 8, 0xD0),
  147. F7188X_GPIO_BANK(30, 8, 0xC0),
  148. F7188X_GPIO_BANK(40, 8, 0xB0),
  149. F7188X_GPIO_BANK(50, 5, 0xA0),
  150. F7188X_GPIO_BANK(60, 8, 0x90),
  151. F7188X_GPIO_BANK(70, 8, 0x80),
  152. };
  153. static struct f7188x_gpio_bank f71882_gpio_bank[] = {
  154. F7188X_GPIO_BANK(0, 8, 0xF0),
  155. F7188X_GPIO_BANK(10, 8, 0xE0),
  156. F7188X_GPIO_BANK(20, 8, 0xD0),
  157. F7188X_GPIO_BANK(30, 4, 0xC0),
  158. F7188X_GPIO_BANK(40, 4, 0xB0),
  159. };
  160. static struct f7188x_gpio_bank f71889_gpio_bank[] = {
  161. F7188X_GPIO_BANK(0, 7, 0xF0),
  162. F7188X_GPIO_BANK(10, 7, 0xE0),
  163. F7188X_GPIO_BANK(20, 8, 0xD0),
  164. F7188X_GPIO_BANK(30, 8, 0xC0),
  165. F7188X_GPIO_BANK(40, 8, 0xB0),
  166. F7188X_GPIO_BANK(50, 5, 0xA0),
  167. F7188X_GPIO_BANK(60, 8, 0x90),
  168. F7188X_GPIO_BANK(70, 8, 0x80),
  169. };
  170. static struct f7188x_gpio_bank f81866_gpio_bank[] = {
  171. F7188X_GPIO_BANK(0, 8, 0xF0),
  172. F7188X_GPIO_BANK(10, 8, 0xE0),
  173. F7188X_GPIO_BANK(20, 8, 0xD0),
  174. F7188X_GPIO_BANK(30, 8, 0xC0),
  175. F7188X_GPIO_BANK(40, 8, 0xB0),
  176. F7188X_GPIO_BANK(50, 8, 0xA0),
  177. F7188X_GPIO_BANK(60, 8, 0x90),
  178. F7188X_GPIO_BANK(70, 8, 0x80),
  179. F7188X_GPIO_BANK(80, 8, 0x88),
  180. };
  181. static int f7188x_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  182. {
  183. int err;
  184. struct f7188x_gpio_bank *bank = gpiochip_get_data(chip);
  185. struct f7188x_sio *sio = bank->data->sio;
  186. u8 dir;
  187. err = superio_enter(sio->addr);
  188. if (err)
  189. return err;
  190. superio_select(sio->addr, SIO_LD_GPIO);
  191. dir = superio_inb(sio->addr, gpio_dir(bank->regbase));
  192. dir &= ~BIT(offset);
  193. superio_outb(sio->addr, gpio_dir(bank->regbase), dir);
  194. superio_exit(sio->addr);
  195. return 0;
  196. }
  197. static int f7188x_gpio_get(struct gpio_chip *chip, unsigned offset)
  198. {
  199. int err;
  200. struct f7188x_gpio_bank *bank = gpiochip_get_data(chip);
  201. struct f7188x_sio *sio = bank->data->sio;
  202. u8 dir, data;
  203. err = superio_enter(sio->addr);
  204. if (err)
  205. return err;
  206. superio_select(sio->addr, SIO_LD_GPIO);
  207. dir = superio_inb(sio->addr, gpio_dir(bank->regbase));
  208. dir = !!(dir & BIT(offset));
  209. if (dir)
  210. data = superio_inb(sio->addr, gpio_data_out(bank->regbase));
  211. else
  212. data = superio_inb(sio->addr, gpio_data_in(bank->regbase));
  213. superio_exit(sio->addr);
  214. return !!(data & BIT(offset));
  215. }
  216. static int f7188x_gpio_direction_out(struct gpio_chip *chip,
  217. unsigned offset, int value)
  218. {
  219. int err;
  220. struct f7188x_gpio_bank *bank = gpiochip_get_data(chip);
  221. struct f7188x_sio *sio = bank->data->sio;
  222. u8 dir, data_out;
  223. err = superio_enter(sio->addr);
  224. if (err)
  225. return err;
  226. superio_select(sio->addr, SIO_LD_GPIO);
  227. data_out = superio_inb(sio->addr, gpio_data_out(bank->regbase));
  228. if (value)
  229. data_out |= BIT(offset);
  230. else
  231. data_out &= ~BIT(offset);
  232. superio_outb(sio->addr, gpio_data_out(bank->regbase), data_out);
  233. dir = superio_inb(sio->addr, gpio_dir(bank->regbase));
  234. dir |= BIT(offset);
  235. superio_outb(sio->addr, gpio_dir(bank->regbase), dir);
  236. superio_exit(sio->addr);
  237. return 0;
  238. }
  239. static void f7188x_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  240. {
  241. int err;
  242. struct f7188x_gpio_bank *bank = gpiochip_get_data(chip);
  243. struct f7188x_sio *sio = bank->data->sio;
  244. u8 data_out;
  245. err = superio_enter(sio->addr);
  246. if (err)
  247. return;
  248. superio_select(sio->addr, SIO_LD_GPIO);
  249. data_out = superio_inb(sio->addr, gpio_data_out(bank->regbase));
  250. if (value)
  251. data_out |= BIT(offset);
  252. else
  253. data_out &= ~BIT(offset);
  254. superio_outb(sio->addr, gpio_data_out(bank->regbase), data_out);
  255. superio_exit(sio->addr);
  256. }
  257. static int f7188x_gpio_set_single_ended(struct gpio_chip *chip,
  258. unsigned offset,
  259. enum single_ended_mode mode)
  260. {
  261. int err;
  262. struct f7188x_gpio_bank *bank = gpiochip_get_data(chip);
  263. struct f7188x_sio *sio = bank->data->sio;
  264. u8 data;
  265. if (mode != LINE_MODE_OPEN_DRAIN &&
  266. mode != LINE_MODE_PUSH_PULL)
  267. return -ENOTSUPP;
  268. err = superio_enter(sio->addr);
  269. if (err)
  270. return err;
  271. superio_select(sio->addr, SIO_LD_GPIO);
  272. data = superio_inb(sio->addr, gpio_out_mode(bank->regbase));
  273. if (mode == LINE_MODE_OPEN_DRAIN)
  274. data &= ~BIT(offset);
  275. else
  276. data |= BIT(offset);
  277. superio_outb(sio->addr, gpio_out_mode(bank->regbase), data);
  278. superio_exit(sio->addr);
  279. return 0;
  280. }
  281. /*
  282. * Platform device and driver.
  283. */
  284. static int f7188x_gpio_probe(struct platform_device *pdev)
  285. {
  286. int err;
  287. int i;
  288. struct f7188x_sio *sio = dev_get_platdata(&pdev->dev);
  289. struct f7188x_gpio_data *data;
  290. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  291. if (!data)
  292. return -ENOMEM;
  293. switch (sio->type) {
  294. case f71869:
  295. data->nr_bank = ARRAY_SIZE(f71869_gpio_bank);
  296. data->bank = f71869_gpio_bank;
  297. break;
  298. case f71869a:
  299. data->nr_bank = ARRAY_SIZE(f71869a_gpio_bank);
  300. data->bank = f71869a_gpio_bank;
  301. break;
  302. case f71882fg:
  303. data->nr_bank = ARRAY_SIZE(f71882_gpio_bank);
  304. data->bank = f71882_gpio_bank;
  305. break;
  306. case f71889f:
  307. data->nr_bank = ARRAY_SIZE(f71889_gpio_bank);
  308. data->bank = f71889_gpio_bank;
  309. break;
  310. case f81866:
  311. data->nr_bank = ARRAY_SIZE(f81866_gpio_bank);
  312. data->bank = f81866_gpio_bank;
  313. break;
  314. default:
  315. return -ENODEV;
  316. }
  317. data->sio = sio;
  318. platform_set_drvdata(pdev, data);
  319. /* For each GPIO bank, register a GPIO chip. */
  320. for (i = 0; i < data->nr_bank; i++) {
  321. struct f7188x_gpio_bank *bank = &data->bank[i];
  322. bank->chip.parent = &pdev->dev;
  323. bank->data = data;
  324. err = devm_gpiochip_add_data(&pdev->dev, &bank->chip, bank);
  325. if (err) {
  326. dev_err(&pdev->dev,
  327. "Failed to register gpiochip %d: %d\n",
  328. i, err);
  329. return err;
  330. }
  331. }
  332. return 0;
  333. }
  334. static int __init f7188x_find(int addr, struct f7188x_sio *sio)
  335. {
  336. int err;
  337. u16 devid;
  338. err = superio_enter(addr);
  339. if (err)
  340. return err;
  341. err = -ENODEV;
  342. devid = superio_inw(addr, SIO_MANID);
  343. if (devid != SIO_FINTEK_ID) {
  344. pr_debug(DRVNAME ": Not a Fintek device at 0x%08x\n", addr);
  345. goto err;
  346. }
  347. devid = superio_inw(addr, SIO_DEVID);
  348. switch (devid) {
  349. case SIO_F71869_ID:
  350. sio->type = f71869;
  351. break;
  352. case SIO_F71869A_ID:
  353. sio->type = f71869a;
  354. break;
  355. case SIO_F71882_ID:
  356. sio->type = f71882fg;
  357. break;
  358. case SIO_F71889_ID:
  359. sio->type = f71889f;
  360. break;
  361. case SIO_F81866_ID:
  362. sio->type = f81866;
  363. break;
  364. default:
  365. pr_info(DRVNAME ": Unsupported Fintek device 0x%04x\n", devid);
  366. goto err;
  367. }
  368. sio->addr = addr;
  369. err = 0;
  370. pr_info(DRVNAME ": Found %s at %#x, revision %d\n",
  371. f7188x_names[sio->type],
  372. (unsigned int) addr,
  373. (int) superio_inb(addr, SIO_DEVREV));
  374. err:
  375. superio_exit(addr);
  376. return err;
  377. }
  378. static struct platform_device *f7188x_gpio_pdev;
  379. static int __init
  380. f7188x_gpio_device_add(const struct f7188x_sio *sio)
  381. {
  382. int err;
  383. f7188x_gpio_pdev = platform_device_alloc(DRVNAME, -1);
  384. if (!f7188x_gpio_pdev)
  385. return -ENOMEM;
  386. err = platform_device_add_data(f7188x_gpio_pdev,
  387. sio, sizeof(*sio));
  388. if (err) {
  389. pr_err(DRVNAME "Platform data allocation failed\n");
  390. goto err;
  391. }
  392. err = platform_device_add(f7188x_gpio_pdev);
  393. if (err) {
  394. pr_err(DRVNAME "Device addition failed\n");
  395. goto err;
  396. }
  397. return 0;
  398. err:
  399. platform_device_put(f7188x_gpio_pdev);
  400. return err;
  401. }
  402. /*
  403. * Try to match a supported Fintek device by reading the (hard-wired)
  404. * configuration I/O ports. If available, then register both the platform
  405. * device and driver to support the GPIOs.
  406. */
  407. static struct platform_driver f7188x_gpio_driver = {
  408. .driver = {
  409. .name = DRVNAME,
  410. },
  411. .probe = f7188x_gpio_probe,
  412. };
  413. static int __init f7188x_gpio_init(void)
  414. {
  415. int err;
  416. struct f7188x_sio sio;
  417. if (f7188x_find(0x2e, &sio) &&
  418. f7188x_find(0x4e, &sio))
  419. return -ENODEV;
  420. err = platform_driver_register(&f7188x_gpio_driver);
  421. if (!err) {
  422. err = f7188x_gpio_device_add(&sio);
  423. if (err)
  424. platform_driver_unregister(&f7188x_gpio_driver);
  425. }
  426. return err;
  427. }
  428. subsys_initcall(f7188x_gpio_init);
  429. static void __exit f7188x_gpio_exit(void)
  430. {
  431. platform_device_unregister(f7188x_gpio_pdev);
  432. platform_driver_unregister(&f7188x_gpio_driver);
  433. }
  434. module_exit(f7188x_gpio_exit);
  435. MODULE_DESCRIPTION("GPIO driver for Super-I/O chips F71869, F71869A, F71882FG, F71889F and F81866");
  436. MODULE_AUTHOR("Simon Guinot <simon.guinot@sequanux.org>");
  437. MODULE_LICENSE("GPL");