spi-fsl-espi.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804
  1. /*
  2. * Freescale eSPI controller driver.
  3. *
  4. * Copyright 2010 Freescale Semiconductor, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. #include <linux/delay.h>
  12. #include <linux/err.h>
  13. #include <linux/fsl_devices.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/module.h>
  16. #include <linux/mm.h>
  17. #include <linux/of.h>
  18. #include <linux/of_address.h>
  19. #include <linux/of_irq.h>
  20. #include <linux/of_platform.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/spi/spi.h>
  23. #include <linux/pm_runtime.h>
  24. #include <sysdev/fsl_soc.h>
  25. #include "spi-fsl-lib.h"
  26. /* eSPI Controller registers */
  27. #define ESPI_SPMODE 0x00 /* eSPI mode register */
  28. #define ESPI_SPIE 0x04 /* eSPI event register */
  29. #define ESPI_SPIM 0x08 /* eSPI mask register */
  30. #define ESPI_SPCOM 0x0c /* eSPI command register */
  31. #define ESPI_SPITF 0x10 /* eSPI transmit FIFO access register*/
  32. #define ESPI_SPIRF 0x14 /* eSPI receive FIFO access register*/
  33. #define ESPI_SPMODE0 0x20 /* eSPI cs0 mode register */
  34. #define ESPI_SPMODEx(x) (ESPI_SPMODE0 + (x) * 4)
  35. /* eSPI Controller mode register definitions */
  36. #define SPMODE_ENABLE BIT(31)
  37. #define SPMODE_LOOP BIT(30)
  38. #define SPMODE_TXTHR(x) ((x) << 8)
  39. #define SPMODE_RXTHR(x) ((x) << 0)
  40. /* eSPI Controller CS mode register definitions */
  41. #define CSMODE_CI_INACTIVEHIGH BIT(31)
  42. #define CSMODE_CP_BEGIN_EDGECLK BIT(30)
  43. #define CSMODE_REV BIT(29)
  44. #define CSMODE_DIV16 BIT(28)
  45. #define CSMODE_PM(x) ((x) << 24)
  46. #define CSMODE_POL_1 BIT(20)
  47. #define CSMODE_LEN(x) ((x) << 16)
  48. #define CSMODE_BEF(x) ((x) << 12)
  49. #define CSMODE_AFT(x) ((x) << 8)
  50. #define CSMODE_CG(x) ((x) << 3)
  51. #define FSL_ESPI_FIFO_SIZE 32
  52. /* Default mode/csmode for eSPI controller */
  53. #define SPMODE_INIT_VAL (SPMODE_TXTHR(4) | SPMODE_RXTHR(3))
  54. #define CSMODE_INIT_VAL (CSMODE_POL_1 | CSMODE_BEF(0) \
  55. | CSMODE_AFT(0) | CSMODE_CG(1))
  56. /* SPIE register values */
  57. #define SPIE_RXCNT(reg) ((reg >> 24) & 0x3F)
  58. #define SPIE_TXCNT(reg) ((reg >> 16) & 0x3F)
  59. #define SPIE_TXE BIT(15) /* TX FIFO empty */
  60. #define SPIE_DON BIT(14) /* TX done */
  61. #define SPIE_RXT BIT(13) /* RX FIFO threshold */
  62. #define SPIE_RXF BIT(12) /* RX FIFO full */
  63. #define SPIE_TXT BIT(11) /* TX FIFO threshold*/
  64. #define SPIE_RNE BIT(9) /* RX FIFO not empty */
  65. #define SPIE_TNF BIT(8) /* TX FIFO not full */
  66. /* SPIM register values */
  67. #define SPIM_TXE BIT(15) /* TX FIFO empty */
  68. #define SPIM_DON BIT(14) /* TX done */
  69. #define SPIM_RXT BIT(13) /* RX FIFO threshold */
  70. #define SPIM_RXF BIT(12) /* RX FIFO full */
  71. #define SPIM_TXT BIT(11) /* TX FIFO threshold*/
  72. #define SPIM_RNE BIT(9) /* RX FIFO not empty */
  73. #define SPIM_TNF BIT(8) /* TX FIFO not full */
  74. /* SPCOM register values */
  75. #define SPCOM_CS(x) ((x) << 30)
  76. #define SPCOM_DO BIT(28) /* Dual output */
  77. #define SPCOM_TO BIT(27) /* TX only */
  78. #define SPCOM_RXSKIP(x) ((x) << 16)
  79. #define SPCOM_TRANLEN(x) ((x) << 0)
  80. #define SPCOM_TRANLEN_MAX 0x10000 /* Max transaction length */
  81. #define AUTOSUSPEND_TIMEOUT 2000
  82. static inline u32 fsl_espi_read_reg(struct mpc8xxx_spi *mspi, int offset)
  83. {
  84. return ioread32be(mspi->reg_base + offset);
  85. }
  86. static inline u8 fsl_espi_read_reg8(struct mpc8xxx_spi *mspi, int offset)
  87. {
  88. return ioread8(mspi->reg_base + offset);
  89. }
  90. static inline void fsl_espi_write_reg(struct mpc8xxx_spi *mspi, int offset,
  91. u32 val)
  92. {
  93. iowrite32be(val, mspi->reg_base + offset);
  94. }
  95. static inline void fsl_espi_write_reg8(struct mpc8xxx_spi *mspi, int offset,
  96. u8 val)
  97. {
  98. iowrite8(val, mspi->reg_base + offset);
  99. }
  100. static void fsl_espi_memcpy_swab(void *to, const void *from,
  101. struct spi_message *m,
  102. struct spi_transfer *t)
  103. {
  104. unsigned int len = t->len;
  105. if (!(m->spi->mode & SPI_LSB_FIRST) || t->bits_per_word <= 8) {
  106. memcpy(to, from, len);
  107. return;
  108. }
  109. /* In case of LSB-first and bits_per_word > 8 byte-swap all words */
  110. while (len)
  111. if (len >= 4) {
  112. *(u32 *)to = swahb32p(from);
  113. to += 4;
  114. from += 4;
  115. len -= 4;
  116. } else {
  117. *(u16 *)to = swab16p(from);
  118. to += 2;
  119. from += 2;
  120. len -= 2;
  121. }
  122. }
  123. static void fsl_espi_copy_to_buf(struct spi_message *m,
  124. struct mpc8xxx_spi *mspi)
  125. {
  126. struct spi_transfer *t;
  127. u8 *buf = mspi->local_buf;
  128. list_for_each_entry(t, &m->transfers, transfer_list) {
  129. if (t->tx_buf)
  130. fsl_espi_memcpy_swab(buf, t->tx_buf, m, t);
  131. else
  132. memset(buf, 0, t->len);
  133. buf += t->len;
  134. }
  135. }
  136. static void fsl_espi_copy_from_buf(struct spi_message *m,
  137. struct mpc8xxx_spi *mspi)
  138. {
  139. struct spi_transfer *t;
  140. u8 *buf = mspi->local_buf;
  141. list_for_each_entry(t, &m->transfers, transfer_list) {
  142. if (t->rx_buf)
  143. fsl_espi_memcpy_swab(t->rx_buf, buf, m, t);
  144. buf += t->len;
  145. }
  146. }
  147. static int fsl_espi_check_message(struct spi_message *m)
  148. {
  149. struct mpc8xxx_spi *mspi = spi_master_get_devdata(m->spi->master);
  150. struct spi_transfer *t, *first;
  151. if (m->frame_length > SPCOM_TRANLEN_MAX) {
  152. dev_err(mspi->dev, "message too long, size is %u bytes\n",
  153. m->frame_length);
  154. return -EMSGSIZE;
  155. }
  156. first = list_first_entry(&m->transfers, struct spi_transfer,
  157. transfer_list);
  158. list_for_each_entry(t, &m->transfers, transfer_list) {
  159. if (first->bits_per_word != t->bits_per_word ||
  160. first->speed_hz != t->speed_hz) {
  161. dev_err(mspi->dev, "bits_per_word/speed_hz should be the same for all transfers\n");
  162. return -EINVAL;
  163. }
  164. }
  165. /* ESPI supports MSB-first transfers for word size 8 / 16 only */
  166. if (!(m->spi->mode & SPI_LSB_FIRST) && first->bits_per_word != 8 &&
  167. first->bits_per_word != 16) {
  168. dev_err(mspi->dev,
  169. "MSB-first transfer not supported for wordsize %u\n",
  170. first->bits_per_word);
  171. return -EINVAL;
  172. }
  173. return 0;
  174. }
  175. static void fsl_espi_fill_tx_fifo(struct mpc8xxx_spi *mspi, u32 events)
  176. {
  177. u32 tx_fifo_avail;
  178. /* if events is zero transfer has not started and tx fifo is empty */
  179. tx_fifo_avail = events ? SPIE_TXCNT(events) : FSL_ESPI_FIFO_SIZE;
  180. while (tx_fifo_avail >= min(4U, mspi->tx_len) && mspi->tx_len)
  181. if (mspi->tx_len >= 4) {
  182. fsl_espi_write_reg(mspi, ESPI_SPITF, *(u32 *)mspi->tx);
  183. mspi->tx += 4;
  184. mspi->tx_len -= 4;
  185. tx_fifo_avail -= 4;
  186. } else {
  187. fsl_espi_write_reg8(mspi, ESPI_SPITF, *(u8 *)mspi->tx);
  188. mspi->tx += 1;
  189. mspi->tx_len -= 1;
  190. tx_fifo_avail -= 1;
  191. }
  192. }
  193. static void fsl_espi_change_mode(struct spi_device *spi)
  194. {
  195. struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
  196. struct spi_mpc8xxx_cs *cs = spi->controller_state;
  197. u32 tmp;
  198. unsigned long flags;
  199. /* Turn off IRQs locally to minimize time that SPI is disabled. */
  200. local_irq_save(flags);
  201. /* Turn off SPI unit prior changing mode */
  202. tmp = fsl_espi_read_reg(mspi, ESPI_SPMODE);
  203. fsl_espi_write_reg(mspi, ESPI_SPMODE, tmp & ~SPMODE_ENABLE);
  204. fsl_espi_write_reg(mspi, ESPI_SPMODEx(spi->chip_select),
  205. cs->hw_mode);
  206. fsl_espi_write_reg(mspi, ESPI_SPMODE, tmp);
  207. local_irq_restore(flags);
  208. }
  209. static void fsl_espi_setup_transfer(struct spi_device *spi,
  210. struct spi_transfer *t)
  211. {
  212. struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
  213. int bits_per_word = t ? t->bits_per_word : spi->bits_per_word;
  214. u32 hz = t ? t->speed_hz : spi->max_speed_hz;
  215. u8 pm;
  216. struct spi_mpc8xxx_cs *cs = spi->controller_state;
  217. /* mask out bits we are going to set */
  218. cs->hw_mode &= ~(CSMODE_LEN(0xF) | CSMODE_DIV16 | CSMODE_PM(0xF));
  219. cs->hw_mode |= CSMODE_LEN(bits_per_word - 1);
  220. if ((mpc8xxx_spi->spibrg / hz) > 64) {
  221. cs->hw_mode |= CSMODE_DIV16;
  222. pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 16 * 4);
  223. WARN_ONCE(pm > 33, "%s: Requested speed is too low: %d Hz. "
  224. "Will use %d Hz instead.\n", dev_name(&spi->dev),
  225. hz, mpc8xxx_spi->spibrg / (4 * 16 * (32 + 1)));
  226. if (pm > 33)
  227. pm = 33;
  228. } else {
  229. pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 4);
  230. }
  231. if (pm)
  232. pm--;
  233. if (pm < 2)
  234. pm = 2;
  235. cs->hw_mode |= CSMODE_PM(pm);
  236. fsl_espi_change_mode(spi);
  237. }
  238. static int fsl_espi_bufs(struct spi_device *spi, struct spi_transfer *t)
  239. {
  240. struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
  241. int ret;
  242. mpc8xxx_spi->len = t->len;
  243. mpc8xxx_spi->tx_len = t->len;
  244. mpc8xxx_spi->tx = t->tx_buf;
  245. mpc8xxx_spi->rx = t->rx_buf;
  246. reinit_completion(&mpc8xxx_spi->done);
  247. /* Set SPCOM[CS] and SPCOM[TRANLEN] field */
  248. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPCOM,
  249. (SPCOM_CS(spi->chip_select) | SPCOM_TRANLEN(t->len - 1)));
  250. /* enable rx ints */
  251. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPIM, SPIM_RNE);
  252. /* Prevent filling the fifo from getting interrupted */
  253. spin_lock_irq(&mpc8xxx_spi->lock);
  254. fsl_espi_fill_tx_fifo(mpc8xxx_spi, 0);
  255. spin_unlock_irq(&mpc8xxx_spi->lock);
  256. /* Won't hang up forever, SPI bus sometimes got lost interrupts... */
  257. ret = wait_for_completion_timeout(&mpc8xxx_spi->done, 2 * HZ);
  258. if (ret == 0)
  259. dev_err(mpc8xxx_spi->dev,
  260. "Transaction hanging up (left %u bytes)\n",
  261. mpc8xxx_spi->tx_len);
  262. /* disable rx ints */
  263. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPIM, 0);
  264. return mpc8xxx_spi->tx_len > 0 ? -EMSGSIZE : 0;
  265. }
  266. static int fsl_espi_trans(struct spi_message *m, struct spi_transfer *trans)
  267. {
  268. struct mpc8xxx_spi *mspi = spi_master_get_devdata(m->spi->master);
  269. struct spi_device *spi = m->spi;
  270. int ret;
  271. fsl_espi_copy_to_buf(m, mspi);
  272. fsl_espi_setup_transfer(spi, trans);
  273. ret = fsl_espi_bufs(spi, trans);
  274. if (trans->delay_usecs)
  275. udelay(trans->delay_usecs);
  276. fsl_espi_setup_transfer(spi, NULL);
  277. if (!ret)
  278. fsl_espi_copy_from_buf(m, mspi);
  279. return ret;
  280. }
  281. static int fsl_espi_do_one_msg(struct spi_master *master,
  282. struct spi_message *m)
  283. {
  284. struct mpc8xxx_spi *mspi = spi_master_get_devdata(m->spi->master);
  285. unsigned int delay_usecs = 0;
  286. struct spi_transfer *t, trans = {};
  287. int ret;
  288. ret = fsl_espi_check_message(m);
  289. if (ret)
  290. goto out;
  291. list_for_each_entry(t, &m->transfers, transfer_list) {
  292. if (t->delay_usecs > delay_usecs)
  293. delay_usecs = t->delay_usecs;
  294. }
  295. t = list_first_entry(&m->transfers, struct spi_transfer,
  296. transfer_list);
  297. trans.len = m->frame_length;
  298. trans.speed_hz = t->speed_hz;
  299. trans.bits_per_word = t->bits_per_word;
  300. trans.delay_usecs = delay_usecs;
  301. trans.tx_buf = mspi->local_buf;
  302. trans.rx_buf = mspi->local_buf;
  303. if (trans.len)
  304. ret = fsl_espi_trans(m, &trans);
  305. m->actual_length = ret ? 0 : trans.len;
  306. out:
  307. if (m->status == -EINPROGRESS)
  308. m->status = ret;
  309. spi_finalize_current_message(master);
  310. return ret;
  311. }
  312. static int fsl_espi_setup(struct spi_device *spi)
  313. {
  314. struct mpc8xxx_spi *mpc8xxx_spi;
  315. u32 loop_mode;
  316. struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
  317. if (!spi->max_speed_hz)
  318. return -EINVAL;
  319. if (!cs) {
  320. cs = kzalloc(sizeof(*cs), GFP_KERNEL);
  321. if (!cs)
  322. return -ENOMEM;
  323. spi_set_ctldata(spi, cs);
  324. }
  325. mpc8xxx_spi = spi_master_get_devdata(spi->master);
  326. pm_runtime_get_sync(mpc8xxx_spi->dev);
  327. cs->hw_mode = fsl_espi_read_reg(mpc8xxx_spi,
  328. ESPI_SPMODEx(spi->chip_select));
  329. /* mask out bits we are going to set */
  330. cs->hw_mode &= ~(CSMODE_CP_BEGIN_EDGECLK | CSMODE_CI_INACTIVEHIGH
  331. | CSMODE_REV);
  332. if (spi->mode & SPI_CPHA)
  333. cs->hw_mode |= CSMODE_CP_BEGIN_EDGECLK;
  334. if (spi->mode & SPI_CPOL)
  335. cs->hw_mode |= CSMODE_CI_INACTIVEHIGH;
  336. if (!(spi->mode & SPI_LSB_FIRST))
  337. cs->hw_mode |= CSMODE_REV;
  338. /* Handle the loop mode */
  339. loop_mode = fsl_espi_read_reg(mpc8xxx_spi, ESPI_SPMODE);
  340. loop_mode &= ~SPMODE_LOOP;
  341. if (spi->mode & SPI_LOOP)
  342. loop_mode |= SPMODE_LOOP;
  343. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPMODE, loop_mode);
  344. fsl_espi_setup_transfer(spi, NULL);
  345. pm_runtime_mark_last_busy(mpc8xxx_spi->dev);
  346. pm_runtime_put_autosuspend(mpc8xxx_spi->dev);
  347. return 0;
  348. }
  349. static void fsl_espi_cleanup(struct spi_device *spi)
  350. {
  351. struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
  352. kfree(cs);
  353. spi_set_ctldata(spi, NULL);
  354. }
  355. static void fsl_espi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
  356. {
  357. /* We need handle RX first */
  358. if (events & SPIE_RNE) {
  359. u32 rx_data, tmp;
  360. u8 rx_data_8;
  361. int rx_nr_bytes = 4;
  362. int ret;
  363. /* Spin until RX is done */
  364. if (SPIE_RXCNT(events) < min(4, mspi->len)) {
  365. ret = spin_event_timeout(
  366. !(SPIE_RXCNT(events =
  367. fsl_espi_read_reg(mspi, ESPI_SPIE)) <
  368. min(4, mspi->len)),
  369. 10000, 0); /* 10 msec */
  370. if (!ret)
  371. dev_err(mspi->dev,
  372. "tired waiting for SPIE_RXCNT\n");
  373. }
  374. if (mspi->len >= 4) {
  375. rx_data = fsl_espi_read_reg(mspi, ESPI_SPIRF);
  376. } else if (mspi->len <= 0) {
  377. dev_err(mspi->dev,
  378. "unexpected RX(SPIE_RNE) interrupt occurred,\n"
  379. "(local rxlen %d bytes, reg rxlen %d bytes)\n",
  380. min(4, mspi->len), SPIE_RXCNT(events));
  381. rx_nr_bytes = 0;
  382. } else {
  383. rx_nr_bytes = mspi->len;
  384. tmp = mspi->len;
  385. rx_data = 0;
  386. while (tmp--) {
  387. rx_data_8 = fsl_espi_read_reg8(mspi,
  388. ESPI_SPIRF);
  389. rx_data |= (rx_data_8 << (tmp * 8));
  390. }
  391. rx_data <<= (4 - mspi->len) * 8;
  392. }
  393. mspi->len -= rx_nr_bytes;
  394. if (rx_nr_bytes && mspi->rx) {
  395. *(u32 *)mspi->rx = rx_data;
  396. mspi->rx += 4;
  397. }
  398. }
  399. if (mspi->tx_len)
  400. fsl_espi_fill_tx_fifo(mspi, events);
  401. if (!mspi->tx_len && !mspi->len)
  402. complete(&mspi->done);
  403. }
  404. static irqreturn_t fsl_espi_irq(s32 irq, void *context_data)
  405. {
  406. struct mpc8xxx_spi *mspi = context_data;
  407. u32 events;
  408. spin_lock(&mspi->lock);
  409. /* Get interrupt events(tx/rx) */
  410. events = fsl_espi_read_reg(mspi, ESPI_SPIE);
  411. if (!events) {
  412. spin_unlock_irq(&mspi->lock);
  413. return IRQ_NONE;
  414. }
  415. dev_vdbg(mspi->dev, "%s: events %x\n", __func__, events);
  416. fsl_espi_cpu_irq(mspi, events);
  417. /* Clear the events */
  418. fsl_espi_write_reg(mspi, ESPI_SPIE, events);
  419. spin_unlock(&mspi->lock);
  420. return IRQ_HANDLED;
  421. }
  422. #ifdef CONFIG_PM
  423. static int fsl_espi_runtime_suspend(struct device *dev)
  424. {
  425. struct spi_master *master = dev_get_drvdata(dev);
  426. struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
  427. u32 regval;
  428. regval = fsl_espi_read_reg(mpc8xxx_spi, ESPI_SPMODE);
  429. regval &= ~SPMODE_ENABLE;
  430. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPMODE, regval);
  431. return 0;
  432. }
  433. static int fsl_espi_runtime_resume(struct device *dev)
  434. {
  435. struct spi_master *master = dev_get_drvdata(dev);
  436. struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
  437. u32 regval;
  438. regval = fsl_espi_read_reg(mpc8xxx_spi, ESPI_SPMODE);
  439. regval |= SPMODE_ENABLE;
  440. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPMODE, regval);
  441. return 0;
  442. }
  443. #endif
  444. static size_t fsl_espi_max_message_size(struct spi_device *spi)
  445. {
  446. return SPCOM_TRANLEN_MAX;
  447. }
  448. static int fsl_espi_probe(struct device *dev, struct resource *mem,
  449. unsigned int irq)
  450. {
  451. struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
  452. struct spi_master *master;
  453. struct mpc8xxx_spi *mpc8xxx_spi;
  454. struct device_node *nc;
  455. u32 regval, csmode, cs, prop;
  456. int ret;
  457. master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi));
  458. if (!master)
  459. return -ENOMEM;
  460. dev_set_drvdata(dev, master);
  461. mpc8xxx_spi_probe(dev, mem, irq);
  462. master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
  463. master->setup = fsl_espi_setup;
  464. master->cleanup = fsl_espi_cleanup;
  465. master->transfer_one_message = fsl_espi_do_one_msg;
  466. master->auto_runtime_pm = true;
  467. master->max_message_size = fsl_espi_max_message_size;
  468. mpc8xxx_spi = spi_master_get_devdata(master);
  469. spin_lock_init(&mpc8xxx_spi->lock);
  470. mpc8xxx_spi->local_buf =
  471. devm_kmalloc(dev, SPCOM_TRANLEN_MAX, GFP_KERNEL);
  472. if (!mpc8xxx_spi->local_buf) {
  473. ret = -ENOMEM;
  474. goto err_probe;
  475. }
  476. mpc8xxx_spi->reg_base = devm_ioremap_resource(dev, mem);
  477. if (IS_ERR(mpc8xxx_spi->reg_base)) {
  478. ret = PTR_ERR(mpc8xxx_spi->reg_base);
  479. goto err_probe;
  480. }
  481. /* Register for SPI Interrupt */
  482. ret = devm_request_irq(dev, mpc8xxx_spi->irq, fsl_espi_irq,
  483. 0, "fsl_espi", mpc8xxx_spi);
  484. if (ret)
  485. goto err_probe;
  486. if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) {
  487. dev_err(dev, "SPI_QE_CPU_MODE is not supported on ESPI!\n");
  488. ret = -EINVAL;
  489. goto err_probe;
  490. }
  491. /* SPI controller initializations */
  492. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPMODE, 0);
  493. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPIM, 0);
  494. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPCOM, 0);
  495. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPIE, 0xffffffff);
  496. /* Init eSPI CS mode register */
  497. for_each_available_child_of_node(master->dev.of_node, nc) {
  498. /* get chip select */
  499. ret = of_property_read_u32(nc, "reg", &cs);
  500. if (ret || cs >= pdata->max_chipselect)
  501. continue;
  502. csmode = CSMODE_INIT_VAL;
  503. /* check if CSBEF is set in device tree */
  504. ret = of_property_read_u32(nc, "fsl,csbef", &prop);
  505. if (!ret) {
  506. csmode &= ~(CSMODE_BEF(0xf));
  507. csmode |= CSMODE_BEF(prop);
  508. }
  509. /* check if CSAFT is set in device tree */
  510. ret = of_property_read_u32(nc, "fsl,csaft", &prop);
  511. if (!ret) {
  512. csmode &= ~(CSMODE_AFT(0xf));
  513. csmode |= CSMODE_AFT(prop);
  514. }
  515. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPMODEx(cs), csmode);
  516. dev_info(dev, "cs=%u, init_csmode=0x%x\n", cs, csmode);
  517. }
  518. /* Enable SPI interface */
  519. regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
  520. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPMODE, regval);
  521. pm_runtime_set_autosuspend_delay(dev, AUTOSUSPEND_TIMEOUT);
  522. pm_runtime_use_autosuspend(dev);
  523. pm_runtime_set_active(dev);
  524. pm_runtime_enable(dev);
  525. pm_runtime_get_sync(dev);
  526. ret = devm_spi_register_master(dev, master);
  527. if (ret < 0)
  528. goto err_pm;
  529. dev_info(dev, "at 0x%p (irq = %d)\n", mpc8xxx_spi->reg_base,
  530. mpc8xxx_spi->irq);
  531. pm_runtime_mark_last_busy(dev);
  532. pm_runtime_put_autosuspend(dev);
  533. return 0;
  534. err_pm:
  535. pm_runtime_put_noidle(dev);
  536. pm_runtime_disable(dev);
  537. pm_runtime_set_suspended(dev);
  538. err_probe:
  539. spi_master_put(master);
  540. return ret;
  541. }
  542. static int of_fsl_espi_get_chipselects(struct device *dev)
  543. {
  544. struct device_node *np = dev->of_node;
  545. struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
  546. u32 num_cs;
  547. int ret;
  548. ret = of_property_read_u32(np, "fsl,espi-num-chipselects", &num_cs);
  549. if (ret) {
  550. dev_err(dev, "No 'fsl,espi-num-chipselects' property\n");
  551. return -EINVAL;
  552. }
  553. pdata->max_chipselect = num_cs;
  554. pdata->cs_control = NULL;
  555. return 0;
  556. }
  557. static int of_fsl_espi_probe(struct platform_device *ofdev)
  558. {
  559. struct device *dev = &ofdev->dev;
  560. struct device_node *np = ofdev->dev.of_node;
  561. struct resource mem;
  562. unsigned int irq;
  563. int ret;
  564. ret = of_mpc8xxx_spi_probe(ofdev);
  565. if (ret)
  566. return ret;
  567. ret = of_fsl_espi_get_chipselects(dev);
  568. if (ret)
  569. return ret;
  570. ret = of_address_to_resource(np, 0, &mem);
  571. if (ret)
  572. return ret;
  573. irq = irq_of_parse_and_map(np, 0);
  574. if (!irq)
  575. return -EINVAL;
  576. return fsl_espi_probe(dev, &mem, irq);
  577. }
  578. static int of_fsl_espi_remove(struct platform_device *dev)
  579. {
  580. pm_runtime_disable(&dev->dev);
  581. return 0;
  582. }
  583. #ifdef CONFIG_PM_SLEEP
  584. static int of_fsl_espi_suspend(struct device *dev)
  585. {
  586. struct spi_master *master = dev_get_drvdata(dev);
  587. int ret;
  588. ret = spi_master_suspend(master);
  589. if (ret) {
  590. dev_warn(dev, "cannot suspend master\n");
  591. return ret;
  592. }
  593. ret = pm_runtime_force_suspend(dev);
  594. if (ret < 0)
  595. return ret;
  596. return 0;
  597. }
  598. static int of_fsl_espi_resume(struct device *dev)
  599. {
  600. struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
  601. struct spi_master *master = dev_get_drvdata(dev);
  602. struct mpc8xxx_spi *mpc8xxx_spi;
  603. u32 regval;
  604. int i, ret;
  605. mpc8xxx_spi = spi_master_get_devdata(master);
  606. /* SPI controller initializations */
  607. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPMODE, 0);
  608. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPIM, 0);
  609. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPCOM, 0);
  610. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPIE, 0xffffffff);
  611. /* Init eSPI CS mode register */
  612. for (i = 0; i < pdata->max_chipselect; i++)
  613. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPMODEx(i),
  614. CSMODE_INIT_VAL);
  615. /* Enable SPI interface */
  616. regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
  617. fsl_espi_write_reg(mpc8xxx_spi, ESPI_SPMODE, regval);
  618. ret = pm_runtime_force_resume(dev);
  619. if (ret < 0)
  620. return ret;
  621. return spi_master_resume(master);
  622. }
  623. #endif /* CONFIG_PM_SLEEP */
  624. static const struct dev_pm_ops espi_pm = {
  625. SET_RUNTIME_PM_OPS(fsl_espi_runtime_suspend,
  626. fsl_espi_runtime_resume, NULL)
  627. SET_SYSTEM_SLEEP_PM_OPS(of_fsl_espi_suspend, of_fsl_espi_resume)
  628. };
  629. static const struct of_device_id of_fsl_espi_match[] = {
  630. { .compatible = "fsl,mpc8536-espi" },
  631. {}
  632. };
  633. MODULE_DEVICE_TABLE(of, of_fsl_espi_match);
  634. static struct platform_driver fsl_espi_driver = {
  635. .driver = {
  636. .name = "fsl_espi",
  637. .of_match_table = of_fsl_espi_match,
  638. .pm = &espi_pm,
  639. },
  640. .probe = of_fsl_espi_probe,
  641. .remove = of_fsl_espi_remove,
  642. };
  643. module_platform_driver(fsl_espi_driver);
  644. MODULE_AUTHOR("Mingkai Hu");
  645. MODULE_DESCRIPTION("Enhanced Freescale SPI Driver");
  646. MODULE_LICENSE("GPL");