pwm-tiehrpwm.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521
  1. /*
  2. * EHRPWM PWM driver
  3. *
  4. * Copyright (C) 2012 Texas Instruments, Inc. - http://www.ti.com/
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <linux/module.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/pwm.h>
  23. #include <linux/io.h>
  24. #include <linux/err.h>
  25. #include <linux/clk.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/of_device.h>
  28. #include "pwm-tipwmss.h"
  29. /* EHRPWM registers and bits definitions */
  30. /* Time base module registers */
  31. #define TBCTL 0x00
  32. #define TBPRD 0x0A
  33. #define TBCTL_RUN_MASK (BIT(15) | BIT(14))
  34. #define TBCTL_STOP_NEXT 0
  35. #define TBCTL_STOP_ON_CYCLE BIT(14)
  36. #define TBCTL_FREE_RUN (BIT(15) | BIT(14))
  37. #define TBCTL_PRDLD_MASK BIT(3)
  38. #define TBCTL_PRDLD_SHDW 0
  39. #define TBCTL_PRDLD_IMDT BIT(3)
  40. #define TBCTL_CLKDIV_MASK (BIT(12) | BIT(11) | BIT(10) | BIT(9) | \
  41. BIT(8) | BIT(7))
  42. #define TBCTL_CTRMODE_MASK (BIT(1) | BIT(0))
  43. #define TBCTL_CTRMODE_UP 0
  44. #define TBCTL_CTRMODE_DOWN BIT(0)
  45. #define TBCTL_CTRMODE_UPDOWN BIT(1)
  46. #define TBCTL_CTRMODE_FREEZE (BIT(1) | BIT(0))
  47. #define TBCTL_HSPCLKDIV_SHIFT 7
  48. #define TBCTL_CLKDIV_SHIFT 10
  49. #define CLKDIV_MAX 7
  50. #define HSPCLKDIV_MAX 7
  51. #define PERIOD_MAX 0xFFFF
  52. /* compare module registers */
  53. #define CMPA 0x12
  54. #define CMPB 0x14
  55. /* Action qualifier module registers */
  56. #define AQCTLA 0x16
  57. #define AQCTLB 0x18
  58. #define AQSFRC 0x1A
  59. #define AQCSFRC 0x1C
  60. #define AQCTL_CBU_MASK (BIT(9) | BIT(8))
  61. #define AQCTL_CBU_FRCLOW BIT(8)
  62. #define AQCTL_CBU_FRCHIGH BIT(9)
  63. #define AQCTL_CBU_FRCTOGGLE (BIT(9) | BIT(8))
  64. #define AQCTL_CAU_MASK (BIT(5) | BIT(4))
  65. #define AQCTL_CAU_FRCLOW BIT(4)
  66. #define AQCTL_CAU_FRCHIGH BIT(5)
  67. #define AQCTL_CAU_FRCTOGGLE (BIT(5) | BIT(4))
  68. #define AQCTL_PRD_MASK (BIT(3) | BIT(2))
  69. #define AQCTL_PRD_FRCLOW BIT(2)
  70. #define AQCTL_PRD_FRCHIGH BIT(3)
  71. #define AQCTL_PRD_FRCTOGGLE (BIT(3) | BIT(2))
  72. #define AQCTL_ZRO_MASK (BIT(1) | BIT(0))
  73. #define AQCTL_ZRO_FRCLOW BIT(0)
  74. #define AQCTL_ZRO_FRCHIGH BIT(1)
  75. #define AQCTL_ZRO_FRCTOGGLE (BIT(1) | BIT(0))
  76. #define AQCTL_CHANA_POLNORMAL (AQCTL_CAU_FRCLOW | AQCTL_PRD_FRCHIGH | \
  77. AQCTL_ZRO_FRCHIGH)
  78. #define AQCTL_CHANA_POLINVERSED (AQCTL_CAU_FRCHIGH | AQCTL_PRD_FRCLOW | \
  79. AQCTL_ZRO_FRCLOW)
  80. #define AQCTL_CHANB_POLNORMAL (AQCTL_CBU_FRCLOW | AQCTL_PRD_FRCHIGH | \
  81. AQCTL_ZRO_FRCHIGH)
  82. #define AQCTL_CHANB_POLINVERSED (AQCTL_CBU_FRCHIGH | AQCTL_PRD_FRCLOW | \
  83. AQCTL_ZRO_FRCLOW)
  84. #define AQSFRC_RLDCSF_MASK (BIT(7) | BIT(6))
  85. #define AQSFRC_RLDCSF_ZRO 0
  86. #define AQSFRC_RLDCSF_PRD BIT(6)
  87. #define AQSFRC_RLDCSF_ZROPRD BIT(7)
  88. #define AQSFRC_RLDCSF_IMDT (BIT(7) | BIT(6))
  89. #define AQCSFRC_CSFB_MASK (BIT(3) | BIT(2))
  90. #define AQCSFRC_CSFB_FRCDIS 0
  91. #define AQCSFRC_CSFB_FRCLOW BIT(2)
  92. #define AQCSFRC_CSFB_FRCHIGH BIT(3)
  93. #define AQCSFRC_CSFB_DISSWFRC (BIT(3) | BIT(2))
  94. #define AQCSFRC_CSFA_MASK (BIT(1) | BIT(0))
  95. #define AQCSFRC_CSFA_FRCDIS 0
  96. #define AQCSFRC_CSFA_FRCLOW BIT(0)
  97. #define AQCSFRC_CSFA_FRCHIGH BIT(1)
  98. #define AQCSFRC_CSFA_DISSWFRC (BIT(1) | BIT(0))
  99. #define NUM_PWM_CHANNEL 2 /* EHRPWM channels */
  100. struct ehrpwm_pwm_chip {
  101. struct pwm_chip chip;
  102. unsigned int clk_rate;
  103. void __iomem *mmio_base;
  104. unsigned long period_cycles[NUM_PWM_CHANNEL];
  105. enum pwm_polarity polarity[NUM_PWM_CHANNEL];
  106. struct clk *tbclk;
  107. };
  108. static inline struct ehrpwm_pwm_chip *to_ehrpwm_pwm_chip(struct pwm_chip *chip)
  109. {
  110. return container_of(chip, struct ehrpwm_pwm_chip, chip);
  111. }
  112. static void ehrpwm_write(void *base, int offset, unsigned int val)
  113. {
  114. writew(val & 0xFFFF, base + offset);
  115. }
  116. static void ehrpwm_modify(void *base, int offset,
  117. unsigned short mask, unsigned short val)
  118. {
  119. unsigned short regval;
  120. regval = readw(base + offset);
  121. regval &= ~mask;
  122. regval |= val & mask;
  123. writew(regval, base + offset);
  124. }
  125. /**
  126. * set_prescale_div - Set up the prescaler divider function
  127. * @rqst_prescaler: prescaler value min
  128. * @prescale_div: prescaler value set
  129. * @tb_clk_div: Time Base Control prescaler bits
  130. */
  131. static int set_prescale_div(unsigned long rqst_prescaler,
  132. unsigned short *prescale_div, unsigned short *tb_clk_div)
  133. {
  134. unsigned int clkdiv, hspclkdiv;
  135. for (clkdiv = 0; clkdiv <= CLKDIV_MAX; clkdiv++) {
  136. for (hspclkdiv = 0; hspclkdiv <= HSPCLKDIV_MAX; hspclkdiv++) {
  137. /*
  138. * calculations for prescaler value :
  139. * prescale_div = HSPCLKDIVIDER * CLKDIVIDER.
  140. * HSPCLKDIVIDER = 2 ** hspclkdiv
  141. * CLKDIVIDER = (1), if clkdiv == 0 *OR*
  142. * (2 * clkdiv), if clkdiv != 0
  143. *
  144. * Configure prescale_div value such that period
  145. * register value is less than 65535.
  146. */
  147. *prescale_div = (1 << clkdiv) *
  148. (hspclkdiv ? (hspclkdiv * 2) : 1);
  149. if (*prescale_div > rqst_prescaler) {
  150. *tb_clk_div = (clkdiv << TBCTL_CLKDIV_SHIFT) |
  151. (hspclkdiv << TBCTL_HSPCLKDIV_SHIFT);
  152. return 0;
  153. }
  154. }
  155. }
  156. return 1;
  157. }
  158. static void configure_polarity(struct ehrpwm_pwm_chip *pc, int chan)
  159. {
  160. int aqctl_reg;
  161. unsigned short aqctl_val, aqctl_mask;
  162. /*
  163. * Configure PWM output to HIGH/LOW level on counter
  164. * reaches compare register value and LOW/HIGH level
  165. * on counter value reaches period register value and
  166. * zero value on counter
  167. */
  168. if (chan == 1) {
  169. aqctl_reg = AQCTLB;
  170. aqctl_mask = AQCTL_CBU_MASK;
  171. if (pc->polarity[chan] == PWM_POLARITY_INVERSED)
  172. aqctl_val = AQCTL_CHANB_POLINVERSED;
  173. else
  174. aqctl_val = AQCTL_CHANB_POLNORMAL;
  175. } else {
  176. aqctl_reg = AQCTLA;
  177. aqctl_mask = AQCTL_CAU_MASK;
  178. if (pc->polarity[chan] == PWM_POLARITY_INVERSED)
  179. aqctl_val = AQCTL_CHANA_POLINVERSED;
  180. else
  181. aqctl_val = AQCTL_CHANA_POLNORMAL;
  182. }
  183. aqctl_mask |= AQCTL_PRD_MASK | AQCTL_ZRO_MASK;
  184. ehrpwm_modify(pc->mmio_base, aqctl_reg, aqctl_mask, aqctl_val);
  185. }
  186. /*
  187. * period_ns = 10^9 * (ps_divval * period_cycles) / PWM_CLK_RATE
  188. * duty_ns = 10^9 * (ps_divval * duty_cycles) / PWM_CLK_RATE
  189. */
  190. static int ehrpwm_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  191. int duty_ns, int period_ns)
  192. {
  193. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  194. unsigned long long c;
  195. unsigned long period_cycles, duty_cycles;
  196. unsigned short ps_divval, tb_divval;
  197. int i, cmp_reg;
  198. if (period_ns > NSEC_PER_SEC)
  199. return -ERANGE;
  200. c = pc->clk_rate;
  201. c = c * period_ns;
  202. do_div(c, NSEC_PER_SEC);
  203. period_cycles = (unsigned long)c;
  204. if (period_cycles < 1) {
  205. period_cycles = 1;
  206. duty_cycles = 1;
  207. } else {
  208. c = pc->clk_rate;
  209. c = c * duty_ns;
  210. do_div(c, NSEC_PER_SEC);
  211. duty_cycles = (unsigned long)c;
  212. }
  213. /*
  214. * Period values should be same for multiple PWM channels as IP uses
  215. * same period register for multiple channels.
  216. */
  217. for (i = 0; i < NUM_PWM_CHANNEL; i++) {
  218. if (pc->period_cycles[i] &&
  219. (pc->period_cycles[i] != period_cycles)) {
  220. /*
  221. * Allow channel to reconfigure period if no other
  222. * channels being configured.
  223. */
  224. if (i == pwm->hwpwm)
  225. continue;
  226. dev_err(chip->dev, "Period value conflicts with channel %d\n",
  227. i);
  228. return -EINVAL;
  229. }
  230. }
  231. pc->period_cycles[pwm->hwpwm] = period_cycles;
  232. /* Configure clock prescaler to support Low frequency PWM wave */
  233. if (set_prescale_div(period_cycles/PERIOD_MAX, &ps_divval,
  234. &tb_divval)) {
  235. dev_err(chip->dev, "Unsupported values\n");
  236. return -EINVAL;
  237. }
  238. pm_runtime_get_sync(chip->dev);
  239. /* Update clock prescaler values */
  240. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_CLKDIV_MASK, tb_divval);
  241. /* Update period & duty cycle with presacler division */
  242. period_cycles = period_cycles / ps_divval;
  243. duty_cycles = duty_cycles / ps_divval;
  244. /* Configure shadow loading on Period register */
  245. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_PRDLD_MASK, TBCTL_PRDLD_SHDW);
  246. ehrpwm_write(pc->mmio_base, TBPRD, period_cycles);
  247. /* Configure ehrpwm counter for up-count mode */
  248. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_CTRMODE_MASK,
  249. TBCTL_CTRMODE_UP);
  250. if (pwm->hwpwm == 1)
  251. /* Channel 1 configured with compare B register */
  252. cmp_reg = CMPB;
  253. else
  254. /* Channel 0 configured with compare A register */
  255. cmp_reg = CMPA;
  256. ehrpwm_write(pc->mmio_base, cmp_reg, duty_cycles);
  257. pm_runtime_put_sync(chip->dev);
  258. return 0;
  259. }
  260. static int ehrpwm_pwm_set_polarity(struct pwm_chip *chip,
  261. struct pwm_device *pwm, enum pwm_polarity polarity)
  262. {
  263. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  264. /* Configuration of polarity in hardware delayed, do at enable */
  265. pc->polarity[pwm->hwpwm] = polarity;
  266. return 0;
  267. }
  268. static int ehrpwm_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  269. {
  270. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  271. unsigned short aqcsfrc_val, aqcsfrc_mask;
  272. /* Leave clock enabled on enabling PWM */
  273. pm_runtime_get_sync(chip->dev);
  274. /* Disabling Action Qualifier on PWM output */
  275. if (pwm->hwpwm) {
  276. aqcsfrc_val = AQCSFRC_CSFB_FRCDIS;
  277. aqcsfrc_mask = AQCSFRC_CSFB_MASK;
  278. } else {
  279. aqcsfrc_val = AQCSFRC_CSFA_FRCDIS;
  280. aqcsfrc_mask = AQCSFRC_CSFA_MASK;
  281. }
  282. /* Changes to shadow mode */
  283. ehrpwm_modify(pc->mmio_base, AQSFRC, AQSFRC_RLDCSF_MASK,
  284. AQSFRC_RLDCSF_ZRO);
  285. ehrpwm_modify(pc->mmio_base, AQCSFRC, aqcsfrc_mask, aqcsfrc_val);
  286. /* Channels polarity can be configured from action qualifier module */
  287. configure_polarity(pc, pwm->hwpwm);
  288. /* Enable TBCLK before enabling PWM device */
  289. clk_enable(pc->tbclk);
  290. /* Enable time counter for free_run */
  291. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_RUN_MASK, TBCTL_FREE_RUN);
  292. return 0;
  293. }
  294. static void ehrpwm_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  295. {
  296. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  297. unsigned short aqcsfrc_val, aqcsfrc_mask;
  298. /* Action Qualifier puts PWM output low forcefully */
  299. if (pwm->hwpwm) {
  300. aqcsfrc_val = AQCSFRC_CSFB_FRCLOW;
  301. aqcsfrc_mask = AQCSFRC_CSFB_MASK;
  302. } else {
  303. aqcsfrc_val = AQCSFRC_CSFA_FRCLOW;
  304. aqcsfrc_mask = AQCSFRC_CSFA_MASK;
  305. }
  306. /*
  307. * Changes to immediate action on Action Qualifier. This puts
  308. * Action Qualifier control on PWM output from next TBCLK
  309. */
  310. ehrpwm_modify(pc->mmio_base, AQSFRC, AQSFRC_RLDCSF_MASK,
  311. AQSFRC_RLDCSF_IMDT);
  312. ehrpwm_modify(pc->mmio_base, AQCSFRC, aqcsfrc_mask, aqcsfrc_val);
  313. /* Disabling TBCLK on PWM disable */
  314. clk_disable(pc->tbclk);
  315. /* Stop Time base counter */
  316. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_RUN_MASK, TBCTL_STOP_NEXT);
  317. /* Disable clock on PWM disable */
  318. pm_runtime_put_sync(chip->dev);
  319. }
  320. static void ehrpwm_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
  321. {
  322. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  323. if (test_bit(PWMF_ENABLED, &pwm->flags)) {
  324. dev_warn(chip->dev, "Removing PWM device without disabling\n");
  325. pm_runtime_put_sync(chip->dev);
  326. }
  327. /* set period value to zero on free */
  328. pc->period_cycles[pwm->hwpwm] = 0;
  329. }
  330. static const struct pwm_ops ehrpwm_pwm_ops = {
  331. .free = ehrpwm_pwm_free,
  332. .config = ehrpwm_pwm_config,
  333. .set_polarity = ehrpwm_pwm_set_polarity,
  334. .enable = ehrpwm_pwm_enable,
  335. .disable = ehrpwm_pwm_disable,
  336. .owner = THIS_MODULE,
  337. };
  338. static const struct of_device_id ehrpwm_of_match[] = {
  339. { .compatible = "ti,am33xx-ehrpwm" },
  340. {},
  341. };
  342. MODULE_DEVICE_TABLE(of, ehrpwm_of_match);
  343. static int __devinit ehrpwm_pwm_probe(struct platform_device *pdev)
  344. {
  345. int ret;
  346. struct resource *r;
  347. struct clk *clk;
  348. struct ehrpwm_pwm_chip *pc;
  349. u16 status;
  350. pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
  351. if (!pc) {
  352. dev_err(&pdev->dev, "failed to allocate memory\n");
  353. return -ENOMEM;
  354. }
  355. clk = devm_clk_get(&pdev->dev, "fck");
  356. if (IS_ERR(clk)) {
  357. dev_err(&pdev->dev, "failed to get clock\n");
  358. return PTR_ERR(clk);
  359. }
  360. pc->clk_rate = clk_get_rate(clk);
  361. if (!pc->clk_rate) {
  362. dev_err(&pdev->dev, "failed to get clock rate\n");
  363. return -EINVAL;
  364. }
  365. pc->chip.dev = &pdev->dev;
  366. pc->chip.ops = &ehrpwm_pwm_ops;
  367. pc->chip.of_xlate = of_pwm_xlate_with_flags;
  368. pc->chip.of_pwm_n_cells = 3;
  369. pc->chip.base = -1;
  370. pc->chip.npwm = NUM_PWM_CHANNEL;
  371. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  372. if (!r) {
  373. dev_err(&pdev->dev, "no memory resource defined\n");
  374. return -ENODEV;
  375. }
  376. pc->mmio_base = devm_request_and_ioremap(&pdev->dev, r);
  377. if (!pc->mmio_base)
  378. return -EADDRNOTAVAIL;
  379. /* Acquire tbclk for Time Base EHRPWM submodule */
  380. pc->tbclk = devm_clk_get(&pdev->dev, "tbclk");
  381. if (IS_ERR(pc->tbclk)) {
  382. dev_err(&pdev->dev, "Failed to get tbclk\n");
  383. return PTR_ERR(pc->tbclk);
  384. }
  385. ret = pwmchip_add(&pc->chip);
  386. if (ret < 0) {
  387. dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
  388. return ret;
  389. }
  390. pm_runtime_enable(&pdev->dev);
  391. pm_runtime_get_sync(&pdev->dev);
  392. status = pwmss_submodule_state_change(pdev->dev.parent,
  393. PWMSS_EPWMCLK_EN);
  394. if (!(status & PWMSS_EPWMCLK_EN_ACK)) {
  395. dev_err(&pdev->dev, "PWMSS config space clock enable failed\n");
  396. ret = -EINVAL;
  397. goto pwmss_clk_failure;
  398. }
  399. pm_runtime_put_sync(&pdev->dev);
  400. platform_set_drvdata(pdev, pc);
  401. return 0;
  402. pwmss_clk_failure:
  403. pm_runtime_put_sync(&pdev->dev);
  404. pm_runtime_disable(&pdev->dev);
  405. pwmchip_remove(&pc->chip);
  406. return ret;
  407. }
  408. static int __devexit ehrpwm_pwm_remove(struct platform_device *pdev)
  409. {
  410. struct ehrpwm_pwm_chip *pc = platform_get_drvdata(pdev);
  411. pm_runtime_get_sync(&pdev->dev);
  412. /*
  413. * Due to hardware misbehaviour, acknowledge of the stop_req
  414. * is missing. Hence checking of the status bit skipped.
  415. */
  416. pwmss_submodule_state_change(pdev->dev.parent, PWMSS_EPWMCLK_STOP_REQ);
  417. pm_runtime_put_sync(&pdev->dev);
  418. pm_runtime_put_sync(&pdev->dev);
  419. pm_runtime_disable(&pdev->dev);
  420. return pwmchip_remove(&pc->chip);
  421. }
  422. static struct platform_driver ehrpwm_pwm_driver = {
  423. .driver = {
  424. .name = "ehrpwm",
  425. .owner = THIS_MODULE,
  426. .of_match_table = ehrpwm_of_match,
  427. },
  428. .probe = ehrpwm_pwm_probe,
  429. .remove = __devexit_p(ehrpwm_pwm_remove),
  430. };
  431. module_platform_driver(ehrpwm_pwm_driver);
  432. MODULE_DESCRIPTION("EHRPWM PWM driver");
  433. MODULE_AUTHOR("Texas Instruments");
  434. MODULE_LICENSE("GPL");