intel_drv.h 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright (c) 2007-2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  23. * IN THE SOFTWARE.
  24. */
  25. #ifndef __INTEL_DRV_H__
  26. #define __INTEL_DRV_H__
  27. #include <linux/async.h>
  28. #include <linux/i2c.h>
  29. #include <linux/hdmi.h>
  30. #include <drm/i915_drm.h>
  31. #include "i915_drv.h"
  32. #include <drm/drm_crtc.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/drm_fb_helper.h>
  35. #include <drm/drm_dp_mst_helper.h>
  36. #include <drm/drm_rect.h>
  37. #define DIV_ROUND_CLOSEST_ULL(ll, d) \
  38. ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
  39. /**
  40. * _wait_for - magic (register) wait macro
  41. *
  42. * Does the right thing for modeset paths when run under kdgb or similar atomic
  43. * contexts. Note that it's important that we check the condition again after
  44. * having timed out, since the timeout could be due to preemption or similar and
  45. * we've never had a chance to check the condition before the timeout.
  46. */
  47. #define _wait_for(COND, MS, W) ({ \
  48. unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
  49. int ret__ = 0; \
  50. while (!(COND)) { \
  51. if (time_after(jiffies, timeout__)) { \
  52. if (!(COND)) \
  53. ret__ = -ETIMEDOUT; \
  54. break; \
  55. } \
  56. if (W && drm_can_sleep()) { \
  57. msleep(W); \
  58. } else { \
  59. cpu_relax(); \
  60. } \
  61. } \
  62. ret__; \
  63. })
  64. #define wait_for(COND, MS) _wait_for(COND, MS, 1)
  65. #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
  66. #define wait_for_atomic_us(COND, US) _wait_for((COND), \
  67. DIV_ROUND_UP((US), 1000), 0)
  68. #define KHz(x) (1000 * (x))
  69. #define MHz(x) KHz(1000 * (x))
  70. /*
  71. * Display related stuff
  72. */
  73. /* store information about an Ixxx DVO */
  74. /* The i830->i865 use multiple DVOs with multiple i2cs */
  75. /* the i915, i945 have a single sDVO i2c bus - which is different */
  76. #define MAX_OUTPUTS 6
  77. /* maximum connectors per crtcs in the mode set */
  78. /* Maximum cursor sizes */
  79. #define GEN2_CURSOR_WIDTH 64
  80. #define GEN2_CURSOR_HEIGHT 64
  81. #define MAX_CURSOR_WIDTH 256
  82. #define MAX_CURSOR_HEIGHT 256
  83. #define INTEL_I2C_BUS_DVO 1
  84. #define INTEL_I2C_BUS_SDVO 2
  85. /* these are outputs from the chip - integrated only
  86. external chips are via DVO or SDVO output */
  87. enum intel_output_type {
  88. INTEL_OUTPUT_UNUSED = 0,
  89. INTEL_OUTPUT_ANALOG = 1,
  90. INTEL_OUTPUT_DVO = 2,
  91. INTEL_OUTPUT_SDVO = 3,
  92. INTEL_OUTPUT_LVDS = 4,
  93. INTEL_OUTPUT_TVOUT = 5,
  94. INTEL_OUTPUT_HDMI = 6,
  95. INTEL_OUTPUT_DISPLAYPORT = 7,
  96. INTEL_OUTPUT_EDP = 8,
  97. INTEL_OUTPUT_DSI = 9,
  98. INTEL_OUTPUT_UNKNOWN = 10,
  99. INTEL_OUTPUT_DP_MST = 11,
  100. };
  101. #define INTEL_DVO_CHIP_NONE 0
  102. #define INTEL_DVO_CHIP_LVDS 1
  103. #define INTEL_DVO_CHIP_TMDS 2
  104. #define INTEL_DVO_CHIP_TVOUT 4
  105. #define INTEL_DSI_VIDEO_MODE 0
  106. #define INTEL_DSI_COMMAND_MODE 1
  107. struct intel_framebuffer {
  108. struct drm_framebuffer base;
  109. struct drm_i915_gem_object *obj;
  110. };
  111. struct intel_fbdev {
  112. struct drm_fb_helper helper;
  113. struct intel_framebuffer *fb;
  114. struct list_head fbdev_list;
  115. struct drm_display_mode *our_mode;
  116. int preferred_bpp;
  117. };
  118. struct intel_encoder {
  119. struct drm_encoder base;
  120. /*
  121. * The new crtc this encoder will be driven from. Only differs from
  122. * base->crtc while a modeset is in progress.
  123. */
  124. struct intel_crtc *new_crtc;
  125. enum intel_output_type type;
  126. unsigned int cloneable;
  127. bool connectors_active;
  128. void (*hot_plug)(struct intel_encoder *);
  129. bool (*compute_config)(struct intel_encoder *,
  130. struct intel_crtc_config *);
  131. void (*pre_pll_enable)(struct intel_encoder *);
  132. void (*pre_enable)(struct intel_encoder *);
  133. void (*enable)(struct intel_encoder *);
  134. void (*mode_set)(struct intel_encoder *intel_encoder);
  135. void (*disable)(struct intel_encoder *);
  136. void (*post_disable)(struct intel_encoder *);
  137. /* Read out the current hw state of this connector, returning true if
  138. * the encoder is active. If the encoder is enabled it also set the pipe
  139. * it is connected to in the pipe parameter. */
  140. bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
  141. /* Reconstructs the equivalent mode flags for the current hardware
  142. * state. This must be called _after_ display->get_pipe_config has
  143. * pre-filled the pipe config. Note that intel_encoder->base.crtc must
  144. * be set correctly before calling this function. */
  145. void (*get_config)(struct intel_encoder *,
  146. struct intel_crtc_config *pipe_config);
  147. /*
  148. * Called during system suspend after all pending requests for the
  149. * encoder are flushed (for example for DP AUX transactions) and
  150. * device interrupts are disabled.
  151. */
  152. void (*suspend)(struct intel_encoder *);
  153. int crtc_mask;
  154. enum hpd_pin hpd_pin;
  155. };
  156. struct intel_panel {
  157. struct drm_display_mode *fixed_mode;
  158. struct drm_display_mode *downclock_mode;
  159. int fitting_mode;
  160. /* backlight */
  161. struct {
  162. bool present;
  163. u32 level;
  164. u32 min;
  165. u32 max;
  166. bool enabled;
  167. bool combination_mode; /* gen 2/4 only */
  168. bool active_low_pwm;
  169. struct backlight_device *device;
  170. } backlight;
  171. void (*backlight_power)(struct intel_connector *, bool enable);
  172. };
  173. struct intel_connector {
  174. struct drm_connector base;
  175. /*
  176. * The fixed encoder this connector is connected to.
  177. */
  178. struct intel_encoder *encoder;
  179. /*
  180. * The new encoder this connector will be driven. Only differs from
  181. * encoder while a modeset is in progress.
  182. */
  183. struct intel_encoder *new_encoder;
  184. /* Reads out the current hw, returning true if the connector is enabled
  185. * and active (i.e. dpms ON state). */
  186. bool (*get_hw_state)(struct intel_connector *);
  187. /*
  188. * Removes all interfaces through which the connector is accessible
  189. * - like sysfs, debugfs entries -, so that no new operations can be
  190. * started on the connector. Also makes sure all currently pending
  191. * operations finish before returing.
  192. */
  193. void (*unregister)(struct intel_connector *);
  194. /* Panel info for eDP and LVDS */
  195. struct intel_panel panel;
  196. /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
  197. struct edid *edid;
  198. struct edid *detect_edid;
  199. /* since POLL and HPD connectors may use the same HPD line keep the native
  200. state of connector->polled in case hotplug storm detection changes it */
  201. u8 polled;
  202. void *port; /* store this opaque as its illegal to dereference it */
  203. struct intel_dp *mst_port;
  204. };
  205. typedef struct dpll {
  206. /* given values */
  207. int n;
  208. int m1, m2;
  209. int p1, p2;
  210. /* derived values */
  211. int dot;
  212. int vco;
  213. int m;
  214. int p;
  215. } intel_clock_t;
  216. struct intel_plane_state {
  217. struct drm_plane_state base;
  218. struct drm_rect src;
  219. struct drm_rect dst;
  220. struct drm_rect clip;
  221. bool visible;
  222. /*
  223. * used only for sprite planes to determine when to implicitly
  224. * enable/disable the primary plane
  225. */
  226. bool hides_primary;
  227. };
  228. struct intel_plane_config {
  229. bool tiled;
  230. int size;
  231. u32 base;
  232. };
  233. struct intel_crtc_config {
  234. /**
  235. * quirks - bitfield with hw state readout quirks
  236. *
  237. * For various reasons the hw state readout code might not be able to
  238. * completely faithfully read out the current state. These cases are
  239. * tracked with quirk flags so that fastboot and state checker can act
  240. * accordingly.
  241. */
  242. #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
  243. #define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
  244. unsigned long quirks;
  245. /* User requested mode, only valid as a starting point to
  246. * compute adjusted_mode, except in the case of (S)DVO where
  247. * it's also for the output timings of the (S)DVO chip.
  248. * adjusted_mode will then correspond to the S(DVO) chip's
  249. * preferred input timings. */
  250. struct drm_display_mode requested_mode;
  251. /* Actual pipe timings ie. what we program into the pipe timing
  252. * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
  253. struct drm_display_mode adjusted_mode;
  254. /* Pipe source size (ie. panel fitter input size)
  255. * All planes will be positioned inside this space,
  256. * and get clipped at the edges. */
  257. int pipe_src_w, pipe_src_h;
  258. /* Whether to set up the PCH/FDI. Note that we never allow sharing
  259. * between pch encoders and cpu encoders. */
  260. bool has_pch_encoder;
  261. /* Are we sending infoframes on the attached port */
  262. bool has_infoframe;
  263. /* CPU Transcoder for the pipe. Currently this can only differ from the
  264. * pipe on Haswell (where we have a special eDP transcoder). */
  265. enum transcoder cpu_transcoder;
  266. /*
  267. * Use reduced/limited/broadcast rbg range, compressing from the full
  268. * range fed into the crtcs.
  269. */
  270. bool limited_color_range;
  271. /* DP has a bunch of special case unfortunately, so mark the pipe
  272. * accordingly. */
  273. bool has_dp_encoder;
  274. /* Whether we should send NULL infoframes. Required for audio. */
  275. bool has_hdmi_sink;
  276. /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
  277. * has_dp_encoder is set. */
  278. bool has_audio;
  279. /*
  280. * Enable dithering, used when the selected pipe bpp doesn't match the
  281. * plane bpp.
  282. */
  283. bool dither;
  284. /* Controls for the clock computation, to override various stages. */
  285. bool clock_set;
  286. /* SDVO TV has a bunch of special case. To make multifunction encoders
  287. * work correctly, we need to track this at runtime.*/
  288. bool sdvo_tv_clock;
  289. /*
  290. * crtc bandwidth limit, don't increase pipe bpp or clock if not really
  291. * required. This is set in the 2nd loop of calling encoder's
  292. * ->compute_config if the first pick doesn't work out.
  293. */
  294. bool bw_constrained;
  295. /* Settings for the intel dpll used on pretty much everything but
  296. * haswell. */
  297. struct dpll dpll;
  298. /* Selected dpll when shared or DPLL_ID_PRIVATE. */
  299. enum intel_dpll_id shared_dpll;
  300. /*
  301. * - PORT_CLK_SEL for DDI ports on HSW/BDW.
  302. * - enum skl_dpll on SKL
  303. */
  304. uint32_t ddi_pll_sel;
  305. /* Actual register state of the dpll, for shared dpll cross-checking. */
  306. struct intel_dpll_hw_state dpll_hw_state;
  307. int pipe_bpp;
  308. struct intel_link_m_n dp_m_n;
  309. /* m2_n2 for eDP downclock */
  310. struct intel_link_m_n dp_m2_n2;
  311. bool has_drrs;
  312. /*
  313. * Frequence the dpll for the port should run at. Differs from the
  314. * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
  315. * already multiplied by pixel_multiplier.
  316. */
  317. int port_clock;
  318. /* Used by SDVO (and if we ever fix it, HDMI). */
  319. unsigned pixel_multiplier;
  320. /* Panel fitter controls for gen2-gen4 + VLV */
  321. struct {
  322. u32 control;
  323. u32 pgm_ratios;
  324. u32 lvds_border_bits;
  325. } gmch_pfit;
  326. /* Panel fitter placement and size for Ironlake+ */
  327. struct {
  328. u32 pos;
  329. u32 size;
  330. bool enabled;
  331. bool force_thru;
  332. } pch_pfit;
  333. /* FDI configuration, only valid if has_pch_encoder is set. */
  334. int fdi_lanes;
  335. struct intel_link_m_n fdi_m_n;
  336. bool ips_enabled;
  337. bool double_wide;
  338. bool dp_encoder_is_mst;
  339. int pbn;
  340. };
  341. struct intel_pipe_wm {
  342. struct intel_wm_level wm[5];
  343. uint32_t linetime;
  344. bool fbc_wm_enabled;
  345. bool pipe_enabled;
  346. bool sprites_enabled;
  347. bool sprites_scaled;
  348. };
  349. struct intel_mmio_flip {
  350. struct drm_i915_gem_request *req;
  351. struct work_struct work;
  352. };
  353. struct skl_pipe_wm {
  354. struct skl_wm_level wm[8];
  355. struct skl_wm_level trans_wm;
  356. uint32_t linetime;
  357. };
  358. /*
  359. * Tracking of operations that need to be performed at the beginning/end of an
  360. * atomic commit, outside the atomic section where interrupts are disabled.
  361. * These are generally operations that grab mutexes or might otherwise sleep
  362. * and thus can't be run with interrupts disabled.
  363. */
  364. struct intel_crtc_atomic_commit {
  365. /* vblank evasion */
  366. bool evade;
  367. unsigned start_vbl_count;
  368. /* Sleepable operations to perform before commit */
  369. bool wait_for_flips;
  370. bool disable_fbc;
  371. bool pre_disable_primary;
  372. bool update_wm;
  373. unsigned disabled_planes;
  374. /* Sleepable operations to perform after commit */
  375. unsigned fb_bits;
  376. bool wait_vblank;
  377. bool update_fbc;
  378. bool post_enable_primary;
  379. unsigned update_sprite_watermarks;
  380. };
  381. struct intel_crtc {
  382. struct drm_crtc base;
  383. enum pipe pipe;
  384. enum plane plane;
  385. u8 lut_r[256], lut_g[256], lut_b[256];
  386. /*
  387. * Whether the crtc and the connected output pipeline is active. Implies
  388. * that crtc->enabled is set, i.e. the current mode configuration has
  389. * some outputs connected to this crtc.
  390. */
  391. bool active;
  392. unsigned long enabled_power_domains;
  393. bool primary_enabled; /* is the primary plane (partially) visible? */
  394. bool lowfreq_avail;
  395. struct intel_overlay *overlay;
  396. struct intel_unpin_work *unpin_work;
  397. atomic_t unpin_work_count;
  398. /* Display surface base address adjustement for pageflips. Note that on
  399. * gen4+ this only adjusts up to a tile, offsets within a tile are
  400. * handled in the hw itself (with the TILEOFF register). */
  401. unsigned long dspaddr_offset;
  402. struct drm_i915_gem_object *cursor_bo;
  403. uint32_t cursor_addr;
  404. int16_t cursor_width, cursor_height;
  405. uint32_t cursor_cntl;
  406. uint32_t cursor_size;
  407. uint32_t cursor_base;
  408. struct intel_plane_config plane_config;
  409. struct intel_crtc_config config;
  410. struct intel_crtc_config *new_config;
  411. bool new_enabled;
  412. /* reset counter value when the last flip was submitted */
  413. unsigned int reset_counter;
  414. /* Access to these should be protected by dev_priv->irq_lock. */
  415. bool cpu_fifo_underrun_disabled;
  416. bool pch_fifo_underrun_disabled;
  417. /* per-pipe watermark state */
  418. struct {
  419. /* watermarks currently being used */
  420. struct intel_pipe_wm active;
  421. /* SKL wm values currently in use */
  422. struct skl_pipe_wm skl_active;
  423. } wm;
  424. int scanline_offset;
  425. struct intel_mmio_flip mmio_flip;
  426. struct intel_crtc_atomic_commit atomic;
  427. };
  428. struct intel_plane_wm_parameters {
  429. uint32_t horiz_pixels;
  430. uint32_t vert_pixels;
  431. uint8_t bytes_per_pixel;
  432. bool enabled;
  433. bool scaled;
  434. };
  435. struct intel_plane {
  436. struct drm_plane base;
  437. int plane;
  438. enum pipe pipe;
  439. struct drm_i915_gem_object *obj;
  440. bool can_scale;
  441. int max_downscale;
  442. unsigned int rotation;
  443. /* Since we need to change the watermarks before/after
  444. * enabling/disabling the planes, we need to store the parameters here
  445. * as the other pieces of the struct may not reflect the values we want
  446. * for the watermark calculations. Currently only Haswell uses this.
  447. */
  448. struct intel_plane_wm_parameters wm;
  449. void (*update_plane)(struct drm_plane *plane,
  450. struct drm_crtc *crtc,
  451. struct drm_framebuffer *fb,
  452. struct drm_i915_gem_object *obj,
  453. int crtc_x, int crtc_y,
  454. unsigned int crtc_w, unsigned int crtc_h,
  455. uint32_t x, uint32_t y,
  456. uint32_t src_w, uint32_t src_h);
  457. void (*disable_plane)(struct drm_plane *plane,
  458. struct drm_crtc *crtc);
  459. int (*check_plane)(struct drm_plane *plane,
  460. struct intel_plane_state *state);
  461. void (*commit_plane)(struct drm_plane *plane,
  462. struct intel_plane_state *state);
  463. int (*update_colorkey)(struct drm_plane *plane,
  464. struct drm_intel_sprite_colorkey *key);
  465. void (*get_colorkey)(struct drm_plane *plane,
  466. struct drm_intel_sprite_colorkey *key);
  467. };
  468. struct intel_watermark_params {
  469. unsigned long fifo_size;
  470. unsigned long max_wm;
  471. unsigned long default_wm;
  472. unsigned long guard_size;
  473. unsigned long cacheline_size;
  474. };
  475. struct cxsr_latency {
  476. int is_desktop;
  477. int is_ddr3;
  478. unsigned long fsb_freq;
  479. unsigned long mem_freq;
  480. unsigned long display_sr;
  481. unsigned long display_hpll_disable;
  482. unsigned long cursor_sr;
  483. unsigned long cursor_hpll_disable;
  484. };
  485. #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
  486. #define to_intel_connector(x) container_of(x, struct intel_connector, base)
  487. #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
  488. #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
  489. #define to_intel_plane(x) container_of(x, struct intel_plane, base)
  490. #define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
  491. #define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
  492. struct intel_hdmi {
  493. u32 hdmi_reg;
  494. int ddc_bus;
  495. uint32_t color_range;
  496. bool color_range_auto;
  497. bool has_hdmi_sink;
  498. bool has_audio;
  499. enum hdmi_force_audio force_audio;
  500. bool rgb_quant_range_selectable;
  501. enum hdmi_picture_aspect aspect_ratio;
  502. void (*write_infoframe)(struct drm_encoder *encoder,
  503. enum hdmi_infoframe_type type,
  504. const void *frame, ssize_t len);
  505. void (*set_infoframes)(struct drm_encoder *encoder,
  506. bool enable,
  507. struct drm_display_mode *adjusted_mode);
  508. bool (*infoframe_enabled)(struct drm_encoder *encoder);
  509. };
  510. struct intel_dp_mst_encoder;
  511. #define DP_MAX_DOWNSTREAM_PORTS 0x10
  512. /**
  513. * HIGH_RR is the highest eDP panel refresh rate read from EDID
  514. * LOW_RR is the lowest eDP panel refresh rate found from EDID
  515. * parsing for same resolution.
  516. */
  517. enum edp_drrs_refresh_rate_type {
  518. DRRS_HIGH_RR,
  519. DRRS_LOW_RR,
  520. DRRS_MAX_RR, /* RR count */
  521. };
  522. struct intel_dp {
  523. uint32_t output_reg;
  524. uint32_t aux_ch_ctl_reg;
  525. uint32_t DP;
  526. bool has_audio;
  527. enum hdmi_force_audio force_audio;
  528. uint32_t color_range;
  529. bool color_range_auto;
  530. uint8_t link_bw;
  531. uint8_t lane_count;
  532. uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
  533. uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
  534. uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
  535. struct drm_dp_aux aux;
  536. uint8_t train_set[4];
  537. int panel_power_up_delay;
  538. int panel_power_down_delay;
  539. int panel_power_cycle_delay;
  540. int backlight_on_delay;
  541. int backlight_off_delay;
  542. struct delayed_work panel_vdd_work;
  543. bool want_panel_vdd;
  544. unsigned long last_power_cycle;
  545. unsigned long last_power_on;
  546. unsigned long last_backlight_off;
  547. struct notifier_block edp_notifier;
  548. /*
  549. * Pipe whose power sequencer is currently locked into
  550. * this port. Only relevant on VLV/CHV.
  551. */
  552. enum pipe pps_pipe;
  553. struct edp_power_seq pps_delays;
  554. bool use_tps3;
  555. bool can_mst; /* this port supports mst */
  556. bool is_mst;
  557. int active_mst_links;
  558. /* connector directly attached - won't be use for modeset in mst world */
  559. struct intel_connector *attached_connector;
  560. /* mst connector list */
  561. struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
  562. struct drm_dp_mst_topology_mgr mst_mgr;
  563. uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
  564. /*
  565. * This function returns the value we have to program the AUX_CTL
  566. * register with to kick off an AUX transaction.
  567. */
  568. uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
  569. bool has_aux_irq,
  570. int send_bytes,
  571. uint32_t aux_clock_divider);
  572. struct {
  573. enum drrs_support_type type;
  574. enum edp_drrs_refresh_rate_type refresh_rate_type;
  575. struct mutex mutex;
  576. } drrs_state;
  577. };
  578. struct intel_digital_port {
  579. struct intel_encoder base;
  580. enum port port;
  581. u32 saved_port_bits;
  582. struct intel_dp dp;
  583. struct intel_hdmi hdmi;
  584. bool (*hpd_pulse)(struct intel_digital_port *, bool);
  585. };
  586. struct intel_dp_mst_encoder {
  587. struct intel_encoder base;
  588. enum pipe pipe;
  589. struct intel_digital_port *primary;
  590. void *port; /* store this opaque as its illegal to dereference it */
  591. };
  592. static inline int
  593. vlv_dport_to_channel(struct intel_digital_port *dport)
  594. {
  595. switch (dport->port) {
  596. case PORT_B:
  597. case PORT_D:
  598. return DPIO_CH0;
  599. case PORT_C:
  600. return DPIO_CH1;
  601. default:
  602. BUG();
  603. }
  604. }
  605. static inline int
  606. vlv_pipe_to_channel(enum pipe pipe)
  607. {
  608. switch (pipe) {
  609. case PIPE_A:
  610. case PIPE_C:
  611. return DPIO_CH0;
  612. case PIPE_B:
  613. return DPIO_CH1;
  614. default:
  615. BUG();
  616. }
  617. }
  618. static inline struct drm_crtc *
  619. intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
  620. {
  621. struct drm_i915_private *dev_priv = dev->dev_private;
  622. return dev_priv->pipe_to_crtc_mapping[pipe];
  623. }
  624. static inline struct drm_crtc *
  625. intel_get_crtc_for_plane(struct drm_device *dev, int plane)
  626. {
  627. struct drm_i915_private *dev_priv = dev->dev_private;
  628. return dev_priv->plane_to_crtc_mapping[plane];
  629. }
  630. struct intel_unpin_work {
  631. struct work_struct work;
  632. struct drm_crtc *crtc;
  633. struct drm_i915_gem_object *old_fb_obj;
  634. struct drm_i915_gem_object *pending_flip_obj;
  635. struct drm_pending_vblank_event *event;
  636. atomic_t pending;
  637. #define INTEL_FLIP_INACTIVE 0
  638. #define INTEL_FLIP_PENDING 1
  639. #define INTEL_FLIP_COMPLETE 2
  640. u32 flip_count;
  641. u32 gtt_offset;
  642. struct drm_i915_gem_request *flip_queued_req;
  643. int flip_queued_vblank;
  644. int flip_ready_vblank;
  645. bool enable_stall_check;
  646. };
  647. struct intel_set_config {
  648. struct drm_encoder **save_connector_encoders;
  649. struct drm_crtc **save_encoder_crtcs;
  650. bool *save_crtc_enabled;
  651. bool fb_changed;
  652. bool mode_changed;
  653. };
  654. struct intel_load_detect_pipe {
  655. struct drm_framebuffer *release_fb;
  656. bool load_detect_temp;
  657. int dpms_mode;
  658. };
  659. static inline struct intel_encoder *
  660. intel_attached_encoder(struct drm_connector *connector)
  661. {
  662. return to_intel_connector(connector)->encoder;
  663. }
  664. static inline struct intel_digital_port *
  665. enc_to_dig_port(struct drm_encoder *encoder)
  666. {
  667. return container_of(encoder, struct intel_digital_port, base.base);
  668. }
  669. static inline struct intel_dp_mst_encoder *
  670. enc_to_mst(struct drm_encoder *encoder)
  671. {
  672. return container_of(encoder, struct intel_dp_mst_encoder, base.base);
  673. }
  674. static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
  675. {
  676. return &enc_to_dig_port(encoder)->dp;
  677. }
  678. static inline struct intel_digital_port *
  679. dp_to_dig_port(struct intel_dp *intel_dp)
  680. {
  681. return container_of(intel_dp, struct intel_digital_port, dp);
  682. }
  683. static inline struct intel_digital_port *
  684. hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
  685. {
  686. return container_of(intel_hdmi, struct intel_digital_port, hdmi);
  687. }
  688. /*
  689. * Returns the number of planes for this pipe, ie the number of sprites + 1
  690. * (primary plane). This doesn't count the cursor plane then.
  691. */
  692. static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
  693. {
  694. return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
  695. }
  696. /* intel_fifo_underrun.c */
  697. bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
  698. enum pipe pipe, bool enable);
  699. bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
  700. enum transcoder pch_transcoder,
  701. bool enable);
  702. void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
  703. enum pipe pipe);
  704. void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
  705. enum transcoder pch_transcoder);
  706. void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
  707. /* i915_irq.c */
  708. void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
  709. void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
  710. void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
  711. void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
  712. void gen6_reset_rps_interrupts(struct drm_device *dev);
  713. void gen6_enable_rps_interrupts(struct drm_device *dev);
  714. void gen6_disable_rps_interrupts(struct drm_device *dev);
  715. void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
  716. void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
  717. static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
  718. {
  719. /*
  720. * We only use drm_irq_uninstall() at unload and VT switch, so
  721. * this is the only thing we need to check.
  722. */
  723. return dev_priv->pm.irqs_enabled;
  724. }
  725. int intel_get_crtc_scanline(struct intel_crtc *crtc);
  726. void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
  727. /* intel_crt.c */
  728. void intel_crt_init(struct drm_device *dev);
  729. /* intel_ddi.c */
  730. void intel_prepare_ddi(struct drm_device *dev);
  731. void hsw_fdi_link_train(struct drm_crtc *crtc);
  732. void intel_ddi_init(struct drm_device *dev, enum port port);
  733. enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
  734. bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
  735. int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
  736. void intel_ddi_pll_init(struct drm_device *dev);
  737. void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
  738. void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
  739. enum transcoder cpu_transcoder);
  740. void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
  741. void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
  742. bool intel_ddi_pll_select(struct intel_crtc *crtc);
  743. void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
  744. void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
  745. bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
  746. void intel_ddi_fdi_disable(struct drm_crtc *crtc);
  747. void intel_ddi_get_config(struct intel_encoder *encoder,
  748. struct intel_crtc_config *pipe_config);
  749. void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
  750. void intel_ddi_clock_get(struct intel_encoder *encoder,
  751. struct intel_crtc_config *pipe_config);
  752. void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
  753. /* intel_frontbuffer.c */
  754. void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
  755. struct intel_engine_cs *ring);
  756. void intel_frontbuffer_flip_prepare(struct drm_device *dev,
  757. unsigned frontbuffer_bits);
  758. void intel_frontbuffer_flip_complete(struct drm_device *dev,
  759. unsigned frontbuffer_bits);
  760. void intel_frontbuffer_flush(struct drm_device *dev,
  761. unsigned frontbuffer_bits);
  762. /**
  763. * intel_frontbuffer_flip - synchronous frontbuffer flip
  764. * @dev: DRM device
  765. * @frontbuffer_bits: frontbuffer plane tracking bits
  766. *
  767. * This function gets called after scheduling a flip on @obj. This is for
  768. * synchronous plane updates which will happen on the next vblank and which will
  769. * not get delayed by pending gpu rendering.
  770. *
  771. * Can be called without any locks held.
  772. */
  773. static inline
  774. void intel_frontbuffer_flip(struct drm_device *dev,
  775. unsigned frontbuffer_bits)
  776. {
  777. intel_frontbuffer_flush(dev, frontbuffer_bits);
  778. }
  779. void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
  780. /* intel_audio.c */
  781. void intel_init_audio(struct drm_device *dev);
  782. void intel_audio_codec_enable(struct intel_encoder *encoder);
  783. void intel_audio_codec_disable(struct intel_encoder *encoder);
  784. void i915_audio_component_init(struct drm_i915_private *dev_priv);
  785. void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
  786. /* intel_display.c */
  787. bool intel_has_pending_fb_unpin(struct drm_device *dev);
  788. int intel_pch_rawclk(struct drm_device *dev);
  789. void intel_mark_busy(struct drm_device *dev);
  790. void intel_mark_idle(struct drm_device *dev);
  791. void intel_crtc_restore_mode(struct drm_crtc *crtc);
  792. void intel_crtc_control(struct drm_crtc *crtc, bool enable);
  793. void intel_crtc_update_dpms(struct drm_crtc *crtc);
  794. void intel_encoder_destroy(struct drm_encoder *encoder);
  795. void intel_connector_dpms(struct drm_connector *, int mode);
  796. bool intel_connector_get_hw_state(struct intel_connector *connector);
  797. void intel_modeset_check_state(struct drm_device *dev);
  798. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  799. struct intel_digital_port *port);
  800. void intel_connector_attach_encoder(struct intel_connector *connector,
  801. struct intel_encoder *encoder);
  802. struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
  803. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  804. struct drm_crtc *crtc);
  805. enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
  806. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  807. struct drm_file *file_priv);
  808. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  809. enum pipe pipe);
  810. bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
  811. static inline void
  812. intel_wait_for_vblank(struct drm_device *dev, int pipe)
  813. {
  814. drm_wait_one_vblank(dev, pipe);
  815. }
  816. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
  817. void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
  818. struct intel_digital_port *dport);
  819. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  820. struct drm_display_mode *mode,
  821. struct intel_load_detect_pipe *old,
  822. struct drm_modeset_acquire_ctx *ctx);
  823. void intel_release_load_detect_pipe(struct drm_connector *connector,
  824. struct intel_load_detect_pipe *old);
  825. int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
  826. struct drm_framebuffer *fb,
  827. struct intel_engine_cs *pipelined);
  828. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
  829. struct drm_framebuffer *
  830. __intel_framebuffer_create(struct drm_device *dev,
  831. struct drm_mode_fb_cmd2 *mode_cmd,
  832. struct drm_i915_gem_object *obj);
  833. void intel_prepare_page_flip(struct drm_device *dev, int plane);
  834. void intel_finish_page_flip(struct drm_device *dev, int pipe);
  835. void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
  836. void intel_check_page_flip(struct drm_device *dev, int pipe);
  837. int intel_prepare_plane_fb(struct drm_plane *plane,
  838. struct drm_framebuffer *fb);
  839. void intel_cleanup_plane_fb(struct drm_plane *plane,
  840. struct drm_framebuffer *fb);
  841. /* shared dpll functions */
  842. struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
  843. void assert_shared_dpll(struct drm_i915_private *dev_priv,
  844. struct intel_shared_dpll *pll,
  845. bool state);
  846. #define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
  847. #define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
  848. struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc);
  849. void intel_put_shared_dpll(struct intel_crtc *crtc);
  850. void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
  851. const struct dpll *dpll);
  852. void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
  853. /* modesetting asserts */
  854. void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  855. enum pipe pipe);
  856. void assert_pll(struct drm_i915_private *dev_priv,
  857. enum pipe pipe, bool state);
  858. #define assert_pll_enabled(d, p) assert_pll(d, p, true)
  859. #define assert_pll_disabled(d, p) assert_pll(d, p, false)
  860. void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
  861. enum pipe pipe, bool state);
  862. #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
  863. #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
  864. void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
  865. #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
  866. #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
  867. unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  868. unsigned int tiling_mode,
  869. unsigned int bpp,
  870. unsigned int pitch);
  871. void intel_prepare_reset(struct drm_device *dev);
  872. void intel_finish_reset(struct drm_device *dev);
  873. void hsw_enable_pc8(struct drm_i915_private *dev_priv);
  874. void hsw_disable_pc8(struct drm_i915_private *dev_priv);
  875. void intel_dp_get_m_n(struct intel_crtc *crtc,
  876. struct intel_crtc_config *pipe_config);
  877. void intel_dp_set_m_n(struct intel_crtc *crtc);
  878. int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
  879. void
  880. ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
  881. int dotclock);
  882. bool intel_crtc_active(struct drm_crtc *crtc);
  883. void hsw_enable_ips(struct intel_crtc *crtc);
  884. void hsw_disable_ips(struct intel_crtc *crtc);
  885. enum intel_display_power_domain
  886. intel_display_port_power_domain(struct intel_encoder *intel_encoder);
  887. void intel_mode_from_pipe_config(struct drm_display_mode *mode,
  888. struct intel_crtc_config *pipe_config);
  889. int intel_format_to_fourcc(int format);
  890. void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
  891. void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
  892. /* intel_dp.c */
  893. void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
  894. bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
  895. struct intel_connector *intel_connector);
  896. void intel_dp_start_link_train(struct intel_dp *intel_dp);
  897. void intel_dp_complete_link_train(struct intel_dp *intel_dp);
  898. void intel_dp_stop_link_train(struct intel_dp *intel_dp);
  899. void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
  900. void intel_dp_encoder_destroy(struct drm_encoder *encoder);
  901. void intel_dp_check_link_status(struct intel_dp *intel_dp);
  902. int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
  903. bool intel_dp_compute_config(struct intel_encoder *encoder,
  904. struct intel_crtc_config *pipe_config);
  905. bool intel_dp_is_edp(struct drm_device *dev, enum port port);
  906. bool intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
  907. bool long_hpd);
  908. void intel_edp_backlight_on(struct intel_dp *intel_dp);
  909. void intel_edp_backlight_off(struct intel_dp *intel_dp);
  910. void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
  911. void intel_edp_panel_on(struct intel_dp *intel_dp);
  912. void intel_edp_panel_off(struct intel_dp *intel_dp);
  913. void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
  914. void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
  915. void intel_dp_mst_suspend(struct drm_device *dev);
  916. void intel_dp_mst_resume(struct drm_device *dev);
  917. int intel_dp_max_link_bw(struct intel_dp *intel_dp);
  918. void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
  919. void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
  920. uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
  921. void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes);
  922. int intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  923. struct drm_framebuffer *fb, int crtc_x, int crtc_y,
  924. unsigned int crtc_w, unsigned int crtc_h,
  925. uint32_t src_x, uint32_t src_y,
  926. uint32_t src_w, uint32_t src_h);
  927. int intel_disable_plane(struct drm_plane *plane);
  928. void intel_plane_destroy(struct drm_plane *plane);
  929. /* intel_dp_mst.c */
  930. int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
  931. void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
  932. /* intel_dsi.c */
  933. void intel_dsi_init(struct drm_device *dev);
  934. /* intel_dvo.c */
  935. void intel_dvo_init(struct drm_device *dev);
  936. /* legacy fbdev emulation in intel_fbdev.c */
  937. #ifdef CONFIG_DRM_I915_FBDEV
  938. extern int intel_fbdev_init(struct drm_device *dev);
  939. extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
  940. extern void intel_fbdev_fini(struct drm_device *dev);
  941. extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
  942. extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
  943. extern void intel_fbdev_restore_mode(struct drm_device *dev);
  944. #else
  945. static inline int intel_fbdev_init(struct drm_device *dev)
  946. {
  947. return 0;
  948. }
  949. static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
  950. {
  951. }
  952. static inline void intel_fbdev_fini(struct drm_device *dev)
  953. {
  954. }
  955. static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
  956. {
  957. }
  958. static inline void intel_fbdev_restore_mode(struct drm_device *dev)
  959. {
  960. }
  961. #endif
  962. /* intel_fbc.c */
  963. bool intel_fbc_enabled(struct drm_device *dev);
  964. void intel_fbc_update(struct drm_device *dev);
  965. void intel_fbc_init(struct drm_i915_private *dev_priv);
  966. void intel_fbc_disable(struct drm_device *dev);
  967. void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
  968. /* intel_hdmi.c */
  969. void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
  970. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  971. struct intel_connector *intel_connector);
  972. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
  973. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  974. struct intel_crtc_config *pipe_config);
  975. /* intel_lvds.c */
  976. void intel_lvds_init(struct drm_device *dev);
  977. bool intel_is_dual_link_lvds(struct drm_device *dev);
  978. /* intel_modes.c */
  979. int intel_connector_update_modes(struct drm_connector *connector,
  980. struct edid *edid);
  981. int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
  982. void intel_attach_force_audio_property(struct drm_connector *connector);
  983. void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
  984. /* intel_overlay.c */
  985. void intel_setup_overlay(struct drm_device *dev);
  986. void intel_cleanup_overlay(struct drm_device *dev);
  987. int intel_overlay_switch_off(struct intel_overlay *overlay);
  988. int intel_overlay_put_image(struct drm_device *dev, void *data,
  989. struct drm_file *file_priv);
  990. int intel_overlay_attrs(struct drm_device *dev, void *data,
  991. struct drm_file *file_priv);
  992. void intel_overlay_reset(struct drm_i915_private *dev_priv);
  993. /* intel_panel.c */
  994. int intel_panel_init(struct intel_panel *panel,
  995. struct drm_display_mode *fixed_mode,
  996. struct drm_display_mode *downclock_mode);
  997. void intel_panel_fini(struct intel_panel *panel);
  998. void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
  999. struct drm_display_mode *adjusted_mode);
  1000. void intel_pch_panel_fitting(struct intel_crtc *crtc,
  1001. struct intel_crtc_config *pipe_config,
  1002. int fitting_mode);
  1003. void intel_gmch_panel_fitting(struct intel_crtc *crtc,
  1004. struct intel_crtc_config *pipe_config,
  1005. int fitting_mode);
  1006. void intel_panel_set_backlight_acpi(struct intel_connector *connector,
  1007. u32 level, u32 max);
  1008. int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
  1009. void intel_panel_enable_backlight(struct intel_connector *connector);
  1010. void intel_panel_disable_backlight(struct intel_connector *connector);
  1011. void intel_panel_destroy_backlight(struct drm_connector *connector);
  1012. void intel_panel_init_backlight_funcs(struct drm_device *dev);
  1013. enum drm_connector_status intel_panel_detect(struct drm_device *dev);
  1014. extern struct drm_display_mode *intel_find_panel_downclock(
  1015. struct drm_device *dev,
  1016. struct drm_display_mode *fixed_mode,
  1017. struct drm_connector *connector);
  1018. void intel_backlight_register(struct drm_device *dev);
  1019. void intel_backlight_unregister(struct drm_device *dev);
  1020. /* intel_psr.c */
  1021. void intel_psr_enable(struct intel_dp *intel_dp);
  1022. void intel_psr_disable(struct intel_dp *intel_dp);
  1023. void intel_psr_invalidate(struct drm_device *dev,
  1024. unsigned frontbuffer_bits);
  1025. void intel_psr_flush(struct drm_device *dev,
  1026. unsigned frontbuffer_bits);
  1027. void intel_psr_init(struct drm_device *dev);
  1028. /* intel_runtime_pm.c */
  1029. int intel_power_domains_init(struct drm_i915_private *);
  1030. void intel_power_domains_fini(struct drm_i915_private *);
  1031. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
  1032. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
  1033. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  1034. enum intel_display_power_domain domain);
  1035. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  1036. enum intel_display_power_domain domain);
  1037. void intel_display_power_get(struct drm_i915_private *dev_priv,
  1038. enum intel_display_power_domain domain);
  1039. void intel_display_power_put(struct drm_i915_private *dev_priv,
  1040. enum intel_display_power_domain domain);
  1041. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
  1042. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
  1043. void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
  1044. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
  1045. void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
  1046. void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
  1047. /* intel_pm.c */
  1048. void intel_init_clock_gating(struct drm_device *dev);
  1049. void intel_suspend_hw(struct drm_device *dev);
  1050. int ilk_wm_max_level(const struct drm_device *dev);
  1051. void intel_update_watermarks(struct drm_crtc *crtc);
  1052. void intel_update_sprite_watermarks(struct drm_plane *plane,
  1053. struct drm_crtc *crtc,
  1054. uint32_t sprite_width,
  1055. uint32_t sprite_height,
  1056. int pixel_size,
  1057. bool enabled, bool scaled);
  1058. void intel_init_pm(struct drm_device *dev);
  1059. void intel_pm_setup(struct drm_device *dev);
  1060. void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
  1061. void intel_gpu_ips_teardown(void);
  1062. void intel_init_gt_powersave(struct drm_device *dev);
  1063. void intel_cleanup_gt_powersave(struct drm_device *dev);
  1064. void intel_enable_gt_powersave(struct drm_device *dev);
  1065. void intel_disable_gt_powersave(struct drm_device *dev);
  1066. void intel_suspend_gt_powersave(struct drm_device *dev);
  1067. void intel_reset_gt_powersave(struct drm_device *dev);
  1068. void ironlake_teardown_rc6(struct drm_device *dev);
  1069. void gen6_update_ring_freq(struct drm_device *dev);
  1070. void gen6_rps_idle(struct drm_i915_private *dev_priv);
  1071. void gen6_rps_boost(struct drm_i915_private *dev_priv);
  1072. void ilk_wm_get_hw_state(struct drm_device *dev);
  1073. void skl_wm_get_hw_state(struct drm_device *dev);
  1074. void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
  1075. struct skl_ddb_allocation *ddb /* out */);
  1076. /* intel_sdvo.c */
  1077. bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
  1078. /* intel_sprite.c */
  1079. int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
  1080. void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
  1081. enum plane plane);
  1082. int intel_plane_set_property(struct drm_plane *plane,
  1083. struct drm_property *prop,
  1084. uint64_t val);
  1085. int intel_plane_restore(struct drm_plane *plane);
  1086. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  1087. struct drm_file *file_priv);
  1088. int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  1089. struct drm_file *file_priv);
  1090. bool intel_pipe_update_start(struct intel_crtc *crtc,
  1091. uint32_t *start_vbl_count);
  1092. void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
  1093. void intel_post_enable_primary(struct drm_crtc *crtc);
  1094. void intel_pre_disable_primary(struct drm_crtc *crtc);
  1095. /* intel_tv.c */
  1096. void intel_tv_init(struct drm_device *dev);
  1097. /* intel_atomic.c */
  1098. struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
  1099. void intel_plane_destroy_state(struct drm_plane *plane,
  1100. struct drm_plane_state *state);
  1101. extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
  1102. #endif /* __INTEL_DRV_H__ */