pgtable.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744
  1. /*
  2. * Copyright (C) 2012 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __ASM_PGTABLE_H
  17. #define __ASM_PGTABLE_H
  18. #include <asm/bug.h>
  19. #include <asm/proc-fns.h>
  20. #include <asm/memory.h>
  21. #include <asm/pgtable-hwdef.h>
  22. #include <asm/pgtable-prot.h>
  23. /*
  24. * VMALLOC range.
  25. *
  26. * VMALLOC_START: beginning of the kernel vmalloc space
  27. * VMALLOC_END: extends to the available space below vmmemmap, PCI I/O space
  28. * and fixed mappings
  29. */
  30. #define VMALLOC_START (MODULES_END)
  31. #define VMALLOC_END (PAGE_OFFSET - PUD_SIZE - VMEMMAP_SIZE - SZ_64K)
  32. #define vmemmap ((struct page *)VMEMMAP_START - (memstart_addr >> PAGE_SHIFT))
  33. #define FIRST_USER_ADDRESS 0UL
  34. #ifndef __ASSEMBLY__
  35. #include <asm/cmpxchg.h>
  36. #include <asm/fixmap.h>
  37. #include <linux/mmdebug.h>
  38. extern void __pte_error(const char *file, int line, unsigned long val);
  39. extern void __pmd_error(const char *file, int line, unsigned long val);
  40. extern void __pud_error(const char *file, int line, unsigned long val);
  41. extern void __pgd_error(const char *file, int line, unsigned long val);
  42. /*
  43. * ZERO_PAGE is a global shared page that is always zero: used
  44. * for zero-mapped memory areas etc..
  45. */
  46. extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)];
  47. #define ZERO_PAGE(vaddr) phys_to_page(__pa_symbol(empty_zero_page))
  48. #define pte_ERROR(pte) __pte_error(__FILE__, __LINE__, pte_val(pte))
  49. #define pte_pfn(pte) ((pte_val(pte) & PHYS_MASK) >> PAGE_SHIFT)
  50. #define pfn_pte(pfn,prot) (__pte(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))
  51. #define pte_none(pte) (!pte_val(pte))
  52. #define pte_clear(mm,addr,ptep) set_pte(ptep, __pte(0))
  53. #define pte_page(pte) (pfn_to_page(pte_pfn(pte)))
  54. /*
  55. * The following only work if pte_present(). Undefined behaviour otherwise.
  56. */
  57. #define pte_present(pte) (!!(pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)))
  58. #define pte_young(pte) (!!(pte_val(pte) & PTE_AF))
  59. #define pte_special(pte) (!!(pte_val(pte) & PTE_SPECIAL))
  60. #define pte_write(pte) (!!(pte_val(pte) & PTE_WRITE))
  61. #define pte_user_exec(pte) (!(pte_val(pte) & PTE_UXN))
  62. #define pte_cont(pte) (!!(pte_val(pte) & PTE_CONT))
  63. #define pte_cont_addr_end(addr, end) \
  64. ({ unsigned long __boundary = ((addr) + CONT_PTE_SIZE) & CONT_PTE_MASK; \
  65. (__boundary - 1 < (end) - 1) ? __boundary : (end); \
  66. })
  67. #define pmd_cont_addr_end(addr, end) \
  68. ({ unsigned long __boundary = ((addr) + CONT_PMD_SIZE) & CONT_PMD_MASK; \
  69. (__boundary - 1 < (end) - 1) ? __boundary : (end); \
  70. })
  71. #define pte_hw_dirty(pte) (pte_write(pte) && !(pte_val(pte) & PTE_RDONLY))
  72. #define pte_sw_dirty(pte) (!!(pte_val(pte) & PTE_DIRTY))
  73. #define pte_dirty(pte) (pte_sw_dirty(pte) || pte_hw_dirty(pte))
  74. #define pte_valid(pte) (!!(pte_val(pte) & PTE_VALID))
  75. /*
  76. * Execute-only user mappings do not have the PTE_USER bit set. All valid
  77. * kernel mappings have the PTE_UXN bit set.
  78. */
  79. #define pte_valid_not_user(pte) \
  80. ((pte_val(pte) & (PTE_VALID | PTE_USER | PTE_UXN)) == (PTE_VALID | PTE_UXN))
  81. #define pte_valid_young(pte) \
  82. ((pte_val(pte) & (PTE_VALID | PTE_AF)) == (PTE_VALID | PTE_AF))
  83. #define pte_valid_user(pte) \
  84. ((pte_val(pte) & (PTE_VALID | PTE_USER)) == (PTE_VALID | PTE_USER))
  85. /*
  86. * Could the pte be present in the TLB? We must check mm_tlb_flush_pending
  87. * so that we don't erroneously return false for pages that have been
  88. * remapped as PROT_NONE but are yet to be flushed from the TLB.
  89. */
  90. #define pte_accessible(mm, pte) \
  91. (mm_tlb_flush_pending(mm) ? pte_present(pte) : pte_valid_young(pte))
  92. /*
  93. * p??_access_permitted() is true for valid user mappings (subject to the
  94. * write permission check) other than user execute-only which do not have the
  95. * PTE_USER bit set. PROT_NONE mappings do not have the PTE_VALID bit set.
  96. */
  97. #define pte_access_permitted(pte, write) \
  98. (pte_valid_user(pte) && (!(write) || pte_write(pte)))
  99. #define pmd_access_permitted(pmd, write) \
  100. (pte_access_permitted(pmd_pte(pmd), (write)))
  101. #define pud_access_permitted(pud, write) \
  102. (pte_access_permitted(pud_pte(pud), (write)))
  103. static inline pte_t clear_pte_bit(pte_t pte, pgprot_t prot)
  104. {
  105. pte_val(pte) &= ~pgprot_val(prot);
  106. return pte;
  107. }
  108. static inline pte_t set_pte_bit(pte_t pte, pgprot_t prot)
  109. {
  110. pte_val(pte) |= pgprot_val(prot);
  111. return pte;
  112. }
  113. static inline pte_t pte_wrprotect(pte_t pte)
  114. {
  115. pte = clear_pte_bit(pte, __pgprot(PTE_WRITE));
  116. pte = set_pte_bit(pte, __pgprot(PTE_RDONLY));
  117. return pte;
  118. }
  119. static inline pte_t pte_mkwrite(pte_t pte)
  120. {
  121. pte = set_pte_bit(pte, __pgprot(PTE_WRITE));
  122. pte = clear_pte_bit(pte, __pgprot(PTE_RDONLY));
  123. return pte;
  124. }
  125. static inline pte_t pte_mkclean(pte_t pte)
  126. {
  127. return clear_pte_bit(pte, __pgprot(PTE_DIRTY));
  128. }
  129. static inline pte_t pte_mkdirty(pte_t pte)
  130. {
  131. return set_pte_bit(pte, __pgprot(PTE_DIRTY));
  132. }
  133. static inline pte_t pte_mkold(pte_t pte)
  134. {
  135. return clear_pte_bit(pte, __pgprot(PTE_AF));
  136. }
  137. static inline pte_t pte_mkyoung(pte_t pte)
  138. {
  139. return set_pte_bit(pte, __pgprot(PTE_AF));
  140. }
  141. static inline pte_t pte_mkspecial(pte_t pte)
  142. {
  143. return set_pte_bit(pte, __pgprot(PTE_SPECIAL));
  144. }
  145. static inline pte_t pte_mkcont(pte_t pte)
  146. {
  147. pte = set_pte_bit(pte, __pgprot(PTE_CONT));
  148. return set_pte_bit(pte, __pgprot(PTE_TYPE_PAGE));
  149. }
  150. static inline pte_t pte_mknoncont(pte_t pte)
  151. {
  152. return clear_pte_bit(pte, __pgprot(PTE_CONT));
  153. }
  154. static inline pte_t pte_mkpresent(pte_t pte)
  155. {
  156. return set_pte_bit(pte, __pgprot(PTE_VALID));
  157. }
  158. static inline pmd_t pmd_mkcont(pmd_t pmd)
  159. {
  160. return __pmd(pmd_val(pmd) | PMD_SECT_CONT);
  161. }
  162. static inline void set_pte(pte_t *ptep, pte_t pte)
  163. {
  164. *ptep = pte;
  165. /*
  166. * Only if the new pte is valid and kernel, otherwise TLB maintenance
  167. * or update_mmu_cache() have the necessary barriers.
  168. */
  169. if (pte_valid_not_user(pte)) {
  170. dsb(ishst);
  171. isb();
  172. }
  173. }
  174. struct mm_struct;
  175. struct vm_area_struct;
  176. extern void __sync_icache_dcache(pte_t pteval, unsigned long addr);
  177. /*
  178. * PTE bits configuration in the presence of hardware Dirty Bit Management
  179. * (PTE_WRITE == PTE_DBM):
  180. *
  181. * Dirty Writable | PTE_RDONLY PTE_WRITE PTE_DIRTY (sw)
  182. * 0 0 | 1 0 0
  183. * 0 1 | 1 1 0
  184. * 1 0 | 1 0 1
  185. * 1 1 | 0 1 x
  186. *
  187. * When hardware DBM is not present, the sofware PTE_DIRTY bit is updated via
  188. * the page fault mechanism. Checking the dirty status of a pte becomes:
  189. *
  190. * PTE_DIRTY || (PTE_WRITE && !PTE_RDONLY)
  191. */
  192. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  193. pte_t *ptep, pte_t pte)
  194. {
  195. if (pte_present(pte) && pte_user_exec(pte) && !pte_special(pte))
  196. __sync_icache_dcache(pte, addr);
  197. /*
  198. * If the existing pte is valid, check for potential race with
  199. * hardware updates of the pte (ptep_set_access_flags safely changes
  200. * valid ptes without going through an invalid entry).
  201. */
  202. if (pte_valid(*ptep) && pte_valid(pte)) {
  203. VM_WARN_ONCE(!pte_young(pte),
  204. "%s: racy access flag clearing: 0x%016llx -> 0x%016llx",
  205. __func__, pte_val(*ptep), pte_val(pte));
  206. VM_WARN_ONCE(pte_write(*ptep) && !pte_dirty(pte),
  207. "%s: racy dirty state clearing: 0x%016llx -> 0x%016llx",
  208. __func__, pte_val(*ptep), pte_val(pte));
  209. }
  210. set_pte(ptep, pte);
  211. }
  212. #define __HAVE_ARCH_PTE_SAME
  213. static inline int pte_same(pte_t pte_a, pte_t pte_b)
  214. {
  215. pteval_t lhs, rhs;
  216. lhs = pte_val(pte_a);
  217. rhs = pte_val(pte_b);
  218. if (pte_present(pte_a))
  219. lhs &= ~PTE_RDONLY;
  220. if (pte_present(pte_b))
  221. rhs &= ~PTE_RDONLY;
  222. return (lhs == rhs);
  223. }
  224. /*
  225. * Huge pte definitions.
  226. */
  227. #define pte_huge(pte) (!(pte_val(pte) & PTE_TABLE_BIT))
  228. #define pte_mkhuge(pte) (__pte(pte_val(pte) & ~PTE_TABLE_BIT))
  229. /*
  230. * Hugetlb definitions.
  231. */
  232. #define HUGE_MAX_HSTATE 4
  233. #define HPAGE_SHIFT PMD_SHIFT
  234. #define HPAGE_SIZE (_AC(1, UL) << HPAGE_SHIFT)
  235. #define HPAGE_MASK (~(HPAGE_SIZE - 1))
  236. #define HUGETLB_PAGE_ORDER (HPAGE_SHIFT - PAGE_SHIFT)
  237. #define __HAVE_ARCH_PTE_SPECIAL
  238. static inline pte_t pud_pte(pud_t pud)
  239. {
  240. return __pte(pud_val(pud));
  241. }
  242. static inline pmd_t pud_pmd(pud_t pud)
  243. {
  244. return __pmd(pud_val(pud));
  245. }
  246. static inline pte_t pmd_pte(pmd_t pmd)
  247. {
  248. return __pte(pmd_val(pmd));
  249. }
  250. static inline pmd_t pte_pmd(pte_t pte)
  251. {
  252. return __pmd(pte_val(pte));
  253. }
  254. static inline pgprot_t mk_sect_prot(pgprot_t prot)
  255. {
  256. return __pgprot(pgprot_val(prot) & ~PTE_TABLE_BIT);
  257. }
  258. #ifdef CONFIG_NUMA_BALANCING
  259. /*
  260. * See the comment in include/asm-generic/pgtable.h
  261. */
  262. static inline int pte_protnone(pte_t pte)
  263. {
  264. return (pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)) == PTE_PROT_NONE;
  265. }
  266. static inline int pmd_protnone(pmd_t pmd)
  267. {
  268. return pte_protnone(pmd_pte(pmd));
  269. }
  270. #endif
  271. /*
  272. * THP definitions.
  273. */
  274. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  275. #define pmd_trans_huge(pmd) (pmd_val(pmd) && !(pmd_val(pmd) & PMD_TABLE_BIT))
  276. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  277. #define pmd_present(pmd) pte_present(pmd_pte(pmd))
  278. #define pmd_dirty(pmd) pte_dirty(pmd_pte(pmd))
  279. #define pmd_young(pmd) pte_young(pmd_pte(pmd))
  280. #define pmd_wrprotect(pmd) pte_pmd(pte_wrprotect(pmd_pte(pmd)))
  281. #define pmd_mkold(pmd) pte_pmd(pte_mkold(pmd_pte(pmd)))
  282. #define pmd_mkwrite(pmd) pte_pmd(pte_mkwrite(pmd_pte(pmd)))
  283. #define pmd_mkclean(pmd) pte_pmd(pte_mkclean(pmd_pte(pmd)))
  284. #define pmd_mkdirty(pmd) pte_pmd(pte_mkdirty(pmd_pte(pmd)))
  285. #define pmd_mkyoung(pmd) pte_pmd(pte_mkyoung(pmd_pte(pmd)))
  286. #define pmd_mknotpresent(pmd) (__pmd(pmd_val(pmd) & ~PMD_SECT_VALID))
  287. #define pmd_thp_or_huge(pmd) (pmd_huge(pmd) || pmd_trans_huge(pmd))
  288. #define pmd_write(pmd) pte_write(pmd_pte(pmd))
  289. #define pmd_mkhuge(pmd) (__pmd(pmd_val(pmd) & ~PMD_TABLE_BIT))
  290. #define pmd_pfn(pmd) (((pmd_val(pmd) & PMD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
  291. #define pfn_pmd(pfn,prot) (__pmd(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))
  292. #define mk_pmd(page,prot) pfn_pmd(page_to_pfn(page),prot)
  293. #define pud_write(pud) pte_write(pud_pte(pud))
  294. #define pud_pfn(pud) (((pud_val(pud) & PUD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
  295. #define set_pmd_at(mm, addr, pmdp, pmd) set_pte_at(mm, addr, (pte_t *)pmdp, pmd_pte(pmd))
  296. #define __pgprot_modify(prot,mask,bits) \
  297. __pgprot((pgprot_val(prot) & ~(mask)) | (bits))
  298. /*
  299. * Mark the prot value as uncacheable and unbufferable.
  300. */
  301. #define pgprot_noncached(prot) \
  302. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRnE) | PTE_PXN | PTE_UXN)
  303. #define pgprot_writecombine(prot) \
  304. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN)
  305. #define pgprot_device(prot) \
  306. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_PXN | PTE_UXN)
  307. #define __HAVE_PHYS_MEM_ACCESS_PROT
  308. struct file;
  309. extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
  310. unsigned long size, pgprot_t vma_prot);
  311. #define pmd_none(pmd) (!pmd_val(pmd))
  312. #define pmd_bad(pmd) (!(pmd_val(pmd) & PMD_TABLE_BIT))
  313. #define pmd_table(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
  314. PMD_TYPE_TABLE)
  315. #define pmd_sect(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
  316. PMD_TYPE_SECT)
  317. #if defined(CONFIG_ARM64_64K_PAGES) || CONFIG_PGTABLE_LEVELS < 3
  318. #define pud_sect(pud) (0)
  319. #define pud_table(pud) (1)
  320. #else
  321. #define pud_sect(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
  322. PUD_TYPE_SECT)
  323. #define pud_table(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
  324. PUD_TYPE_TABLE)
  325. #endif
  326. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  327. {
  328. *pmdp = pmd;
  329. dsb(ishst);
  330. isb();
  331. }
  332. static inline void pmd_clear(pmd_t *pmdp)
  333. {
  334. set_pmd(pmdp, __pmd(0));
  335. }
  336. static inline phys_addr_t pmd_page_paddr(pmd_t pmd)
  337. {
  338. return pmd_val(pmd) & PHYS_MASK & (s32)PAGE_MASK;
  339. }
  340. /* Find an entry in the third-level page table. */
  341. #define pte_index(addr) (((addr) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
  342. #define pte_offset_phys(dir,addr) (pmd_page_paddr(READ_ONCE(*(dir))) + pte_index(addr) * sizeof(pte_t))
  343. #define pte_offset_kernel(dir,addr) ((pte_t *)__va(pte_offset_phys((dir), (addr))))
  344. #define pte_offset_map(dir,addr) pte_offset_kernel((dir), (addr))
  345. #define pte_offset_map_nested(dir,addr) pte_offset_kernel((dir), (addr))
  346. #define pte_unmap(pte) do { } while (0)
  347. #define pte_unmap_nested(pte) do { } while (0)
  348. #define pte_set_fixmap(addr) ((pte_t *)set_fixmap_offset(FIX_PTE, addr))
  349. #define pte_set_fixmap_offset(pmd, addr) pte_set_fixmap(pte_offset_phys(pmd, addr))
  350. #define pte_clear_fixmap() clear_fixmap(FIX_PTE)
  351. #define pmd_page(pmd) pfn_to_page(__phys_to_pfn(pmd_val(pmd) & PHYS_MASK))
  352. /* use ONLY for statically allocated translation tables */
  353. #define pte_offset_kimg(dir,addr) ((pte_t *)__phys_to_kimg(pte_offset_phys((dir), (addr))))
  354. /*
  355. * Conversion functions: convert a page and protection to a page entry,
  356. * and a page entry and page directory to the page they refer to.
  357. */
  358. #define mk_pte(page,prot) pfn_pte(page_to_pfn(page),prot)
  359. #if CONFIG_PGTABLE_LEVELS > 2
  360. #define pmd_ERROR(pmd) __pmd_error(__FILE__, __LINE__, pmd_val(pmd))
  361. #define pud_none(pud) (!pud_val(pud))
  362. #define pud_bad(pud) (!(pud_val(pud) & PUD_TABLE_BIT))
  363. #define pud_present(pud) pte_present(pud_pte(pud))
  364. static inline void set_pud(pud_t *pudp, pud_t pud)
  365. {
  366. *pudp = pud;
  367. dsb(ishst);
  368. isb();
  369. }
  370. static inline void pud_clear(pud_t *pudp)
  371. {
  372. set_pud(pudp, __pud(0));
  373. }
  374. static inline phys_addr_t pud_page_paddr(pud_t pud)
  375. {
  376. return pud_val(pud) & PHYS_MASK & (s32)PAGE_MASK;
  377. }
  378. /* Find an entry in the second-level page table. */
  379. #define pmd_index(addr) (((addr) >> PMD_SHIFT) & (PTRS_PER_PMD - 1))
  380. #define pmd_offset_phys(dir, addr) (pud_page_paddr(*(dir)) + pmd_index(addr) * sizeof(pmd_t))
  381. #define pmd_offset(dir, addr) ((pmd_t *)__va(pmd_offset_phys((dir), (addr))))
  382. #define pmd_set_fixmap(addr) ((pmd_t *)set_fixmap_offset(FIX_PMD, addr))
  383. #define pmd_set_fixmap_offset(pud, addr) pmd_set_fixmap(pmd_offset_phys(pud, addr))
  384. #define pmd_clear_fixmap() clear_fixmap(FIX_PMD)
  385. #define pud_page(pud) pfn_to_page(__phys_to_pfn(pud_val(pud) & PHYS_MASK))
  386. /* use ONLY for statically allocated translation tables */
  387. #define pmd_offset_kimg(dir,addr) ((pmd_t *)__phys_to_kimg(pmd_offset_phys((dir), (addr))))
  388. #else
  389. #define pud_page_paddr(pud) ({ BUILD_BUG(); 0; })
  390. /* Match pmd_offset folding in <asm/generic/pgtable-nopmd.h> */
  391. #define pmd_set_fixmap(addr) NULL
  392. #define pmd_set_fixmap_offset(pudp, addr) ((pmd_t *)pudp)
  393. #define pmd_clear_fixmap()
  394. #define pmd_offset_kimg(dir,addr) ((pmd_t *)dir)
  395. #endif /* CONFIG_PGTABLE_LEVELS > 2 */
  396. #if CONFIG_PGTABLE_LEVELS > 3
  397. #define pud_ERROR(pud) __pud_error(__FILE__, __LINE__, pud_val(pud))
  398. #define pgd_none(pgd) (!pgd_val(pgd))
  399. #define pgd_bad(pgd) (!(pgd_val(pgd) & 2))
  400. #define pgd_present(pgd) (pgd_val(pgd))
  401. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  402. {
  403. *pgdp = pgd;
  404. dsb(ishst);
  405. }
  406. static inline void pgd_clear(pgd_t *pgdp)
  407. {
  408. set_pgd(pgdp, __pgd(0));
  409. }
  410. static inline phys_addr_t pgd_page_paddr(pgd_t pgd)
  411. {
  412. return pgd_val(pgd) & PHYS_MASK & (s32)PAGE_MASK;
  413. }
  414. /* Find an entry in the frst-level page table. */
  415. #define pud_index(addr) (((addr) >> PUD_SHIFT) & (PTRS_PER_PUD - 1))
  416. #define pud_offset_phys(dir, addr) (pgd_page_paddr(*(dir)) + pud_index(addr) * sizeof(pud_t))
  417. #define pud_offset(dir, addr) ((pud_t *)__va(pud_offset_phys((dir), (addr))))
  418. #define pud_set_fixmap(addr) ((pud_t *)set_fixmap_offset(FIX_PUD, addr))
  419. #define pud_set_fixmap_offset(pgd, addr) pud_set_fixmap(pud_offset_phys(pgd, addr))
  420. #define pud_clear_fixmap() clear_fixmap(FIX_PUD)
  421. #define pgd_page(pgd) pfn_to_page(__phys_to_pfn(pgd_val(pgd) & PHYS_MASK))
  422. /* use ONLY for statically allocated translation tables */
  423. #define pud_offset_kimg(dir,addr) ((pud_t *)__phys_to_kimg(pud_offset_phys((dir), (addr))))
  424. #else
  425. #define pgd_page_paddr(pgd) ({ BUILD_BUG(); 0;})
  426. /* Match pud_offset folding in <asm/generic/pgtable-nopud.h> */
  427. #define pud_set_fixmap(addr) NULL
  428. #define pud_set_fixmap_offset(pgdp, addr) ((pud_t *)pgdp)
  429. #define pud_clear_fixmap()
  430. #define pud_offset_kimg(dir,addr) ((pud_t *)dir)
  431. #endif /* CONFIG_PGTABLE_LEVELS > 3 */
  432. #define pgd_ERROR(pgd) __pgd_error(__FILE__, __LINE__, pgd_val(pgd))
  433. /* to find an entry in a page-table-directory */
  434. #define pgd_index(addr) (((addr) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
  435. #define pgd_offset_raw(pgd, addr) ((pgd) + pgd_index(addr))
  436. #define pgd_offset(mm, addr) (pgd_offset_raw((mm)->pgd, (addr)))
  437. /* to find an entry in a kernel page-table-directory */
  438. #define pgd_offset_k(addr) pgd_offset(&init_mm, addr)
  439. #define pgd_set_fixmap(addr) ((pgd_t *)set_fixmap_offset(FIX_PGD, addr))
  440. #define pgd_clear_fixmap() clear_fixmap(FIX_PGD)
  441. static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
  442. {
  443. const pteval_t mask = PTE_USER | PTE_PXN | PTE_UXN | PTE_RDONLY |
  444. PTE_PROT_NONE | PTE_VALID | PTE_WRITE;
  445. /* preserve the hardware dirty information */
  446. if (pte_hw_dirty(pte))
  447. pte = pte_mkdirty(pte);
  448. pte_val(pte) = (pte_val(pte) & ~mask) | (pgprot_val(newprot) & mask);
  449. return pte;
  450. }
  451. static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
  452. {
  453. return pte_pmd(pte_modify(pmd_pte(pmd), newprot));
  454. }
  455. #define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
  456. extern int ptep_set_access_flags(struct vm_area_struct *vma,
  457. unsigned long address, pte_t *ptep,
  458. pte_t entry, int dirty);
  459. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  460. #define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
  461. static inline int pmdp_set_access_flags(struct vm_area_struct *vma,
  462. unsigned long address, pmd_t *pmdp,
  463. pmd_t entry, int dirty)
  464. {
  465. return ptep_set_access_flags(vma, address, (pte_t *)pmdp, pmd_pte(entry), dirty);
  466. }
  467. #endif
  468. /*
  469. * Atomic pte/pmd modifications.
  470. */
  471. #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
  472. static inline int __ptep_test_and_clear_young(pte_t *ptep)
  473. {
  474. pte_t old_pte, pte;
  475. pte = READ_ONCE(*ptep);
  476. do {
  477. old_pte = pte;
  478. pte = pte_mkold(pte);
  479. pte_val(pte) = cmpxchg_relaxed(&pte_val(*ptep),
  480. pte_val(old_pte), pte_val(pte));
  481. } while (pte_val(pte) != pte_val(old_pte));
  482. return pte_young(pte);
  483. }
  484. static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
  485. unsigned long address,
  486. pte_t *ptep)
  487. {
  488. return __ptep_test_and_clear_young(ptep);
  489. }
  490. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  491. #define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
  492. static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
  493. unsigned long address,
  494. pmd_t *pmdp)
  495. {
  496. return ptep_test_and_clear_young(vma, address, (pte_t *)pmdp);
  497. }
  498. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  499. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
  500. static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
  501. unsigned long address, pte_t *ptep)
  502. {
  503. return __pte(xchg_relaxed(&pte_val(*ptep), 0));
  504. }
  505. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  506. #define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
  507. static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
  508. unsigned long address, pmd_t *pmdp)
  509. {
  510. return pte_pmd(ptep_get_and_clear(mm, address, (pte_t *)pmdp));
  511. }
  512. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  513. /*
  514. * ptep_set_wrprotect - mark read-only while preserving the hardware update of
  515. * the Access Flag.
  516. */
  517. #define __HAVE_ARCH_PTEP_SET_WRPROTECT
  518. static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long address, pte_t *ptep)
  519. {
  520. pte_t old_pte, pte;
  521. /*
  522. * ptep_set_wrprotect() is only called on CoW mappings which are
  523. * private (!VM_SHARED) with the pte either read-only (!PTE_WRITE &&
  524. * PTE_RDONLY) or writable and software-dirty (PTE_WRITE &&
  525. * !PTE_RDONLY && PTE_DIRTY); see is_cow_mapping() and
  526. * protection_map[]. There is no race with the hardware update of the
  527. * dirty state: clearing of PTE_RDONLY when PTE_WRITE (a.k.a. PTE_DBM)
  528. * is set.
  529. */
  530. VM_WARN_ONCE(pte_write(*ptep) && !pte_dirty(*ptep),
  531. "%s: potential race with hardware DBM", __func__);
  532. pte = READ_ONCE(*ptep);
  533. do {
  534. old_pte = pte;
  535. pte = pte_wrprotect(pte);
  536. pte_val(pte) = cmpxchg_relaxed(&pte_val(*ptep),
  537. pte_val(old_pte), pte_val(pte));
  538. } while (pte_val(pte) != pte_val(old_pte));
  539. }
  540. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  541. #define __HAVE_ARCH_PMDP_SET_WRPROTECT
  542. static inline void pmdp_set_wrprotect(struct mm_struct *mm,
  543. unsigned long address, pmd_t *pmdp)
  544. {
  545. ptep_set_wrprotect(mm, address, (pte_t *)pmdp);
  546. }
  547. #endif
  548. extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
  549. extern pgd_t idmap_pg_dir[PTRS_PER_PGD];
  550. /*
  551. * Encode and decode a swap entry:
  552. * bits 0-1: present (must be zero)
  553. * bits 2-7: swap type
  554. * bits 8-57: swap offset
  555. * bit 58: PTE_PROT_NONE (must be zero)
  556. */
  557. #define __SWP_TYPE_SHIFT 2
  558. #define __SWP_TYPE_BITS 6
  559. #define __SWP_OFFSET_BITS 50
  560. #define __SWP_TYPE_MASK ((1 << __SWP_TYPE_BITS) - 1)
  561. #define __SWP_OFFSET_SHIFT (__SWP_TYPE_BITS + __SWP_TYPE_SHIFT)
  562. #define __SWP_OFFSET_MASK ((1UL << __SWP_OFFSET_BITS) - 1)
  563. #define __swp_type(x) (((x).val >> __SWP_TYPE_SHIFT) & __SWP_TYPE_MASK)
  564. #define __swp_offset(x) (((x).val >> __SWP_OFFSET_SHIFT) & __SWP_OFFSET_MASK)
  565. #define __swp_entry(type,offset) ((swp_entry_t) { ((type) << __SWP_TYPE_SHIFT) | ((offset) << __SWP_OFFSET_SHIFT) })
  566. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  567. #define __swp_entry_to_pte(swp) ((pte_t) { (swp).val })
  568. /*
  569. * Ensure that there are not more swap files than can be encoded in the kernel
  570. * PTEs.
  571. */
  572. #define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > __SWP_TYPE_BITS)
  573. extern int kern_addr_valid(unsigned long addr);
  574. #include <asm-generic/pgtable.h>
  575. void pgd_cache_init(void);
  576. #define pgtable_cache_init pgd_cache_init
  577. /*
  578. * On AArch64, the cache coherency is handled via the set_pte_at() function.
  579. */
  580. static inline void update_mmu_cache(struct vm_area_struct *vma,
  581. unsigned long addr, pte_t *ptep)
  582. {
  583. /*
  584. * We don't do anything here, so there's a very small chance of
  585. * us retaking a user fault which we just fixed up. The alternative
  586. * is doing a dsb(ishst), but that penalises the fastpath.
  587. */
  588. }
  589. #define update_mmu_cache_pmd(vma, address, pmd) do { } while (0)
  590. #define kc_vaddr_to_offset(v) ((v) & ~VA_START)
  591. #define kc_offset_to_vaddr(o) ((o) | VA_START)
  592. #ifdef CONFIG_ARM64_PA_BITS_52
  593. #define phys_to_ttbr(addr) (((addr) | ((addr) >> 46)) & TTBR_BADDR_MASK_52)
  594. #else
  595. #define phys_to_ttbr(addr) (addr)
  596. #endif
  597. #endif /* !__ASSEMBLY__ */
  598. #endif /* __ASM_PGTABLE_H */