intel_sprite.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_fourcc.h>
  35. #include <drm/drm_rect.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. static int usecs_to_scanlines(const struct drm_display_mode *mode, int usecs)
  40. {
  41. /* paranoia */
  42. if (!mode->crtc_htotal)
  43. return 1;
  44. return DIV_ROUND_UP(usecs * mode->crtc_clock, 1000 * mode->crtc_htotal);
  45. }
  46. static bool intel_pipe_update_start(struct intel_crtc *crtc, uint32_t *start_vbl_count)
  47. {
  48. struct drm_device *dev = crtc->base.dev;
  49. const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
  50. enum pipe pipe = crtc->pipe;
  51. long timeout = msecs_to_jiffies_timeout(1);
  52. int scanline, min, max, vblank_start;
  53. DEFINE_WAIT(wait);
  54. WARN_ON(!drm_modeset_is_locked(&crtc->base.mutex));
  55. vblank_start = mode->crtc_vblank_start;
  56. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  57. vblank_start = DIV_ROUND_UP(vblank_start, 2);
  58. /* FIXME needs to be calibrated sensibly */
  59. min = vblank_start - usecs_to_scanlines(mode, 100);
  60. max = vblank_start - 1;
  61. if (min <= 0 || max <= 0)
  62. return false;
  63. if (WARN_ON(drm_vblank_get(dev, pipe)))
  64. return false;
  65. local_irq_disable();
  66. trace_i915_pipe_update_start(crtc, min, max);
  67. for (;;) {
  68. /*
  69. * prepare_to_wait() has a memory barrier, which guarantees
  70. * other CPUs can see the task state update by the time we
  71. * read the scanline.
  72. */
  73. prepare_to_wait(&crtc->vbl_wait, &wait, TASK_UNINTERRUPTIBLE);
  74. scanline = intel_get_crtc_scanline(crtc);
  75. if (scanline < min || scanline > max)
  76. break;
  77. if (timeout <= 0) {
  78. DRM_ERROR("Potential atomic update failure on pipe %c\n",
  79. pipe_name(crtc->pipe));
  80. break;
  81. }
  82. local_irq_enable();
  83. timeout = schedule_timeout(timeout);
  84. local_irq_disable();
  85. }
  86. finish_wait(&crtc->vbl_wait, &wait);
  87. drm_vblank_put(dev, pipe);
  88. *start_vbl_count = dev->driver->get_vblank_counter(dev, pipe);
  89. trace_i915_pipe_update_vblank_evaded(crtc, min, max, *start_vbl_count);
  90. return true;
  91. }
  92. static void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count)
  93. {
  94. struct drm_device *dev = crtc->base.dev;
  95. enum pipe pipe = crtc->pipe;
  96. u32 end_vbl_count = dev->driver->get_vblank_counter(dev, pipe);
  97. trace_i915_pipe_update_end(crtc, end_vbl_count);
  98. local_irq_enable();
  99. if (start_vbl_count != end_vbl_count)
  100. DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u)\n",
  101. pipe_name(pipe), start_vbl_count, end_vbl_count);
  102. }
  103. static void intel_update_primary_plane(struct intel_crtc *crtc)
  104. {
  105. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  106. int reg = DSPCNTR(crtc->plane);
  107. if (crtc->primary_enabled)
  108. I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
  109. else
  110. I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
  111. }
  112. static void
  113. vlv_update_plane(struct drm_plane *dplane, struct drm_crtc *crtc,
  114. struct drm_framebuffer *fb,
  115. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  116. unsigned int crtc_w, unsigned int crtc_h,
  117. uint32_t x, uint32_t y,
  118. uint32_t src_w, uint32_t src_h)
  119. {
  120. struct drm_device *dev = dplane->dev;
  121. struct drm_i915_private *dev_priv = dev->dev_private;
  122. struct intel_plane *intel_plane = to_intel_plane(dplane);
  123. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  124. int pipe = intel_plane->pipe;
  125. int plane = intel_plane->plane;
  126. u32 sprctl;
  127. unsigned long sprsurf_offset, linear_offset;
  128. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  129. u32 start_vbl_count;
  130. bool atomic_update;
  131. sprctl = I915_READ(SPCNTR(pipe, plane));
  132. /* Mask out pixel format bits in case we change it */
  133. sprctl &= ~SP_PIXFORMAT_MASK;
  134. sprctl &= ~SP_YUV_BYTE_ORDER_MASK;
  135. sprctl &= ~SP_TILED;
  136. switch (fb->pixel_format) {
  137. case DRM_FORMAT_YUYV:
  138. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
  139. break;
  140. case DRM_FORMAT_YVYU:
  141. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
  142. break;
  143. case DRM_FORMAT_UYVY:
  144. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
  145. break;
  146. case DRM_FORMAT_VYUY:
  147. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
  148. break;
  149. case DRM_FORMAT_RGB565:
  150. sprctl |= SP_FORMAT_BGR565;
  151. break;
  152. case DRM_FORMAT_XRGB8888:
  153. sprctl |= SP_FORMAT_BGRX8888;
  154. break;
  155. case DRM_FORMAT_ARGB8888:
  156. sprctl |= SP_FORMAT_BGRA8888;
  157. break;
  158. case DRM_FORMAT_XBGR2101010:
  159. sprctl |= SP_FORMAT_RGBX1010102;
  160. break;
  161. case DRM_FORMAT_ABGR2101010:
  162. sprctl |= SP_FORMAT_RGBA1010102;
  163. break;
  164. case DRM_FORMAT_XBGR8888:
  165. sprctl |= SP_FORMAT_RGBX8888;
  166. break;
  167. case DRM_FORMAT_ABGR8888:
  168. sprctl |= SP_FORMAT_RGBA8888;
  169. break;
  170. default:
  171. /*
  172. * If we get here one of the upper layers failed to filter
  173. * out the unsupported plane formats
  174. */
  175. BUG();
  176. break;
  177. }
  178. /*
  179. * Enable gamma to match primary/cursor plane behaviour.
  180. * FIXME should be user controllable via propertiesa.
  181. */
  182. sprctl |= SP_GAMMA_ENABLE;
  183. if (obj->tiling_mode != I915_TILING_NONE)
  184. sprctl |= SP_TILED;
  185. sprctl |= SP_ENABLE;
  186. intel_update_sprite_watermarks(dplane, crtc, src_w, pixel_size, true,
  187. src_w != crtc_w || src_h != crtc_h);
  188. /* Sizes are 0 based */
  189. src_w--;
  190. src_h--;
  191. crtc_w--;
  192. crtc_h--;
  193. linear_offset = y * fb->pitches[0] + x * pixel_size;
  194. sprsurf_offset = intel_gen4_compute_page_offset(&x, &y,
  195. obj->tiling_mode,
  196. pixel_size,
  197. fb->pitches[0]);
  198. linear_offset -= sprsurf_offset;
  199. atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
  200. intel_update_primary_plane(intel_crtc);
  201. I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
  202. I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
  203. if (obj->tiling_mode != I915_TILING_NONE)
  204. I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
  205. else
  206. I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
  207. I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
  208. I915_WRITE(SPCNTR(pipe, plane), sprctl);
  209. I915_WRITE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
  210. sprsurf_offset);
  211. intel_flush_primary_plane(dev_priv, intel_crtc->plane);
  212. if (atomic_update)
  213. intel_pipe_update_end(intel_crtc, start_vbl_count);
  214. }
  215. static void
  216. vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
  217. {
  218. struct drm_device *dev = dplane->dev;
  219. struct drm_i915_private *dev_priv = dev->dev_private;
  220. struct intel_plane *intel_plane = to_intel_plane(dplane);
  221. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  222. int pipe = intel_plane->pipe;
  223. int plane = intel_plane->plane;
  224. u32 start_vbl_count;
  225. bool atomic_update;
  226. atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
  227. intel_update_primary_plane(intel_crtc);
  228. I915_WRITE(SPCNTR(pipe, plane), I915_READ(SPCNTR(pipe, plane)) &
  229. ~SP_ENABLE);
  230. /* Activate double buffered register update */
  231. I915_WRITE(SPSURF(pipe, plane), 0);
  232. intel_flush_primary_plane(dev_priv, intel_crtc->plane);
  233. if (atomic_update)
  234. intel_pipe_update_end(intel_crtc, start_vbl_count);
  235. intel_update_sprite_watermarks(dplane, crtc, 0, 0, false, false);
  236. }
  237. static int
  238. vlv_update_colorkey(struct drm_plane *dplane,
  239. struct drm_intel_sprite_colorkey *key)
  240. {
  241. struct drm_device *dev = dplane->dev;
  242. struct drm_i915_private *dev_priv = dev->dev_private;
  243. struct intel_plane *intel_plane = to_intel_plane(dplane);
  244. int pipe = intel_plane->pipe;
  245. int plane = intel_plane->plane;
  246. u32 sprctl;
  247. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  248. return -EINVAL;
  249. I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
  250. I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
  251. I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
  252. sprctl = I915_READ(SPCNTR(pipe, plane));
  253. sprctl &= ~SP_SOURCE_KEY;
  254. if (key->flags & I915_SET_COLORKEY_SOURCE)
  255. sprctl |= SP_SOURCE_KEY;
  256. I915_WRITE(SPCNTR(pipe, plane), sprctl);
  257. POSTING_READ(SPKEYMSK(pipe, plane));
  258. return 0;
  259. }
  260. static void
  261. vlv_get_colorkey(struct drm_plane *dplane,
  262. struct drm_intel_sprite_colorkey *key)
  263. {
  264. struct drm_device *dev = dplane->dev;
  265. struct drm_i915_private *dev_priv = dev->dev_private;
  266. struct intel_plane *intel_plane = to_intel_plane(dplane);
  267. int pipe = intel_plane->pipe;
  268. int plane = intel_plane->plane;
  269. u32 sprctl;
  270. key->min_value = I915_READ(SPKEYMINVAL(pipe, plane));
  271. key->max_value = I915_READ(SPKEYMAXVAL(pipe, plane));
  272. key->channel_mask = I915_READ(SPKEYMSK(pipe, plane));
  273. sprctl = I915_READ(SPCNTR(pipe, plane));
  274. if (sprctl & SP_SOURCE_KEY)
  275. key->flags = I915_SET_COLORKEY_SOURCE;
  276. else
  277. key->flags = I915_SET_COLORKEY_NONE;
  278. }
  279. static void
  280. ivb_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  281. struct drm_framebuffer *fb,
  282. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  283. unsigned int crtc_w, unsigned int crtc_h,
  284. uint32_t x, uint32_t y,
  285. uint32_t src_w, uint32_t src_h)
  286. {
  287. struct drm_device *dev = plane->dev;
  288. struct drm_i915_private *dev_priv = dev->dev_private;
  289. struct intel_plane *intel_plane = to_intel_plane(plane);
  290. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  291. int pipe = intel_plane->pipe;
  292. u32 sprctl, sprscale = 0;
  293. unsigned long sprsurf_offset, linear_offset;
  294. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  295. u32 start_vbl_count;
  296. bool atomic_update;
  297. sprctl = I915_READ(SPRCTL(pipe));
  298. /* Mask out pixel format bits in case we change it */
  299. sprctl &= ~SPRITE_PIXFORMAT_MASK;
  300. sprctl &= ~SPRITE_RGB_ORDER_RGBX;
  301. sprctl &= ~SPRITE_YUV_BYTE_ORDER_MASK;
  302. sprctl &= ~SPRITE_TILED;
  303. switch (fb->pixel_format) {
  304. case DRM_FORMAT_XBGR8888:
  305. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  306. break;
  307. case DRM_FORMAT_XRGB8888:
  308. sprctl |= SPRITE_FORMAT_RGBX888;
  309. break;
  310. case DRM_FORMAT_YUYV:
  311. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  312. break;
  313. case DRM_FORMAT_YVYU:
  314. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  315. break;
  316. case DRM_FORMAT_UYVY:
  317. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  318. break;
  319. case DRM_FORMAT_VYUY:
  320. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  321. break;
  322. default:
  323. BUG();
  324. }
  325. /*
  326. * Enable gamma to match primary/cursor plane behaviour.
  327. * FIXME should be user controllable via propertiesa.
  328. */
  329. sprctl |= SPRITE_GAMMA_ENABLE;
  330. if (obj->tiling_mode != I915_TILING_NONE)
  331. sprctl |= SPRITE_TILED;
  332. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  333. sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
  334. else
  335. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  336. sprctl |= SPRITE_ENABLE;
  337. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  338. sprctl |= SPRITE_PIPE_CSC_ENABLE;
  339. intel_update_sprite_watermarks(plane, crtc, src_w, pixel_size, true,
  340. src_w != crtc_w || src_h != crtc_h);
  341. /* Sizes are 0 based */
  342. src_w--;
  343. src_h--;
  344. crtc_w--;
  345. crtc_h--;
  346. if (crtc_w != src_w || crtc_h != src_h)
  347. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  348. linear_offset = y * fb->pitches[0] + x * pixel_size;
  349. sprsurf_offset =
  350. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  351. pixel_size, fb->pitches[0]);
  352. linear_offset -= sprsurf_offset;
  353. atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
  354. intel_update_primary_plane(intel_crtc);
  355. I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
  356. I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  357. /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
  358. * register */
  359. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  360. I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
  361. else if (obj->tiling_mode != I915_TILING_NONE)
  362. I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
  363. else
  364. I915_WRITE(SPRLINOFF(pipe), linear_offset);
  365. I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  366. if (intel_plane->can_scale)
  367. I915_WRITE(SPRSCALE(pipe), sprscale);
  368. I915_WRITE(SPRCTL(pipe), sprctl);
  369. I915_WRITE(SPRSURF(pipe),
  370. i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
  371. intel_flush_primary_plane(dev_priv, intel_crtc->plane);
  372. if (atomic_update)
  373. intel_pipe_update_end(intel_crtc, start_vbl_count);
  374. }
  375. static void
  376. ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  377. {
  378. struct drm_device *dev = plane->dev;
  379. struct drm_i915_private *dev_priv = dev->dev_private;
  380. struct intel_plane *intel_plane = to_intel_plane(plane);
  381. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  382. int pipe = intel_plane->pipe;
  383. u32 start_vbl_count;
  384. bool atomic_update;
  385. atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
  386. intel_update_primary_plane(intel_crtc);
  387. I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
  388. /* Can't leave the scaler enabled... */
  389. if (intel_plane->can_scale)
  390. I915_WRITE(SPRSCALE(pipe), 0);
  391. /* Activate double buffered register update */
  392. I915_WRITE(SPRSURF(pipe), 0);
  393. intel_flush_primary_plane(dev_priv, intel_crtc->plane);
  394. if (atomic_update)
  395. intel_pipe_update_end(intel_crtc, start_vbl_count);
  396. /*
  397. * Avoid underruns when disabling the sprite.
  398. * FIXME remove once watermark updates are done properly.
  399. */
  400. intel_wait_for_vblank(dev, pipe);
  401. intel_update_sprite_watermarks(plane, crtc, 0, 0, false, false);
  402. }
  403. static int
  404. ivb_update_colorkey(struct drm_plane *plane,
  405. struct drm_intel_sprite_colorkey *key)
  406. {
  407. struct drm_device *dev = plane->dev;
  408. struct drm_i915_private *dev_priv = dev->dev_private;
  409. struct intel_plane *intel_plane;
  410. u32 sprctl;
  411. int ret = 0;
  412. intel_plane = to_intel_plane(plane);
  413. I915_WRITE(SPRKEYVAL(intel_plane->pipe), key->min_value);
  414. I915_WRITE(SPRKEYMAX(intel_plane->pipe), key->max_value);
  415. I915_WRITE(SPRKEYMSK(intel_plane->pipe), key->channel_mask);
  416. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  417. sprctl &= ~(SPRITE_SOURCE_KEY | SPRITE_DEST_KEY);
  418. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  419. sprctl |= SPRITE_DEST_KEY;
  420. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  421. sprctl |= SPRITE_SOURCE_KEY;
  422. I915_WRITE(SPRCTL(intel_plane->pipe), sprctl);
  423. POSTING_READ(SPRKEYMSK(intel_plane->pipe));
  424. return ret;
  425. }
  426. static void
  427. ivb_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  428. {
  429. struct drm_device *dev = plane->dev;
  430. struct drm_i915_private *dev_priv = dev->dev_private;
  431. struct intel_plane *intel_plane;
  432. u32 sprctl;
  433. intel_plane = to_intel_plane(plane);
  434. key->min_value = I915_READ(SPRKEYVAL(intel_plane->pipe));
  435. key->max_value = I915_READ(SPRKEYMAX(intel_plane->pipe));
  436. key->channel_mask = I915_READ(SPRKEYMSK(intel_plane->pipe));
  437. key->flags = 0;
  438. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  439. if (sprctl & SPRITE_DEST_KEY)
  440. key->flags = I915_SET_COLORKEY_DESTINATION;
  441. else if (sprctl & SPRITE_SOURCE_KEY)
  442. key->flags = I915_SET_COLORKEY_SOURCE;
  443. else
  444. key->flags = I915_SET_COLORKEY_NONE;
  445. }
  446. static void
  447. ilk_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  448. struct drm_framebuffer *fb,
  449. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  450. unsigned int crtc_w, unsigned int crtc_h,
  451. uint32_t x, uint32_t y,
  452. uint32_t src_w, uint32_t src_h)
  453. {
  454. struct drm_device *dev = plane->dev;
  455. struct drm_i915_private *dev_priv = dev->dev_private;
  456. struct intel_plane *intel_plane = to_intel_plane(plane);
  457. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  458. int pipe = intel_plane->pipe;
  459. unsigned long dvssurf_offset, linear_offset;
  460. u32 dvscntr, dvsscale;
  461. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  462. u32 start_vbl_count;
  463. bool atomic_update;
  464. dvscntr = I915_READ(DVSCNTR(pipe));
  465. /* Mask out pixel format bits in case we change it */
  466. dvscntr &= ~DVS_PIXFORMAT_MASK;
  467. dvscntr &= ~DVS_RGB_ORDER_XBGR;
  468. dvscntr &= ~DVS_YUV_BYTE_ORDER_MASK;
  469. dvscntr &= ~DVS_TILED;
  470. switch (fb->pixel_format) {
  471. case DRM_FORMAT_XBGR8888:
  472. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  473. break;
  474. case DRM_FORMAT_XRGB8888:
  475. dvscntr |= DVS_FORMAT_RGBX888;
  476. break;
  477. case DRM_FORMAT_YUYV:
  478. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  479. break;
  480. case DRM_FORMAT_YVYU:
  481. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  482. break;
  483. case DRM_FORMAT_UYVY:
  484. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  485. break;
  486. case DRM_FORMAT_VYUY:
  487. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  488. break;
  489. default:
  490. BUG();
  491. }
  492. /*
  493. * Enable gamma to match primary/cursor plane behaviour.
  494. * FIXME should be user controllable via propertiesa.
  495. */
  496. dvscntr |= DVS_GAMMA_ENABLE;
  497. if (obj->tiling_mode != I915_TILING_NONE)
  498. dvscntr |= DVS_TILED;
  499. if (IS_GEN6(dev))
  500. dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
  501. dvscntr |= DVS_ENABLE;
  502. intel_update_sprite_watermarks(plane, crtc, src_w, pixel_size, true,
  503. src_w != crtc_w || src_h != crtc_h);
  504. /* Sizes are 0 based */
  505. src_w--;
  506. src_h--;
  507. crtc_w--;
  508. crtc_h--;
  509. dvsscale = 0;
  510. if (crtc_w != src_w || crtc_h != src_h)
  511. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  512. linear_offset = y * fb->pitches[0] + x * pixel_size;
  513. dvssurf_offset =
  514. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  515. pixel_size, fb->pitches[0]);
  516. linear_offset -= dvssurf_offset;
  517. atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
  518. intel_update_primary_plane(intel_crtc);
  519. I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
  520. I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  521. if (obj->tiling_mode != I915_TILING_NONE)
  522. I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
  523. else
  524. I915_WRITE(DVSLINOFF(pipe), linear_offset);
  525. I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  526. I915_WRITE(DVSSCALE(pipe), dvsscale);
  527. I915_WRITE(DVSCNTR(pipe), dvscntr);
  528. I915_WRITE(DVSSURF(pipe),
  529. i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
  530. intel_flush_primary_plane(dev_priv, intel_crtc->plane);
  531. if (atomic_update)
  532. intel_pipe_update_end(intel_crtc, start_vbl_count);
  533. }
  534. static void
  535. ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  536. {
  537. struct drm_device *dev = plane->dev;
  538. struct drm_i915_private *dev_priv = dev->dev_private;
  539. struct intel_plane *intel_plane = to_intel_plane(plane);
  540. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  541. int pipe = intel_plane->pipe;
  542. u32 start_vbl_count;
  543. bool atomic_update;
  544. atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
  545. intel_update_primary_plane(intel_crtc);
  546. I915_WRITE(DVSCNTR(pipe), I915_READ(DVSCNTR(pipe)) & ~DVS_ENABLE);
  547. /* Disable the scaler */
  548. I915_WRITE(DVSSCALE(pipe), 0);
  549. /* Flush double buffered register updates */
  550. I915_WRITE(DVSSURF(pipe), 0);
  551. intel_flush_primary_plane(dev_priv, intel_crtc->plane);
  552. if (atomic_update)
  553. intel_pipe_update_end(intel_crtc, start_vbl_count);
  554. /*
  555. * Avoid underruns when disabling the sprite.
  556. * FIXME remove once watermark updates are done properly.
  557. */
  558. intel_wait_for_vblank(dev, pipe);
  559. intel_update_sprite_watermarks(plane, crtc, 0, 0, false, false);
  560. }
  561. static void
  562. intel_post_enable_primary(struct drm_crtc *crtc)
  563. {
  564. struct drm_device *dev = crtc->dev;
  565. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  566. /*
  567. * FIXME IPS should be fine as long as one plane is
  568. * enabled, but in practice it seems to have problems
  569. * when going from primary only to sprite only and vice
  570. * versa.
  571. */
  572. hsw_enable_ips(intel_crtc);
  573. mutex_lock(&dev->struct_mutex);
  574. intel_update_fbc(dev);
  575. mutex_unlock(&dev->struct_mutex);
  576. }
  577. static void
  578. intel_pre_disable_primary(struct drm_crtc *crtc)
  579. {
  580. struct drm_device *dev = crtc->dev;
  581. struct drm_i915_private *dev_priv = dev->dev_private;
  582. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  583. mutex_lock(&dev->struct_mutex);
  584. if (dev_priv->fbc.plane == intel_crtc->plane)
  585. intel_disable_fbc(dev);
  586. mutex_unlock(&dev->struct_mutex);
  587. /*
  588. * FIXME IPS should be fine as long as one plane is
  589. * enabled, but in practice it seems to have problems
  590. * when going from primary only to sprite only and vice
  591. * versa.
  592. */
  593. hsw_disable_ips(intel_crtc);
  594. }
  595. static int
  596. ilk_update_colorkey(struct drm_plane *plane,
  597. struct drm_intel_sprite_colorkey *key)
  598. {
  599. struct drm_device *dev = plane->dev;
  600. struct drm_i915_private *dev_priv = dev->dev_private;
  601. struct intel_plane *intel_plane;
  602. u32 dvscntr;
  603. int ret = 0;
  604. intel_plane = to_intel_plane(plane);
  605. I915_WRITE(DVSKEYVAL(intel_plane->pipe), key->min_value);
  606. I915_WRITE(DVSKEYMAX(intel_plane->pipe), key->max_value);
  607. I915_WRITE(DVSKEYMSK(intel_plane->pipe), key->channel_mask);
  608. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  609. dvscntr &= ~(DVS_SOURCE_KEY | DVS_DEST_KEY);
  610. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  611. dvscntr |= DVS_DEST_KEY;
  612. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  613. dvscntr |= DVS_SOURCE_KEY;
  614. I915_WRITE(DVSCNTR(intel_plane->pipe), dvscntr);
  615. POSTING_READ(DVSKEYMSK(intel_plane->pipe));
  616. return ret;
  617. }
  618. static void
  619. ilk_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  620. {
  621. struct drm_device *dev = plane->dev;
  622. struct drm_i915_private *dev_priv = dev->dev_private;
  623. struct intel_plane *intel_plane;
  624. u32 dvscntr;
  625. intel_plane = to_intel_plane(plane);
  626. key->min_value = I915_READ(DVSKEYVAL(intel_plane->pipe));
  627. key->max_value = I915_READ(DVSKEYMAX(intel_plane->pipe));
  628. key->channel_mask = I915_READ(DVSKEYMSK(intel_plane->pipe));
  629. key->flags = 0;
  630. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  631. if (dvscntr & DVS_DEST_KEY)
  632. key->flags = I915_SET_COLORKEY_DESTINATION;
  633. else if (dvscntr & DVS_SOURCE_KEY)
  634. key->flags = I915_SET_COLORKEY_SOURCE;
  635. else
  636. key->flags = I915_SET_COLORKEY_NONE;
  637. }
  638. static bool
  639. format_is_yuv(uint32_t format)
  640. {
  641. switch (format) {
  642. case DRM_FORMAT_YUYV:
  643. case DRM_FORMAT_UYVY:
  644. case DRM_FORMAT_VYUY:
  645. case DRM_FORMAT_YVYU:
  646. return true;
  647. default:
  648. return false;
  649. }
  650. }
  651. static bool colorkey_enabled(struct intel_plane *intel_plane)
  652. {
  653. struct drm_intel_sprite_colorkey key;
  654. intel_plane->get_colorkey(&intel_plane->base, &key);
  655. return key.flags != I915_SET_COLORKEY_NONE;
  656. }
  657. static int
  658. intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  659. struct drm_framebuffer *fb, int crtc_x, int crtc_y,
  660. unsigned int crtc_w, unsigned int crtc_h,
  661. uint32_t src_x, uint32_t src_y,
  662. uint32_t src_w, uint32_t src_h)
  663. {
  664. struct drm_device *dev = plane->dev;
  665. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  666. struct intel_plane *intel_plane = to_intel_plane(plane);
  667. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  668. struct drm_i915_gem_object *obj = intel_fb->obj;
  669. struct drm_i915_gem_object *old_obj = intel_plane->obj;
  670. int ret;
  671. bool primary_enabled;
  672. bool visible;
  673. int hscale, vscale;
  674. int max_scale, min_scale;
  675. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  676. struct drm_rect src = {
  677. /* sample coordinates in 16.16 fixed point */
  678. .x1 = src_x,
  679. .x2 = src_x + src_w,
  680. .y1 = src_y,
  681. .y2 = src_y + src_h,
  682. };
  683. struct drm_rect dst = {
  684. /* integer pixels */
  685. .x1 = crtc_x,
  686. .x2 = crtc_x + crtc_w,
  687. .y1 = crtc_y,
  688. .y2 = crtc_y + crtc_h,
  689. };
  690. const struct drm_rect clip = {
  691. .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
  692. .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
  693. };
  694. const struct {
  695. int crtc_x, crtc_y;
  696. unsigned int crtc_w, crtc_h;
  697. uint32_t src_x, src_y, src_w, src_h;
  698. } orig = {
  699. .crtc_x = crtc_x,
  700. .crtc_y = crtc_y,
  701. .crtc_w = crtc_w,
  702. .crtc_h = crtc_h,
  703. .src_x = src_x,
  704. .src_y = src_y,
  705. .src_w = src_w,
  706. .src_h = src_h,
  707. };
  708. /* Don't modify another pipe's plane */
  709. if (intel_plane->pipe != intel_crtc->pipe) {
  710. DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
  711. return -EINVAL;
  712. }
  713. /* FIXME check all gen limits */
  714. if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
  715. DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
  716. return -EINVAL;
  717. }
  718. /* Sprite planes can be linear or x-tiled surfaces */
  719. switch (obj->tiling_mode) {
  720. case I915_TILING_NONE:
  721. case I915_TILING_X:
  722. break;
  723. default:
  724. DRM_DEBUG_KMS("Unsupported tiling mode\n");
  725. return -EINVAL;
  726. }
  727. /*
  728. * FIXME the following code does a bunch of fuzzy adjustments to the
  729. * coordinates and sizes. We probably need some way to decide whether
  730. * more strict checking should be done instead.
  731. */
  732. max_scale = intel_plane->max_downscale << 16;
  733. min_scale = intel_plane->can_scale ? 1 : (1 << 16);
  734. hscale = drm_rect_calc_hscale_relaxed(&src, &dst, min_scale, max_scale);
  735. BUG_ON(hscale < 0);
  736. vscale = drm_rect_calc_vscale_relaxed(&src, &dst, min_scale, max_scale);
  737. BUG_ON(vscale < 0);
  738. visible = drm_rect_clip_scaled(&src, &dst, &clip, hscale, vscale);
  739. crtc_x = dst.x1;
  740. crtc_y = dst.y1;
  741. crtc_w = drm_rect_width(&dst);
  742. crtc_h = drm_rect_height(&dst);
  743. if (visible) {
  744. /* check again in case clipping clamped the results */
  745. hscale = drm_rect_calc_hscale(&src, &dst, min_scale, max_scale);
  746. if (hscale < 0) {
  747. DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
  748. drm_rect_debug_print(&src, true);
  749. drm_rect_debug_print(&dst, false);
  750. return hscale;
  751. }
  752. vscale = drm_rect_calc_vscale(&src, &dst, min_scale, max_scale);
  753. if (vscale < 0) {
  754. DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
  755. drm_rect_debug_print(&src, true);
  756. drm_rect_debug_print(&dst, false);
  757. return vscale;
  758. }
  759. /* Make the source viewport size an exact multiple of the scaling factors. */
  760. drm_rect_adjust_size(&src,
  761. drm_rect_width(&dst) * hscale - drm_rect_width(&src),
  762. drm_rect_height(&dst) * vscale - drm_rect_height(&src));
  763. /* sanity check to make sure the src viewport wasn't enlarged */
  764. WARN_ON(src.x1 < (int) src_x ||
  765. src.y1 < (int) src_y ||
  766. src.x2 > (int) (src_x + src_w) ||
  767. src.y2 > (int) (src_y + src_h));
  768. /*
  769. * Hardware doesn't handle subpixel coordinates.
  770. * Adjust to (macro)pixel boundary, but be careful not to
  771. * increase the source viewport size, because that could
  772. * push the downscaling factor out of bounds.
  773. */
  774. src_x = src.x1 >> 16;
  775. src_w = drm_rect_width(&src) >> 16;
  776. src_y = src.y1 >> 16;
  777. src_h = drm_rect_height(&src) >> 16;
  778. if (format_is_yuv(fb->pixel_format)) {
  779. src_x &= ~1;
  780. src_w &= ~1;
  781. /*
  782. * Must keep src and dst the
  783. * same if we can't scale.
  784. */
  785. if (!intel_plane->can_scale)
  786. crtc_w &= ~1;
  787. if (crtc_w == 0)
  788. visible = false;
  789. }
  790. }
  791. /* Check size restrictions when scaling */
  792. if (visible && (src_w != crtc_w || src_h != crtc_h)) {
  793. unsigned int width_bytes;
  794. WARN_ON(!intel_plane->can_scale);
  795. /* FIXME interlacing min height is 6 */
  796. if (crtc_w < 3 || crtc_h < 3)
  797. visible = false;
  798. if (src_w < 3 || src_h < 3)
  799. visible = false;
  800. width_bytes = ((src_x * pixel_size) & 63) + src_w * pixel_size;
  801. if (src_w > 2048 || src_h > 2048 ||
  802. width_bytes > 4096 || fb->pitches[0] > 4096) {
  803. DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
  804. return -EINVAL;
  805. }
  806. }
  807. dst.x1 = crtc_x;
  808. dst.x2 = crtc_x + crtc_w;
  809. dst.y1 = crtc_y;
  810. dst.y2 = crtc_y + crtc_h;
  811. /*
  812. * If the sprite is completely covering the primary plane,
  813. * we can disable the primary and save power.
  814. */
  815. primary_enabled = !drm_rect_equals(&dst, &clip) || colorkey_enabled(intel_plane);
  816. WARN_ON(!primary_enabled && !visible && intel_crtc->active);
  817. mutex_lock(&dev->struct_mutex);
  818. /* Note that this will apply the VT-d workaround for scanouts,
  819. * which is more restrictive than required for sprites. (The
  820. * primary plane requires 256KiB alignment with 64 PTE padding,
  821. * the sprite planes only require 128KiB alignment and 32 PTE padding.
  822. */
  823. ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
  824. mutex_unlock(&dev->struct_mutex);
  825. if (ret)
  826. return ret;
  827. intel_plane->crtc_x = orig.crtc_x;
  828. intel_plane->crtc_y = orig.crtc_y;
  829. intel_plane->crtc_w = orig.crtc_w;
  830. intel_plane->crtc_h = orig.crtc_h;
  831. intel_plane->src_x = orig.src_x;
  832. intel_plane->src_y = orig.src_y;
  833. intel_plane->src_w = orig.src_w;
  834. intel_plane->src_h = orig.src_h;
  835. intel_plane->obj = obj;
  836. if (intel_crtc->active) {
  837. bool primary_was_enabled = intel_crtc->primary_enabled;
  838. intel_crtc->primary_enabled = primary_enabled;
  839. if (primary_was_enabled != primary_enabled)
  840. intel_crtc_wait_for_pending_flips(crtc);
  841. if (primary_was_enabled && !primary_enabled)
  842. intel_pre_disable_primary(crtc);
  843. if (visible)
  844. intel_plane->update_plane(plane, crtc, fb, obj,
  845. crtc_x, crtc_y, crtc_w, crtc_h,
  846. src_x, src_y, src_w, src_h);
  847. else
  848. intel_plane->disable_plane(plane, crtc);
  849. if (!primary_was_enabled && primary_enabled)
  850. intel_post_enable_primary(crtc);
  851. }
  852. /* Unpin old obj after new one is active to avoid ugliness */
  853. if (old_obj) {
  854. /*
  855. * It's fairly common to simply update the position of
  856. * an existing object. In that case, we don't need to
  857. * wait for vblank to avoid ugliness, we only need to
  858. * do the pin & ref bookkeeping.
  859. */
  860. if (old_obj != obj && intel_crtc->active)
  861. intel_wait_for_vblank(dev, intel_crtc->pipe);
  862. mutex_lock(&dev->struct_mutex);
  863. intel_unpin_fb_obj(old_obj);
  864. mutex_unlock(&dev->struct_mutex);
  865. }
  866. return 0;
  867. }
  868. static int
  869. intel_disable_plane(struct drm_plane *plane)
  870. {
  871. struct drm_device *dev = plane->dev;
  872. struct intel_plane *intel_plane = to_intel_plane(plane);
  873. struct intel_crtc *intel_crtc;
  874. if (!plane->fb)
  875. return 0;
  876. if (WARN_ON(!plane->crtc))
  877. return -EINVAL;
  878. intel_crtc = to_intel_crtc(plane->crtc);
  879. if (intel_crtc->active) {
  880. bool primary_was_enabled = intel_crtc->primary_enabled;
  881. intel_crtc->primary_enabled = true;
  882. intel_plane->disable_plane(plane, plane->crtc);
  883. if (!primary_was_enabled && intel_crtc->primary_enabled)
  884. intel_post_enable_primary(plane->crtc);
  885. }
  886. if (intel_plane->obj) {
  887. if (intel_crtc->active)
  888. intel_wait_for_vblank(dev, intel_plane->pipe);
  889. mutex_lock(&dev->struct_mutex);
  890. intel_unpin_fb_obj(intel_plane->obj);
  891. mutex_unlock(&dev->struct_mutex);
  892. intel_plane->obj = NULL;
  893. }
  894. return 0;
  895. }
  896. static void intel_destroy_plane(struct drm_plane *plane)
  897. {
  898. struct intel_plane *intel_plane = to_intel_plane(plane);
  899. intel_disable_plane(plane);
  900. drm_plane_cleanup(plane);
  901. kfree(intel_plane);
  902. }
  903. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  904. struct drm_file *file_priv)
  905. {
  906. struct drm_intel_sprite_colorkey *set = data;
  907. struct drm_mode_object *obj;
  908. struct drm_plane *plane;
  909. struct intel_plane *intel_plane;
  910. int ret = 0;
  911. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  912. return -ENODEV;
  913. /* Make sure we don't try to enable both src & dest simultaneously */
  914. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  915. return -EINVAL;
  916. drm_modeset_lock_all(dev);
  917. obj = drm_mode_object_find(dev, set->plane_id, DRM_MODE_OBJECT_PLANE);
  918. if (!obj) {
  919. ret = -ENOENT;
  920. goto out_unlock;
  921. }
  922. plane = obj_to_plane(obj);
  923. intel_plane = to_intel_plane(plane);
  924. ret = intel_plane->update_colorkey(plane, set);
  925. out_unlock:
  926. drm_modeset_unlock_all(dev);
  927. return ret;
  928. }
  929. int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  930. struct drm_file *file_priv)
  931. {
  932. struct drm_intel_sprite_colorkey *get = data;
  933. struct drm_mode_object *obj;
  934. struct drm_plane *plane;
  935. struct intel_plane *intel_plane;
  936. int ret = 0;
  937. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  938. return -ENODEV;
  939. drm_modeset_lock_all(dev);
  940. obj = drm_mode_object_find(dev, get->plane_id, DRM_MODE_OBJECT_PLANE);
  941. if (!obj) {
  942. ret = -ENOENT;
  943. goto out_unlock;
  944. }
  945. plane = obj_to_plane(obj);
  946. intel_plane = to_intel_plane(plane);
  947. intel_plane->get_colorkey(plane, get);
  948. out_unlock:
  949. drm_modeset_unlock_all(dev);
  950. return ret;
  951. }
  952. void intel_plane_restore(struct drm_plane *plane)
  953. {
  954. struct intel_plane *intel_plane = to_intel_plane(plane);
  955. if (!plane->crtc || !plane->fb)
  956. return;
  957. intel_update_plane(plane, plane->crtc, plane->fb,
  958. intel_plane->crtc_x, intel_plane->crtc_y,
  959. intel_plane->crtc_w, intel_plane->crtc_h,
  960. intel_plane->src_x, intel_plane->src_y,
  961. intel_plane->src_w, intel_plane->src_h);
  962. }
  963. void intel_plane_disable(struct drm_plane *plane)
  964. {
  965. if (!plane->crtc || !plane->fb)
  966. return;
  967. intel_disable_plane(plane);
  968. }
  969. static const struct drm_plane_funcs intel_plane_funcs = {
  970. .update_plane = intel_update_plane,
  971. .disable_plane = intel_disable_plane,
  972. .destroy = intel_destroy_plane,
  973. };
  974. static uint32_t ilk_plane_formats[] = {
  975. DRM_FORMAT_XRGB8888,
  976. DRM_FORMAT_YUYV,
  977. DRM_FORMAT_YVYU,
  978. DRM_FORMAT_UYVY,
  979. DRM_FORMAT_VYUY,
  980. };
  981. static uint32_t snb_plane_formats[] = {
  982. DRM_FORMAT_XBGR8888,
  983. DRM_FORMAT_XRGB8888,
  984. DRM_FORMAT_YUYV,
  985. DRM_FORMAT_YVYU,
  986. DRM_FORMAT_UYVY,
  987. DRM_FORMAT_VYUY,
  988. };
  989. static uint32_t vlv_plane_formats[] = {
  990. DRM_FORMAT_RGB565,
  991. DRM_FORMAT_ABGR8888,
  992. DRM_FORMAT_ARGB8888,
  993. DRM_FORMAT_XBGR8888,
  994. DRM_FORMAT_XRGB8888,
  995. DRM_FORMAT_XBGR2101010,
  996. DRM_FORMAT_ABGR2101010,
  997. DRM_FORMAT_YUYV,
  998. DRM_FORMAT_YVYU,
  999. DRM_FORMAT_UYVY,
  1000. DRM_FORMAT_VYUY,
  1001. };
  1002. int
  1003. intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
  1004. {
  1005. struct intel_plane *intel_plane;
  1006. unsigned long possible_crtcs;
  1007. const uint32_t *plane_formats;
  1008. int num_plane_formats;
  1009. int ret;
  1010. if (INTEL_INFO(dev)->gen < 5)
  1011. return -ENODEV;
  1012. intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
  1013. if (!intel_plane)
  1014. return -ENOMEM;
  1015. switch (INTEL_INFO(dev)->gen) {
  1016. case 5:
  1017. case 6:
  1018. intel_plane->can_scale = true;
  1019. intel_plane->max_downscale = 16;
  1020. intel_plane->update_plane = ilk_update_plane;
  1021. intel_plane->disable_plane = ilk_disable_plane;
  1022. intel_plane->update_colorkey = ilk_update_colorkey;
  1023. intel_plane->get_colorkey = ilk_get_colorkey;
  1024. if (IS_GEN6(dev)) {
  1025. plane_formats = snb_plane_formats;
  1026. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  1027. } else {
  1028. plane_formats = ilk_plane_formats;
  1029. num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
  1030. }
  1031. break;
  1032. case 7:
  1033. case 8:
  1034. if (IS_IVYBRIDGE(dev)) {
  1035. intel_plane->can_scale = true;
  1036. intel_plane->max_downscale = 2;
  1037. } else {
  1038. intel_plane->can_scale = false;
  1039. intel_plane->max_downscale = 1;
  1040. }
  1041. if (IS_VALLEYVIEW(dev)) {
  1042. intel_plane->update_plane = vlv_update_plane;
  1043. intel_plane->disable_plane = vlv_disable_plane;
  1044. intel_plane->update_colorkey = vlv_update_colorkey;
  1045. intel_plane->get_colorkey = vlv_get_colorkey;
  1046. plane_formats = vlv_plane_formats;
  1047. num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
  1048. } else {
  1049. intel_plane->update_plane = ivb_update_plane;
  1050. intel_plane->disable_plane = ivb_disable_plane;
  1051. intel_plane->update_colorkey = ivb_update_colorkey;
  1052. intel_plane->get_colorkey = ivb_get_colorkey;
  1053. plane_formats = snb_plane_formats;
  1054. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  1055. }
  1056. break;
  1057. default:
  1058. kfree(intel_plane);
  1059. return -ENODEV;
  1060. }
  1061. intel_plane->pipe = pipe;
  1062. intel_plane->plane = plane;
  1063. possible_crtcs = (1 << pipe);
  1064. ret = drm_plane_init(dev, &intel_plane->base, possible_crtcs,
  1065. &intel_plane_funcs,
  1066. plane_formats, num_plane_formats,
  1067. false);
  1068. if (ret)
  1069. kfree(intel_plane);
  1070. return ret;
  1071. }