intel_hdmi.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/hdmi.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_edid.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  40. {
  41. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  42. }
  43. static void
  44. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  45. {
  46. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  47. struct drm_i915_private *dev_priv = dev->dev_private;
  48. uint32_t enabled_bits;
  49. enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  50. WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
  51. "HDMI port enabled, expecting disabled\n");
  52. }
  53. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  54. {
  55. struct intel_digital_port *intel_dig_port =
  56. container_of(encoder, struct intel_digital_port, base.base);
  57. return &intel_dig_port->hdmi;
  58. }
  59. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  60. {
  61. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  62. }
  63. static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
  64. {
  65. switch (type) {
  66. case HDMI_INFOFRAME_TYPE_AVI:
  67. return VIDEO_DIP_SELECT_AVI;
  68. case HDMI_INFOFRAME_TYPE_SPD:
  69. return VIDEO_DIP_SELECT_SPD;
  70. case HDMI_INFOFRAME_TYPE_VENDOR:
  71. return VIDEO_DIP_SELECT_VENDOR;
  72. default:
  73. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  74. return 0;
  75. }
  76. }
  77. static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
  78. {
  79. switch (type) {
  80. case HDMI_INFOFRAME_TYPE_AVI:
  81. return VIDEO_DIP_ENABLE_AVI;
  82. case HDMI_INFOFRAME_TYPE_SPD:
  83. return VIDEO_DIP_ENABLE_SPD;
  84. case HDMI_INFOFRAME_TYPE_VENDOR:
  85. return VIDEO_DIP_ENABLE_VENDOR;
  86. default:
  87. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  88. return 0;
  89. }
  90. }
  91. static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
  92. {
  93. switch (type) {
  94. case HDMI_INFOFRAME_TYPE_AVI:
  95. return VIDEO_DIP_ENABLE_AVI_HSW;
  96. case HDMI_INFOFRAME_TYPE_SPD:
  97. return VIDEO_DIP_ENABLE_SPD_HSW;
  98. case HDMI_INFOFRAME_TYPE_VENDOR:
  99. return VIDEO_DIP_ENABLE_VS_HSW;
  100. default:
  101. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  102. return 0;
  103. }
  104. }
  105. static i915_reg_t
  106. hsw_dip_data_reg(struct drm_i915_private *dev_priv,
  107. enum transcoder cpu_transcoder,
  108. enum hdmi_infoframe_type type,
  109. int i)
  110. {
  111. switch (type) {
  112. case HDMI_INFOFRAME_TYPE_AVI:
  113. return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
  114. case HDMI_INFOFRAME_TYPE_SPD:
  115. return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
  116. case HDMI_INFOFRAME_TYPE_VENDOR:
  117. return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
  118. default:
  119. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  120. return INVALID_MMIO_REG;
  121. }
  122. }
  123. static void g4x_write_infoframe(struct drm_encoder *encoder,
  124. enum hdmi_infoframe_type type,
  125. const void *frame, ssize_t len)
  126. {
  127. const uint32_t *data = frame;
  128. struct drm_device *dev = encoder->dev;
  129. struct drm_i915_private *dev_priv = dev->dev_private;
  130. u32 val = I915_READ(VIDEO_DIP_CTL);
  131. int i;
  132. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  133. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  134. val |= g4x_infoframe_index(type);
  135. val &= ~g4x_infoframe_enable(type);
  136. I915_WRITE(VIDEO_DIP_CTL, val);
  137. mmiowb();
  138. for (i = 0; i < len; i += 4) {
  139. I915_WRITE(VIDEO_DIP_DATA, *data);
  140. data++;
  141. }
  142. /* Write every possible data byte to force correct ECC calculation. */
  143. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  144. I915_WRITE(VIDEO_DIP_DATA, 0);
  145. mmiowb();
  146. val |= g4x_infoframe_enable(type);
  147. val &= ~VIDEO_DIP_FREQ_MASK;
  148. val |= VIDEO_DIP_FREQ_VSYNC;
  149. I915_WRITE(VIDEO_DIP_CTL, val);
  150. POSTING_READ(VIDEO_DIP_CTL);
  151. }
  152. static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
  153. const struct intel_crtc_state *pipe_config)
  154. {
  155. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  156. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  157. u32 val = I915_READ(VIDEO_DIP_CTL);
  158. if ((val & VIDEO_DIP_ENABLE) == 0)
  159. return false;
  160. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  161. return false;
  162. return val & (VIDEO_DIP_ENABLE_AVI |
  163. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  164. }
  165. static void ibx_write_infoframe(struct drm_encoder *encoder,
  166. enum hdmi_infoframe_type type,
  167. const void *frame, ssize_t len)
  168. {
  169. const uint32_t *data = frame;
  170. struct drm_device *dev = encoder->dev;
  171. struct drm_i915_private *dev_priv = dev->dev_private;
  172. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  173. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  174. u32 val = I915_READ(reg);
  175. int i;
  176. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  177. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  178. val |= g4x_infoframe_index(type);
  179. val &= ~g4x_infoframe_enable(type);
  180. I915_WRITE(reg, val);
  181. mmiowb();
  182. for (i = 0; i < len; i += 4) {
  183. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  184. data++;
  185. }
  186. /* Write every possible data byte to force correct ECC calculation. */
  187. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  188. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  189. mmiowb();
  190. val |= g4x_infoframe_enable(type);
  191. val &= ~VIDEO_DIP_FREQ_MASK;
  192. val |= VIDEO_DIP_FREQ_VSYNC;
  193. I915_WRITE(reg, val);
  194. POSTING_READ(reg);
  195. }
  196. static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
  197. const struct intel_crtc_state *pipe_config)
  198. {
  199. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  200. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  201. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  202. i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
  203. u32 val = I915_READ(reg);
  204. if ((val & VIDEO_DIP_ENABLE) == 0)
  205. return false;
  206. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  207. return false;
  208. return val & (VIDEO_DIP_ENABLE_AVI |
  209. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  210. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  211. }
  212. static void cpt_write_infoframe(struct drm_encoder *encoder,
  213. enum hdmi_infoframe_type type,
  214. const void *frame, ssize_t len)
  215. {
  216. const uint32_t *data = frame;
  217. struct drm_device *dev = encoder->dev;
  218. struct drm_i915_private *dev_priv = dev->dev_private;
  219. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  220. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  221. u32 val = I915_READ(reg);
  222. int i;
  223. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  224. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  225. val |= g4x_infoframe_index(type);
  226. /* The DIP control register spec says that we need to update the AVI
  227. * infoframe without clearing its enable bit */
  228. if (type != HDMI_INFOFRAME_TYPE_AVI)
  229. val &= ~g4x_infoframe_enable(type);
  230. I915_WRITE(reg, val);
  231. mmiowb();
  232. for (i = 0; i < len; i += 4) {
  233. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  234. data++;
  235. }
  236. /* Write every possible data byte to force correct ECC calculation. */
  237. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  238. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  239. mmiowb();
  240. val |= g4x_infoframe_enable(type);
  241. val &= ~VIDEO_DIP_FREQ_MASK;
  242. val |= VIDEO_DIP_FREQ_VSYNC;
  243. I915_WRITE(reg, val);
  244. POSTING_READ(reg);
  245. }
  246. static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
  247. const struct intel_crtc_state *pipe_config)
  248. {
  249. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  250. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  251. u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
  252. if ((val & VIDEO_DIP_ENABLE) == 0)
  253. return false;
  254. return val & (VIDEO_DIP_ENABLE_AVI |
  255. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  256. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  257. }
  258. static void vlv_write_infoframe(struct drm_encoder *encoder,
  259. enum hdmi_infoframe_type type,
  260. const void *frame, ssize_t len)
  261. {
  262. const uint32_t *data = frame;
  263. struct drm_device *dev = encoder->dev;
  264. struct drm_i915_private *dev_priv = dev->dev_private;
  265. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  266. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  267. u32 val = I915_READ(reg);
  268. int i;
  269. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  270. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  271. val |= g4x_infoframe_index(type);
  272. val &= ~g4x_infoframe_enable(type);
  273. I915_WRITE(reg, val);
  274. mmiowb();
  275. for (i = 0; i < len; i += 4) {
  276. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  277. data++;
  278. }
  279. /* Write every possible data byte to force correct ECC calculation. */
  280. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  281. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  282. mmiowb();
  283. val |= g4x_infoframe_enable(type);
  284. val &= ~VIDEO_DIP_FREQ_MASK;
  285. val |= VIDEO_DIP_FREQ_VSYNC;
  286. I915_WRITE(reg, val);
  287. POSTING_READ(reg);
  288. }
  289. static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
  290. const struct intel_crtc_state *pipe_config)
  291. {
  292. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  293. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  294. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  295. u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
  296. if ((val & VIDEO_DIP_ENABLE) == 0)
  297. return false;
  298. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  299. return false;
  300. return val & (VIDEO_DIP_ENABLE_AVI |
  301. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  302. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  303. }
  304. static void hsw_write_infoframe(struct drm_encoder *encoder,
  305. enum hdmi_infoframe_type type,
  306. const void *frame, ssize_t len)
  307. {
  308. const uint32_t *data = frame;
  309. struct drm_device *dev = encoder->dev;
  310. struct drm_i915_private *dev_priv = dev->dev_private;
  311. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  312. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  313. i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
  314. i915_reg_t data_reg;
  315. int i;
  316. u32 val = I915_READ(ctl_reg);
  317. data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
  318. if (i915_mmio_reg_valid(data_reg))
  319. return;
  320. val &= ~hsw_infoframe_enable(type);
  321. I915_WRITE(ctl_reg, val);
  322. mmiowb();
  323. for (i = 0; i < len; i += 4) {
  324. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  325. type, i >> 2), *data);
  326. data++;
  327. }
  328. /* Write every possible data byte to force correct ECC calculation. */
  329. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  330. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  331. type, i >> 2), 0);
  332. mmiowb();
  333. val |= hsw_infoframe_enable(type);
  334. I915_WRITE(ctl_reg, val);
  335. POSTING_READ(ctl_reg);
  336. }
  337. static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
  338. const struct intel_crtc_state *pipe_config)
  339. {
  340. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  341. u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
  342. return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  343. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  344. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  345. }
  346. /*
  347. * The data we write to the DIP data buffer registers is 1 byte bigger than the
  348. * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
  349. * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
  350. * used for both technologies.
  351. *
  352. * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
  353. * DW1: DB3 | DB2 | DB1 | DB0
  354. * DW2: DB7 | DB6 | DB5 | DB4
  355. * DW3: ...
  356. *
  357. * (HB is Header Byte, DB is Data Byte)
  358. *
  359. * The hdmi pack() functions don't know about that hardware specific hole so we
  360. * trick them by giving an offset into the buffer and moving back the header
  361. * bytes by one.
  362. */
  363. static void intel_write_infoframe(struct drm_encoder *encoder,
  364. union hdmi_infoframe *frame)
  365. {
  366. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  367. uint8_t buffer[VIDEO_DIP_DATA_SIZE];
  368. ssize_t len;
  369. /* see comment above for the reason for this offset */
  370. len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
  371. if (len < 0)
  372. return;
  373. /* Insert the 'hole' (see big comment above) at position 3 */
  374. buffer[0] = buffer[1];
  375. buffer[1] = buffer[2];
  376. buffer[2] = buffer[3];
  377. buffer[3] = 0;
  378. len++;
  379. intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
  380. }
  381. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  382. const struct drm_display_mode *adjusted_mode)
  383. {
  384. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  385. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  386. union hdmi_infoframe frame;
  387. int ret;
  388. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  389. adjusted_mode);
  390. if (ret < 0) {
  391. DRM_ERROR("couldn't fill AVI infoframe\n");
  392. return;
  393. }
  394. if (intel_hdmi->rgb_quant_range_selectable) {
  395. if (intel_crtc->config->limited_color_range)
  396. frame.avi.quantization_range =
  397. HDMI_QUANTIZATION_RANGE_LIMITED;
  398. else
  399. frame.avi.quantization_range =
  400. HDMI_QUANTIZATION_RANGE_FULL;
  401. }
  402. intel_write_infoframe(encoder, &frame);
  403. }
  404. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  405. {
  406. union hdmi_infoframe frame;
  407. int ret;
  408. ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
  409. if (ret < 0) {
  410. DRM_ERROR("couldn't fill SPD infoframe\n");
  411. return;
  412. }
  413. frame.spd.sdi = HDMI_SPD_SDI_PC;
  414. intel_write_infoframe(encoder, &frame);
  415. }
  416. static void
  417. intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
  418. const struct drm_display_mode *adjusted_mode)
  419. {
  420. union hdmi_infoframe frame;
  421. int ret;
  422. ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
  423. adjusted_mode);
  424. if (ret < 0)
  425. return;
  426. intel_write_infoframe(encoder, &frame);
  427. }
  428. static void g4x_set_infoframes(struct drm_encoder *encoder,
  429. bool enable,
  430. const struct drm_display_mode *adjusted_mode)
  431. {
  432. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  433. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  434. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  435. i915_reg_t reg = VIDEO_DIP_CTL;
  436. u32 val = I915_READ(reg);
  437. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  438. assert_hdmi_port_disabled(intel_hdmi);
  439. /* If the registers were not initialized yet, they might be zeroes,
  440. * which means we're selecting the AVI DIP and we're setting its
  441. * frequency to once. This seems to really confuse the HW and make
  442. * things stop working (the register spec says the AVI always needs to
  443. * be sent every VSync). So here we avoid writing to the register more
  444. * than we need and also explicitly select the AVI DIP and explicitly
  445. * set its frequency to every VSync. Avoiding to write it twice seems to
  446. * be enough to solve the problem, but being defensive shouldn't hurt us
  447. * either. */
  448. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  449. if (!enable) {
  450. if (!(val & VIDEO_DIP_ENABLE))
  451. return;
  452. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  453. DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
  454. (val & VIDEO_DIP_PORT_MASK) >> 29);
  455. return;
  456. }
  457. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  458. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  459. I915_WRITE(reg, val);
  460. POSTING_READ(reg);
  461. return;
  462. }
  463. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  464. if (val & VIDEO_DIP_ENABLE) {
  465. DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
  466. (val & VIDEO_DIP_PORT_MASK) >> 29);
  467. return;
  468. }
  469. val &= ~VIDEO_DIP_PORT_MASK;
  470. val |= port;
  471. }
  472. val |= VIDEO_DIP_ENABLE;
  473. val &= ~(VIDEO_DIP_ENABLE_AVI |
  474. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  475. I915_WRITE(reg, val);
  476. POSTING_READ(reg);
  477. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  478. intel_hdmi_set_spd_infoframe(encoder);
  479. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  480. }
  481. static bool hdmi_sink_is_deep_color(struct drm_encoder *encoder)
  482. {
  483. struct drm_device *dev = encoder->dev;
  484. struct drm_connector *connector;
  485. WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
  486. /*
  487. * HDMI cloning is only supported on g4x which doesn't
  488. * support deep color or GCP infoframes anyway so no
  489. * need to worry about multiple HDMI sinks here.
  490. */
  491. list_for_each_entry(connector, &dev->mode_config.connector_list, head)
  492. if (connector->encoder == encoder)
  493. return connector->display_info.bpc > 8;
  494. return false;
  495. }
  496. /*
  497. * Determine if default_phase=1 can be indicated in the GCP infoframe.
  498. *
  499. * From HDMI specification 1.4a:
  500. * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
  501. * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
  502. * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
  503. * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
  504. * phase of 0
  505. */
  506. static bool gcp_default_phase_possible(int pipe_bpp,
  507. const struct drm_display_mode *mode)
  508. {
  509. unsigned int pixels_per_group;
  510. switch (pipe_bpp) {
  511. case 30:
  512. /* 4 pixels in 5 clocks */
  513. pixels_per_group = 4;
  514. break;
  515. case 36:
  516. /* 2 pixels in 3 clocks */
  517. pixels_per_group = 2;
  518. break;
  519. case 48:
  520. /* 1 pixel in 2 clocks */
  521. pixels_per_group = 1;
  522. break;
  523. default:
  524. /* phase information not relevant for 8bpc */
  525. return false;
  526. }
  527. return mode->crtc_hdisplay % pixels_per_group == 0 &&
  528. mode->crtc_htotal % pixels_per_group == 0 &&
  529. mode->crtc_hblank_start % pixels_per_group == 0 &&
  530. mode->crtc_hblank_end % pixels_per_group == 0 &&
  531. mode->crtc_hsync_start % pixels_per_group == 0 &&
  532. mode->crtc_hsync_end % pixels_per_group == 0 &&
  533. ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
  534. mode->crtc_htotal/2 % pixels_per_group == 0);
  535. }
  536. static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder)
  537. {
  538. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  539. struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
  540. i915_reg_t reg;
  541. u32 val = 0;
  542. if (HAS_DDI(dev_priv))
  543. reg = HSW_TVIDEO_DIP_GCP(crtc->config->cpu_transcoder);
  544. else if (IS_VALLEYVIEW(dev_priv))
  545. reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
  546. else if (HAS_PCH_SPLIT(dev_priv->dev))
  547. reg = TVIDEO_DIP_GCP(crtc->pipe);
  548. else
  549. return false;
  550. /* Indicate color depth whenever the sink supports deep color */
  551. if (hdmi_sink_is_deep_color(encoder))
  552. val |= GCP_COLOR_INDICATION;
  553. /* Enable default_phase whenever the display mode is suitably aligned */
  554. if (gcp_default_phase_possible(crtc->config->pipe_bpp,
  555. &crtc->config->base.adjusted_mode))
  556. val |= GCP_DEFAULT_PHASE_ENABLE;
  557. I915_WRITE(reg, val);
  558. return val != 0;
  559. }
  560. static void ibx_set_infoframes(struct drm_encoder *encoder,
  561. bool enable,
  562. const struct drm_display_mode *adjusted_mode)
  563. {
  564. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  565. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  566. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  567. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  568. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  569. u32 val = I915_READ(reg);
  570. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  571. assert_hdmi_port_disabled(intel_hdmi);
  572. /* See the big comment in g4x_set_infoframes() */
  573. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  574. if (!enable) {
  575. if (!(val & VIDEO_DIP_ENABLE))
  576. return;
  577. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  578. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  579. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  580. I915_WRITE(reg, val);
  581. POSTING_READ(reg);
  582. return;
  583. }
  584. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  585. WARN(val & VIDEO_DIP_ENABLE,
  586. "DIP already enabled on port %c\n",
  587. (val & VIDEO_DIP_PORT_MASK) >> 29);
  588. val &= ~VIDEO_DIP_PORT_MASK;
  589. val |= port;
  590. }
  591. val |= VIDEO_DIP_ENABLE;
  592. val &= ~(VIDEO_DIP_ENABLE_AVI |
  593. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  594. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  595. if (intel_hdmi_set_gcp_infoframe(encoder))
  596. val |= VIDEO_DIP_ENABLE_GCP;
  597. I915_WRITE(reg, val);
  598. POSTING_READ(reg);
  599. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  600. intel_hdmi_set_spd_infoframe(encoder);
  601. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  602. }
  603. static void cpt_set_infoframes(struct drm_encoder *encoder,
  604. bool enable,
  605. const struct drm_display_mode *adjusted_mode)
  606. {
  607. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  608. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  609. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  610. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  611. u32 val = I915_READ(reg);
  612. assert_hdmi_port_disabled(intel_hdmi);
  613. /* See the big comment in g4x_set_infoframes() */
  614. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  615. if (!enable) {
  616. if (!(val & VIDEO_DIP_ENABLE))
  617. return;
  618. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  619. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  620. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  621. I915_WRITE(reg, val);
  622. POSTING_READ(reg);
  623. return;
  624. }
  625. /* Set both together, unset both together: see the spec. */
  626. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  627. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  628. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  629. if (intel_hdmi_set_gcp_infoframe(encoder))
  630. val |= VIDEO_DIP_ENABLE_GCP;
  631. I915_WRITE(reg, val);
  632. POSTING_READ(reg);
  633. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  634. intel_hdmi_set_spd_infoframe(encoder);
  635. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  636. }
  637. static void vlv_set_infoframes(struct drm_encoder *encoder,
  638. bool enable,
  639. const struct drm_display_mode *adjusted_mode)
  640. {
  641. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  642. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  643. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  644. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  645. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  646. u32 val = I915_READ(reg);
  647. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  648. assert_hdmi_port_disabled(intel_hdmi);
  649. /* See the big comment in g4x_set_infoframes() */
  650. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  651. if (!enable) {
  652. if (!(val & VIDEO_DIP_ENABLE))
  653. return;
  654. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  655. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  656. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  657. I915_WRITE(reg, val);
  658. POSTING_READ(reg);
  659. return;
  660. }
  661. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  662. WARN(val & VIDEO_DIP_ENABLE,
  663. "DIP already enabled on port %c\n",
  664. (val & VIDEO_DIP_PORT_MASK) >> 29);
  665. val &= ~VIDEO_DIP_PORT_MASK;
  666. val |= port;
  667. }
  668. val |= VIDEO_DIP_ENABLE;
  669. val &= ~(VIDEO_DIP_ENABLE_AVI |
  670. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  671. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  672. if (intel_hdmi_set_gcp_infoframe(encoder))
  673. val |= VIDEO_DIP_ENABLE_GCP;
  674. I915_WRITE(reg, val);
  675. POSTING_READ(reg);
  676. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  677. intel_hdmi_set_spd_infoframe(encoder);
  678. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  679. }
  680. static void hsw_set_infoframes(struct drm_encoder *encoder,
  681. bool enable,
  682. const struct drm_display_mode *adjusted_mode)
  683. {
  684. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  685. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  686. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  687. i915_reg_t reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
  688. u32 val = I915_READ(reg);
  689. assert_hdmi_port_disabled(intel_hdmi);
  690. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  691. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  692. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  693. if (!enable) {
  694. I915_WRITE(reg, val);
  695. POSTING_READ(reg);
  696. return;
  697. }
  698. if (intel_hdmi_set_gcp_infoframe(encoder))
  699. val |= VIDEO_DIP_ENABLE_GCP_HSW;
  700. I915_WRITE(reg, val);
  701. POSTING_READ(reg);
  702. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  703. intel_hdmi_set_spd_infoframe(encoder);
  704. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  705. }
  706. static void intel_hdmi_prepare(struct intel_encoder *encoder)
  707. {
  708. struct drm_device *dev = encoder->base.dev;
  709. struct drm_i915_private *dev_priv = dev->dev_private;
  710. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  711. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  712. const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
  713. u32 hdmi_val;
  714. hdmi_val = SDVO_ENCODING_HDMI;
  715. if (!HAS_PCH_SPLIT(dev) && crtc->config->limited_color_range)
  716. hdmi_val |= HDMI_COLOR_RANGE_16_235;
  717. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  718. hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
  719. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  720. hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
  721. if (crtc->config->pipe_bpp > 24)
  722. hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
  723. else
  724. hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
  725. if (crtc->config->has_hdmi_sink)
  726. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  727. if (HAS_PCH_CPT(dev))
  728. hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  729. else if (IS_CHERRYVIEW(dev))
  730. hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
  731. else
  732. hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
  733. I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
  734. POSTING_READ(intel_hdmi->hdmi_reg);
  735. }
  736. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  737. enum pipe *pipe)
  738. {
  739. struct drm_device *dev = encoder->base.dev;
  740. struct drm_i915_private *dev_priv = dev->dev_private;
  741. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  742. enum intel_display_power_domain power_domain;
  743. u32 tmp;
  744. power_domain = intel_display_port_power_domain(encoder);
  745. if (!intel_display_power_is_enabled(dev_priv, power_domain))
  746. return false;
  747. tmp = I915_READ(intel_hdmi->hdmi_reg);
  748. if (!(tmp & SDVO_ENABLE))
  749. return false;
  750. if (HAS_PCH_CPT(dev))
  751. *pipe = PORT_TO_PIPE_CPT(tmp);
  752. else if (IS_CHERRYVIEW(dev))
  753. *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
  754. else
  755. *pipe = PORT_TO_PIPE(tmp);
  756. return true;
  757. }
  758. static void intel_hdmi_get_config(struct intel_encoder *encoder,
  759. struct intel_crtc_state *pipe_config)
  760. {
  761. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  762. struct drm_device *dev = encoder->base.dev;
  763. struct drm_i915_private *dev_priv = dev->dev_private;
  764. u32 tmp, flags = 0;
  765. int dotclock;
  766. tmp = I915_READ(intel_hdmi->hdmi_reg);
  767. if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
  768. flags |= DRM_MODE_FLAG_PHSYNC;
  769. else
  770. flags |= DRM_MODE_FLAG_NHSYNC;
  771. if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
  772. flags |= DRM_MODE_FLAG_PVSYNC;
  773. else
  774. flags |= DRM_MODE_FLAG_NVSYNC;
  775. if (tmp & HDMI_MODE_SELECT_HDMI)
  776. pipe_config->has_hdmi_sink = true;
  777. if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
  778. pipe_config->has_infoframe = true;
  779. if (tmp & SDVO_AUDIO_ENABLE)
  780. pipe_config->has_audio = true;
  781. if (!HAS_PCH_SPLIT(dev) &&
  782. tmp & HDMI_COLOR_RANGE_16_235)
  783. pipe_config->limited_color_range = true;
  784. pipe_config->base.adjusted_mode.flags |= flags;
  785. if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
  786. dotclock = pipe_config->port_clock * 2 / 3;
  787. else
  788. dotclock = pipe_config->port_clock;
  789. if (pipe_config->pixel_multiplier)
  790. dotclock /= pipe_config->pixel_multiplier;
  791. if (HAS_PCH_SPLIT(dev_priv->dev))
  792. ironlake_check_encoder_dotclock(pipe_config, dotclock);
  793. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  794. }
  795. static void intel_enable_hdmi_audio(struct intel_encoder *encoder)
  796. {
  797. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  798. WARN_ON(!crtc->config->has_hdmi_sink);
  799. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  800. pipe_name(crtc->pipe));
  801. intel_audio_codec_enable(encoder);
  802. }
  803. static void g4x_enable_hdmi(struct intel_encoder *encoder)
  804. {
  805. struct drm_device *dev = encoder->base.dev;
  806. struct drm_i915_private *dev_priv = dev->dev_private;
  807. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  808. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  809. u32 temp;
  810. temp = I915_READ(intel_hdmi->hdmi_reg);
  811. temp |= SDVO_ENABLE;
  812. if (crtc->config->has_audio)
  813. temp |= SDVO_AUDIO_ENABLE;
  814. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  815. POSTING_READ(intel_hdmi->hdmi_reg);
  816. if (crtc->config->has_audio)
  817. intel_enable_hdmi_audio(encoder);
  818. }
  819. static void ibx_enable_hdmi(struct intel_encoder *encoder)
  820. {
  821. struct drm_device *dev = encoder->base.dev;
  822. struct drm_i915_private *dev_priv = dev->dev_private;
  823. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  824. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  825. u32 temp;
  826. temp = I915_READ(intel_hdmi->hdmi_reg);
  827. temp |= SDVO_ENABLE;
  828. if (crtc->config->has_audio)
  829. temp |= SDVO_AUDIO_ENABLE;
  830. /*
  831. * HW workaround, need to write this twice for issue
  832. * that may result in first write getting masked.
  833. */
  834. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  835. POSTING_READ(intel_hdmi->hdmi_reg);
  836. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  837. POSTING_READ(intel_hdmi->hdmi_reg);
  838. /*
  839. * HW workaround, need to toggle enable bit off and on
  840. * for 12bpc with pixel repeat.
  841. *
  842. * FIXME: BSpec says this should be done at the end of
  843. * of the modeset sequence, so not sure if this isn't too soon.
  844. */
  845. if (crtc->config->pipe_bpp > 24 &&
  846. crtc->config->pixel_multiplier > 1) {
  847. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  848. POSTING_READ(intel_hdmi->hdmi_reg);
  849. /*
  850. * HW workaround, need to write this twice for issue
  851. * that may result in first write getting masked.
  852. */
  853. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  854. POSTING_READ(intel_hdmi->hdmi_reg);
  855. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  856. POSTING_READ(intel_hdmi->hdmi_reg);
  857. }
  858. if (crtc->config->has_audio)
  859. intel_enable_hdmi_audio(encoder);
  860. }
  861. static void cpt_enable_hdmi(struct intel_encoder *encoder)
  862. {
  863. struct drm_device *dev = encoder->base.dev;
  864. struct drm_i915_private *dev_priv = dev->dev_private;
  865. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  866. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  867. enum pipe pipe = crtc->pipe;
  868. u32 temp;
  869. temp = I915_READ(intel_hdmi->hdmi_reg);
  870. temp |= SDVO_ENABLE;
  871. if (crtc->config->has_audio)
  872. temp |= SDVO_AUDIO_ENABLE;
  873. /*
  874. * WaEnableHDMI8bpcBefore12bpc:snb,ivb
  875. *
  876. * The procedure for 12bpc is as follows:
  877. * 1. disable HDMI clock gating
  878. * 2. enable HDMI with 8bpc
  879. * 3. enable HDMI with 12bpc
  880. * 4. enable HDMI clock gating
  881. */
  882. if (crtc->config->pipe_bpp > 24) {
  883. I915_WRITE(TRANS_CHICKEN1(pipe),
  884. I915_READ(TRANS_CHICKEN1(pipe)) |
  885. TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  886. temp &= ~SDVO_COLOR_FORMAT_MASK;
  887. temp |= SDVO_COLOR_FORMAT_8bpc;
  888. }
  889. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  890. POSTING_READ(intel_hdmi->hdmi_reg);
  891. if (crtc->config->pipe_bpp > 24) {
  892. temp &= ~SDVO_COLOR_FORMAT_MASK;
  893. temp |= HDMI_COLOR_FORMAT_12bpc;
  894. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  895. POSTING_READ(intel_hdmi->hdmi_reg);
  896. I915_WRITE(TRANS_CHICKEN1(pipe),
  897. I915_READ(TRANS_CHICKEN1(pipe)) &
  898. ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  899. }
  900. if (crtc->config->has_audio)
  901. intel_enable_hdmi_audio(encoder);
  902. }
  903. static void vlv_enable_hdmi(struct intel_encoder *encoder)
  904. {
  905. }
  906. static void intel_disable_hdmi(struct intel_encoder *encoder)
  907. {
  908. struct drm_device *dev = encoder->base.dev;
  909. struct drm_i915_private *dev_priv = dev->dev_private;
  910. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  911. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  912. u32 temp;
  913. temp = I915_READ(intel_hdmi->hdmi_reg);
  914. temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
  915. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  916. POSTING_READ(intel_hdmi->hdmi_reg);
  917. /*
  918. * HW workaround for IBX, we need to move the port
  919. * to transcoder A after disabling it to allow the
  920. * matching DP port to be enabled on transcoder A.
  921. */
  922. if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B) {
  923. /*
  924. * We get CPU/PCH FIFO underruns on the other pipe when
  925. * doing the workaround. Sweep them under the rug.
  926. */
  927. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  928. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  929. temp &= ~SDVO_PIPE_B_SELECT;
  930. temp |= SDVO_ENABLE;
  931. /*
  932. * HW workaround, need to write this twice for issue
  933. * that may result in first write getting masked.
  934. */
  935. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  936. POSTING_READ(intel_hdmi->hdmi_reg);
  937. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  938. POSTING_READ(intel_hdmi->hdmi_reg);
  939. temp &= ~SDVO_ENABLE;
  940. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  941. POSTING_READ(intel_hdmi->hdmi_reg);
  942. intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
  943. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  944. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  945. }
  946. intel_hdmi->set_infoframes(&encoder->base, false, NULL);
  947. }
  948. static void g4x_disable_hdmi(struct intel_encoder *encoder)
  949. {
  950. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  951. if (crtc->config->has_audio)
  952. intel_audio_codec_disable(encoder);
  953. intel_disable_hdmi(encoder);
  954. }
  955. static void pch_disable_hdmi(struct intel_encoder *encoder)
  956. {
  957. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  958. if (crtc->config->has_audio)
  959. intel_audio_codec_disable(encoder);
  960. }
  961. static void pch_post_disable_hdmi(struct intel_encoder *encoder)
  962. {
  963. intel_disable_hdmi(encoder);
  964. }
  965. static int hdmi_port_clock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
  966. {
  967. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  968. if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
  969. return 165000;
  970. else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
  971. return 300000;
  972. else
  973. return 225000;
  974. }
  975. static enum drm_mode_status
  976. hdmi_port_clock_valid(struct intel_hdmi *hdmi,
  977. int clock, bool respect_dvi_limit)
  978. {
  979. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  980. if (clock < 25000)
  981. return MODE_CLOCK_LOW;
  982. if (clock > hdmi_port_clock_limit(hdmi, respect_dvi_limit))
  983. return MODE_CLOCK_HIGH;
  984. /* BXT DPLL can't generate 223-240 MHz */
  985. if (IS_BROXTON(dev) && clock > 223333 && clock < 240000)
  986. return MODE_CLOCK_RANGE;
  987. /* CHV DPLL can't generate 216-240 MHz */
  988. if (IS_CHERRYVIEW(dev) && clock > 216000 && clock < 240000)
  989. return MODE_CLOCK_RANGE;
  990. return MODE_OK;
  991. }
  992. static enum drm_mode_status
  993. intel_hdmi_mode_valid(struct drm_connector *connector,
  994. struct drm_display_mode *mode)
  995. {
  996. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  997. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  998. enum drm_mode_status status;
  999. int clock;
  1000. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1001. return MODE_NO_DBLESCAN;
  1002. clock = mode->clock;
  1003. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  1004. clock *= 2;
  1005. /* check if we can do 8bpc */
  1006. status = hdmi_port_clock_valid(hdmi, clock, true);
  1007. /* if we can't do 8bpc we may still be able to do 12bpc */
  1008. if (!HAS_GMCH_DISPLAY(dev) && status != MODE_OK)
  1009. status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true);
  1010. return status;
  1011. }
  1012. static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
  1013. {
  1014. struct drm_device *dev = crtc_state->base.crtc->dev;
  1015. struct drm_atomic_state *state;
  1016. struct intel_encoder *encoder;
  1017. struct drm_connector *connector;
  1018. struct drm_connector_state *connector_state;
  1019. int count = 0, count_hdmi = 0;
  1020. int i;
  1021. if (HAS_GMCH_DISPLAY(dev))
  1022. return false;
  1023. state = crtc_state->base.state;
  1024. for_each_connector_in_state(state, connector, connector_state, i) {
  1025. if (connector_state->crtc != crtc_state->base.crtc)
  1026. continue;
  1027. encoder = to_intel_encoder(connector_state->best_encoder);
  1028. count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
  1029. count++;
  1030. }
  1031. /*
  1032. * HDMI 12bpc affects the clocks, so it's only possible
  1033. * when not cloning with other encoder types.
  1034. */
  1035. return count_hdmi > 0 && count_hdmi == count;
  1036. }
  1037. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  1038. struct intel_crtc_state *pipe_config)
  1039. {
  1040. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1041. struct drm_device *dev = encoder->base.dev;
  1042. struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  1043. int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
  1044. int clock_12bpc = clock_8bpc * 3 / 2;
  1045. int desired_bpp;
  1046. pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
  1047. if (pipe_config->has_hdmi_sink)
  1048. pipe_config->has_infoframe = true;
  1049. if (intel_hdmi->color_range_auto) {
  1050. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  1051. pipe_config->limited_color_range =
  1052. pipe_config->has_hdmi_sink &&
  1053. drm_match_cea_mode(adjusted_mode) > 1;
  1054. } else {
  1055. pipe_config->limited_color_range =
  1056. intel_hdmi->limited_color_range;
  1057. }
  1058. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
  1059. pipe_config->pixel_multiplier = 2;
  1060. clock_8bpc *= 2;
  1061. clock_12bpc *= 2;
  1062. }
  1063. if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
  1064. pipe_config->has_pch_encoder = true;
  1065. if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
  1066. pipe_config->has_audio = true;
  1067. /*
  1068. * HDMI is either 12 or 8, so if the display lets 10bpc sneak
  1069. * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
  1070. * outputs. We also need to check that the higher clock still fits
  1071. * within limits.
  1072. */
  1073. if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
  1074. hdmi_port_clock_valid(intel_hdmi, clock_12bpc, false) == MODE_OK &&
  1075. hdmi_12bpc_possible(pipe_config)) {
  1076. DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
  1077. desired_bpp = 12*3;
  1078. /* Need to adjust the port link by 1.5x for 12bpc. */
  1079. pipe_config->port_clock = clock_12bpc;
  1080. } else {
  1081. DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
  1082. desired_bpp = 8*3;
  1083. pipe_config->port_clock = clock_8bpc;
  1084. }
  1085. if (!pipe_config->bw_constrained) {
  1086. DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
  1087. pipe_config->pipe_bpp = desired_bpp;
  1088. }
  1089. if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
  1090. false) != MODE_OK) {
  1091. DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
  1092. return false;
  1093. }
  1094. /* Set user selected PAR to incoming mode's member */
  1095. adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
  1096. return true;
  1097. }
  1098. static void
  1099. intel_hdmi_unset_edid(struct drm_connector *connector)
  1100. {
  1101. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1102. intel_hdmi->has_hdmi_sink = false;
  1103. intel_hdmi->has_audio = false;
  1104. intel_hdmi->rgb_quant_range_selectable = false;
  1105. kfree(to_intel_connector(connector)->detect_edid);
  1106. to_intel_connector(connector)->detect_edid = NULL;
  1107. }
  1108. static bool
  1109. intel_hdmi_set_edid(struct drm_connector *connector, bool force)
  1110. {
  1111. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1112. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1113. struct edid *edid = NULL;
  1114. bool connected = false;
  1115. if (force) {
  1116. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1117. edid = drm_get_edid(connector,
  1118. intel_gmbus_get_adapter(dev_priv,
  1119. intel_hdmi->ddc_bus));
  1120. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1121. }
  1122. to_intel_connector(connector)->detect_edid = edid;
  1123. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
  1124. intel_hdmi->rgb_quant_range_selectable =
  1125. drm_rgb_quant_range_selectable(edid);
  1126. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  1127. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  1128. intel_hdmi->has_audio =
  1129. intel_hdmi->force_audio == HDMI_AUDIO_ON;
  1130. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  1131. intel_hdmi->has_hdmi_sink =
  1132. drm_detect_hdmi_monitor(edid);
  1133. connected = true;
  1134. }
  1135. return connected;
  1136. }
  1137. static enum drm_connector_status
  1138. intel_hdmi_detect(struct drm_connector *connector, bool force)
  1139. {
  1140. enum drm_connector_status status;
  1141. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1142. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1143. bool live_status = false;
  1144. unsigned int retry = 3;
  1145. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1146. connector->base.id, connector->name);
  1147. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1148. while (!live_status && --retry) {
  1149. live_status = intel_digital_port_connected(dev_priv,
  1150. hdmi_to_dig_port(intel_hdmi));
  1151. mdelay(10);
  1152. }
  1153. if (!live_status)
  1154. DRM_DEBUG_KMS("Live status not up!");
  1155. intel_hdmi_unset_edid(connector);
  1156. if (intel_hdmi_set_edid(connector, live_status)) {
  1157. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1158. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1159. status = connector_status_connected;
  1160. } else
  1161. status = connector_status_disconnected;
  1162. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1163. return status;
  1164. }
  1165. static void
  1166. intel_hdmi_force(struct drm_connector *connector)
  1167. {
  1168. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1169. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1170. connector->base.id, connector->name);
  1171. intel_hdmi_unset_edid(connector);
  1172. if (connector->status != connector_status_connected)
  1173. return;
  1174. intel_hdmi_set_edid(connector, true);
  1175. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1176. }
  1177. static int intel_hdmi_get_modes(struct drm_connector *connector)
  1178. {
  1179. struct edid *edid;
  1180. edid = to_intel_connector(connector)->detect_edid;
  1181. if (edid == NULL)
  1182. return 0;
  1183. return intel_connector_update_modes(connector, edid);
  1184. }
  1185. static bool
  1186. intel_hdmi_detect_audio(struct drm_connector *connector)
  1187. {
  1188. bool has_audio = false;
  1189. struct edid *edid;
  1190. edid = to_intel_connector(connector)->detect_edid;
  1191. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
  1192. has_audio = drm_detect_monitor_audio(edid);
  1193. return has_audio;
  1194. }
  1195. static int
  1196. intel_hdmi_set_property(struct drm_connector *connector,
  1197. struct drm_property *property,
  1198. uint64_t val)
  1199. {
  1200. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1201. struct intel_digital_port *intel_dig_port =
  1202. hdmi_to_dig_port(intel_hdmi);
  1203. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  1204. int ret;
  1205. ret = drm_object_property_set_value(&connector->base, property, val);
  1206. if (ret)
  1207. return ret;
  1208. if (property == dev_priv->force_audio_property) {
  1209. enum hdmi_force_audio i = val;
  1210. bool has_audio;
  1211. if (i == intel_hdmi->force_audio)
  1212. return 0;
  1213. intel_hdmi->force_audio = i;
  1214. if (i == HDMI_AUDIO_AUTO)
  1215. has_audio = intel_hdmi_detect_audio(connector);
  1216. else
  1217. has_audio = (i == HDMI_AUDIO_ON);
  1218. if (i == HDMI_AUDIO_OFF_DVI)
  1219. intel_hdmi->has_hdmi_sink = 0;
  1220. intel_hdmi->has_audio = has_audio;
  1221. goto done;
  1222. }
  1223. if (property == dev_priv->broadcast_rgb_property) {
  1224. bool old_auto = intel_hdmi->color_range_auto;
  1225. bool old_range = intel_hdmi->limited_color_range;
  1226. switch (val) {
  1227. case INTEL_BROADCAST_RGB_AUTO:
  1228. intel_hdmi->color_range_auto = true;
  1229. break;
  1230. case INTEL_BROADCAST_RGB_FULL:
  1231. intel_hdmi->color_range_auto = false;
  1232. intel_hdmi->limited_color_range = false;
  1233. break;
  1234. case INTEL_BROADCAST_RGB_LIMITED:
  1235. intel_hdmi->color_range_auto = false;
  1236. intel_hdmi->limited_color_range = true;
  1237. break;
  1238. default:
  1239. return -EINVAL;
  1240. }
  1241. if (old_auto == intel_hdmi->color_range_auto &&
  1242. old_range == intel_hdmi->limited_color_range)
  1243. return 0;
  1244. goto done;
  1245. }
  1246. if (property == connector->dev->mode_config.aspect_ratio_property) {
  1247. switch (val) {
  1248. case DRM_MODE_PICTURE_ASPECT_NONE:
  1249. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1250. break;
  1251. case DRM_MODE_PICTURE_ASPECT_4_3:
  1252. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
  1253. break;
  1254. case DRM_MODE_PICTURE_ASPECT_16_9:
  1255. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
  1256. break;
  1257. default:
  1258. return -EINVAL;
  1259. }
  1260. goto done;
  1261. }
  1262. return -EINVAL;
  1263. done:
  1264. if (intel_dig_port->base.base.crtc)
  1265. intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
  1266. return 0;
  1267. }
  1268. static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
  1269. {
  1270. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1271. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  1272. const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
  1273. intel_hdmi_prepare(encoder);
  1274. intel_hdmi->set_infoframes(&encoder->base,
  1275. intel_crtc->config->has_hdmi_sink,
  1276. adjusted_mode);
  1277. }
  1278. static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
  1279. {
  1280. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1281. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1282. struct drm_device *dev = encoder->base.dev;
  1283. struct drm_i915_private *dev_priv = dev->dev_private;
  1284. struct intel_crtc *intel_crtc =
  1285. to_intel_crtc(encoder->base.crtc);
  1286. const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
  1287. enum dpio_channel port = vlv_dport_to_channel(dport);
  1288. int pipe = intel_crtc->pipe;
  1289. u32 val;
  1290. /* Enable clock channels for this port */
  1291. mutex_lock(&dev_priv->sb_lock);
  1292. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
  1293. val = 0;
  1294. if (pipe)
  1295. val |= (1<<21);
  1296. else
  1297. val &= ~(1<<21);
  1298. val |= 0x001000c4;
  1299. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
  1300. /* HDMI 1.0V-2dB */
  1301. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
  1302. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
  1303. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
  1304. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
  1305. vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
  1306. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
  1307. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
  1308. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
  1309. /* Program lane clock */
  1310. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
  1311. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
  1312. mutex_unlock(&dev_priv->sb_lock);
  1313. intel_hdmi->set_infoframes(&encoder->base,
  1314. intel_crtc->config->has_hdmi_sink,
  1315. adjusted_mode);
  1316. g4x_enable_hdmi(encoder);
  1317. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1318. }
  1319. static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
  1320. {
  1321. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1322. struct drm_device *dev = encoder->base.dev;
  1323. struct drm_i915_private *dev_priv = dev->dev_private;
  1324. struct intel_crtc *intel_crtc =
  1325. to_intel_crtc(encoder->base.crtc);
  1326. enum dpio_channel port = vlv_dport_to_channel(dport);
  1327. int pipe = intel_crtc->pipe;
  1328. intel_hdmi_prepare(encoder);
  1329. /* Program Tx lane resets to default */
  1330. mutex_lock(&dev_priv->sb_lock);
  1331. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
  1332. DPIO_PCS_TX_LANE2_RESET |
  1333. DPIO_PCS_TX_LANE1_RESET);
  1334. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
  1335. DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
  1336. DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
  1337. (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
  1338. DPIO_PCS_CLK_SOFT_RESET);
  1339. /* Fix up inter-pair skew failure */
  1340. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
  1341. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
  1342. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
  1343. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
  1344. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
  1345. mutex_unlock(&dev_priv->sb_lock);
  1346. }
  1347. static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
  1348. bool reset)
  1349. {
  1350. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1351. enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
  1352. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  1353. enum pipe pipe = crtc->pipe;
  1354. uint32_t val;
  1355. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
  1356. if (reset)
  1357. val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
  1358. else
  1359. val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
  1360. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
  1361. if (crtc->config->lane_count > 2) {
  1362. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
  1363. if (reset)
  1364. val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
  1365. else
  1366. val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
  1367. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
  1368. }
  1369. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
  1370. val |= CHV_PCS_REQ_SOFTRESET_EN;
  1371. if (reset)
  1372. val &= ~DPIO_PCS_CLK_SOFT_RESET;
  1373. else
  1374. val |= DPIO_PCS_CLK_SOFT_RESET;
  1375. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
  1376. if (crtc->config->lane_count > 2) {
  1377. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
  1378. val |= CHV_PCS_REQ_SOFTRESET_EN;
  1379. if (reset)
  1380. val &= ~DPIO_PCS_CLK_SOFT_RESET;
  1381. else
  1382. val |= DPIO_PCS_CLK_SOFT_RESET;
  1383. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
  1384. }
  1385. }
  1386. static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
  1387. {
  1388. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1389. struct drm_device *dev = encoder->base.dev;
  1390. struct drm_i915_private *dev_priv = dev->dev_private;
  1391. struct intel_crtc *intel_crtc =
  1392. to_intel_crtc(encoder->base.crtc);
  1393. enum dpio_channel ch = vlv_dport_to_channel(dport);
  1394. enum pipe pipe = intel_crtc->pipe;
  1395. u32 val;
  1396. intel_hdmi_prepare(encoder);
  1397. /*
  1398. * Must trick the second common lane into life.
  1399. * Otherwise we can't even access the PLL.
  1400. */
  1401. if (ch == DPIO_CH0 && pipe == PIPE_B)
  1402. dport->release_cl2_override =
  1403. !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
  1404. chv_phy_powergate_lanes(encoder, true, 0x0);
  1405. mutex_lock(&dev_priv->sb_lock);
  1406. /* Assert data lane reset */
  1407. chv_data_lane_soft_reset(encoder, true);
  1408. /* program left/right clock distribution */
  1409. if (pipe != PIPE_B) {
  1410. val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
  1411. val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
  1412. if (ch == DPIO_CH0)
  1413. val |= CHV_BUFLEFTENA1_FORCE;
  1414. if (ch == DPIO_CH1)
  1415. val |= CHV_BUFRIGHTENA1_FORCE;
  1416. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
  1417. } else {
  1418. val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
  1419. val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
  1420. if (ch == DPIO_CH0)
  1421. val |= CHV_BUFLEFTENA2_FORCE;
  1422. if (ch == DPIO_CH1)
  1423. val |= CHV_BUFRIGHTENA2_FORCE;
  1424. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
  1425. }
  1426. /* program clock channel usage */
  1427. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
  1428. val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
  1429. if (pipe != PIPE_B)
  1430. val &= ~CHV_PCS_USEDCLKCHANNEL;
  1431. else
  1432. val |= CHV_PCS_USEDCLKCHANNEL;
  1433. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
  1434. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
  1435. val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
  1436. if (pipe != PIPE_B)
  1437. val &= ~CHV_PCS_USEDCLKCHANNEL;
  1438. else
  1439. val |= CHV_PCS_USEDCLKCHANNEL;
  1440. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
  1441. /*
  1442. * This a a bit weird since generally CL
  1443. * matches the pipe, but here we need to
  1444. * pick the CL based on the port.
  1445. */
  1446. val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
  1447. if (pipe != PIPE_B)
  1448. val &= ~CHV_CMN_USEDCLKCHANNEL;
  1449. else
  1450. val |= CHV_CMN_USEDCLKCHANNEL;
  1451. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
  1452. mutex_unlock(&dev_priv->sb_lock);
  1453. }
  1454. static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder)
  1455. {
  1456. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1457. enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
  1458. u32 val;
  1459. mutex_lock(&dev_priv->sb_lock);
  1460. /* disable left/right clock distribution */
  1461. if (pipe != PIPE_B) {
  1462. val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
  1463. val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
  1464. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
  1465. } else {
  1466. val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
  1467. val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
  1468. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
  1469. }
  1470. mutex_unlock(&dev_priv->sb_lock);
  1471. /*
  1472. * Leave the power down bit cleared for at least one
  1473. * lane so that chv_powergate_phy_ch() will power
  1474. * on something when the channel is otherwise unused.
  1475. * When the port is off and the override is removed
  1476. * the lanes power down anyway, so otherwise it doesn't
  1477. * really matter what the state of power down bits is
  1478. * after this.
  1479. */
  1480. chv_phy_powergate_lanes(encoder, false, 0x0);
  1481. }
  1482. static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
  1483. {
  1484. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1485. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  1486. struct intel_crtc *intel_crtc =
  1487. to_intel_crtc(encoder->base.crtc);
  1488. enum dpio_channel port = vlv_dport_to_channel(dport);
  1489. int pipe = intel_crtc->pipe;
  1490. /* Reset lanes to avoid HDMI flicker (VLV w/a) */
  1491. mutex_lock(&dev_priv->sb_lock);
  1492. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
  1493. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
  1494. mutex_unlock(&dev_priv->sb_lock);
  1495. }
  1496. static void chv_hdmi_post_disable(struct intel_encoder *encoder)
  1497. {
  1498. struct drm_device *dev = encoder->base.dev;
  1499. struct drm_i915_private *dev_priv = dev->dev_private;
  1500. mutex_lock(&dev_priv->sb_lock);
  1501. /* Assert data lane reset */
  1502. chv_data_lane_soft_reset(encoder, true);
  1503. mutex_unlock(&dev_priv->sb_lock);
  1504. }
  1505. static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
  1506. {
  1507. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1508. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1509. struct drm_device *dev = encoder->base.dev;
  1510. struct drm_i915_private *dev_priv = dev->dev_private;
  1511. struct intel_crtc *intel_crtc =
  1512. to_intel_crtc(encoder->base.crtc);
  1513. const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
  1514. enum dpio_channel ch = vlv_dport_to_channel(dport);
  1515. int pipe = intel_crtc->pipe;
  1516. int data, i, stagger;
  1517. u32 val;
  1518. mutex_lock(&dev_priv->sb_lock);
  1519. /* allow hardware to manage TX FIFO reset source */
  1520. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
  1521. val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
  1522. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
  1523. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
  1524. val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
  1525. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
  1526. /* Program Tx latency optimal setting */
  1527. for (i = 0; i < 4; i++) {
  1528. /* Set the upar bit */
  1529. data = (i == 1) ? 0x0 : 0x1;
  1530. vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
  1531. data << DPIO_UPAR_SHIFT);
  1532. }
  1533. /* Data lane stagger programming */
  1534. if (intel_crtc->config->port_clock > 270000)
  1535. stagger = 0x18;
  1536. else if (intel_crtc->config->port_clock > 135000)
  1537. stagger = 0xd;
  1538. else if (intel_crtc->config->port_clock > 67500)
  1539. stagger = 0x7;
  1540. else if (intel_crtc->config->port_clock > 33750)
  1541. stagger = 0x4;
  1542. else
  1543. stagger = 0x2;
  1544. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
  1545. val |= DPIO_TX2_STAGGER_MASK(0x1f);
  1546. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
  1547. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
  1548. val |= DPIO_TX2_STAGGER_MASK(0x1f);
  1549. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
  1550. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
  1551. DPIO_LANESTAGGER_STRAP(stagger) |
  1552. DPIO_LANESTAGGER_STRAP_OVRD |
  1553. DPIO_TX1_STAGGER_MASK(0x1f) |
  1554. DPIO_TX1_STAGGER_MULT(6) |
  1555. DPIO_TX2_STAGGER_MULT(0));
  1556. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
  1557. DPIO_LANESTAGGER_STRAP(stagger) |
  1558. DPIO_LANESTAGGER_STRAP_OVRD |
  1559. DPIO_TX1_STAGGER_MASK(0x1f) |
  1560. DPIO_TX1_STAGGER_MULT(7) |
  1561. DPIO_TX2_STAGGER_MULT(5));
  1562. /* Deassert data lane reset */
  1563. chv_data_lane_soft_reset(encoder, false);
  1564. /* Clear calc init */
  1565. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
  1566. val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
  1567. val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
  1568. val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
  1569. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
  1570. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
  1571. val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
  1572. val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
  1573. val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
  1574. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
  1575. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
  1576. val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
  1577. val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
  1578. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
  1579. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
  1580. val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
  1581. val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
  1582. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
  1583. /* FIXME: Program the support xxx V-dB */
  1584. /* Use 800mV-0dB */
  1585. for (i = 0; i < 4; i++) {
  1586. val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
  1587. val &= ~DPIO_SWING_DEEMPH9P5_MASK;
  1588. val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
  1589. vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
  1590. }
  1591. for (i = 0; i < 4; i++) {
  1592. val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
  1593. val &= ~DPIO_SWING_MARGIN000_MASK;
  1594. val |= 102 << DPIO_SWING_MARGIN000_SHIFT;
  1595. /*
  1596. * Supposedly this value shouldn't matter when unique transition
  1597. * scale is disabled, but in fact it does matter. Let's just
  1598. * always program the same value and hope it's OK.
  1599. */
  1600. val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
  1601. val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
  1602. vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
  1603. }
  1604. /*
  1605. * The document said it needs to set bit 27 for ch0 and bit 26
  1606. * for ch1. Might be a typo in the doc.
  1607. * For now, for this unique transition scale selection, set bit
  1608. * 27 for ch0 and ch1.
  1609. */
  1610. for (i = 0; i < 4; i++) {
  1611. val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
  1612. val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
  1613. vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
  1614. }
  1615. /* Start swing calculation */
  1616. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
  1617. val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
  1618. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
  1619. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
  1620. val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
  1621. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
  1622. mutex_unlock(&dev_priv->sb_lock);
  1623. intel_hdmi->set_infoframes(&encoder->base,
  1624. intel_crtc->config->has_hdmi_sink,
  1625. adjusted_mode);
  1626. g4x_enable_hdmi(encoder);
  1627. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1628. /* Second common lane will stay alive on its own now */
  1629. if (dport->release_cl2_override) {
  1630. chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
  1631. dport->release_cl2_override = false;
  1632. }
  1633. }
  1634. static void intel_hdmi_destroy(struct drm_connector *connector)
  1635. {
  1636. kfree(to_intel_connector(connector)->detect_edid);
  1637. drm_connector_cleanup(connector);
  1638. kfree(connector);
  1639. }
  1640. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  1641. .dpms = drm_atomic_helper_connector_dpms,
  1642. .detect = intel_hdmi_detect,
  1643. .force = intel_hdmi_force,
  1644. .fill_modes = drm_helper_probe_single_connector_modes,
  1645. .set_property = intel_hdmi_set_property,
  1646. .atomic_get_property = intel_connector_atomic_get_property,
  1647. .destroy = intel_hdmi_destroy,
  1648. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1649. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1650. };
  1651. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  1652. .get_modes = intel_hdmi_get_modes,
  1653. .mode_valid = intel_hdmi_mode_valid,
  1654. .best_encoder = intel_best_encoder,
  1655. };
  1656. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  1657. .destroy = intel_encoder_destroy,
  1658. };
  1659. static void
  1660. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  1661. {
  1662. intel_attach_force_audio_property(connector);
  1663. intel_attach_broadcast_rgb_property(connector);
  1664. intel_hdmi->color_range_auto = true;
  1665. intel_attach_aspect_ratio_property(connector);
  1666. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1667. }
  1668. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  1669. struct intel_connector *intel_connector)
  1670. {
  1671. struct drm_connector *connector = &intel_connector->base;
  1672. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  1673. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  1674. struct drm_device *dev = intel_encoder->base.dev;
  1675. struct drm_i915_private *dev_priv = dev->dev_private;
  1676. enum port port = intel_dig_port->port;
  1677. uint8_t alternate_ddc_pin;
  1678. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  1679. DRM_MODE_CONNECTOR_HDMIA);
  1680. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  1681. connector->interlace_allowed = 1;
  1682. connector->doublescan_allowed = 0;
  1683. connector->stereo_allowed = 1;
  1684. switch (port) {
  1685. case PORT_B:
  1686. if (IS_BROXTON(dev_priv))
  1687. intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT;
  1688. else
  1689. intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
  1690. /*
  1691. * On BXT A0/A1, sw needs to activate DDIA HPD logic and
  1692. * interrupts to check the external panel connection.
  1693. */
  1694. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  1695. intel_encoder->hpd_pin = HPD_PORT_A;
  1696. else
  1697. intel_encoder->hpd_pin = HPD_PORT_B;
  1698. break;
  1699. case PORT_C:
  1700. if (IS_BROXTON(dev_priv))
  1701. intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT;
  1702. else
  1703. intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
  1704. intel_encoder->hpd_pin = HPD_PORT_C;
  1705. break;
  1706. case PORT_D:
  1707. if (WARN_ON(IS_BROXTON(dev_priv)))
  1708. intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED;
  1709. else if (IS_CHERRYVIEW(dev_priv))
  1710. intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
  1711. else
  1712. intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
  1713. intel_encoder->hpd_pin = HPD_PORT_D;
  1714. break;
  1715. case PORT_E:
  1716. /* On SKL PORT E doesn't have seperate GMBUS pin
  1717. * We rely on VBT to set a proper alternate GMBUS pin. */
  1718. alternate_ddc_pin =
  1719. dev_priv->vbt.ddi_port_info[PORT_E].alternate_ddc_pin;
  1720. switch (alternate_ddc_pin) {
  1721. case DDC_PIN_B:
  1722. intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
  1723. break;
  1724. case DDC_PIN_C:
  1725. intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
  1726. break;
  1727. case DDC_PIN_D:
  1728. intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
  1729. break;
  1730. default:
  1731. MISSING_CASE(alternate_ddc_pin);
  1732. }
  1733. intel_encoder->hpd_pin = HPD_PORT_E;
  1734. break;
  1735. case PORT_A:
  1736. intel_encoder->hpd_pin = HPD_PORT_A;
  1737. /* Internal port only for eDP. */
  1738. default:
  1739. BUG();
  1740. }
  1741. if (IS_VALLEYVIEW(dev)) {
  1742. intel_hdmi->write_infoframe = vlv_write_infoframe;
  1743. intel_hdmi->set_infoframes = vlv_set_infoframes;
  1744. intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
  1745. } else if (IS_G4X(dev)) {
  1746. intel_hdmi->write_infoframe = g4x_write_infoframe;
  1747. intel_hdmi->set_infoframes = g4x_set_infoframes;
  1748. intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
  1749. } else if (HAS_DDI(dev)) {
  1750. intel_hdmi->write_infoframe = hsw_write_infoframe;
  1751. intel_hdmi->set_infoframes = hsw_set_infoframes;
  1752. intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
  1753. } else if (HAS_PCH_IBX(dev)) {
  1754. intel_hdmi->write_infoframe = ibx_write_infoframe;
  1755. intel_hdmi->set_infoframes = ibx_set_infoframes;
  1756. intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
  1757. } else {
  1758. intel_hdmi->write_infoframe = cpt_write_infoframe;
  1759. intel_hdmi->set_infoframes = cpt_set_infoframes;
  1760. intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
  1761. }
  1762. if (HAS_DDI(dev))
  1763. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  1764. else
  1765. intel_connector->get_hw_state = intel_connector_get_hw_state;
  1766. intel_connector->unregister = intel_connector_unregister;
  1767. intel_hdmi_add_properties(intel_hdmi, connector);
  1768. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1769. drm_connector_register(connector);
  1770. intel_hdmi->attached_connector = intel_connector;
  1771. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1772. * 0xd. Failure to do so will result in spurious interrupts being
  1773. * generated on the port when a cable is not attached.
  1774. */
  1775. if (IS_G4X(dev) && !IS_GM45(dev)) {
  1776. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1777. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1778. }
  1779. }
  1780. void intel_hdmi_init(struct drm_device *dev,
  1781. i915_reg_t hdmi_reg, enum port port)
  1782. {
  1783. struct intel_digital_port *intel_dig_port;
  1784. struct intel_encoder *intel_encoder;
  1785. struct intel_connector *intel_connector;
  1786. intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
  1787. if (!intel_dig_port)
  1788. return;
  1789. intel_connector = intel_connector_alloc();
  1790. if (!intel_connector) {
  1791. kfree(intel_dig_port);
  1792. return;
  1793. }
  1794. intel_encoder = &intel_dig_port->base;
  1795. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  1796. DRM_MODE_ENCODER_TMDS, NULL);
  1797. intel_encoder->compute_config = intel_hdmi_compute_config;
  1798. if (HAS_PCH_SPLIT(dev)) {
  1799. intel_encoder->disable = pch_disable_hdmi;
  1800. intel_encoder->post_disable = pch_post_disable_hdmi;
  1801. } else {
  1802. intel_encoder->disable = g4x_disable_hdmi;
  1803. }
  1804. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  1805. intel_encoder->get_config = intel_hdmi_get_config;
  1806. if (IS_CHERRYVIEW(dev)) {
  1807. intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
  1808. intel_encoder->pre_enable = chv_hdmi_pre_enable;
  1809. intel_encoder->enable = vlv_enable_hdmi;
  1810. intel_encoder->post_disable = chv_hdmi_post_disable;
  1811. intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
  1812. } else if (IS_VALLEYVIEW(dev)) {
  1813. intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
  1814. intel_encoder->pre_enable = vlv_hdmi_pre_enable;
  1815. intel_encoder->enable = vlv_enable_hdmi;
  1816. intel_encoder->post_disable = vlv_hdmi_post_disable;
  1817. } else {
  1818. intel_encoder->pre_enable = intel_hdmi_pre_enable;
  1819. if (HAS_PCH_CPT(dev))
  1820. intel_encoder->enable = cpt_enable_hdmi;
  1821. else if (HAS_PCH_IBX(dev))
  1822. intel_encoder->enable = ibx_enable_hdmi;
  1823. else
  1824. intel_encoder->enable = g4x_enable_hdmi;
  1825. }
  1826. intel_encoder->type = INTEL_OUTPUT_HDMI;
  1827. if (IS_CHERRYVIEW(dev)) {
  1828. if (port == PORT_D)
  1829. intel_encoder->crtc_mask = 1 << 2;
  1830. else
  1831. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  1832. } else {
  1833. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1834. }
  1835. intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
  1836. /*
  1837. * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
  1838. * to work on real hardware. And since g4x can send infoframes to
  1839. * only one port anyway, nothing is lost by allowing it.
  1840. */
  1841. if (IS_G4X(dev))
  1842. intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
  1843. intel_dig_port->port = port;
  1844. intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
  1845. intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
  1846. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  1847. }