intel_engine_cs.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /*
  2. * Copyright © 2016 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include "i915_drv.h"
  25. #include "intel_ringbuffer.h"
  26. #include "intel_lrc.h"
  27. static const struct engine_info {
  28. const char *name;
  29. unsigned exec_id;
  30. enum intel_engine_hw_id hw_id;
  31. u32 mmio_base;
  32. unsigned irq_shift;
  33. int (*init_legacy)(struct intel_engine_cs *engine);
  34. int (*init_execlists)(struct intel_engine_cs *engine);
  35. } intel_engines[] = {
  36. [RCS] = {
  37. .name = "render ring",
  38. .exec_id = I915_EXEC_RENDER,
  39. .hw_id = RCS_HW,
  40. .mmio_base = RENDER_RING_BASE,
  41. .irq_shift = GEN8_RCS_IRQ_SHIFT,
  42. .init_execlists = logical_render_ring_init,
  43. .init_legacy = intel_init_render_ring_buffer,
  44. },
  45. [BCS] = {
  46. .name = "blitter ring",
  47. .exec_id = I915_EXEC_BLT,
  48. .hw_id = BCS_HW,
  49. .mmio_base = BLT_RING_BASE,
  50. .irq_shift = GEN8_BCS_IRQ_SHIFT,
  51. .init_execlists = logical_xcs_ring_init,
  52. .init_legacy = intel_init_blt_ring_buffer,
  53. },
  54. [VCS] = {
  55. .name = "bsd ring",
  56. .exec_id = I915_EXEC_BSD,
  57. .hw_id = VCS_HW,
  58. .mmio_base = GEN6_BSD_RING_BASE,
  59. .irq_shift = GEN8_VCS1_IRQ_SHIFT,
  60. .init_execlists = logical_xcs_ring_init,
  61. .init_legacy = intel_init_bsd_ring_buffer,
  62. },
  63. [VCS2] = {
  64. .name = "bsd2 ring",
  65. .exec_id = I915_EXEC_BSD,
  66. .hw_id = VCS2_HW,
  67. .mmio_base = GEN8_BSD2_RING_BASE,
  68. .irq_shift = GEN8_VCS2_IRQ_SHIFT,
  69. .init_execlists = logical_xcs_ring_init,
  70. .init_legacy = intel_init_bsd2_ring_buffer,
  71. },
  72. [VECS] = {
  73. .name = "video enhancement ring",
  74. .exec_id = I915_EXEC_VEBOX,
  75. .hw_id = VECS_HW,
  76. .mmio_base = VEBOX_RING_BASE,
  77. .irq_shift = GEN8_VECS_IRQ_SHIFT,
  78. .init_execlists = logical_xcs_ring_init,
  79. .init_legacy = intel_init_vebox_ring_buffer,
  80. },
  81. };
  82. static int
  83. intel_engine_setup(struct drm_i915_private *dev_priv,
  84. enum intel_engine_id id)
  85. {
  86. const struct engine_info *info = &intel_engines[id];
  87. struct intel_engine_cs *engine;
  88. GEM_BUG_ON(dev_priv->engine[id]);
  89. engine = kzalloc(sizeof(*engine), GFP_KERNEL);
  90. if (!engine)
  91. return -ENOMEM;
  92. engine->id = id;
  93. engine->i915 = dev_priv;
  94. engine->name = info->name;
  95. engine->exec_id = info->exec_id;
  96. engine->hw_id = engine->guc_id = info->hw_id;
  97. engine->mmio_base = info->mmio_base;
  98. engine->irq_shift = info->irq_shift;
  99. dev_priv->engine[id] = engine;
  100. return 0;
  101. }
  102. /**
  103. * intel_engines_init() - allocate, populate and init the Engine Command Streamers
  104. * @dev: DRM device.
  105. *
  106. * Return: non-zero if the initialization failed.
  107. */
  108. int intel_engines_init(struct drm_device *dev)
  109. {
  110. struct drm_i915_private *dev_priv = to_i915(dev);
  111. struct intel_device_info *device_info = mkwrite_device_info(dev_priv);
  112. unsigned int ring_mask = INTEL_INFO(dev_priv)->ring_mask;
  113. unsigned int mask = 0;
  114. int (*init)(struct intel_engine_cs *engine);
  115. struct intel_engine_cs *engine;
  116. enum intel_engine_id id;
  117. unsigned int i;
  118. int ret;
  119. WARN_ON(ring_mask == 0);
  120. WARN_ON(ring_mask &
  121. GENMASK(sizeof(mask) * BITS_PER_BYTE - 1, I915_NUM_ENGINES));
  122. for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
  123. if (!HAS_ENGINE(dev_priv, i))
  124. continue;
  125. if (i915.enable_execlists)
  126. init = intel_engines[i].init_execlists;
  127. else
  128. init = intel_engines[i].init_legacy;
  129. if (!init)
  130. continue;
  131. ret = intel_engine_setup(dev_priv, i);
  132. if (ret)
  133. goto cleanup;
  134. ret = init(dev_priv->engine[i]);
  135. if (ret)
  136. goto cleanup;
  137. mask |= ENGINE_MASK(i);
  138. }
  139. /*
  140. * Catch failures to update intel_engines table when the new engines
  141. * are added to the driver by a warning and disabling the forgotten
  142. * engines.
  143. */
  144. if (WARN_ON(mask != ring_mask))
  145. device_info->ring_mask = mask;
  146. device_info->num_rings = hweight32(mask);
  147. return 0;
  148. cleanup:
  149. for_each_engine(engine, dev_priv, id) {
  150. if (i915.enable_execlists)
  151. intel_logical_ring_cleanup(engine);
  152. else
  153. intel_engine_cleanup(engine);
  154. }
  155. return ret;
  156. }
  157. void intel_engine_init_seqno(struct intel_engine_cs *engine, u32 seqno)
  158. {
  159. struct drm_i915_private *dev_priv = engine->i915;
  160. /* Our semaphore implementation is strictly monotonic (i.e. we proceed
  161. * so long as the semaphore value in the register/page is greater
  162. * than the sync value), so whenever we reset the seqno,
  163. * so long as we reset the tracking semaphore value to 0, it will
  164. * always be before the next request's seqno. If we don't reset
  165. * the semaphore value, then when the seqno moves backwards all
  166. * future waits will complete instantly (causing rendering corruption).
  167. */
  168. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
  169. I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
  170. I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
  171. if (HAS_VEBOX(dev_priv))
  172. I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
  173. }
  174. if (dev_priv->semaphore) {
  175. struct page *page = i915_vma_first_page(dev_priv->semaphore);
  176. void *semaphores;
  177. /* Semaphores are in noncoherent memory, flush to be safe */
  178. semaphores = kmap(page);
  179. memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
  180. 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
  181. drm_clflush_virt_range(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
  182. I915_NUM_ENGINES * gen8_semaphore_seqno_size);
  183. kunmap(page);
  184. }
  185. memset(engine->semaphore.sync_seqno, 0,
  186. sizeof(engine->semaphore.sync_seqno));
  187. intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
  188. if (engine->irq_seqno_barrier)
  189. engine->irq_seqno_barrier(engine);
  190. engine->last_submitted_seqno = seqno;
  191. engine->hangcheck.seqno = seqno;
  192. /* After manually advancing the seqno, fake the interrupt in case
  193. * there are any waiters for that seqno.
  194. */
  195. intel_engine_wakeup(engine);
  196. }
  197. void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
  198. {
  199. memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
  200. }
  201. static void intel_engine_init_requests(struct intel_engine_cs *engine)
  202. {
  203. init_request_active(&engine->last_request, NULL);
  204. INIT_LIST_HEAD(&engine->request_list);
  205. }
  206. /**
  207. * intel_engines_setup_common - setup engine state not requiring hw access
  208. * @engine: Engine to setup.
  209. *
  210. * Initializes @engine@ structure members shared between legacy and execlists
  211. * submission modes which do not require hardware access.
  212. *
  213. * Typically done early in the submission mode specific engine setup stage.
  214. */
  215. void intel_engine_setup_common(struct intel_engine_cs *engine)
  216. {
  217. INIT_LIST_HEAD(&engine->execlist_queue);
  218. spin_lock_init(&engine->execlist_lock);
  219. engine->fence_context = dma_fence_context_alloc(1);
  220. intel_engine_init_requests(engine);
  221. intel_engine_init_hangcheck(engine);
  222. i915_gem_batch_pool_init(engine, &engine->batch_pool);
  223. intel_engine_init_cmd_parser(engine);
  224. }
  225. int intel_engine_create_scratch(struct intel_engine_cs *engine, int size)
  226. {
  227. struct drm_i915_gem_object *obj;
  228. struct i915_vma *vma;
  229. int ret;
  230. WARN_ON(engine->scratch);
  231. obj = i915_gem_object_create_stolen(&engine->i915->drm, size);
  232. if (!obj)
  233. obj = i915_gem_object_create_internal(engine->i915, size);
  234. if (IS_ERR(obj)) {
  235. DRM_ERROR("Failed to allocate scratch page\n");
  236. return PTR_ERR(obj);
  237. }
  238. vma = i915_vma_create(obj, &engine->i915->ggtt.base, NULL);
  239. if (IS_ERR(vma)) {
  240. ret = PTR_ERR(vma);
  241. goto err_unref;
  242. }
  243. ret = i915_vma_pin(vma, 0, 4096, PIN_GLOBAL | PIN_HIGH);
  244. if (ret)
  245. goto err_unref;
  246. engine->scratch = vma;
  247. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  248. engine->name, i915_ggtt_offset(vma));
  249. return 0;
  250. err_unref:
  251. i915_gem_object_put(obj);
  252. return ret;
  253. }
  254. static void intel_engine_cleanup_scratch(struct intel_engine_cs *engine)
  255. {
  256. i915_vma_unpin_and_release(&engine->scratch);
  257. }
  258. /**
  259. * intel_engines_init_common - initialize cengine state which might require hw access
  260. * @engine: Engine to initialize.
  261. *
  262. * Initializes @engine@ structure members shared between legacy and execlists
  263. * submission modes which do require hardware access.
  264. *
  265. * Typcally done at later stages of submission mode specific engine setup.
  266. *
  267. * Returns zero on success or an error code on failure.
  268. */
  269. int intel_engine_init_common(struct intel_engine_cs *engine)
  270. {
  271. int ret;
  272. ret = intel_engine_init_breadcrumbs(engine);
  273. if (ret)
  274. return ret;
  275. ret = i915_gem_render_state_init(engine);
  276. if (ret)
  277. return ret;
  278. return 0;
  279. }
  280. /**
  281. * intel_engines_cleanup_common - cleans up the engine state created by
  282. * the common initiailizers.
  283. * @engine: Engine to cleanup.
  284. *
  285. * This cleans up everything created by the common helpers.
  286. */
  287. void intel_engine_cleanup_common(struct intel_engine_cs *engine)
  288. {
  289. intel_engine_cleanup_scratch(engine);
  290. i915_gem_render_state_fini(engine);
  291. intel_engine_fini_breadcrumbs(engine);
  292. intel_engine_cleanup_cmd_parser(engine);
  293. i915_gem_batch_pool_fini(&engine->batch_pool);
  294. }
  295. u64 intel_engine_get_active_head(struct intel_engine_cs *engine)
  296. {
  297. struct drm_i915_private *dev_priv = engine->i915;
  298. u64 acthd;
  299. if (INTEL_GEN(dev_priv) >= 8)
  300. acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
  301. RING_ACTHD_UDW(engine->mmio_base));
  302. else if (INTEL_GEN(dev_priv) >= 4)
  303. acthd = I915_READ(RING_ACTHD(engine->mmio_base));
  304. else
  305. acthd = I915_READ(ACTHD);
  306. return acthd;
  307. }
  308. u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine)
  309. {
  310. struct drm_i915_private *dev_priv = engine->i915;
  311. u64 bbaddr;
  312. if (INTEL_GEN(dev_priv) >= 8)
  313. bbaddr = I915_READ64_2x32(RING_BBADDR(engine->mmio_base),
  314. RING_BBADDR_UDW(engine->mmio_base));
  315. else
  316. bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
  317. return bbaddr;
  318. }
  319. const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
  320. {
  321. switch (type) {
  322. case I915_CACHE_NONE: return " uncached";
  323. case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
  324. case I915_CACHE_L3_LLC: return " L3+LLC";
  325. case I915_CACHE_WT: return " WT";
  326. default: return "";
  327. }
  328. }
  329. static inline uint32_t
  330. read_subslice_reg(struct drm_i915_private *dev_priv, int slice,
  331. int subslice, i915_reg_t reg)
  332. {
  333. uint32_t mcr;
  334. uint32_t ret;
  335. enum forcewake_domains fw_domains;
  336. fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg,
  337. FW_REG_READ);
  338. fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
  339. GEN8_MCR_SELECTOR,
  340. FW_REG_READ | FW_REG_WRITE);
  341. spin_lock_irq(&dev_priv->uncore.lock);
  342. intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
  343. mcr = I915_READ_FW(GEN8_MCR_SELECTOR);
  344. /*
  345. * The HW expects the slice and sublice selectors to be reset to 0
  346. * after reading out the registers.
  347. */
  348. WARN_ON_ONCE(mcr & (GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK));
  349. mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
  350. mcr |= GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
  351. I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
  352. ret = I915_READ_FW(reg);
  353. mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
  354. I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
  355. intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
  356. spin_unlock_irq(&dev_priv->uncore.lock);
  357. return ret;
  358. }
  359. /* NB: please notice the memset */
  360. void intel_engine_get_instdone(struct intel_engine_cs *engine,
  361. struct intel_instdone *instdone)
  362. {
  363. struct drm_i915_private *dev_priv = engine->i915;
  364. u32 mmio_base = engine->mmio_base;
  365. int slice;
  366. int subslice;
  367. memset(instdone, 0, sizeof(*instdone));
  368. switch (INTEL_GEN(dev_priv)) {
  369. default:
  370. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  371. if (engine->id != RCS)
  372. break;
  373. instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
  374. for_each_instdone_slice_subslice(dev_priv, slice, subslice) {
  375. instdone->sampler[slice][subslice] =
  376. read_subslice_reg(dev_priv, slice, subslice,
  377. GEN7_SAMPLER_INSTDONE);
  378. instdone->row[slice][subslice] =
  379. read_subslice_reg(dev_priv, slice, subslice,
  380. GEN7_ROW_INSTDONE);
  381. }
  382. break;
  383. case 7:
  384. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  385. if (engine->id != RCS)
  386. break;
  387. instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
  388. instdone->sampler[0][0] = I915_READ(GEN7_SAMPLER_INSTDONE);
  389. instdone->row[0][0] = I915_READ(GEN7_ROW_INSTDONE);
  390. break;
  391. case 6:
  392. case 5:
  393. case 4:
  394. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  395. if (engine->id == RCS)
  396. /* HACK: Using the wrong struct member */
  397. instdone->slice_common = I915_READ(GEN4_INSTDONE1);
  398. break;
  399. case 3:
  400. case 2:
  401. instdone->instdone = I915_READ(GEN2_INSTDONE);
  402. break;
  403. }
  404. }